fsl_msi.c 11 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467
  1. /*
  2. * Copyright (C) 2007-2011 Freescale Semiconductor, Inc.
  3. *
  4. * Author: Tony Li <tony.li@freescale.com>
  5. * Jason Jin <Jason.jin@freescale.com>
  6. *
  7. * The hwirq alloc and free code reuse from sysdev/mpic_msi.c
  8. *
  9. * This program is free software; you can redistribute it and/or
  10. * modify it under the terms of the GNU General Public License
  11. * as published by the Free Software Foundation; version 2 of the
  12. * License.
  13. *
  14. */
  15. #include <linux/irq.h>
  16. #include <linux/bootmem.h>
  17. #include <linux/msi.h>
  18. #include <linux/pci.h>
  19. #include <linux/slab.h>
  20. #include <linux/of_platform.h>
  21. #include <sysdev/fsl_soc.h>
  22. #include <asm/prom.h>
  23. #include <asm/hw_irq.h>
  24. #include <asm/ppc-pci.h>
  25. #include <asm/mpic.h>
  26. #include "fsl_msi.h"
  27. #include "fsl_pci.h"
  28. LIST_HEAD(msi_head);
  29. struct fsl_msi_feature {
  30. u32 fsl_pic_ip;
  31. u32 msiir_offset; /* Offset of MSIIR, relative to start of MSIR bank */
  32. };
  33. struct fsl_msi_cascade_data {
  34. struct fsl_msi *msi_data;
  35. int index;
  36. };
  37. static inline u32 fsl_msi_read(u32 __iomem *base, unsigned int reg)
  38. {
  39. return in_be32(base + (reg >> 2));
  40. }
  41. /*
  42. * We do not need this actually. The MSIR register has been read once
  43. * in the cascade interrupt. So, this MSI interrupt has been acked
  44. */
  45. static void fsl_msi_end_irq(struct irq_data *d)
  46. {
  47. }
  48. static struct irq_chip fsl_msi_chip = {
  49. .irq_mask = mask_msi_irq,
  50. .irq_unmask = unmask_msi_irq,
  51. .irq_ack = fsl_msi_end_irq,
  52. .name = "FSL-MSI",
  53. };
  54. static int fsl_msi_host_map(struct irq_host *h, unsigned int virq,
  55. irq_hw_number_t hw)
  56. {
  57. struct fsl_msi *msi_data = h->host_data;
  58. struct irq_chip *chip = &fsl_msi_chip;
  59. irq_set_status_flags(virq, IRQ_TYPE_EDGE_FALLING);
  60. irq_set_chip_data(virq, msi_data);
  61. irq_set_chip_and_handler(virq, chip, handle_edge_irq);
  62. return 0;
  63. }
  64. static struct irq_host_ops fsl_msi_host_ops = {
  65. .map = fsl_msi_host_map,
  66. };
  67. static int fsl_msi_init_allocator(struct fsl_msi *msi_data)
  68. {
  69. int rc;
  70. rc = msi_bitmap_alloc(&msi_data->bitmap, NR_MSI_IRQS,
  71. msi_data->irqhost->of_node);
  72. if (rc)
  73. return rc;
  74. rc = msi_bitmap_reserve_dt_hwirqs(&msi_data->bitmap);
  75. if (rc < 0) {
  76. msi_bitmap_free(&msi_data->bitmap);
  77. return rc;
  78. }
  79. return 0;
  80. }
  81. static int fsl_msi_check_device(struct pci_dev *pdev, int nvec, int type)
  82. {
  83. if (type == PCI_CAP_ID_MSIX)
  84. pr_debug("fslmsi: MSI-X untested, trying anyway.\n");
  85. return 0;
  86. }
  87. static void fsl_teardown_msi_irqs(struct pci_dev *pdev)
  88. {
  89. struct msi_desc *entry;
  90. struct fsl_msi *msi_data;
  91. list_for_each_entry(entry, &pdev->msi_list, list) {
  92. if (entry->irq == NO_IRQ)
  93. continue;
  94. msi_data = irq_get_chip_data(entry->irq);
  95. irq_set_msi_desc(entry->irq, NULL);
  96. msi_bitmap_free_hwirqs(&msi_data->bitmap,
  97. virq_to_hw(entry->irq), 1);
  98. irq_dispose_mapping(entry->irq);
  99. }
  100. return;
  101. }
  102. static void fsl_compose_msi_msg(struct pci_dev *pdev, int hwirq,
  103. struct msi_msg *msg,
  104. struct fsl_msi *fsl_msi_data)
  105. {
  106. struct fsl_msi *msi_data = fsl_msi_data;
  107. struct pci_controller *hose = pci_bus_to_host(pdev->bus);
  108. u64 address; /* Physical address of the MSIIR */
  109. int len;
  110. const u64 *reg;
  111. /* If the msi-address-64 property exists, then use it */
  112. reg = of_get_property(hose->dn, "msi-address-64", &len);
  113. if (reg && (len == sizeof(u64)))
  114. address = be64_to_cpup(reg);
  115. else
  116. address = fsl_pci_immrbar_base(hose) + msi_data->msiir_offset;
  117. msg->address_lo = lower_32_bits(address);
  118. msg->address_hi = upper_32_bits(address);
  119. msg->data = hwirq;
  120. pr_debug("%s: allocated srs: %d, ibs: %d\n",
  121. __func__, hwirq / IRQS_PER_MSI_REG, hwirq % IRQS_PER_MSI_REG);
  122. }
  123. static int fsl_setup_msi_irqs(struct pci_dev *pdev, int nvec, int type)
  124. {
  125. int rc, hwirq = -ENOMEM;
  126. unsigned int virq;
  127. struct msi_desc *entry;
  128. struct msi_msg msg;
  129. struct fsl_msi *msi_data;
  130. list_for_each_entry(entry, &pdev->msi_list, list) {
  131. list_for_each_entry(msi_data, &msi_head, list) {
  132. hwirq = msi_bitmap_alloc_hwirqs(&msi_data->bitmap, 1);
  133. if (hwirq >= 0)
  134. break;
  135. }
  136. if (hwirq < 0) {
  137. rc = hwirq;
  138. pr_debug("%s: fail allocating msi interrupt\n",
  139. __func__);
  140. goto out_free;
  141. }
  142. virq = irq_create_mapping(msi_data->irqhost, hwirq);
  143. if (virq == NO_IRQ) {
  144. pr_debug("%s: fail mapping hwirq 0x%x\n",
  145. __func__, hwirq);
  146. msi_bitmap_free_hwirqs(&msi_data->bitmap, hwirq, 1);
  147. rc = -ENOSPC;
  148. goto out_free;
  149. }
  150. /* chip_data is msi_data via host->hostdata in host->map() */
  151. irq_set_msi_desc(virq, entry);
  152. fsl_compose_msi_msg(pdev, hwirq, &msg, msi_data);
  153. write_msi_msg(virq, &msg);
  154. }
  155. return 0;
  156. out_free:
  157. /* free by the caller of this function */
  158. return rc;
  159. }
  160. static void fsl_msi_cascade(unsigned int irq, struct irq_desc *desc)
  161. {
  162. struct irq_chip *chip = irq_desc_get_chip(desc);
  163. struct irq_data *idata = irq_desc_get_irq_data(desc);
  164. unsigned int cascade_irq;
  165. struct fsl_msi *msi_data;
  166. int msir_index = -1;
  167. u32 msir_value = 0;
  168. u32 intr_index;
  169. u32 have_shift = 0;
  170. struct fsl_msi_cascade_data *cascade_data;
  171. cascade_data = irq_get_handler_data(irq);
  172. msi_data = cascade_data->msi_data;
  173. raw_spin_lock(&desc->lock);
  174. if ((msi_data->feature & FSL_PIC_IP_MASK) == FSL_PIC_IP_IPIC) {
  175. if (chip->irq_mask_ack)
  176. chip->irq_mask_ack(idata);
  177. else {
  178. chip->irq_mask(idata);
  179. chip->irq_ack(idata);
  180. }
  181. }
  182. if (unlikely(irqd_irq_inprogress(idata)))
  183. goto unlock;
  184. msir_index = cascade_data->index;
  185. if (msir_index >= NR_MSI_REG)
  186. cascade_irq = NO_IRQ;
  187. irqd_set_chained_irq_inprogress(idata);
  188. switch (msi_data->feature & FSL_PIC_IP_MASK) {
  189. case FSL_PIC_IP_MPIC:
  190. msir_value = fsl_msi_read(msi_data->msi_regs,
  191. msir_index * 0x10);
  192. break;
  193. case FSL_PIC_IP_IPIC:
  194. msir_value = fsl_msi_read(msi_data->msi_regs, msir_index * 0x4);
  195. break;
  196. }
  197. while (msir_value) {
  198. intr_index = ffs(msir_value) - 1;
  199. cascade_irq = irq_linear_revmap(msi_data->irqhost,
  200. msir_index * IRQS_PER_MSI_REG +
  201. intr_index + have_shift);
  202. if (cascade_irq != NO_IRQ)
  203. generic_handle_irq(cascade_irq);
  204. have_shift += intr_index + 1;
  205. msir_value = msir_value >> (intr_index + 1);
  206. }
  207. irqd_clr_chained_irq_inprogress(idata);
  208. switch (msi_data->feature & FSL_PIC_IP_MASK) {
  209. case FSL_PIC_IP_MPIC:
  210. chip->irq_eoi(idata);
  211. break;
  212. case FSL_PIC_IP_IPIC:
  213. if (!irqd_irq_disabled(idata) && chip->irq_unmask)
  214. chip->irq_unmask(idata);
  215. break;
  216. }
  217. unlock:
  218. raw_spin_unlock(&desc->lock);
  219. }
  220. static int fsl_of_msi_remove(struct platform_device *ofdev)
  221. {
  222. struct fsl_msi *msi = platform_get_drvdata(ofdev);
  223. int virq, i;
  224. struct fsl_msi_cascade_data *cascade_data;
  225. if (msi->list.prev != NULL)
  226. list_del(&msi->list);
  227. for (i = 0; i < NR_MSI_REG; i++) {
  228. virq = msi->msi_virqs[i];
  229. if (virq != NO_IRQ) {
  230. cascade_data = irq_get_handler_data(virq);
  231. kfree(cascade_data);
  232. irq_dispose_mapping(virq);
  233. }
  234. }
  235. if (msi->bitmap.bitmap)
  236. msi_bitmap_free(&msi->bitmap);
  237. iounmap(msi->msi_regs);
  238. kfree(msi);
  239. return 0;
  240. }
  241. static int __devinit fsl_msi_setup_hwirq(struct fsl_msi *msi,
  242. struct platform_device *dev,
  243. int offset, int irq_index)
  244. {
  245. struct fsl_msi_cascade_data *cascade_data = NULL;
  246. int virt_msir;
  247. virt_msir = irq_of_parse_and_map(dev->dev.of_node, irq_index);
  248. if (virt_msir == NO_IRQ) {
  249. dev_err(&dev->dev, "%s: Cannot translate IRQ index %d\n",
  250. __func__, irq_index);
  251. return 0;
  252. }
  253. cascade_data = kzalloc(sizeof(struct fsl_msi_cascade_data), GFP_KERNEL);
  254. if (!cascade_data) {
  255. dev_err(&dev->dev, "No memory for MSI cascade data\n");
  256. return -ENOMEM;
  257. }
  258. msi->msi_virqs[irq_index] = virt_msir;
  259. cascade_data->index = offset;
  260. cascade_data->msi_data = msi;
  261. irq_set_handler_data(virt_msir, cascade_data);
  262. irq_set_chained_handler(virt_msir, fsl_msi_cascade);
  263. return 0;
  264. }
  265. static const struct of_device_id fsl_of_msi_ids[];
  266. static int __devinit fsl_of_msi_probe(struct platform_device *dev)
  267. {
  268. const struct of_device_id *match;
  269. struct fsl_msi *msi;
  270. struct resource res;
  271. int err, i, j, irq_index, count;
  272. int rc;
  273. const u32 *p;
  274. struct fsl_msi_feature *features;
  275. int len;
  276. u32 offset;
  277. static const u32 all_avail[] = { 0, NR_MSI_IRQS };
  278. match = of_match_device(fsl_of_msi_ids, &dev->dev);
  279. if (!match)
  280. return -EINVAL;
  281. features = match->data;
  282. printk(KERN_DEBUG "Setting up Freescale MSI support\n");
  283. msi = kzalloc(sizeof(struct fsl_msi), GFP_KERNEL);
  284. if (!msi) {
  285. dev_err(&dev->dev, "No memory for MSI structure\n");
  286. return -ENOMEM;
  287. }
  288. platform_set_drvdata(dev, msi);
  289. msi->irqhost = irq_alloc_host(dev->dev.of_node, IRQ_HOST_MAP_LINEAR,
  290. NR_MSI_IRQS, &fsl_msi_host_ops, 0);
  291. if (msi->irqhost == NULL) {
  292. dev_err(&dev->dev, "No memory for MSI irqhost\n");
  293. err = -ENOMEM;
  294. goto error_out;
  295. }
  296. /* Get the MSI reg base */
  297. err = of_address_to_resource(dev->dev.of_node, 0, &res);
  298. if (err) {
  299. dev_err(&dev->dev, "%s resource error!\n",
  300. dev->dev.of_node->full_name);
  301. goto error_out;
  302. }
  303. msi->msi_regs = ioremap(res.start, resource_size(&res));
  304. if (!msi->msi_regs) {
  305. dev_err(&dev->dev, "ioremap problem failed\n");
  306. goto error_out;
  307. }
  308. msi->feature = features->fsl_pic_ip;
  309. msi->irqhost->host_data = msi;
  310. msi->msiir_offset = features->msiir_offset + (res.start & 0xfffff);
  311. rc = fsl_msi_init_allocator(msi);
  312. if (rc) {
  313. dev_err(&dev->dev, "Error allocating MSI bitmap\n");
  314. goto error_out;
  315. }
  316. p = of_get_property(dev->dev.of_node, "msi-available-ranges", &len);
  317. if (p && len % (2 * sizeof(u32)) != 0) {
  318. dev_err(&dev->dev, "%s: Malformed msi-available-ranges property\n",
  319. __func__);
  320. err = -EINVAL;
  321. goto error_out;
  322. }
  323. if (!p) {
  324. p = all_avail;
  325. len = sizeof(all_avail);
  326. }
  327. for (irq_index = 0, i = 0; i < len / (2 * sizeof(u32)); i++) {
  328. if (p[i * 2] % IRQS_PER_MSI_REG ||
  329. p[i * 2 + 1] % IRQS_PER_MSI_REG) {
  330. printk(KERN_WARNING "%s: %s: msi available range of %u at %u is not IRQ-aligned\n",
  331. __func__, dev->dev.of_node->full_name,
  332. p[i * 2 + 1], p[i * 2]);
  333. err = -EINVAL;
  334. goto error_out;
  335. }
  336. offset = p[i * 2] / IRQS_PER_MSI_REG;
  337. count = p[i * 2 + 1] / IRQS_PER_MSI_REG;
  338. for (j = 0; j < count; j++, irq_index++) {
  339. err = fsl_msi_setup_hwirq(msi, dev, offset + j, irq_index);
  340. if (err)
  341. goto error_out;
  342. }
  343. }
  344. list_add_tail(&msi->list, &msi_head);
  345. /* The multiple setting ppc_md.setup_msi_irqs will not harm things */
  346. if (!ppc_md.setup_msi_irqs) {
  347. ppc_md.setup_msi_irqs = fsl_setup_msi_irqs;
  348. ppc_md.teardown_msi_irqs = fsl_teardown_msi_irqs;
  349. ppc_md.msi_check_device = fsl_msi_check_device;
  350. } else if (ppc_md.setup_msi_irqs != fsl_setup_msi_irqs) {
  351. dev_err(&dev->dev, "Different MSI driver already installed!\n");
  352. err = -ENODEV;
  353. goto error_out;
  354. }
  355. return 0;
  356. error_out:
  357. fsl_of_msi_remove(dev);
  358. return err;
  359. }
  360. static const struct fsl_msi_feature mpic_msi_feature = {
  361. .fsl_pic_ip = FSL_PIC_IP_MPIC,
  362. .msiir_offset = 0x140,
  363. };
  364. static const struct fsl_msi_feature ipic_msi_feature = {
  365. .fsl_pic_ip = FSL_PIC_IP_IPIC,
  366. .msiir_offset = 0x38,
  367. };
  368. static const struct of_device_id fsl_of_msi_ids[] = {
  369. {
  370. .compatible = "fsl,mpic-msi",
  371. .data = (void *)&mpic_msi_feature,
  372. },
  373. {
  374. .compatible = "fsl,ipic-msi",
  375. .data = (void *)&ipic_msi_feature,
  376. },
  377. {}
  378. };
  379. static struct platform_driver fsl_of_msi_driver = {
  380. .driver = {
  381. .name = "fsl-msi",
  382. .owner = THIS_MODULE,
  383. .of_match_table = fsl_of_msi_ids,
  384. },
  385. .probe = fsl_of_msi_probe,
  386. .remove = fsl_of_msi_remove,
  387. };
  388. static __init int fsl_of_msi_init(void)
  389. {
  390. return platform_driver_register(&fsl_of_msi_driver);
  391. }
  392. subsys_initcall(fsl_of_msi_init);