clock.c 14 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744
  1. /*
  2. * Copyright (C) 2007,2008 Freescale Semiconductor, Inc. All rights reserved.
  3. *
  4. * Author: John Rigby <jrigby@freescale.com>
  5. *
  6. * Implements the clk api defined in include/linux/clk.h
  7. *
  8. * Original based on linux/arch/arm/mach-integrator/clock.c
  9. *
  10. * Copyright (C) 2004 ARM Limited.
  11. * Written by Deep Blue Solutions Limited.
  12. *
  13. * This program is free software; you can redistribute it and/or modify
  14. * it under the terms of the GNU General Public License version 2 as
  15. * published by the Free Software Foundation.
  16. */
  17. #include <linux/kernel.h>
  18. #include <linux/list.h>
  19. #include <linux/errno.h>
  20. #include <linux/err.h>
  21. #include <linux/module.h>
  22. #include <linux/string.h>
  23. #include <linux/clk.h>
  24. #include <linux/mutex.h>
  25. #include <linux/io.h>
  26. #include <linux/of_platform.h>
  27. #include <asm/mpc5xxx.h>
  28. #include <asm/clk_interface.h>
  29. #undef CLK_DEBUG
  30. static int clocks_initialized;
  31. #define CLK_HAS_RATE 0x1 /* has rate in MHz */
  32. #define CLK_HAS_CTRL 0x2 /* has control reg and bit */
  33. struct clk {
  34. struct list_head node;
  35. char name[32];
  36. int flags;
  37. struct device *dev;
  38. unsigned long rate;
  39. struct module *owner;
  40. void (*calc) (struct clk *);
  41. struct clk *parent;
  42. int reg, bit; /* CLK_HAS_CTRL */
  43. int div_shift; /* only used by generic_div_clk_calc */
  44. };
  45. static LIST_HEAD(clocks);
  46. static DEFINE_MUTEX(clocks_mutex);
  47. static struct clk *mpc5121_clk_get(struct device *dev, const char *id)
  48. {
  49. struct clk *p, *clk = ERR_PTR(-ENOENT);
  50. int dev_match = 0;
  51. int id_match = 0;
  52. if (dev == NULL || id == NULL)
  53. return clk;
  54. mutex_lock(&clocks_mutex);
  55. list_for_each_entry(p, &clocks, node) {
  56. if (dev == p->dev)
  57. dev_match++;
  58. if (strcmp(id, p->name) == 0)
  59. id_match++;
  60. if ((dev_match || id_match) && try_module_get(p->owner)) {
  61. clk = p;
  62. break;
  63. }
  64. }
  65. mutex_unlock(&clocks_mutex);
  66. return clk;
  67. }
  68. #ifdef CLK_DEBUG
  69. static void dump_clocks(void)
  70. {
  71. struct clk *p;
  72. mutex_lock(&clocks_mutex);
  73. printk(KERN_INFO "CLOCKS:\n");
  74. list_for_each_entry(p, &clocks, node) {
  75. pr_info(" %s=%ld", p->name, p->rate);
  76. if (p->parent)
  77. pr_cont(" %s=%ld", p->parent->name,
  78. p->parent->rate);
  79. if (p->flags & CLK_HAS_CTRL)
  80. pr_cont(" reg/bit=%d/%d", p->reg, p->bit);
  81. pr_cont("\n");
  82. }
  83. mutex_unlock(&clocks_mutex);
  84. }
  85. #define DEBUG_CLK_DUMP() dump_clocks()
  86. #else
  87. #define DEBUG_CLK_DUMP()
  88. #endif
  89. static void mpc5121_clk_put(struct clk *clk)
  90. {
  91. module_put(clk->owner);
  92. }
  93. #define NRPSC 12
  94. struct mpc512x_clockctl {
  95. u32 spmr; /* System PLL Mode Reg */
  96. u32 sccr[2]; /* System Clk Ctrl Reg 1 & 2 */
  97. u32 scfr1; /* System Clk Freq Reg 1 */
  98. u32 scfr2; /* System Clk Freq Reg 2 */
  99. u32 reserved;
  100. u32 bcr; /* Bread Crumb Reg */
  101. u32 pccr[NRPSC]; /* PSC Clk Ctrl Reg 0-11 */
  102. u32 spccr; /* SPDIF Clk Ctrl Reg */
  103. u32 cccr; /* CFM Clk Ctrl Reg */
  104. u32 dccr; /* DIU Clk Cnfg Reg */
  105. };
  106. struct mpc512x_clockctl __iomem *clockctl;
  107. static int mpc5121_clk_enable(struct clk *clk)
  108. {
  109. unsigned int mask;
  110. if (clk->flags & CLK_HAS_CTRL) {
  111. mask = in_be32(&clockctl->sccr[clk->reg]);
  112. mask |= 1 << clk->bit;
  113. out_be32(&clockctl->sccr[clk->reg], mask);
  114. }
  115. return 0;
  116. }
  117. static void mpc5121_clk_disable(struct clk *clk)
  118. {
  119. unsigned int mask;
  120. if (clk->flags & CLK_HAS_CTRL) {
  121. mask = in_be32(&clockctl->sccr[clk->reg]);
  122. mask &= ~(1 << clk->bit);
  123. out_be32(&clockctl->sccr[clk->reg], mask);
  124. }
  125. }
  126. static unsigned long mpc5121_clk_get_rate(struct clk *clk)
  127. {
  128. if (clk->flags & CLK_HAS_RATE)
  129. return clk->rate;
  130. else
  131. return 0;
  132. }
  133. static long mpc5121_clk_round_rate(struct clk *clk, unsigned long rate)
  134. {
  135. return rate;
  136. }
  137. static int mpc5121_clk_set_rate(struct clk *clk, unsigned long rate)
  138. {
  139. return 0;
  140. }
  141. static int clk_register(struct clk *clk)
  142. {
  143. mutex_lock(&clocks_mutex);
  144. list_add(&clk->node, &clocks);
  145. mutex_unlock(&clocks_mutex);
  146. return 0;
  147. }
  148. static unsigned long spmf_mult(void)
  149. {
  150. /*
  151. * Convert spmf to multiplier
  152. */
  153. static int spmf_to_mult[] = {
  154. 68, 1, 12, 16,
  155. 20, 24, 28, 32,
  156. 36, 40, 44, 48,
  157. 52, 56, 60, 64
  158. };
  159. int spmf = (clockctl->spmr >> 24) & 0xf;
  160. return spmf_to_mult[spmf];
  161. }
  162. static unsigned long sysdiv_div_x_2(void)
  163. {
  164. /*
  165. * Convert sysdiv to divisor x 2
  166. * Some divisors have fractional parts so
  167. * multiply by 2 then divide by this value
  168. */
  169. static int sysdiv_to_div_x_2[] = {
  170. 4, 5, 6, 7,
  171. 8, 9, 10, 14,
  172. 12, 16, 18, 22,
  173. 20, 24, 26, 30,
  174. 28, 32, 34, 38,
  175. 36, 40, 42, 46,
  176. 44, 48, 50, 54,
  177. 52, 56, 58, 62,
  178. 60, 64, 66,
  179. };
  180. int sysdiv = (clockctl->scfr2 >> 26) & 0x3f;
  181. return sysdiv_to_div_x_2[sysdiv];
  182. }
  183. static unsigned long ref_to_sys(unsigned long rate)
  184. {
  185. rate *= spmf_mult();
  186. rate *= 2;
  187. rate /= sysdiv_div_x_2();
  188. return rate;
  189. }
  190. static unsigned long sys_to_ref(unsigned long rate)
  191. {
  192. rate *= sysdiv_div_x_2();
  193. rate /= 2;
  194. rate /= spmf_mult();
  195. return rate;
  196. }
  197. static long ips_to_ref(unsigned long rate)
  198. {
  199. int ips_div = (clockctl->scfr1 >> 23) & 0x7;
  200. rate *= ips_div; /* csb_clk = ips_clk * ips_div */
  201. rate *= 2; /* sys_clk = csb_clk * 2 */
  202. return sys_to_ref(rate);
  203. }
  204. static unsigned long devtree_getfreq(char *clockname)
  205. {
  206. struct device_node *np;
  207. const unsigned int *prop;
  208. unsigned int val = 0;
  209. np = of_find_compatible_node(NULL, NULL, "fsl,mpc5121-immr");
  210. if (np) {
  211. prop = of_get_property(np, clockname, NULL);
  212. if (prop)
  213. val = *prop;
  214. of_node_put(np);
  215. }
  216. return val;
  217. }
  218. static void ref_clk_calc(struct clk *clk)
  219. {
  220. unsigned long rate;
  221. rate = devtree_getfreq("bus-frequency");
  222. if (rate == 0) {
  223. printk(KERN_ERR "No bus-frequency in dev tree\n");
  224. clk->rate = 0;
  225. return;
  226. }
  227. clk->rate = ips_to_ref(rate);
  228. }
  229. static struct clk ref_clk = {
  230. .name = "ref_clk",
  231. .calc = ref_clk_calc,
  232. };
  233. static void sys_clk_calc(struct clk *clk)
  234. {
  235. clk->rate = ref_to_sys(ref_clk.rate);
  236. }
  237. static struct clk sys_clk = {
  238. .name = "sys_clk",
  239. .calc = sys_clk_calc,
  240. };
  241. static void diu_clk_calc(struct clk *clk)
  242. {
  243. int diudiv_x_2 = clockctl->scfr1 & 0xff;
  244. unsigned long rate;
  245. rate = sys_clk.rate;
  246. rate *= 2;
  247. rate /= diudiv_x_2;
  248. clk->rate = rate;
  249. }
  250. static void viu_clk_calc(struct clk *clk)
  251. {
  252. unsigned long rate;
  253. rate = sys_clk.rate;
  254. rate /= 2;
  255. clk->rate = rate;
  256. }
  257. static void half_clk_calc(struct clk *clk)
  258. {
  259. clk->rate = clk->parent->rate / 2;
  260. }
  261. static void generic_div_clk_calc(struct clk *clk)
  262. {
  263. int div = (clockctl->scfr1 >> clk->div_shift) & 0x7;
  264. clk->rate = clk->parent->rate / div;
  265. }
  266. static void unity_clk_calc(struct clk *clk)
  267. {
  268. clk->rate = clk->parent->rate;
  269. }
  270. static struct clk csb_clk = {
  271. .name = "csb_clk",
  272. .calc = half_clk_calc,
  273. .parent = &sys_clk,
  274. };
  275. static void e300_clk_calc(struct clk *clk)
  276. {
  277. int spmf = (clockctl->spmr >> 16) & 0xf;
  278. int ratex2 = clk->parent->rate * spmf;
  279. clk->rate = ratex2 / 2;
  280. }
  281. static struct clk e300_clk = {
  282. .name = "e300_clk",
  283. .calc = e300_clk_calc,
  284. .parent = &csb_clk,
  285. };
  286. static struct clk ips_clk = {
  287. .name = "ips_clk",
  288. .calc = generic_div_clk_calc,
  289. .parent = &csb_clk,
  290. .div_shift = 23,
  291. };
  292. /*
  293. * Clocks controlled by SCCR1 (.reg = 0)
  294. */
  295. static struct clk lpc_clk = {
  296. .name = "lpc_clk",
  297. .flags = CLK_HAS_CTRL,
  298. .reg = 0,
  299. .bit = 30,
  300. .calc = generic_div_clk_calc,
  301. .parent = &ips_clk,
  302. .div_shift = 11,
  303. };
  304. static struct clk nfc_clk = {
  305. .name = "nfc_clk",
  306. .flags = CLK_HAS_CTRL,
  307. .reg = 0,
  308. .bit = 29,
  309. .calc = generic_div_clk_calc,
  310. .parent = &ips_clk,
  311. .div_shift = 8,
  312. };
  313. static struct clk pata_clk = {
  314. .name = "pata_clk",
  315. .flags = CLK_HAS_CTRL,
  316. .reg = 0,
  317. .bit = 28,
  318. .calc = unity_clk_calc,
  319. .parent = &ips_clk,
  320. };
  321. /*
  322. * PSC clocks (bits 27 - 16)
  323. * are setup elsewhere
  324. */
  325. static struct clk sata_clk = {
  326. .name = "sata_clk",
  327. .flags = CLK_HAS_CTRL,
  328. .reg = 0,
  329. .bit = 14,
  330. .calc = unity_clk_calc,
  331. .parent = &ips_clk,
  332. };
  333. static struct clk fec_clk = {
  334. .name = "fec_clk",
  335. .flags = CLK_HAS_CTRL,
  336. .reg = 0,
  337. .bit = 13,
  338. .calc = unity_clk_calc,
  339. .parent = &ips_clk,
  340. };
  341. static struct clk pci_clk = {
  342. .name = "pci_clk",
  343. .flags = CLK_HAS_CTRL,
  344. .reg = 0,
  345. .bit = 11,
  346. .calc = generic_div_clk_calc,
  347. .parent = &csb_clk,
  348. .div_shift = 20,
  349. };
  350. /*
  351. * Clocks controlled by SCCR2 (.reg = 1)
  352. */
  353. static struct clk diu_clk = {
  354. .name = "diu_clk",
  355. .flags = CLK_HAS_CTRL,
  356. .reg = 1,
  357. .bit = 31,
  358. .calc = diu_clk_calc,
  359. };
  360. static struct clk viu_clk = {
  361. .name = "viu_clk",
  362. .flags = CLK_HAS_CTRL,
  363. .reg = 1,
  364. .bit = 18,
  365. .calc = viu_clk_calc,
  366. };
  367. static struct clk axe_clk = {
  368. .name = "axe_clk",
  369. .flags = CLK_HAS_CTRL,
  370. .reg = 1,
  371. .bit = 30,
  372. .calc = unity_clk_calc,
  373. .parent = &csb_clk,
  374. };
  375. static struct clk usb1_clk = {
  376. .name = "usb1_clk",
  377. .flags = CLK_HAS_CTRL,
  378. .reg = 1,
  379. .bit = 28,
  380. .calc = unity_clk_calc,
  381. .parent = &csb_clk,
  382. };
  383. static struct clk usb2_clk = {
  384. .name = "usb2_clk",
  385. .flags = CLK_HAS_CTRL,
  386. .reg = 1,
  387. .bit = 27,
  388. .calc = unity_clk_calc,
  389. .parent = &csb_clk,
  390. };
  391. static struct clk i2c_clk = {
  392. .name = "i2c_clk",
  393. .flags = CLK_HAS_CTRL,
  394. .reg = 1,
  395. .bit = 26,
  396. .calc = unity_clk_calc,
  397. .parent = &ips_clk,
  398. };
  399. static struct clk mscan_clk = {
  400. .name = "mscan_clk",
  401. .flags = CLK_HAS_CTRL,
  402. .reg = 1,
  403. .bit = 25,
  404. .calc = unity_clk_calc,
  405. .parent = &ips_clk,
  406. };
  407. static struct clk sdhc_clk = {
  408. .name = "sdhc_clk",
  409. .flags = CLK_HAS_CTRL,
  410. .reg = 1,
  411. .bit = 24,
  412. .calc = unity_clk_calc,
  413. .parent = &ips_clk,
  414. };
  415. static struct clk mbx_bus_clk = {
  416. .name = "mbx_bus_clk",
  417. .flags = CLK_HAS_CTRL,
  418. .reg = 1,
  419. .bit = 22,
  420. .calc = half_clk_calc,
  421. .parent = &csb_clk,
  422. };
  423. static struct clk mbx_clk = {
  424. .name = "mbx_clk",
  425. .flags = CLK_HAS_CTRL,
  426. .reg = 1,
  427. .bit = 21,
  428. .calc = unity_clk_calc,
  429. .parent = &csb_clk,
  430. };
  431. static struct clk mbx_3d_clk = {
  432. .name = "mbx_3d_clk",
  433. .flags = CLK_HAS_CTRL,
  434. .reg = 1,
  435. .bit = 20,
  436. .calc = generic_div_clk_calc,
  437. .parent = &mbx_bus_clk,
  438. .div_shift = 14,
  439. };
  440. static void psc_mclk_in_calc(struct clk *clk)
  441. {
  442. clk->rate = devtree_getfreq("psc_mclk_in");
  443. if (!clk->rate)
  444. clk->rate = 25000000;
  445. }
  446. static struct clk psc_mclk_in = {
  447. .name = "psc_mclk_in",
  448. .calc = psc_mclk_in_calc,
  449. };
  450. static struct clk spdif_txclk = {
  451. .name = "spdif_txclk",
  452. .flags = CLK_HAS_CTRL,
  453. .reg = 1,
  454. .bit = 23,
  455. };
  456. static struct clk spdif_rxclk = {
  457. .name = "spdif_rxclk",
  458. .flags = CLK_HAS_CTRL,
  459. .reg = 1,
  460. .bit = 23,
  461. };
  462. static void ac97_clk_calc(struct clk *clk)
  463. {
  464. /* ac97 bit clock is always 24.567 MHz */
  465. clk->rate = 24567000;
  466. }
  467. static struct clk ac97_clk = {
  468. .name = "ac97_clk_in",
  469. .calc = ac97_clk_calc,
  470. };
  471. struct clk *rate_clks[] = {
  472. &ref_clk,
  473. &sys_clk,
  474. &diu_clk,
  475. &viu_clk,
  476. &csb_clk,
  477. &e300_clk,
  478. &ips_clk,
  479. &fec_clk,
  480. &sata_clk,
  481. &pata_clk,
  482. &nfc_clk,
  483. &lpc_clk,
  484. &mbx_bus_clk,
  485. &mbx_clk,
  486. &mbx_3d_clk,
  487. &axe_clk,
  488. &usb1_clk,
  489. &usb2_clk,
  490. &i2c_clk,
  491. &mscan_clk,
  492. &sdhc_clk,
  493. &pci_clk,
  494. &psc_mclk_in,
  495. &spdif_txclk,
  496. &spdif_rxclk,
  497. &ac97_clk,
  498. NULL
  499. };
  500. static void rate_clk_init(struct clk *clk)
  501. {
  502. if (clk->calc) {
  503. clk->calc(clk);
  504. clk->flags |= CLK_HAS_RATE;
  505. clk_register(clk);
  506. } else {
  507. printk(KERN_WARNING
  508. "Could not initialize clk %s without a calc routine\n",
  509. clk->name);
  510. }
  511. }
  512. static void rate_clks_init(void)
  513. {
  514. struct clk **cpp, *clk;
  515. cpp = rate_clks;
  516. while ((clk = *cpp++))
  517. rate_clk_init(clk);
  518. }
  519. /*
  520. * There are two clk enable registers with 32 enable bits each
  521. * psc clocks and device clocks are all stored in dev_clks
  522. */
  523. struct clk dev_clks[2][32];
  524. /*
  525. * Given a psc number return the dev_clk
  526. * associated with it
  527. */
  528. static struct clk *psc_dev_clk(int pscnum)
  529. {
  530. int reg, bit;
  531. struct clk *clk;
  532. reg = 0;
  533. bit = 27 - pscnum;
  534. clk = &dev_clks[reg][bit];
  535. clk->reg = 0;
  536. clk->bit = bit;
  537. return clk;
  538. }
  539. /*
  540. * PSC clock rate calculation
  541. */
  542. static void psc_calc_rate(struct clk *clk, int pscnum, struct device_node *np)
  543. {
  544. unsigned long mclk_src = sys_clk.rate;
  545. unsigned long mclk_div;
  546. /*
  547. * Can only change value of mclk divider
  548. * when the divider is disabled.
  549. *
  550. * Zero is not a valid divider so minimum
  551. * divider is 1
  552. *
  553. * disable/set divider/enable
  554. */
  555. out_be32(&clockctl->pccr[pscnum], 0);
  556. out_be32(&clockctl->pccr[pscnum], 0x00020000);
  557. out_be32(&clockctl->pccr[pscnum], 0x00030000);
  558. if (clockctl->pccr[pscnum] & 0x80) {
  559. clk->rate = spdif_rxclk.rate;
  560. return;
  561. }
  562. switch ((clockctl->pccr[pscnum] >> 14) & 0x3) {
  563. case 0:
  564. mclk_src = sys_clk.rate;
  565. break;
  566. case 1:
  567. mclk_src = ref_clk.rate;
  568. break;
  569. case 2:
  570. mclk_src = psc_mclk_in.rate;
  571. break;
  572. case 3:
  573. mclk_src = spdif_txclk.rate;
  574. break;
  575. }
  576. mclk_div = ((clockctl->pccr[pscnum] >> 17) & 0x7fff) + 1;
  577. clk->rate = mclk_src / mclk_div;
  578. }
  579. /*
  580. * Find all psc nodes in device tree and assign a clock
  581. * with name "psc%d_mclk" and dev pointing at the device
  582. * returned from of_find_device_by_node
  583. */
  584. static void psc_clks_init(void)
  585. {
  586. struct device_node *np;
  587. const u32 *cell_index;
  588. struct platform_device *ofdev;
  589. for_each_compatible_node(np, NULL, "fsl,mpc5121-psc") {
  590. cell_index = of_get_property(np, "cell-index", NULL);
  591. if (cell_index) {
  592. int pscnum = *cell_index;
  593. struct clk *clk = psc_dev_clk(pscnum);
  594. clk->flags = CLK_HAS_RATE | CLK_HAS_CTRL;
  595. ofdev = of_find_device_by_node(np);
  596. clk->dev = &ofdev->dev;
  597. /*
  598. * AC97 is special rate clock does
  599. * not go through normal path
  600. */
  601. if (strcmp("ac97", np->name) == 0)
  602. clk->rate = ac97_clk.rate;
  603. else
  604. psc_calc_rate(clk, pscnum, np);
  605. sprintf(clk->name, "psc%d_mclk", pscnum);
  606. clk_register(clk);
  607. clk_enable(clk);
  608. }
  609. }
  610. }
  611. static struct clk_interface mpc5121_clk_functions = {
  612. .clk_get = mpc5121_clk_get,
  613. .clk_enable = mpc5121_clk_enable,
  614. .clk_disable = mpc5121_clk_disable,
  615. .clk_get_rate = mpc5121_clk_get_rate,
  616. .clk_put = mpc5121_clk_put,
  617. .clk_round_rate = mpc5121_clk_round_rate,
  618. .clk_set_rate = mpc5121_clk_set_rate,
  619. .clk_set_parent = NULL,
  620. .clk_get_parent = NULL,
  621. };
  622. int __init mpc5121_clk_init(void)
  623. {
  624. struct device_node *np;
  625. np = of_find_compatible_node(NULL, NULL, "fsl,mpc5121-clock");
  626. if (np) {
  627. clockctl = of_iomap(np, 0);
  628. of_node_put(np);
  629. }
  630. if (!clockctl) {
  631. printk(KERN_ERR "Could not map clock control registers\n");
  632. return 0;
  633. }
  634. rate_clks_init();
  635. psc_clks_init();
  636. /* leave clockctl mapped forever */
  637. /*iounmap(clockctl); */
  638. DEBUG_CLK_DUMP();
  639. clocks_initialized++;
  640. clk_functions = mpc5121_clk_functions;
  641. return 0;
  642. }