pci_64.c 7.5 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275
  1. /*
  2. * Port for PPC64 David Engebretsen, IBM Corp.
  3. * Contains common pci routines for ppc64 platform, pSeries and iSeries brands.
  4. *
  5. * Copyright (C) 2003 Anton Blanchard <anton@au.ibm.com>, IBM
  6. * Rework, based on alpha PCI code.
  7. *
  8. * This program is free software; you can redistribute it and/or
  9. * modify it under the terms of the GNU General Public License
  10. * as published by the Free Software Foundation; either version
  11. * 2 of the License, or (at your option) any later version.
  12. */
  13. #undef DEBUG
  14. #include <linux/kernel.h>
  15. #include <linux/pci.h>
  16. #include <linux/string.h>
  17. #include <linux/init.h>
  18. #include <linux/bootmem.h>
  19. #include <linux/export.h>
  20. #include <linux/mm.h>
  21. #include <linux/list.h>
  22. #include <linux/syscalls.h>
  23. #include <linux/irq.h>
  24. #include <linux/vmalloc.h>
  25. #include <asm/processor.h>
  26. #include <asm/io.h>
  27. #include <asm/prom.h>
  28. #include <asm/pci-bridge.h>
  29. #include <asm/byteorder.h>
  30. #include <asm/machdep.h>
  31. #include <asm/ppc-pci.h>
  32. unsigned long pci_probe_only = 1;
  33. /* pci_io_base -- the base address from which io bars are offsets.
  34. * This is the lowest I/O base address (so bar values are always positive),
  35. * and it *must* be the start of ISA space if an ISA bus exists because
  36. * ISA drivers use hard coded offsets. If no ISA bus exists nothing
  37. * is mapped on the first 64K of IO space
  38. */
  39. unsigned long pci_io_base = ISA_IO_BASE;
  40. EXPORT_SYMBOL(pci_io_base);
  41. static int __init pcibios_init(void)
  42. {
  43. struct pci_controller *hose, *tmp;
  44. printk(KERN_INFO "PCI: Probing PCI hardware\n");
  45. /* For now, override phys_mem_access_prot. If we need it,g
  46. * later, we may move that initialization to each ppc_md
  47. */
  48. ppc_md.phys_mem_access_prot = pci_phys_mem_access_prot;
  49. if (pci_probe_only)
  50. pci_add_flags(PCI_PROBE_ONLY);
  51. /* On ppc64, we always enable PCI domains and we keep domain 0
  52. * backward compatible in /proc for video cards
  53. */
  54. pci_add_flags(PCI_ENABLE_PROC_DOMAINS | PCI_COMPAT_DOMAIN_0);
  55. /* Scan all of the recorded PCI controllers. */
  56. list_for_each_entry_safe(hose, tmp, &hose_list, list_node) {
  57. pcibios_scan_phb(hose);
  58. pci_bus_add_devices(hose->bus);
  59. }
  60. /* Call common code to handle resource allocation */
  61. pcibios_resource_survey();
  62. printk(KERN_DEBUG "PCI: Probing PCI hardware done\n");
  63. return 0;
  64. }
  65. subsys_initcall(pcibios_init);
  66. #ifdef CONFIG_HOTPLUG
  67. int pcibios_unmap_io_space(struct pci_bus *bus)
  68. {
  69. struct pci_controller *hose;
  70. WARN_ON(bus == NULL);
  71. /* If this is not a PHB, we only flush the hash table over
  72. * the area mapped by this bridge. We don't play with the PTE
  73. * mappings since we might have to deal with sub-page alignemnts
  74. * so flushing the hash table is the only sane way to make sure
  75. * that no hash entries are covering that removed bridge area
  76. * while still allowing other busses overlapping those pages
  77. *
  78. * Note: If we ever support P2P hotplug on Book3E, we'll have
  79. * to do an appropriate TLB flush here too
  80. */
  81. if (bus->self) {
  82. #ifdef CONFIG_PPC_STD_MMU_64
  83. struct resource *res = bus->resource[0];
  84. #endif
  85. pr_debug("IO unmapping for PCI-PCI bridge %s\n",
  86. pci_name(bus->self));
  87. #ifdef CONFIG_PPC_STD_MMU_64
  88. __flush_hash_table_range(&init_mm, res->start + _IO_BASE,
  89. res->end + _IO_BASE + 1);
  90. #endif
  91. return 0;
  92. }
  93. /* Get the host bridge */
  94. hose = pci_bus_to_host(bus);
  95. /* Check if we have IOs allocated */
  96. if (hose->io_base_alloc == 0)
  97. return 0;
  98. pr_debug("IO unmapping for PHB %s\n", hose->dn->full_name);
  99. pr_debug(" alloc=0x%p\n", hose->io_base_alloc);
  100. /* This is a PHB, we fully unmap the IO area */
  101. vunmap(hose->io_base_alloc);
  102. return 0;
  103. }
  104. EXPORT_SYMBOL_GPL(pcibios_unmap_io_space);
  105. #endif /* CONFIG_HOTPLUG */
  106. int __devinit pcibios_map_io_space(struct pci_bus *bus)
  107. {
  108. struct vm_struct *area;
  109. unsigned long phys_page;
  110. unsigned long size_page;
  111. unsigned long io_virt_offset;
  112. struct pci_controller *hose;
  113. WARN_ON(bus == NULL);
  114. /* If this not a PHB, nothing to do, page tables still exist and
  115. * thus HPTEs will be faulted in when needed
  116. */
  117. if (bus->self) {
  118. pr_debug("IO mapping for PCI-PCI bridge %s\n",
  119. pci_name(bus->self));
  120. pr_debug(" virt=0x%016llx...0x%016llx\n",
  121. bus->resource[0]->start + _IO_BASE,
  122. bus->resource[0]->end + _IO_BASE);
  123. return 0;
  124. }
  125. /* Get the host bridge */
  126. hose = pci_bus_to_host(bus);
  127. phys_page = _ALIGN_DOWN(hose->io_base_phys, PAGE_SIZE);
  128. size_page = _ALIGN_UP(hose->pci_io_size, PAGE_SIZE);
  129. /* Make sure IO area address is clear */
  130. hose->io_base_alloc = NULL;
  131. /* If there's no IO to map on that bus, get away too */
  132. if (hose->pci_io_size == 0 || hose->io_base_phys == 0)
  133. return 0;
  134. /* Let's allocate some IO space for that guy. We don't pass
  135. * VM_IOREMAP because we don't care about alignment tricks that
  136. * the core does in that case. Maybe we should due to stupid card
  137. * with incomplete address decoding but I'd rather not deal with
  138. * those outside of the reserved 64K legacy region.
  139. */
  140. area = __get_vm_area(size_page, 0, PHB_IO_BASE, PHB_IO_END);
  141. if (area == NULL)
  142. return -ENOMEM;
  143. hose->io_base_alloc = area->addr;
  144. hose->io_base_virt = (void __iomem *)(area->addr +
  145. hose->io_base_phys - phys_page);
  146. pr_debug("IO mapping for PHB %s\n", hose->dn->full_name);
  147. pr_debug(" phys=0x%016llx, virt=0x%p (alloc=0x%p)\n",
  148. hose->io_base_phys, hose->io_base_virt, hose->io_base_alloc);
  149. pr_debug(" size=0x%016llx (alloc=0x%016lx)\n",
  150. hose->pci_io_size, size_page);
  151. /* Establish the mapping */
  152. if (__ioremap_at(phys_page, area->addr, size_page,
  153. _PAGE_NO_CACHE | _PAGE_GUARDED) == NULL)
  154. return -ENOMEM;
  155. /* Fixup hose IO resource */
  156. io_virt_offset = (unsigned long)hose->io_base_virt - _IO_BASE;
  157. hose->io_resource.start += io_virt_offset;
  158. hose->io_resource.end += io_virt_offset;
  159. pr_debug(" hose->io_resource=%pR\n", &hose->io_resource);
  160. return 0;
  161. }
  162. EXPORT_SYMBOL_GPL(pcibios_map_io_space);
  163. void __devinit pcibios_setup_phb_io_space(struct pci_controller *hose)
  164. {
  165. pcibios_map_io_space(hose->bus);
  166. }
  167. #define IOBASE_BRIDGE_NUMBER 0
  168. #define IOBASE_MEMORY 1
  169. #define IOBASE_IO 2
  170. #define IOBASE_ISA_IO 3
  171. #define IOBASE_ISA_MEM 4
  172. long sys_pciconfig_iobase(long which, unsigned long in_bus,
  173. unsigned long in_devfn)
  174. {
  175. struct pci_controller* hose;
  176. struct list_head *ln;
  177. struct pci_bus *bus = NULL;
  178. struct device_node *hose_node;
  179. /* Argh ! Please forgive me for that hack, but that's the
  180. * simplest way to get existing XFree to not lockup on some
  181. * G5 machines... So when something asks for bus 0 io base
  182. * (bus 0 is HT root), we return the AGP one instead.
  183. */
  184. if (in_bus == 0 && of_machine_is_compatible("MacRISC4")) {
  185. struct device_node *agp;
  186. agp = of_find_compatible_node(NULL, NULL, "u3-agp");
  187. if (agp)
  188. in_bus = 0xf0;
  189. of_node_put(agp);
  190. }
  191. /* That syscall isn't quite compatible with PCI domains, but it's
  192. * used on pre-domains setup. We return the first match
  193. */
  194. for (ln = pci_root_buses.next; ln != &pci_root_buses; ln = ln->next) {
  195. bus = pci_bus_b(ln);
  196. if (in_bus >= bus->number && in_bus <= bus->subordinate)
  197. break;
  198. bus = NULL;
  199. }
  200. if (bus == NULL || bus->dev.of_node == NULL)
  201. return -ENODEV;
  202. hose_node = bus->dev.of_node;
  203. hose = PCI_DN(hose_node)->phb;
  204. switch (which) {
  205. case IOBASE_BRIDGE_NUMBER:
  206. return (long)hose->first_busno;
  207. case IOBASE_MEMORY:
  208. return (long)hose->pci_mem_offset;
  209. case IOBASE_IO:
  210. return (long)hose->io_base_phys;
  211. case IOBASE_ISA_IO:
  212. return (long)isa_io_base;
  213. case IOBASE_ISA_MEM:
  214. return -EINVAL;
  215. }
  216. return -EOPNOTSUPP;
  217. }
  218. #ifdef CONFIG_NUMA
  219. int pcibus_to_node(struct pci_bus *bus)
  220. {
  221. struct pci_controller *phb = pci_bus_to_host(bus);
  222. return phb->node;
  223. }
  224. EXPORT_SYMBOL(pcibus_to_node);
  225. #endif