pci-common.c 50 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763
  1. /*
  2. * Contains common pci routines for ALL ppc platform
  3. * (based on pci_32.c and pci_64.c)
  4. *
  5. * Port for PPC64 David Engebretsen, IBM Corp.
  6. * Contains common pci routines for ppc64 platform, pSeries and iSeries brands.
  7. *
  8. * Copyright (C) 2003 Anton Blanchard <anton@au.ibm.com>, IBM
  9. * Rework, based on alpha PCI code.
  10. *
  11. * Common pmac/prep/chrp pci routines. -- Cort
  12. *
  13. * This program is free software; you can redistribute it and/or
  14. * modify it under the terms of the GNU General Public License
  15. * as published by the Free Software Foundation; either version
  16. * 2 of the License, or (at your option) any later version.
  17. */
  18. #include <linux/kernel.h>
  19. #include <linux/pci.h>
  20. #include <linux/string.h>
  21. #include <linux/init.h>
  22. #include <linux/bootmem.h>
  23. #include <linux/export.h>
  24. #include <linux/of_address.h>
  25. #include <linux/of_pci.h>
  26. #include <linux/mm.h>
  27. #include <linux/list.h>
  28. #include <linux/syscalls.h>
  29. #include <linux/irq.h>
  30. #include <linux/vmalloc.h>
  31. #include <linux/slab.h>
  32. #include <asm/processor.h>
  33. #include <asm/io.h>
  34. #include <asm/prom.h>
  35. #include <asm/pci-bridge.h>
  36. #include <asm/byteorder.h>
  37. #include <asm/machdep.h>
  38. #include <asm/ppc-pci.h>
  39. #include <asm/firmware.h>
  40. #include <asm/eeh.h>
  41. static DEFINE_SPINLOCK(hose_spinlock);
  42. LIST_HEAD(hose_list);
  43. /* XXX kill that some day ... */
  44. static int global_phb_number; /* Global phb counter */
  45. /* ISA Memory physical address */
  46. resource_size_t isa_mem_base;
  47. /* Default PCI flags is 0 on ppc32, modified at boot on ppc64 */
  48. unsigned int pci_flags = 0;
  49. static struct dma_map_ops *pci_dma_ops = &dma_direct_ops;
  50. void set_pci_dma_ops(struct dma_map_ops *dma_ops)
  51. {
  52. pci_dma_ops = dma_ops;
  53. }
  54. struct dma_map_ops *get_pci_dma_ops(void)
  55. {
  56. return pci_dma_ops;
  57. }
  58. EXPORT_SYMBOL(get_pci_dma_ops);
  59. struct pci_controller *pcibios_alloc_controller(struct device_node *dev)
  60. {
  61. struct pci_controller *phb;
  62. phb = zalloc_maybe_bootmem(sizeof(struct pci_controller), GFP_KERNEL);
  63. if (phb == NULL)
  64. return NULL;
  65. spin_lock(&hose_spinlock);
  66. phb->global_number = global_phb_number++;
  67. list_add_tail(&phb->list_node, &hose_list);
  68. spin_unlock(&hose_spinlock);
  69. phb->dn = dev;
  70. phb->is_dynamic = mem_init_done;
  71. #ifdef CONFIG_PPC64
  72. if (dev) {
  73. int nid = of_node_to_nid(dev);
  74. if (nid < 0 || !node_online(nid))
  75. nid = -1;
  76. PHB_SET_NODE(phb, nid);
  77. }
  78. #endif
  79. return phb;
  80. }
  81. void pcibios_free_controller(struct pci_controller *phb)
  82. {
  83. spin_lock(&hose_spinlock);
  84. list_del(&phb->list_node);
  85. spin_unlock(&hose_spinlock);
  86. if (phb->is_dynamic)
  87. kfree(phb);
  88. }
  89. static resource_size_t pcibios_io_size(const struct pci_controller *hose)
  90. {
  91. #ifdef CONFIG_PPC64
  92. return hose->pci_io_size;
  93. #else
  94. return resource_size(&hose->io_resource);
  95. #endif
  96. }
  97. int pcibios_vaddr_is_ioport(void __iomem *address)
  98. {
  99. int ret = 0;
  100. struct pci_controller *hose;
  101. resource_size_t size;
  102. spin_lock(&hose_spinlock);
  103. list_for_each_entry(hose, &hose_list, list_node) {
  104. size = pcibios_io_size(hose);
  105. if (address >= hose->io_base_virt &&
  106. address < (hose->io_base_virt + size)) {
  107. ret = 1;
  108. break;
  109. }
  110. }
  111. spin_unlock(&hose_spinlock);
  112. return ret;
  113. }
  114. unsigned long pci_address_to_pio(phys_addr_t address)
  115. {
  116. struct pci_controller *hose;
  117. resource_size_t size;
  118. unsigned long ret = ~0;
  119. spin_lock(&hose_spinlock);
  120. list_for_each_entry(hose, &hose_list, list_node) {
  121. size = pcibios_io_size(hose);
  122. if (address >= hose->io_base_phys &&
  123. address < (hose->io_base_phys + size)) {
  124. unsigned long base =
  125. (unsigned long)hose->io_base_virt - _IO_BASE;
  126. ret = base + (address - hose->io_base_phys);
  127. break;
  128. }
  129. }
  130. spin_unlock(&hose_spinlock);
  131. return ret;
  132. }
  133. EXPORT_SYMBOL_GPL(pci_address_to_pio);
  134. /*
  135. * Return the domain number for this bus.
  136. */
  137. int pci_domain_nr(struct pci_bus *bus)
  138. {
  139. struct pci_controller *hose = pci_bus_to_host(bus);
  140. return hose->global_number;
  141. }
  142. EXPORT_SYMBOL(pci_domain_nr);
  143. /* This routine is meant to be used early during boot, when the
  144. * PCI bus numbers have not yet been assigned, and you need to
  145. * issue PCI config cycles to an OF device.
  146. * It could also be used to "fix" RTAS config cycles if you want
  147. * to set pci_assign_all_buses to 1 and still use RTAS for PCI
  148. * config cycles.
  149. */
  150. struct pci_controller* pci_find_hose_for_OF_device(struct device_node* node)
  151. {
  152. while(node) {
  153. struct pci_controller *hose, *tmp;
  154. list_for_each_entry_safe(hose, tmp, &hose_list, list_node)
  155. if (hose->dn == node)
  156. return hose;
  157. node = node->parent;
  158. }
  159. return NULL;
  160. }
  161. static ssize_t pci_show_devspec(struct device *dev,
  162. struct device_attribute *attr, char *buf)
  163. {
  164. struct pci_dev *pdev;
  165. struct device_node *np;
  166. pdev = to_pci_dev (dev);
  167. np = pci_device_to_OF_node(pdev);
  168. if (np == NULL || np->full_name == NULL)
  169. return 0;
  170. return sprintf(buf, "%s", np->full_name);
  171. }
  172. static DEVICE_ATTR(devspec, S_IRUGO, pci_show_devspec, NULL);
  173. /* Add sysfs properties */
  174. int pcibios_add_platform_entries(struct pci_dev *pdev)
  175. {
  176. return device_create_file(&pdev->dev, &dev_attr_devspec);
  177. }
  178. char __devinit *pcibios_setup(char *str)
  179. {
  180. return str;
  181. }
  182. /*
  183. * Reads the interrupt pin to determine if interrupt is use by card.
  184. * If the interrupt is used, then gets the interrupt line from the
  185. * openfirmware and sets it in the pci_dev and pci_config line.
  186. */
  187. int pci_read_irq_line(struct pci_dev *pci_dev)
  188. {
  189. struct of_irq oirq;
  190. unsigned int virq;
  191. /* The current device-tree that iSeries generates from the HV
  192. * PCI informations doesn't contain proper interrupt routing,
  193. * and all the fallback would do is print out crap, so we
  194. * don't attempt to resolve the interrupts here at all, some
  195. * iSeries specific fixup does it.
  196. *
  197. * In the long run, we will hopefully fix the generated device-tree
  198. * instead.
  199. */
  200. #ifdef CONFIG_PPC_ISERIES
  201. if (firmware_has_feature(FW_FEATURE_ISERIES))
  202. return -1;
  203. #endif
  204. pr_debug("PCI: Try to map irq for %s...\n", pci_name(pci_dev));
  205. #ifdef DEBUG
  206. memset(&oirq, 0xff, sizeof(oirq));
  207. #endif
  208. /* Try to get a mapping from the device-tree */
  209. if (of_irq_map_pci(pci_dev, &oirq)) {
  210. u8 line, pin;
  211. /* If that fails, lets fallback to what is in the config
  212. * space and map that through the default controller. We
  213. * also set the type to level low since that's what PCI
  214. * interrupts are. If your platform does differently, then
  215. * either provide a proper interrupt tree or don't use this
  216. * function.
  217. */
  218. if (pci_read_config_byte(pci_dev, PCI_INTERRUPT_PIN, &pin))
  219. return -1;
  220. if (pin == 0)
  221. return -1;
  222. if (pci_read_config_byte(pci_dev, PCI_INTERRUPT_LINE, &line) ||
  223. line == 0xff || line == 0) {
  224. return -1;
  225. }
  226. pr_debug(" No map ! Using line %d (pin %d) from PCI config\n",
  227. line, pin);
  228. virq = irq_create_mapping(NULL, line);
  229. if (virq != NO_IRQ)
  230. irq_set_irq_type(virq, IRQ_TYPE_LEVEL_LOW);
  231. } else {
  232. pr_debug(" Got one, spec %d cells (0x%08x 0x%08x...) on %s\n",
  233. oirq.size, oirq.specifier[0], oirq.specifier[1],
  234. oirq.controller ? oirq.controller->full_name :
  235. "<default>");
  236. virq = irq_create_of_mapping(oirq.controller, oirq.specifier,
  237. oirq.size);
  238. }
  239. if(virq == NO_IRQ) {
  240. pr_debug(" Failed to map !\n");
  241. return -1;
  242. }
  243. pr_debug(" Mapped to linux irq %d\n", virq);
  244. pci_dev->irq = virq;
  245. return 0;
  246. }
  247. EXPORT_SYMBOL(pci_read_irq_line);
  248. /*
  249. * Platform support for /proc/bus/pci/X/Y mmap()s,
  250. * modelled on the sparc64 implementation by Dave Miller.
  251. * -- paulus.
  252. */
  253. /*
  254. * Adjust vm_pgoff of VMA such that it is the physical page offset
  255. * corresponding to the 32-bit pci bus offset for DEV requested by the user.
  256. *
  257. * Basically, the user finds the base address for his device which he wishes
  258. * to mmap. They read the 32-bit value from the config space base register,
  259. * add whatever PAGE_SIZE multiple offset they wish, and feed this into the
  260. * offset parameter of mmap on /proc/bus/pci/XXX for that device.
  261. *
  262. * Returns negative error code on failure, zero on success.
  263. */
  264. static struct resource *__pci_mmap_make_offset(struct pci_dev *dev,
  265. resource_size_t *offset,
  266. enum pci_mmap_state mmap_state)
  267. {
  268. struct pci_controller *hose = pci_bus_to_host(dev->bus);
  269. unsigned long io_offset = 0;
  270. int i, res_bit;
  271. if (hose == 0)
  272. return NULL; /* should never happen */
  273. /* If memory, add on the PCI bridge address offset */
  274. if (mmap_state == pci_mmap_mem) {
  275. #if 0 /* See comment in pci_resource_to_user() for why this is disabled */
  276. *offset += hose->pci_mem_offset;
  277. #endif
  278. res_bit = IORESOURCE_MEM;
  279. } else {
  280. io_offset = (unsigned long)hose->io_base_virt - _IO_BASE;
  281. *offset += io_offset;
  282. res_bit = IORESOURCE_IO;
  283. }
  284. /*
  285. * Check that the offset requested corresponds to one of the
  286. * resources of the device.
  287. */
  288. for (i = 0; i <= PCI_ROM_RESOURCE; i++) {
  289. struct resource *rp = &dev->resource[i];
  290. int flags = rp->flags;
  291. /* treat ROM as memory (should be already) */
  292. if (i == PCI_ROM_RESOURCE)
  293. flags |= IORESOURCE_MEM;
  294. /* Active and same type? */
  295. if ((flags & res_bit) == 0)
  296. continue;
  297. /* In the range of this resource? */
  298. if (*offset < (rp->start & PAGE_MASK) || *offset > rp->end)
  299. continue;
  300. /* found it! construct the final physical address */
  301. if (mmap_state == pci_mmap_io)
  302. *offset += hose->io_base_phys - io_offset;
  303. return rp;
  304. }
  305. return NULL;
  306. }
  307. /*
  308. * Set vm_page_prot of VMA, as appropriate for this architecture, for a pci
  309. * device mapping.
  310. */
  311. static pgprot_t __pci_mmap_set_pgprot(struct pci_dev *dev, struct resource *rp,
  312. pgprot_t protection,
  313. enum pci_mmap_state mmap_state,
  314. int write_combine)
  315. {
  316. unsigned long prot = pgprot_val(protection);
  317. /* Write combine is always 0 on non-memory space mappings. On
  318. * memory space, if the user didn't pass 1, we check for a
  319. * "prefetchable" resource. This is a bit hackish, but we use
  320. * this to workaround the inability of /sysfs to provide a write
  321. * combine bit
  322. */
  323. if (mmap_state != pci_mmap_mem)
  324. write_combine = 0;
  325. else if (write_combine == 0) {
  326. if (rp->flags & IORESOURCE_PREFETCH)
  327. write_combine = 1;
  328. }
  329. /* XXX would be nice to have a way to ask for write-through */
  330. if (write_combine)
  331. return pgprot_noncached_wc(prot);
  332. else
  333. return pgprot_noncached(prot);
  334. }
  335. /*
  336. * This one is used by /dev/mem and fbdev who have no clue about the
  337. * PCI device, it tries to find the PCI device first and calls the
  338. * above routine
  339. */
  340. pgprot_t pci_phys_mem_access_prot(struct file *file,
  341. unsigned long pfn,
  342. unsigned long size,
  343. pgprot_t prot)
  344. {
  345. struct pci_dev *pdev = NULL;
  346. struct resource *found = NULL;
  347. resource_size_t offset = ((resource_size_t)pfn) << PAGE_SHIFT;
  348. int i;
  349. if (page_is_ram(pfn))
  350. return prot;
  351. prot = pgprot_noncached(prot);
  352. for_each_pci_dev(pdev) {
  353. for (i = 0; i <= PCI_ROM_RESOURCE; i++) {
  354. struct resource *rp = &pdev->resource[i];
  355. int flags = rp->flags;
  356. /* Active and same type? */
  357. if ((flags & IORESOURCE_MEM) == 0)
  358. continue;
  359. /* In the range of this resource? */
  360. if (offset < (rp->start & PAGE_MASK) ||
  361. offset > rp->end)
  362. continue;
  363. found = rp;
  364. break;
  365. }
  366. if (found)
  367. break;
  368. }
  369. if (found) {
  370. if (found->flags & IORESOURCE_PREFETCH)
  371. prot = pgprot_noncached_wc(prot);
  372. pci_dev_put(pdev);
  373. }
  374. pr_debug("PCI: Non-PCI map for %llx, prot: %lx\n",
  375. (unsigned long long)offset, pgprot_val(prot));
  376. return prot;
  377. }
  378. /*
  379. * Perform the actual remap of the pages for a PCI device mapping, as
  380. * appropriate for this architecture. The region in the process to map
  381. * is described by vm_start and vm_end members of VMA, the base physical
  382. * address is found in vm_pgoff.
  383. * The pci device structure is provided so that architectures may make mapping
  384. * decisions on a per-device or per-bus basis.
  385. *
  386. * Returns a negative error code on failure, zero on success.
  387. */
  388. int pci_mmap_page_range(struct pci_dev *dev, struct vm_area_struct *vma,
  389. enum pci_mmap_state mmap_state, int write_combine)
  390. {
  391. resource_size_t offset =
  392. ((resource_size_t)vma->vm_pgoff) << PAGE_SHIFT;
  393. struct resource *rp;
  394. int ret;
  395. rp = __pci_mmap_make_offset(dev, &offset, mmap_state);
  396. if (rp == NULL)
  397. return -EINVAL;
  398. vma->vm_pgoff = offset >> PAGE_SHIFT;
  399. vma->vm_page_prot = __pci_mmap_set_pgprot(dev, rp,
  400. vma->vm_page_prot,
  401. mmap_state, write_combine);
  402. ret = remap_pfn_range(vma, vma->vm_start, vma->vm_pgoff,
  403. vma->vm_end - vma->vm_start, vma->vm_page_prot);
  404. return ret;
  405. }
  406. /* This provides legacy IO read access on a bus */
  407. int pci_legacy_read(struct pci_bus *bus, loff_t port, u32 *val, size_t size)
  408. {
  409. unsigned long offset;
  410. struct pci_controller *hose = pci_bus_to_host(bus);
  411. struct resource *rp = &hose->io_resource;
  412. void __iomem *addr;
  413. /* Check if port can be supported by that bus. We only check
  414. * the ranges of the PHB though, not the bus itself as the rules
  415. * for forwarding legacy cycles down bridges are not our problem
  416. * here. So if the host bridge supports it, we do it.
  417. */
  418. offset = (unsigned long)hose->io_base_virt - _IO_BASE;
  419. offset += port;
  420. if (!(rp->flags & IORESOURCE_IO))
  421. return -ENXIO;
  422. if (offset < rp->start || (offset + size) > rp->end)
  423. return -ENXIO;
  424. addr = hose->io_base_virt + port;
  425. switch(size) {
  426. case 1:
  427. *((u8 *)val) = in_8(addr);
  428. return 1;
  429. case 2:
  430. if (port & 1)
  431. return -EINVAL;
  432. *((u16 *)val) = in_le16(addr);
  433. return 2;
  434. case 4:
  435. if (port & 3)
  436. return -EINVAL;
  437. *((u32 *)val) = in_le32(addr);
  438. return 4;
  439. }
  440. return -EINVAL;
  441. }
  442. /* This provides legacy IO write access on a bus */
  443. int pci_legacy_write(struct pci_bus *bus, loff_t port, u32 val, size_t size)
  444. {
  445. unsigned long offset;
  446. struct pci_controller *hose = pci_bus_to_host(bus);
  447. struct resource *rp = &hose->io_resource;
  448. void __iomem *addr;
  449. /* Check if port can be supported by that bus. We only check
  450. * the ranges of the PHB though, not the bus itself as the rules
  451. * for forwarding legacy cycles down bridges are not our problem
  452. * here. So if the host bridge supports it, we do it.
  453. */
  454. offset = (unsigned long)hose->io_base_virt - _IO_BASE;
  455. offset += port;
  456. if (!(rp->flags & IORESOURCE_IO))
  457. return -ENXIO;
  458. if (offset < rp->start || (offset + size) > rp->end)
  459. return -ENXIO;
  460. addr = hose->io_base_virt + port;
  461. /* WARNING: The generic code is idiotic. It gets passed a pointer
  462. * to what can be a 1, 2 or 4 byte quantity and always reads that
  463. * as a u32, which means that we have to correct the location of
  464. * the data read within those 32 bits for size 1 and 2
  465. */
  466. switch(size) {
  467. case 1:
  468. out_8(addr, val >> 24);
  469. return 1;
  470. case 2:
  471. if (port & 1)
  472. return -EINVAL;
  473. out_le16(addr, val >> 16);
  474. return 2;
  475. case 4:
  476. if (port & 3)
  477. return -EINVAL;
  478. out_le32(addr, val);
  479. return 4;
  480. }
  481. return -EINVAL;
  482. }
  483. /* This provides legacy IO or memory mmap access on a bus */
  484. int pci_mmap_legacy_page_range(struct pci_bus *bus,
  485. struct vm_area_struct *vma,
  486. enum pci_mmap_state mmap_state)
  487. {
  488. struct pci_controller *hose = pci_bus_to_host(bus);
  489. resource_size_t offset =
  490. ((resource_size_t)vma->vm_pgoff) << PAGE_SHIFT;
  491. resource_size_t size = vma->vm_end - vma->vm_start;
  492. struct resource *rp;
  493. pr_debug("pci_mmap_legacy_page_range(%04x:%02x, %s @%llx..%llx)\n",
  494. pci_domain_nr(bus), bus->number,
  495. mmap_state == pci_mmap_mem ? "MEM" : "IO",
  496. (unsigned long long)offset,
  497. (unsigned long long)(offset + size - 1));
  498. if (mmap_state == pci_mmap_mem) {
  499. /* Hack alert !
  500. *
  501. * Because X is lame and can fail starting if it gets an error trying
  502. * to mmap legacy_mem (instead of just moving on without legacy memory
  503. * access) we fake it here by giving it anonymous memory, effectively
  504. * behaving just like /dev/zero
  505. */
  506. if ((offset + size) > hose->isa_mem_size) {
  507. printk(KERN_DEBUG
  508. "Process %s (pid:%d) mapped non-existing PCI legacy memory for 0%04x:%02x\n",
  509. current->comm, current->pid, pci_domain_nr(bus), bus->number);
  510. if (vma->vm_flags & VM_SHARED)
  511. return shmem_zero_setup(vma);
  512. return 0;
  513. }
  514. offset += hose->isa_mem_phys;
  515. } else {
  516. unsigned long io_offset = (unsigned long)hose->io_base_virt - _IO_BASE;
  517. unsigned long roffset = offset + io_offset;
  518. rp = &hose->io_resource;
  519. if (!(rp->flags & IORESOURCE_IO))
  520. return -ENXIO;
  521. if (roffset < rp->start || (roffset + size) > rp->end)
  522. return -ENXIO;
  523. offset += hose->io_base_phys;
  524. }
  525. pr_debug(" -> mapping phys %llx\n", (unsigned long long)offset);
  526. vma->vm_pgoff = offset >> PAGE_SHIFT;
  527. vma->vm_page_prot = pgprot_noncached(vma->vm_page_prot);
  528. return remap_pfn_range(vma, vma->vm_start, vma->vm_pgoff,
  529. vma->vm_end - vma->vm_start,
  530. vma->vm_page_prot);
  531. }
  532. void pci_resource_to_user(const struct pci_dev *dev, int bar,
  533. const struct resource *rsrc,
  534. resource_size_t *start, resource_size_t *end)
  535. {
  536. struct pci_controller *hose = pci_bus_to_host(dev->bus);
  537. resource_size_t offset = 0;
  538. if (hose == NULL)
  539. return;
  540. if (rsrc->flags & IORESOURCE_IO)
  541. offset = (unsigned long)hose->io_base_virt - _IO_BASE;
  542. /* We pass a fully fixed up address to userland for MMIO instead of
  543. * a BAR value because X is lame and expects to be able to use that
  544. * to pass to /dev/mem !
  545. *
  546. * That means that we'll have potentially 64 bits values where some
  547. * userland apps only expect 32 (like X itself since it thinks only
  548. * Sparc has 64 bits MMIO) but if we don't do that, we break it on
  549. * 32 bits CHRPs :-(
  550. *
  551. * Hopefully, the sysfs insterface is immune to that gunk. Once X
  552. * has been fixed (and the fix spread enough), we can re-enable the
  553. * 2 lines below and pass down a BAR value to userland. In that case
  554. * we'll also have to re-enable the matching code in
  555. * __pci_mmap_make_offset().
  556. *
  557. * BenH.
  558. */
  559. #if 0
  560. else if (rsrc->flags & IORESOURCE_MEM)
  561. offset = hose->pci_mem_offset;
  562. #endif
  563. *start = rsrc->start - offset;
  564. *end = rsrc->end - offset;
  565. }
  566. /**
  567. * pci_process_bridge_OF_ranges - Parse PCI bridge resources from device tree
  568. * @hose: newly allocated pci_controller to be setup
  569. * @dev: device node of the host bridge
  570. * @primary: set if primary bus (32 bits only, soon to be deprecated)
  571. *
  572. * This function will parse the "ranges" property of a PCI host bridge device
  573. * node and setup the resource mapping of a pci controller based on its
  574. * content.
  575. *
  576. * Life would be boring if it wasn't for a few issues that we have to deal
  577. * with here:
  578. *
  579. * - We can only cope with one IO space range and up to 3 Memory space
  580. * ranges. However, some machines (thanks Apple !) tend to split their
  581. * space into lots of small contiguous ranges. So we have to coalesce.
  582. *
  583. * - We can only cope with all memory ranges having the same offset
  584. * between CPU addresses and PCI addresses. Unfortunately, some bridges
  585. * are setup for a large 1:1 mapping along with a small "window" which
  586. * maps PCI address 0 to some arbitrary high address of the CPU space in
  587. * order to give access to the ISA memory hole.
  588. * The way out of here that I've chosen for now is to always set the
  589. * offset based on the first resource found, then override it if we
  590. * have a different offset and the previous was set by an ISA hole.
  591. *
  592. * - Some busses have IO space not starting at 0, which causes trouble with
  593. * the way we do our IO resource renumbering. The code somewhat deals with
  594. * it for 64 bits but I would expect problems on 32 bits.
  595. *
  596. * - Some 32 bits platforms such as 4xx can have physical space larger than
  597. * 32 bits so we need to use 64 bits values for the parsing
  598. */
  599. void __devinit pci_process_bridge_OF_ranges(struct pci_controller *hose,
  600. struct device_node *dev,
  601. int primary)
  602. {
  603. const u32 *ranges;
  604. int rlen;
  605. int pna = of_n_addr_cells(dev);
  606. int np = pna + 5;
  607. int memno = 0, isa_hole = -1;
  608. u32 pci_space;
  609. unsigned long long pci_addr, cpu_addr, pci_next, cpu_next, size;
  610. unsigned long long isa_mb = 0;
  611. struct resource *res;
  612. printk(KERN_INFO "PCI host bridge %s %s ranges:\n",
  613. dev->full_name, primary ? "(primary)" : "");
  614. /* Get ranges property */
  615. ranges = of_get_property(dev, "ranges", &rlen);
  616. if (ranges == NULL)
  617. return;
  618. /* Parse it */
  619. while ((rlen -= np * 4) >= 0) {
  620. /* Read next ranges element */
  621. pci_space = ranges[0];
  622. pci_addr = of_read_number(ranges + 1, 2);
  623. cpu_addr = of_translate_address(dev, ranges + 3);
  624. size = of_read_number(ranges + pna + 3, 2);
  625. ranges += np;
  626. /* If we failed translation or got a zero-sized region
  627. * (some FW try to feed us with non sensical zero sized regions
  628. * such as power3 which look like some kind of attempt at exposing
  629. * the VGA memory hole)
  630. */
  631. if (cpu_addr == OF_BAD_ADDR || size == 0)
  632. continue;
  633. /* Now consume following elements while they are contiguous */
  634. for (; rlen >= np * sizeof(u32);
  635. ranges += np, rlen -= np * 4) {
  636. if (ranges[0] != pci_space)
  637. break;
  638. pci_next = of_read_number(ranges + 1, 2);
  639. cpu_next = of_translate_address(dev, ranges + 3);
  640. if (pci_next != pci_addr + size ||
  641. cpu_next != cpu_addr + size)
  642. break;
  643. size += of_read_number(ranges + pna + 3, 2);
  644. }
  645. /* Act based on address space type */
  646. res = NULL;
  647. switch ((pci_space >> 24) & 0x3) {
  648. case 1: /* PCI IO space */
  649. printk(KERN_INFO
  650. " IO 0x%016llx..0x%016llx -> 0x%016llx\n",
  651. cpu_addr, cpu_addr + size - 1, pci_addr);
  652. /* We support only one IO range */
  653. if (hose->pci_io_size) {
  654. printk(KERN_INFO
  655. " \\--> Skipped (too many) !\n");
  656. continue;
  657. }
  658. #ifdef CONFIG_PPC32
  659. /* On 32 bits, limit I/O space to 16MB */
  660. if (size > 0x01000000)
  661. size = 0x01000000;
  662. /* 32 bits needs to map IOs here */
  663. hose->io_base_virt = ioremap(cpu_addr, size);
  664. /* Expect trouble if pci_addr is not 0 */
  665. if (primary)
  666. isa_io_base =
  667. (unsigned long)hose->io_base_virt;
  668. #endif /* CONFIG_PPC32 */
  669. /* pci_io_size and io_base_phys always represent IO
  670. * space starting at 0 so we factor in pci_addr
  671. */
  672. hose->pci_io_size = pci_addr + size;
  673. hose->io_base_phys = cpu_addr - pci_addr;
  674. /* Build resource */
  675. res = &hose->io_resource;
  676. res->flags = IORESOURCE_IO;
  677. res->start = pci_addr;
  678. break;
  679. case 2: /* PCI Memory space */
  680. case 3: /* PCI 64 bits Memory space */
  681. printk(KERN_INFO
  682. " MEM 0x%016llx..0x%016llx -> 0x%016llx %s\n",
  683. cpu_addr, cpu_addr + size - 1, pci_addr,
  684. (pci_space & 0x40000000) ? "Prefetch" : "");
  685. /* We support only 3 memory ranges */
  686. if (memno >= 3) {
  687. printk(KERN_INFO
  688. " \\--> Skipped (too many) !\n");
  689. continue;
  690. }
  691. /* Handles ISA memory hole space here */
  692. if (pci_addr == 0) {
  693. isa_mb = cpu_addr;
  694. isa_hole = memno;
  695. if (primary || isa_mem_base == 0)
  696. isa_mem_base = cpu_addr;
  697. hose->isa_mem_phys = cpu_addr;
  698. hose->isa_mem_size = size;
  699. }
  700. /* We get the PCI/Mem offset from the first range or
  701. * the, current one if the offset came from an ISA
  702. * hole. If they don't match, bugger.
  703. */
  704. if (memno == 0 ||
  705. (isa_hole >= 0 && pci_addr != 0 &&
  706. hose->pci_mem_offset == isa_mb))
  707. hose->pci_mem_offset = cpu_addr - pci_addr;
  708. else if (pci_addr != 0 &&
  709. hose->pci_mem_offset != cpu_addr - pci_addr) {
  710. printk(KERN_INFO
  711. " \\--> Skipped (offset mismatch) !\n");
  712. continue;
  713. }
  714. /* Build resource */
  715. res = &hose->mem_resources[memno++];
  716. res->flags = IORESOURCE_MEM;
  717. if (pci_space & 0x40000000)
  718. res->flags |= IORESOURCE_PREFETCH;
  719. res->start = cpu_addr;
  720. break;
  721. }
  722. if (res != NULL) {
  723. res->name = dev->full_name;
  724. res->end = res->start + size - 1;
  725. res->parent = NULL;
  726. res->sibling = NULL;
  727. res->child = NULL;
  728. }
  729. }
  730. /* If there's an ISA hole and the pci_mem_offset is -not- matching
  731. * the ISA hole offset, then we need to remove the ISA hole from
  732. * the resource list for that brige
  733. */
  734. if (isa_hole >= 0 && hose->pci_mem_offset != isa_mb) {
  735. unsigned int next = isa_hole + 1;
  736. printk(KERN_INFO " Removing ISA hole at 0x%016llx\n", isa_mb);
  737. if (next < memno)
  738. memmove(&hose->mem_resources[isa_hole],
  739. &hose->mem_resources[next],
  740. sizeof(struct resource) * (memno - next));
  741. hose->mem_resources[--memno].flags = 0;
  742. }
  743. }
  744. /* Decide whether to display the domain number in /proc */
  745. int pci_proc_domain(struct pci_bus *bus)
  746. {
  747. struct pci_controller *hose = pci_bus_to_host(bus);
  748. if (!pci_has_flag(PCI_ENABLE_PROC_DOMAINS))
  749. return 0;
  750. if (pci_has_flag(PCI_COMPAT_DOMAIN_0))
  751. return hose->global_number != 0;
  752. return 1;
  753. }
  754. void pcibios_resource_to_bus(struct pci_dev *dev, struct pci_bus_region *region,
  755. struct resource *res)
  756. {
  757. resource_size_t offset = 0, mask = (resource_size_t)-1;
  758. struct pci_controller *hose = pci_bus_to_host(dev->bus);
  759. if (!hose)
  760. return;
  761. if (res->flags & IORESOURCE_IO) {
  762. offset = (unsigned long)hose->io_base_virt - _IO_BASE;
  763. mask = 0xffffffffu;
  764. } else if (res->flags & IORESOURCE_MEM)
  765. offset = hose->pci_mem_offset;
  766. region->start = (res->start - offset) & mask;
  767. region->end = (res->end - offset) & mask;
  768. }
  769. EXPORT_SYMBOL(pcibios_resource_to_bus);
  770. void pcibios_bus_to_resource(struct pci_dev *dev, struct resource *res,
  771. struct pci_bus_region *region)
  772. {
  773. resource_size_t offset = 0, mask = (resource_size_t)-1;
  774. struct pci_controller *hose = pci_bus_to_host(dev->bus);
  775. if (!hose)
  776. return;
  777. if (res->flags & IORESOURCE_IO) {
  778. offset = (unsigned long)hose->io_base_virt - _IO_BASE;
  779. mask = 0xffffffffu;
  780. } else if (res->flags & IORESOURCE_MEM)
  781. offset = hose->pci_mem_offset;
  782. res->start = (region->start + offset) & mask;
  783. res->end = (region->end + offset) & mask;
  784. }
  785. EXPORT_SYMBOL(pcibios_bus_to_resource);
  786. /* Fixup a bus resource into a linux resource */
  787. static void __devinit fixup_resource(struct resource *res, struct pci_dev *dev)
  788. {
  789. struct pci_controller *hose = pci_bus_to_host(dev->bus);
  790. resource_size_t offset = 0, mask = (resource_size_t)-1;
  791. if (res->flags & IORESOURCE_IO) {
  792. offset = (unsigned long)hose->io_base_virt - _IO_BASE;
  793. mask = 0xffffffffu;
  794. } else if (res->flags & IORESOURCE_MEM)
  795. offset = hose->pci_mem_offset;
  796. res->start = (res->start + offset) & mask;
  797. res->end = (res->end + offset) & mask;
  798. }
  799. /* This header fixup will do the resource fixup for all devices as they are
  800. * probed, but not for bridge ranges
  801. */
  802. static void __devinit pcibios_fixup_resources(struct pci_dev *dev)
  803. {
  804. struct pci_controller *hose = pci_bus_to_host(dev->bus);
  805. int i;
  806. if (!hose) {
  807. printk(KERN_ERR "No host bridge for PCI dev %s !\n",
  808. pci_name(dev));
  809. return;
  810. }
  811. for (i = 0; i < DEVICE_COUNT_RESOURCE; i++) {
  812. struct resource *res = dev->resource + i;
  813. if (!res->flags)
  814. continue;
  815. /* On platforms that have PCI_PROBE_ONLY set, we don't
  816. * consider 0 as an unassigned BAR value. It's technically
  817. * a valid value, but linux doesn't like it... so when we can
  818. * re-assign things, we do so, but if we can't, we keep it
  819. * around and hope for the best...
  820. */
  821. if (res->start == 0 && !pci_has_flag(PCI_PROBE_ONLY)) {
  822. pr_debug("PCI:%s Resource %d %016llx-%016llx [%x] is unassigned\n",
  823. pci_name(dev), i,
  824. (unsigned long long)res->start,
  825. (unsigned long long)res->end,
  826. (unsigned int)res->flags);
  827. res->end -= res->start;
  828. res->start = 0;
  829. res->flags |= IORESOURCE_UNSET;
  830. continue;
  831. }
  832. pr_debug("PCI:%s Resource %d %016llx-%016llx [%x] fixup...\n",
  833. pci_name(dev), i,
  834. (unsigned long long)res->start,\
  835. (unsigned long long)res->end,
  836. (unsigned int)res->flags);
  837. fixup_resource(res, dev);
  838. pr_debug("PCI:%s %016llx-%016llx\n",
  839. pci_name(dev),
  840. (unsigned long long)res->start,
  841. (unsigned long long)res->end);
  842. }
  843. /* Call machine specific resource fixup */
  844. if (ppc_md.pcibios_fixup_resources)
  845. ppc_md.pcibios_fixup_resources(dev);
  846. }
  847. DECLARE_PCI_FIXUP_HEADER(PCI_ANY_ID, PCI_ANY_ID, pcibios_fixup_resources);
  848. /* This function tries to figure out if a bridge resource has been initialized
  849. * by the firmware or not. It doesn't have to be absolutely bullet proof, but
  850. * things go more smoothly when it gets it right. It should covers cases such
  851. * as Apple "closed" bridge resources and bare-metal pSeries unassigned bridges
  852. */
  853. static int __devinit pcibios_uninitialized_bridge_resource(struct pci_bus *bus,
  854. struct resource *res)
  855. {
  856. struct pci_controller *hose = pci_bus_to_host(bus);
  857. struct pci_dev *dev = bus->self;
  858. resource_size_t offset;
  859. u16 command;
  860. int i;
  861. /* We don't do anything if PCI_PROBE_ONLY is set */
  862. if (pci_has_flag(PCI_PROBE_ONLY))
  863. return 0;
  864. /* Job is a bit different between memory and IO */
  865. if (res->flags & IORESOURCE_MEM) {
  866. /* If the BAR is non-0 (res != pci_mem_offset) then it's probably been
  867. * initialized by somebody
  868. */
  869. if (res->start != hose->pci_mem_offset)
  870. return 0;
  871. /* The BAR is 0, let's check if memory decoding is enabled on
  872. * the bridge. If not, we consider it unassigned
  873. */
  874. pci_read_config_word(dev, PCI_COMMAND, &command);
  875. if ((command & PCI_COMMAND_MEMORY) == 0)
  876. return 1;
  877. /* Memory decoding is enabled and the BAR is 0. If any of the bridge
  878. * resources covers that starting address (0 then it's good enough for
  879. * us for memory
  880. */
  881. for (i = 0; i < 3; i++) {
  882. if ((hose->mem_resources[i].flags & IORESOURCE_MEM) &&
  883. hose->mem_resources[i].start == hose->pci_mem_offset)
  884. return 0;
  885. }
  886. /* Well, it starts at 0 and we know it will collide so we may as
  887. * well consider it as unassigned. That covers the Apple case.
  888. */
  889. return 1;
  890. } else {
  891. /* If the BAR is non-0, then we consider it assigned */
  892. offset = (unsigned long)hose->io_base_virt - _IO_BASE;
  893. if (((res->start - offset) & 0xfffffffful) != 0)
  894. return 0;
  895. /* Here, we are a bit different than memory as typically IO space
  896. * starting at low addresses -is- valid. What we do instead if that
  897. * we consider as unassigned anything that doesn't have IO enabled
  898. * in the PCI command register, and that's it.
  899. */
  900. pci_read_config_word(dev, PCI_COMMAND, &command);
  901. if (command & PCI_COMMAND_IO)
  902. return 0;
  903. /* It's starting at 0 and IO is disabled in the bridge, consider
  904. * it unassigned
  905. */
  906. return 1;
  907. }
  908. }
  909. /* Fixup resources of a PCI<->PCI bridge */
  910. static void __devinit pcibios_fixup_bridge(struct pci_bus *bus)
  911. {
  912. struct resource *res;
  913. int i;
  914. struct pci_dev *dev = bus->self;
  915. pci_bus_for_each_resource(bus, res, i) {
  916. if (!res || !res->flags)
  917. continue;
  918. if (i >= 3 && bus->self->transparent)
  919. continue;
  920. pr_debug("PCI:%s Bus rsrc %d %016llx-%016llx [%x] fixup...\n",
  921. pci_name(dev), i,
  922. (unsigned long long)res->start,\
  923. (unsigned long long)res->end,
  924. (unsigned int)res->flags);
  925. /* Perform fixup */
  926. fixup_resource(res, dev);
  927. /* Try to detect uninitialized P2P bridge resources,
  928. * and clear them out so they get re-assigned later
  929. */
  930. if (pcibios_uninitialized_bridge_resource(bus, res)) {
  931. res->flags = 0;
  932. pr_debug("PCI:%s (unassigned)\n", pci_name(dev));
  933. } else {
  934. pr_debug("PCI:%s %016llx-%016llx\n",
  935. pci_name(dev),
  936. (unsigned long long)res->start,
  937. (unsigned long long)res->end);
  938. }
  939. }
  940. }
  941. void __devinit pcibios_setup_bus_self(struct pci_bus *bus)
  942. {
  943. /* Fix up the bus resources for P2P bridges */
  944. if (bus->self != NULL)
  945. pcibios_fixup_bridge(bus);
  946. /* Platform specific bus fixups. This is currently only used
  947. * by fsl_pci and I'm hoping to get rid of it at some point
  948. */
  949. if (ppc_md.pcibios_fixup_bus)
  950. ppc_md.pcibios_fixup_bus(bus);
  951. /* Setup bus DMA mappings */
  952. if (ppc_md.pci_dma_bus_setup)
  953. ppc_md.pci_dma_bus_setup(bus);
  954. }
  955. void __devinit pcibios_setup_bus_devices(struct pci_bus *bus)
  956. {
  957. struct pci_dev *dev;
  958. pr_debug("PCI: Fixup bus devices %d (%s)\n",
  959. bus->number, bus->self ? pci_name(bus->self) : "PHB");
  960. list_for_each_entry(dev, &bus->devices, bus_list) {
  961. /* Cardbus can call us to add new devices to a bus, so ignore
  962. * those who are already fully discovered
  963. */
  964. if (dev->is_added)
  965. continue;
  966. /* Fixup NUMA node as it may not be setup yet by the generic
  967. * code and is needed by the DMA init
  968. */
  969. set_dev_node(&dev->dev, pcibus_to_node(dev->bus));
  970. /* Hook up default DMA ops */
  971. set_dma_ops(&dev->dev, pci_dma_ops);
  972. set_dma_offset(&dev->dev, PCI_DRAM_OFFSET);
  973. /* Additional platform DMA/iommu setup */
  974. if (ppc_md.pci_dma_dev_setup)
  975. ppc_md.pci_dma_dev_setup(dev);
  976. /* Read default IRQs and fixup if necessary */
  977. pci_read_irq_line(dev);
  978. if (ppc_md.pci_irq_fixup)
  979. ppc_md.pci_irq_fixup(dev);
  980. }
  981. }
  982. void __devinit pcibios_fixup_bus(struct pci_bus *bus)
  983. {
  984. /* When called from the generic PCI probe, read PCI<->PCI bridge
  985. * bases. This is -not- called when generating the PCI tree from
  986. * the OF device-tree.
  987. */
  988. if (bus->self != NULL)
  989. pci_read_bridge_bases(bus);
  990. /* Now fixup the bus bus */
  991. pcibios_setup_bus_self(bus);
  992. /* Now fixup devices on that bus */
  993. pcibios_setup_bus_devices(bus);
  994. }
  995. EXPORT_SYMBOL(pcibios_fixup_bus);
  996. void __devinit pci_fixup_cardbus(struct pci_bus *bus)
  997. {
  998. /* Now fixup devices on that bus */
  999. pcibios_setup_bus_devices(bus);
  1000. }
  1001. static int skip_isa_ioresource_align(struct pci_dev *dev)
  1002. {
  1003. if (pci_has_flag(PCI_CAN_SKIP_ISA_ALIGN) &&
  1004. !(dev->bus->bridge_ctl & PCI_BRIDGE_CTL_ISA))
  1005. return 1;
  1006. return 0;
  1007. }
  1008. /*
  1009. * We need to avoid collisions with `mirrored' VGA ports
  1010. * and other strange ISA hardware, so we always want the
  1011. * addresses to be allocated in the 0x000-0x0ff region
  1012. * modulo 0x400.
  1013. *
  1014. * Why? Because some silly external IO cards only decode
  1015. * the low 10 bits of the IO address. The 0x00-0xff region
  1016. * is reserved for motherboard devices that decode all 16
  1017. * bits, so it's ok to allocate at, say, 0x2800-0x28ff,
  1018. * but we want to try to avoid allocating at 0x2900-0x2bff
  1019. * which might have be mirrored at 0x0100-0x03ff..
  1020. */
  1021. resource_size_t pcibios_align_resource(void *data, const struct resource *res,
  1022. resource_size_t size, resource_size_t align)
  1023. {
  1024. struct pci_dev *dev = data;
  1025. resource_size_t start = res->start;
  1026. if (res->flags & IORESOURCE_IO) {
  1027. if (skip_isa_ioresource_align(dev))
  1028. return start;
  1029. if (start & 0x300)
  1030. start = (start + 0x3ff) & ~0x3ff;
  1031. }
  1032. return start;
  1033. }
  1034. EXPORT_SYMBOL(pcibios_align_resource);
  1035. /*
  1036. * Reparent resource children of pr that conflict with res
  1037. * under res, and make res replace those children.
  1038. */
  1039. static int reparent_resources(struct resource *parent,
  1040. struct resource *res)
  1041. {
  1042. struct resource *p, **pp;
  1043. struct resource **firstpp = NULL;
  1044. for (pp = &parent->child; (p = *pp) != NULL; pp = &p->sibling) {
  1045. if (p->end < res->start)
  1046. continue;
  1047. if (res->end < p->start)
  1048. break;
  1049. if (p->start < res->start || p->end > res->end)
  1050. return -1; /* not completely contained */
  1051. if (firstpp == NULL)
  1052. firstpp = pp;
  1053. }
  1054. if (firstpp == NULL)
  1055. return -1; /* didn't find any conflicting entries? */
  1056. res->parent = parent;
  1057. res->child = *firstpp;
  1058. res->sibling = *pp;
  1059. *firstpp = res;
  1060. *pp = NULL;
  1061. for (p = res->child; p != NULL; p = p->sibling) {
  1062. p->parent = res;
  1063. pr_debug("PCI: Reparented %s [%llx..%llx] under %s\n",
  1064. p->name,
  1065. (unsigned long long)p->start,
  1066. (unsigned long long)p->end, res->name);
  1067. }
  1068. return 0;
  1069. }
  1070. /*
  1071. * Handle resources of PCI devices. If the world were perfect, we could
  1072. * just allocate all the resource regions and do nothing more. It isn't.
  1073. * On the other hand, we cannot just re-allocate all devices, as it would
  1074. * require us to know lots of host bridge internals. So we attempt to
  1075. * keep as much of the original configuration as possible, but tweak it
  1076. * when it's found to be wrong.
  1077. *
  1078. * Known BIOS problems we have to work around:
  1079. * - I/O or memory regions not configured
  1080. * - regions configured, but not enabled in the command register
  1081. * - bogus I/O addresses above 64K used
  1082. * - expansion ROMs left enabled (this may sound harmless, but given
  1083. * the fact the PCI specs explicitly allow address decoders to be
  1084. * shared between expansion ROMs and other resource regions, it's
  1085. * at least dangerous)
  1086. *
  1087. * Our solution:
  1088. * (1) Allocate resources for all buses behind PCI-to-PCI bridges.
  1089. * This gives us fixed barriers on where we can allocate.
  1090. * (2) Allocate resources for all enabled devices. If there is
  1091. * a collision, just mark the resource as unallocated. Also
  1092. * disable expansion ROMs during this step.
  1093. * (3) Try to allocate resources for disabled devices. If the
  1094. * resources were assigned correctly, everything goes well,
  1095. * if they weren't, they won't disturb allocation of other
  1096. * resources.
  1097. * (4) Assign new addresses to resources which were either
  1098. * not configured at all or misconfigured. If explicitly
  1099. * requested by the user, configure expansion ROM address
  1100. * as well.
  1101. */
  1102. void pcibios_allocate_bus_resources(struct pci_bus *bus)
  1103. {
  1104. struct pci_bus *b;
  1105. int i;
  1106. struct resource *res, *pr;
  1107. pr_debug("PCI: Allocating bus resources for %04x:%02x...\n",
  1108. pci_domain_nr(bus), bus->number);
  1109. pci_bus_for_each_resource(bus, res, i) {
  1110. if (!res || !res->flags || res->start > res->end || res->parent)
  1111. continue;
  1112. if (bus->parent == NULL)
  1113. pr = (res->flags & IORESOURCE_IO) ?
  1114. &ioport_resource : &iomem_resource;
  1115. else {
  1116. /* Don't bother with non-root busses when
  1117. * re-assigning all resources. We clear the
  1118. * resource flags as if they were colliding
  1119. * and as such ensure proper re-allocation
  1120. * later.
  1121. */
  1122. if (pci_has_flag(PCI_REASSIGN_ALL_RSRC))
  1123. goto clear_resource;
  1124. pr = pci_find_parent_resource(bus->self, res);
  1125. if (pr == res) {
  1126. /* this happens when the generic PCI
  1127. * code (wrongly) decides that this
  1128. * bridge is transparent -- paulus
  1129. */
  1130. continue;
  1131. }
  1132. }
  1133. pr_debug("PCI: %s (bus %d) bridge rsrc %d: %016llx-%016llx "
  1134. "[0x%x], parent %p (%s)\n",
  1135. bus->self ? pci_name(bus->self) : "PHB",
  1136. bus->number, i,
  1137. (unsigned long long)res->start,
  1138. (unsigned long long)res->end,
  1139. (unsigned int)res->flags,
  1140. pr, (pr && pr->name) ? pr->name : "nil");
  1141. if (pr && !(pr->flags & IORESOURCE_UNSET)) {
  1142. if (request_resource(pr, res) == 0)
  1143. continue;
  1144. /*
  1145. * Must be a conflict with an existing entry.
  1146. * Move that entry (or entries) under the
  1147. * bridge resource and try again.
  1148. */
  1149. if (reparent_resources(pr, res) == 0)
  1150. continue;
  1151. }
  1152. printk(KERN_WARNING "PCI: Cannot allocate resource region "
  1153. "%d of PCI bridge %d, will remap\n", i, bus->number);
  1154. clear_resource:
  1155. res->start = res->end = 0;
  1156. res->flags = 0;
  1157. }
  1158. list_for_each_entry(b, &bus->children, node)
  1159. pcibios_allocate_bus_resources(b);
  1160. }
  1161. static inline void __devinit alloc_resource(struct pci_dev *dev, int idx)
  1162. {
  1163. struct resource *pr, *r = &dev->resource[idx];
  1164. pr_debug("PCI: Allocating %s: Resource %d: %016llx..%016llx [%x]\n",
  1165. pci_name(dev), idx,
  1166. (unsigned long long)r->start,
  1167. (unsigned long long)r->end,
  1168. (unsigned int)r->flags);
  1169. pr = pci_find_parent_resource(dev, r);
  1170. if (!pr || (pr->flags & IORESOURCE_UNSET) ||
  1171. request_resource(pr, r) < 0) {
  1172. printk(KERN_WARNING "PCI: Cannot allocate resource region %d"
  1173. " of device %s, will remap\n", idx, pci_name(dev));
  1174. if (pr)
  1175. pr_debug("PCI: parent is %p: %016llx-%016llx [%x]\n",
  1176. pr,
  1177. (unsigned long long)pr->start,
  1178. (unsigned long long)pr->end,
  1179. (unsigned int)pr->flags);
  1180. /* We'll assign a new address later */
  1181. r->flags |= IORESOURCE_UNSET;
  1182. r->end -= r->start;
  1183. r->start = 0;
  1184. }
  1185. }
  1186. static void __init pcibios_allocate_resources(int pass)
  1187. {
  1188. struct pci_dev *dev = NULL;
  1189. int idx, disabled;
  1190. u16 command;
  1191. struct resource *r;
  1192. for_each_pci_dev(dev) {
  1193. pci_read_config_word(dev, PCI_COMMAND, &command);
  1194. for (idx = 0; idx <= PCI_ROM_RESOURCE; idx++) {
  1195. r = &dev->resource[idx];
  1196. if (r->parent) /* Already allocated */
  1197. continue;
  1198. if (!r->flags || (r->flags & IORESOURCE_UNSET))
  1199. continue; /* Not assigned at all */
  1200. /* We only allocate ROMs on pass 1 just in case they
  1201. * have been screwed up by firmware
  1202. */
  1203. if (idx == PCI_ROM_RESOURCE )
  1204. disabled = 1;
  1205. if (r->flags & IORESOURCE_IO)
  1206. disabled = !(command & PCI_COMMAND_IO);
  1207. else
  1208. disabled = !(command & PCI_COMMAND_MEMORY);
  1209. if (pass == disabled)
  1210. alloc_resource(dev, idx);
  1211. }
  1212. if (pass)
  1213. continue;
  1214. r = &dev->resource[PCI_ROM_RESOURCE];
  1215. if (r->flags) {
  1216. /* Turn the ROM off, leave the resource region,
  1217. * but keep it unregistered.
  1218. */
  1219. u32 reg;
  1220. pci_read_config_dword(dev, dev->rom_base_reg, &reg);
  1221. if (reg & PCI_ROM_ADDRESS_ENABLE) {
  1222. pr_debug("PCI: Switching off ROM of %s\n",
  1223. pci_name(dev));
  1224. r->flags &= ~IORESOURCE_ROM_ENABLE;
  1225. pci_write_config_dword(dev, dev->rom_base_reg,
  1226. reg & ~PCI_ROM_ADDRESS_ENABLE);
  1227. }
  1228. }
  1229. }
  1230. }
  1231. static void __init pcibios_reserve_legacy_regions(struct pci_bus *bus)
  1232. {
  1233. struct pci_controller *hose = pci_bus_to_host(bus);
  1234. resource_size_t offset;
  1235. struct resource *res, *pres;
  1236. int i;
  1237. pr_debug("Reserving legacy ranges for domain %04x\n", pci_domain_nr(bus));
  1238. /* Check for IO */
  1239. if (!(hose->io_resource.flags & IORESOURCE_IO))
  1240. goto no_io;
  1241. offset = (unsigned long)hose->io_base_virt - _IO_BASE;
  1242. res = kzalloc(sizeof(struct resource), GFP_KERNEL);
  1243. BUG_ON(res == NULL);
  1244. res->name = "Legacy IO";
  1245. res->flags = IORESOURCE_IO;
  1246. res->start = offset;
  1247. res->end = (offset + 0xfff) & 0xfffffffful;
  1248. pr_debug("Candidate legacy IO: %pR\n", res);
  1249. if (request_resource(&hose->io_resource, res)) {
  1250. printk(KERN_DEBUG
  1251. "PCI %04x:%02x Cannot reserve Legacy IO %pR\n",
  1252. pci_domain_nr(bus), bus->number, res);
  1253. kfree(res);
  1254. }
  1255. no_io:
  1256. /* Check for memory */
  1257. offset = hose->pci_mem_offset;
  1258. pr_debug("hose mem offset: %016llx\n", (unsigned long long)offset);
  1259. for (i = 0; i < 3; i++) {
  1260. pres = &hose->mem_resources[i];
  1261. if (!(pres->flags & IORESOURCE_MEM))
  1262. continue;
  1263. pr_debug("hose mem res: %pR\n", pres);
  1264. if ((pres->start - offset) <= 0xa0000 &&
  1265. (pres->end - offset) >= 0xbffff)
  1266. break;
  1267. }
  1268. if (i >= 3)
  1269. return;
  1270. res = kzalloc(sizeof(struct resource), GFP_KERNEL);
  1271. BUG_ON(res == NULL);
  1272. res->name = "Legacy VGA memory";
  1273. res->flags = IORESOURCE_MEM;
  1274. res->start = 0xa0000 + offset;
  1275. res->end = 0xbffff + offset;
  1276. pr_debug("Candidate VGA memory: %pR\n", res);
  1277. if (request_resource(pres, res)) {
  1278. printk(KERN_DEBUG
  1279. "PCI %04x:%02x Cannot reserve VGA memory %pR\n",
  1280. pci_domain_nr(bus), bus->number, res);
  1281. kfree(res);
  1282. }
  1283. }
  1284. void __init pcibios_resource_survey(void)
  1285. {
  1286. struct pci_bus *b;
  1287. /* Allocate and assign resources. If we re-assign everything, then
  1288. * we skip the allocate phase
  1289. */
  1290. list_for_each_entry(b, &pci_root_buses, node)
  1291. pcibios_allocate_bus_resources(b);
  1292. if (!pci_has_flag(PCI_REASSIGN_ALL_RSRC)) {
  1293. pcibios_allocate_resources(0);
  1294. pcibios_allocate_resources(1);
  1295. }
  1296. /* Before we start assigning unassigned resource, we try to reserve
  1297. * the low IO area and the VGA memory area if they intersect the
  1298. * bus available resources to avoid allocating things on top of them
  1299. */
  1300. if (!pci_has_flag(PCI_PROBE_ONLY)) {
  1301. list_for_each_entry(b, &pci_root_buses, node)
  1302. pcibios_reserve_legacy_regions(b);
  1303. }
  1304. /* Now, if the platform didn't decide to blindly trust the firmware,
  1305. * we proceed to assigning things that were left unassigned
  1306. */
  1307. if (!pci_has_flag(PCI_PROBE_ONLY)) {
  1308. pr_debug("PCI: Assigning unassigned resources...\n");
  1309. pci_assign_unassigned_resources();
  1310. }
  1311. /* Call machine dependent fixup */
  1312. if (ppc_md.pcibios_fixup)
  1313. ppc_md.pcibios_fixup();
  1314. }
  1315. #ifdef CONFIG_HOTPLUG
  1316. /* This is used by the PCI hotplug driver to allocate resource
  1317. * of newly plugged busses. We can try to consolidate with the
  1318. * rest of the code later, for now, keep it as-is as our main
  1319. * resource allocation function doesn't deal with sub-trees yet.
  1320. */
  1321. void pcibios_claim_one_bus(struct pci_bus *bus)
  1322. {
  1323. struct pci_dev *dev;
  1324. struct pci_bus *child_bus;
  1325. list_for_each_entry(dev, &bus->devices, bus_list) {
  1326. int i;
  1327. for (i = 0; i < PCI_NUM_RESOURCES; i++) {
  1328. struct resource *r = &dev->resource[i];
  1329. if (r->parent || !r->start || !r->flags)
  1330. continue;
  1331. pr_debug("PCI: Claiming %s: "
  1332. "Resource %d: %016llx..%016llx [%x]\n",
  1333. pci_name(dev), i,
  1334. (unsigned long long)r->start,
  1335. (unsigned long long)r->end,
  1336. (unsigned int)r->flags);
  1337. pci_claim_resource(dev, i);
  1338. }
  1339. }
  1340. list_for_each_entry(child_bus, &bus->children, node)
  1341. pcibios_claim_one_bus(child_bus);
  1342. }
  1343. /* pcibios_finish_adding_to_bus
  1344. *
  1345. * This is to be called by the hotplug code after devices have been
  1346. * added to a bus, this include calling it for a PHB that is just
  1347. * being added
  1348. */
  1349. void pcibios_finish_adding_to_bus(struct pci_bus *bus)
  1350. {
  1351. pr_debug("PCI: Finishing adding to hotplug bus %04x:%02x\n",
  1352. pci_domain_nr(bus), bus->number);
  1353. /* Allocate bus and devices resources */
  1354. pcibios_allocate_bus_resources(bus);
  1355. pcibios_claim_one_bus(bus);
  1356. /* Add new devices to global lists. Register in proc, sysfs. */
  1357. pci_bus_add_devices(bus);
  1358. /* Fixup EEH */
  1359. eeh_add_device_tree_late(bus);
  1360. }
  1361. EXPORT_SYMBOL_GPL(pcibios_finish_adding_to_bus);
  1362. #endif /* CONFIG_HOTPLUG */
  1363. int pcibios_enable_device(struct pci_dev *dev, int mask)
  1364. {
  1365. if (ppc_md.pcibios_enable_device_hook)
  1366. if (ppc_md.pcibios_enable_device_hook(dev))
  1367. return -EINVAL;
  1368. return pci_enable_resources(dev, mask);
  1369. }
  1370. void __devinit pcibios_setup_phb_resources(struct pci_controller *hose)
  1371. {
  1372. struct pci_bus *bus = hose->bus;
  1373. struct resource *res;
  1374. int i;
  1375. /* Hookup PHB IO resource */
  1376. bus->resource[0] = res = &hose->io_resource;
  1377. if (!res->flags) {
  1378. printk(KERN_WARNING "PCI: I/O resource not set for host"
  1379. " bridge %s (domain %d)\n",
  1380. hose->dn->full_name, hose->global_number);
  1381. #ifdef CONFIG_PPC32
  1382. /* Workaround for lack of IO resource only on 32-bit */
  1383. res->start = (unsigned long)hose->io_base_virt - isa_io_base;
  1384. res->end = res->start + IO_SPACE_LIMIT;
  1385. res->flags = IORESOURCE_IO;
  1386. #endif /* CONFIG_PPC32 */
  1387. }
  1388. pr_debug("PCI: PHB IO resource = %016llx-%016llx [%lx]\n",
  1389. (unsigned long long)res->start,
  1390. (unsigned long long)res->end,
  1391. (unsigned long)res->flags);
  1392. /* Hookup PHB Memory resources */
  1393. for (i = 0; i < 3; ++i) {
  1394. res = &hose->mem_resources[i];
  1395. if (!res->flags) {
  1396. if (i > 0)
  1397. continue;
  1398. printk(KERN_ERR "PCI: Memory resource 0 not set for "
  1399. "host bridge %s (domain %d)\n",
  1400. hose->dn->full_name, hose->global_number);
  1401. #ifdef CONFIG_PPC32
  1402. /* Workaround for lack of MEM resource only on 32-bit */
  1403. res->start = hose->pci_mem_offset;
  1404. res->end = (resource_size_t)-1LL;
  1405. res->flags = IORESOURCE_MEM;
  1406. #endif /* CONFIG_PPC32 */
  1407. }
  1408. bus->resource[i+1] = res;
  1409. pr_debug("PCI: PHB MEM resource %d = %016llx-%016llx [%lx]\n", i,
  1410. (unsigned long long)res->start,
  1411. (unsigned long long)res->end,
  1412. (unsigned long)res->flags);
  1413. }
  1414. pr_debug("PCI: PHB MEM offset = %016llx\n",
  1415. (unsigned long long)hose->pci_mem_offset);
  1416. pr_debug("PCI: PHB IO offset = %08lx\n",
  1417. (unsigned long)hose->io_base_virt - _IO_BASE);
  1418. }
  1419. /*
  1420. * Null PCI config access functions, for the case when we can't
  1421. * find a hose.
  1422. */
  1423. #define NULL_PCI_OP(rw, size, type) \
  1424. static int \
  1425. null_##rw##_config_##size(struct pci_dev *dev, int offset, type val) \
  1426. { \
  1427. return PCIBIOS_DEVICE_NOT_FOUND; \
  1428. }
  1429. static int
  1430. null_read_config(struct pci_bus *bus, unsigned int devfn, int offset,
  1431. int len, u32 *val)
  1432. {
  1433. return PCIBIOS_DEVICE_NOT_FOUND;
  1434. }
  1435. static int
  1436. null_write_config(struct pci_bus *bus, unsigned int devfn, int offset,
  1437. int len, u32 val)
  1438. {
  1439. return PCIBIOS_DEVICE_NOT_FOUND;
  1440. }
  1441. static struct pci_ops null_pci_ops =
  1442. {
  1443. .read = null_read_config,
  1444. .write = null_write_config,
  1445. };
  1446. /*
  1447. * These functions are used early on before PCI scanning is done
  1448. * and all of the pci_dev and pci_bus structures have been created.
  1449. */
  1450. static struct pci_bus *
  1451. fake_pci_bus(struct pci_controller *hose, int busnr)
  1452. {
  1453. static struct pci_bus bus;
  1454. if (hose == 0) {
  1455. printk(KERN_ERR "Can't find hose for PCI bus %d!\n", busnr);
  1456. }
  1457. bus.number = busnr;
  1458. bus.sysdata = hose;
  1459. bus.ops = hose? hose->ops: &null_pci_ops;
  1460. return &bus;
  1461. }
  1462. #define EARLY_PCI_OP(rw, size, type) \
  1463. int early_##rw##_config_##size(struct pci_controller *hose, int bus, \
  1464. int devfn, int offset, type value) \
  1465. { \
  1466. return pci_bus_##rw##_config_##size(fake_pci_bus(hose, bus), \
  1467. devfn, offset, value); \
  1468. }
  1469. EARLY_PCI_OP(read, byte, u8 *)
  1470. EARLY_PCI_OP(read, word, u16 *)
  1471. EARLY_PCI_OP(read, dword, u32 *)
  1472. EARLY_PCI_OP(write, byte, u8)
  1473. EARLY_PCI_OP(write, word, u16)
  1474. EARLY_PCI_OP(write, dword, u32)
  1475. extern int pci_bus_find_capability (struct pci_bus *bus, unsigned int devfn, int cap);
  1476. int early_find_capability(struct pci_controller *hose, int bus, int devfn,
  1477. int cap)
  1478. {
  1479. return pci_bus_find_capability(fake_pci_bus(hose, bus), devfn, cap);
  1480. }
  1481. struct device_node *pcibios_get_phb_of_node(struct pci_bus *bus)
  1482. {
  1483. struct pci_controller *hose = bus->sysdata;
  1484. return of_node_get(hose->dn);
  1485. }
  1486. /**
  1487. * pci_scan_phb - Given a pci_controller, setup and scan the PCI bus
  1488. * @hose: Pointer to the PCI host controller instance structure
  1489. */
  1490. void __devinit pcibios_scan_phb(struct pci_controller *hose)
  1491. {
  1492. struct pci_bus *bus;
  1493. struct device_node *node = hose->dn;
  1494. int mode;
  1495. pr_debug("PCI: Scanning PHB %s\n",
  1496. node ? node->full_name : "<NO NAME>");
  1497. /* Create an empty bus for the toplevel */
  1498. bus = pci_create_bus(hose->parent, hose->first_busno, hose->ops, hose);
  1499. if (bus == NULL) {
  1500. pr_err("Failed to create bus for PCI domain %04x\n",
  1501. hose->global_number);
  1502. return;
  1503. }
  1504. bus->secondary = hose->first_busno;
  1505. hose->bus = bus;
  1506. /* Get some IO space for the new PHB */
  1507. pcibios_setup_phb_io_space(hose);
  1508. /* Wire up PHB bus resources */
  1509. pcibios_setup_phb_resources(hose);
  1510. /* Get probe mode and perform scan */
  1511. mode = PCI_PROBE_NORMAL;
  1512. if (node && ppc_md.pci_probe_mode)
  1513. mode = ppc_md.pci_probe_mode(bus);
  1514. pr_debug(" probe mode: %d\n", mode);
  1515. if (mode == PCI_PROBE_DEVTREE) {
  1516. bus->subordinate = hose->last_busno;
  1517. of_scan_bus(node, bus);
  1518. }
  1519. if (mode == PCI_PROBE_NORMAL)
  1520. hose->last_busno = bus->subordinate = pci_scan_child_bus(bus);
  1521. /* Configure PCI Express settings */
  1522. if (bus && !pci_has_flag(PCI_PROBE_ONLY)) {
  1523. struct pci_bus *child;
  1524. list_for_each_entry(child, &bus->children, node) {
  1525. struct pci_dev *self = child->self;
  1526. if (!self)
  1527. continue;
  1528. pcie_bus_configure_settings(child, self->pcie_mpss);
  1529. }
  1530. }
  1531. }
  1532. static void fixup_hide_host_resource_fsl(struct pci_dev *dev)
  1533. {
  1534. int i, class = dev->class >> 8;
  1535. if ((class == PCI_CLASS_PROCESSOR_POWERPC ||
  1536. class == PCI_CLASS_BRIDGE_OTHER) &&
  1537. (dev->hdr_type == PCI_HEADER_TYPE_NORMAL) &&
  1538. (dev->bus->parent == NULL)) {
  1539. for (i = 0; i < DEVICE_COUNT_RESOURCE; i++) {
  1540. dev->resource[i].start = 0;
  1541. dev->resource[i].end = 0;
  1542. dev->resource[i].flags = 0;
  1543. }
  1544. }
  1545. }
  1546. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_MOTOROLA, PCI_ANY_ID, fixup_hide_host_resource_fsl);
  1547. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_FREESCALE, PCI_ANY_ID, fixup_hide_host_resource_fsl);