p3041ds.dts 5.5 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218
  1. /*
  2. * P3041DS Device Tree Source
  3. *
  4. * Copyright 2010-2011 Freescale Semiconductor Inc.
  5. *
  6. * Redistribution and use in source and binary forms, with or without
  7. * modification, are permitted provided that the following conditions are met:
  8. * * Redistributions of source code must retain the above copyright
  9. * notice, this list of conditions and the following disclaimer.
  10. * * Redistributions in binary form must reproduce the above copyright
  11. * notice, this list of conditions and the following disclaimer in the
  12. * documentation and/or other materials provided with the distribution.
  13. * * Neither the name of Freescale Semiconductor nor the
  14. * names of its contributors may be used to endorse or promote products
  15. * derived from this software without specific prior written permission.
  16. *
  17. *
  18. * ALTERNATIVELY, this software may be distributed under the terms of the
  19. * GNU General Public License ("GPL") as published by the Free Software
  20. * Foundation, either version 2 of that License or (at your option) any
  21. * later version.
  22. *
  23. * THIS SOFTWARE IS PROVIDED BY Freescale Semiconductor ``AS IS'' AND ANY
  24. * EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED
  25. * WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE
  26. * DISCLAIMED. IN NO EVENT SHALL Freescale Semiconductor BE LIABLE FOR ANY
  27. * DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES
  28. * (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES;
  29. * LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND
  30. * ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
  31. * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF THIS
  32. * SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
  33. */
  34. /include/ "p3041si.dtsi"
  35. / {
  36. model = "fsl,P3041DS";
  37. compatible = "fsl,P3041DS";
  38. #address-cells = <2>;
  39. #size-cells = <2>;
  40. interrupt-parent = <&mpic>;
  41. memory {
  42. device_type = "memory";
  43. };
  44. dcsr: dcsr@f00000000 {
  45. ranges = <0x00000000 0xf 0x00000000 0x01008000>;
  46. };
  47. soc: soc@ffe000000 {
  48. spi@110000 {
  49. flash@0 {
  50. #address-cells = <1>;
  51. #size-cells = <1>;
  52. compatible = "spansion,s25sl12801";
  53. reg = <0>;
  54. spi-max-frequency = <40000000>; /* input clock */
  55. partition@u-boot {
  56. label = "u-boot";
  57. reg = <0x00000000 0x00100000>;
  58. read-only;
  59. };
  60. partition@kernel {
  61. label = "kernel";
  62. reg = <0x00100000 0x00500000>;
  63. read-only;
  64. };
  65. partition@dtb {
  66. label = "dtb";
  67. reg = <0x00600000 0x00100000>;
  68. read-only;
  69. };
  70. partition@fs {
  71. label = "file system";
  72. reg = <0x00700000 0x00900000>;
  73. };
  74. };
  75. };
  76. i2c@118100 {
  77. eeprom@51 {
  78. compatible = "at24,24c256";
  79. reg = <0x51>;
  80. };
  81. eeprom@52 {
  82. compatible = "at24,24c256";
  83. reg = <0x52>;
  84. };
  85. };
  86. i2c@119100 {
  87. rtc@68 {
  88. compatible = "dallas,ds3232";
  89. reg = <0x68>;
  90. interrupts = <0x1 0x1 0 0>;
  91. };
  92. };
  93. };
  94. localbus@ffe124000 {
  95. reg = <0xf 0xfe124000 0 0x1000>;
  96. ranges = <0 0 0xf 0xe8000000 0x08000000
  97. 2 0 0xf 0xffa00000 0x00040000
  98. 3 0 0xf 0xffdf0000 0x00008000>;
  99. flash@0,0 {
  100. compatible = "cfi-flash";
  101. reg = <0 0 0x08000000>;
  102. bank-width = <2>;
  103. device-width = <2>;
  104. };
  105. nand@2,0 {
  106. #address-cells = <1>;
  107. #size-cells = <1>;
  108. compatible = "fsl,elbc-fcm-nand";
  109. reg = <0x2 0x0 0x40000>;
  110. partition@0 {
  111. label = "NAND U-Boot Image";
  112. reg = <0x0 0x02000000>;
  113. read-only;
  114. };
  115. partition@2000000 {
  116. label = "NAND Root File System";
  117. reg = <0x02000000 0x10000000>;
  118. };
  119. partition@12000000 {
  120. label = "NAND Compressed RFS Image";
  121. reg = <0x12000000 0x08000000>;
  122. };
  123. partition@1a000000 {
  124. label = "NAND Linux Kernel Image";
  125. reg = <0x1a000000 0x04000000>;
  126. };
  127. partition@1e000000 {
  128. label = "NAND DTB Image";
  129. reg = <0x1e000000 0x01000000>;
  130. };
  131. partition@1f000000 {
  132. label = "NAND Writable User area";
  133. reg = <0x1f000000 0x21000000>;
  134. };
  135. };
  136. board-control@3,0 {
  137. compatible = "fsl,p3041ds-fpga", "fsl,fpga-ngpixis";
  138. reg = <3 0 0x30>;
  139. };
  140. };
  141. pci0: pcie@ffe200000 {
  142. reg = <0xf 0xfe200000 0 0x1000>;
  143. ranges = <0x02000000 0 0xe0000000 0xc 0x00000000 0x0 0x20000000
  144. 0x01000000 0 0x00000000 0xf 0xf8000000 0x0 0x00010000>;
  145. pcie@0 {
  146. ranges = <0x02000000 0 0xe0000000
  147. 0x02000000 0 0xe0000000
  148. 0 0x20000000
  149. 0x01000000 0 0x00000000
  150. 0x01000000 0 0x00000000
  151. 0 0x00010000>;
  152. };
  153. };
  154. pci1: pcie@ffe201000 {
  155. reg = <0xf 0xfe201000 0 0x1000>;
  156. ranges = <0x02000000 0x0 0xe0000000 0xc 0x20000000 0x0 0x20000000
  157. 0x01000000 0x0 0x00000000 0xf 0xf8010000 0x0 0x00010000>;
  158. pcie@0 {
  159. ranges = <0x02000000 0 0xe0000000
  160. 0x02000000 0 0xe0000000
  161. 0 0x20000000
  162. 0x01000000 0 0x00000000
  163. 0x01000000 0 0x00000000
  164. 0 0x00010000>;
  165. };
  166. };
  167. pci2: pcie@ffe202000 {
  168. reg = <0xf 0xfe202000 0 0x1000>;
  169. ranges = <0x02000000 0 0xe0000000 0xc 0x40000000 0 0x20000000
  170. 0x01000000 0 0x00000000 0xf 0xf8020000 0 0x00010000>;
  171. pcie@0 {
  172. ranges = <0x02000000 0 0xe0000000
  173. 0x02000000 0 0xe0000000
  174. 0 0x20000000
  175. 0x01000000 0 0x00000000
  176. 0x01000000 0 0x00000000
  177. 0 0x00010000>;
  178. };
  179. };
  180. pci3: pcie@ffe203000 {
  181. reg = <0xf 0xfe203000 0 0x1000>;
  182. ranges = <0x02000000 0 0xe0000000 0xc 0x60000000 0 0x20000000
  183. 0x01000000 0 0x00000000 0xf 0xf8030000 0 0x00010000>;
  184. pcie@0 {
  185. ranges = <0x02000000 0 0xe0000000
  186. 0x02000000 0 0xe0000000
  187. 0 0x20000000
  188. 0x01000000 0 0x00000000
  189. 0x01000000 0 0x00000000
  190. 0 0x00010000>;
  191. };
  192. };
  193. };