p1010si.dtsi 8.1 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374
  1. /*
  2. * P1010si Device Tree Source
  3. *
  4. * Copyright 2011 Freescale Semiconductor Inc.
  5. *
  6. * This program is free software; you can redistribute it and/or modify it
  7. * under the terms of the GNU General Public License as published by the
  8. * Free Software Foundation; either version 2 of the License, or (at your
  9. * option) any later version.
  10. */
  11. /dts-v1/;
  12. / {
  13. compatible = "fsl,P1010";
  14. #address-cells = <2>;
  15. #size-cells = <2>;
  16. cpus {
  17. #address-cells = <1>;
  18. #size-cells = <0>;
  19. PowerPC,P1010@0 {
  20. device_type = "cpu";
  21. reg = <0x0>;
  22. next-level-cache = <&L2>;
  23. };
  24. };
  25. ifc@ffe1e000 {
  26. #address-cells = <2>;
  27. #size-cells = <1>;
  28. compatible = "fsl,ifc", "simple-bus";
  29. reg = <0x0 0xffe1e000 0 0x2000>;
  30. interrupts = <16 2 19 2>;
  31. interrupt-parent = <&mpic>;
  32. };
  33. soc@ffe00000 {
  34. #address-cells = <1>;
  35. #size-cells = <1>;
  36. device_type = "soc";
  37. compatible = "fsl,p1010-immr", "simple-bus";
  38. ranges = <0x0 0x0 0xffe00000 0x100000>;
  39. bus-frequency = <0>; // Filled out by uboot.
  40. ecm-law@0 {
  41. compatible = "fsl,ecm-law";
  42. reg = <0x0 0x1000>;
  43. fsl,num-laws = <12>;
  44. };
  45. ecm@1000 {
  46. compatible = "fsl,p1010-ecm", "fsl,ecm";
  47. reg = <0x1000 0x1000>;
  48. interrupts = <16 2>;
  49. interrupt-parent = <&mpic>;
  50. };
  51. memory-controller@2000 {
  52. compatible = "fsl,p1010-memory-controller";
  53. reg = <0x2000 0x1000>;
  54. interrupt-parent = <&mpic>;
  55. interrupts = <16 2>;
  56. };
  57. i2c@3000 {
  58. #address-cells = <1>;
  59. #size-cells = <0>;
  60. cell-index = <0>;
  61. compatible = "fsl-i2c";
  62. reg = <0x3000 0x100>;
  63. interrupts = <43 2>;
  64. interrupt-parent = <&mpic>;
  65. dfsrr;
  66. };
  67. i2c@3100 {
  68. #address-cells = <1>;
  69. #size-cells = <0>;
  70. cell-index = <1>;
  71. compatible = "fsl-i2c";
  72. reg = <0x3100 0x100>;
  73. interrupts = <43 2>;
  74. interrupt-parent = <&mpic>;
  75. dfsrr;
  76. };
  77. serial0: serial@4500 {
  78. cell-index = <0>;
  79. device_type = "serial";
  80. compatible = "ns16550";
  81. reg = <0x4500 0x100>;
  82. clock-frequency = <0>;
  83. interrupts = <42 2>;
  84. interrupt-parent = <&mpic>;
  85. };
  86. serial1: serial@4600 {
  87. cell-index = <1>;
  88. device_type = "serial";
  89. compatible = "ns16550";
  90. reg = <0x4600 0x100>;
  91. clock-frequency = <0>;
  92. interrupts = <42 2>;
  93. interrupt-parent = <&mpic>;
  94. };
  95. spi@7000 {
  96. #address-cells = <1>;
  97. #size-cells = <0>;
  98. compatible = "fsl,mpc8536-espi";
  99. reg = <0x7000 0x1000>;
  100. interrupts = <59 0x2>;
  101. interrupt-parent = <&mpic>;
  102. fsl,espi-num-chipselects = <1>;
  103. };
  104. gpio: gpio-controller@f000 {
  105. #gpio-cells = <2>;
  106. compatible = "fsl,mpc8572-gpio";
  107. reg = <0xf000 0x100>;
  108. interrupts = <47 0x2>;
  109. interrupt-parent = <&mpic>;
  110. gpio-controller;
  111. };
  112. sata@18000 {
  113. compatible = "fsl,pq-sata-v2";
  114. reg = <0x18000 0x1000>;
  115. cell-index = <1>;
  116. interrupts = <74 0x2>;
  117. interrupt-parent = <&mpic>;
  118. };
  119. sata@19000 {
  120. compatible = "fsl,pq-sata-v2";
  121. reg = <0x19000 0x1000>;
  122. cell-index = <2>;
  123. interrupts = <41 0x2>;
  124. interrupt-parent = <&mpic>;
  125. };
  126. can0: can@1c000 {
  127. compatible = "fsl,p1010-flexcan";
  128. reg = <0x1c000 0x1000>;
  129. interrupts = <48 0x2>;
  130. interrupt-parent = <&mpic>;
  131. };
  132. can1: can@1d000 {
  133. compatible = "fsl,p1010-flexcan";
  134. reg = <0x1d000 0x1000>;
  135. interrupts = <61 0x2>;
  136. interrupt-parent = <&mpic>;
  137. };
  138. L2: l2-cache-controller@20000 {
  139. compatible = "fsl,p1010-l2-cache-controller",
  140. "fsl,p1014-l2-cache-controller";
  141. reg = <0x20000 0x1000>;
  142. cache-line-size = <32>; // 32 bytes
  143. cache-size = <0x40000>; // L2,256K
  144. interrupt-parent = <&mpic>;
  145. interrupts = <16 2>;
  146. };
  147. dma@21300 {
  148. #address-cells = <1>;
  149. #size-cells = <1>;
  150. compatible = "fsl,p1010-dma", "fsl,eloplus-dma";
  151. reg = <0x21300 0x4>;
  152. ranges = <0x0 0x21100 0x200>;
  153. cell-index = <0>;
  154. dma-channel@0 {
  155. compatible = "fsl,p1010-dma-channel", "fsl,eloplus-dma-channel";
  156. reg = <0x0 0x80>;
  157. cell-index = <0>;
  158. interrupt-parent = <&mpic>;
  159. interrupts = <20 2>;
  160. };
  161. dma-channel@80 {
  162. compatible = "fsl,p1010-dma-channel", "fsl,eloplus-dma-channel";
  163. reg = <0x80 0x80>;
  164. cell-index = <1>;
  165. interrupt-parent = <&mpic>;
  166. interrupts = <21 2>;
  167. };
  168. dma-channel@100 {
  169. compatible = "fsl,p1010-dma-channel", "fsl,eloplus-dma-channel";
  170. reg = <0x100 0x80>;
  171. cell-index = <2>;
  172. interrupt-parent = <&mpic>;
  173. interrupts = <22 2>;
  174. };
  175. dma-channel@180 {
  176. compatible = "fsl,p1010-dma-channel", "fsl,eloplus-dma-channel";
  177. reg = <0x180 0x80>;
  178. cell-index = <3>;
  179. interrupt-parent = <&mpic>;
  180. interrupts = <23 2>;
  181. };
  182. };
  183. usb@22000 {
  184. compatible = "fsl-usb2-dr";
  185. reg = <0x22000 0x1000>;
  186. #address-cells = <1>;
  187. #size-cells = <0>;
  188. interrupt-parent = <&mpic>;
  189. interrupts = <28 0x2>;
  190. dr_mode = "host";
  191. };
  192. mdio@24000 {
  193. #address-cells = <1>;
  194. #size-cells = <0>;
  195. compatible = "fsl,etsec2-mdio";
  196. reg = <0x24000 0x1000 0xb0030 0x4>;
  197. };
  198. mdio@25000 {
  199. #address-cells = <1>;
  200. #size-cells = <0>;
  201. compatible = "fsl,etsec2-tbi";
  202. reg = <0x25000 0x1000 0xb1030 0x4>;
  203. tbi0: tbi-phy@11 {
  204. reg = <0x11>;
  205. device_type = "tbi-phy";
  206. };
  207. };
  208. mdio@26000 {
  209. #address-cells = <1>;
  210. #size-cells = <0>;
  211. compatible = "fsl,etsec2-tbi";
  212. reg = <0x26000 0x1000 0xb1030 0x4>;
  213. tbi1: tbi-phy@11 {
  214. reg = <0x11>;
  215. device_type = "tbi-phy";
  216. };
  217. };
  218. sdhci@2e000 {
  219. compatible = "fsl,esdhc";
  220. reg = <0x2e000 0x1000>;
  221. interrupts = <72 0x8>;
  222. interrupt-parent = <&mpic>;
  223. /* Filled in by U-Boot */
  224. clock-frequency = <0>;
  225. fsl,sdhci-auto-cmd12;
  226. };
  227. enet0: ethernet@b0000 {
  228. #address-cells = <1>;
  229. #size-cells = <1>;
  230. device_type = "network";
  231. model = "eTSEC";
  232. compatible = "fsl,etsec2";
  233. fsl,num_rx_queues = <0x8>;
  234. fsl,num_tx_queues = <0x8>;
  235. local-mac-address = [ 00 00 00 00 00 00 ];
  236. interrupt-parent = <&mpic>;
  237. queue-group@0 {
  238. #address-cells = <1>;
  239. #size-cells = <1>;
  240. reg = <0xb0000 0x1000>;
  241. fsl,rx-bit-map = <0xff>;
  242. fsl,tx-bit-map = <0xff>;
  243. interrupts = <29 2 30 2 34 2>;
  244. };
  245. };
  246. enet1: ethernet@b1000 {
  247. #address-cells = <1>;
  248. #size-cells = <1>;
  249. device_type = "network";
  250. model = "eTSEC";
  251. compatible = "fsl,etsec2";
  252. fsl,num_rx_queues = <0x8>;
  253. fsl,num_tx_queues = <0x8>;
  254. local-mac-address = [ 00 00 00 00 00 00 ];
  255. interrupt-parent = <&mpic>;
  256. queue-group@0 {
  257. #address-cells = <1>;
  258. #size-cells = <1>;
  259. reg = <0xb1000 0x1000>;
  260. fsl,rx-bit-map = <0xff>;
  261. fsl,tx-bit-map = <0xff>;
  262. interrupts = <35 2 36 2 40 2>;
  263. };
  264. };
  265. enet2: ethernet@b2000 {
  266. #address-cells = <1>;
  267. #size-cells = <1>;
  268. device_type = "network";
  269. model = "eTSEC";
  270. compatible = "fsl,etsec2";
  271. fsl,num_rx_queues = <0x8>;
  272. fsl,num_tx_queues = <0x8>;
  273. local-mac-address = [ 00 00 00 00 00 00 ];
  274. interrupt-parent = <&mpic>;
  275. queue-group@0 {
  276. #address-cells = <1>;
  277. #size-cells = <1>;
  278. reg = <0xb2000 0x1000>;
  279. fsl,rx-bit-map = <0xff>;
  280. fsl,tx-bit-map = <0xff>;
  281. interrupts = <31 2 32 2 33 2>;
  282. };
  283. };
  284. mpic: pic@40000 {
  285. interrupt-controller;
  286. #address-cells = <0>;
  287. #interrupt-cells = <2>;
  288. reg = <0x40000 0x40000>;
  289. compatible = "chrp,open-pic";
  290. device_type = "open-pic";
  291. };
  292. msi@41600 {
  293. compatible = "fsl,p1010-msi", "fsl,mpic-msi";
  294. reg = <0x41600 0x80>;
  295. msi-available-ranges = <0 0x100>;
  296. interrupts = <
  297. 0xe0 0
  298. 0xe1 0
  299. 0xe2 0
  300. 0xe3 0
  301. 0xe4 0
  302. 0xe5 0
  303. 0xe6 0
  304. 0xe7 0>;
  305. interrupt-parent = <&mpic>;
  306. };
  307. global-utilities@e0000 { //global utilities block
  308. compatible = "fsl,p1010-guts";
  309. reg = <0xe0000 0x1000>;
  310. fsl,has-rstcr;
  311. };
  312. };
  313. pci0: pcie@ffe09000 {
  314. compatible = "fsl,p1010-pcie", "fsl,qoriq-pcie-v2.3", "fsl,qoriq-pcie-v2.2";
  315. device_type = "pci";
  316. #size-cells = <2>;
  317. #address-cells = <3>;
  318. reg = <0 0xffe09000 0 0x1000>;
  319. bus-range = <0 255>;
  320. clock-frequency = <33333333>;
  321. interrupt-parent = <&mpic>;
  322. interrupts = <16 2>;
  323. };
  324. pci1: pcie@ffe0a000 {
  325. compatible = "fsl,p1010-pcie", "fsl,qoriq-pcie-v2.3", "fsl,qoriq-pcie-v2.2";
  326. device_type = "pci";
  327. #size-cells = <2>;
  328. #address-cells = <3>;
  329. reg = <0 0xffe0a000 0 0x1000>;
  330. bus-range = <0 255>;
  331. clock-frequency = <33333333>;
  332. interrupt-parent = <&mpic>;
  333. interrupts = <16 2>;
  334. };
  335. };