cs5536_isa.c 7.6 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316
  1. /*
  2. * the ISA Virtual Support Module of AMD CS5536
  3. *
  4. * Copyright (C) 2007 Lemote, Inc.
  5. * Author : jlliu, liujl@lemote.com
  6. *
  7. * Copyright (C) 2009 Lemote, Inc.
  8. * Author: Wu Zhangjin, wuzhangjin@gmail.com
  9. *
  10. * This program is free software; you can redistribute it and/or modify it
  11. * under the terms of the GNU General Public License as published by the
  12. * Free Software Foundation; either version 2 of the License, or (at your
  13. * option) any later version.
  14. */
  15. #include <cs5536/cs5536.h>
  16. #include <cs5536/cs5536_pci.h>
  17. /* common variables for PCI_ISA_READ/WRITE_BAR */
  18. static const u32 divil_msr_reg[6] = {
  19. DIVIL_MSR_REG(DIVIL_LBAR_SMB), DIVIL_MSR_REG(DIVIL_LBAR_GPIO),
  20. DIVIL_MSR_REG(DIVIL_LBAR_MFGPT), DIVIL_MSR_REG(DIVIL_LBAR_IRQ),
  21. DIVIL_MSR_REG(DIVIL_LBAR_PMS), DIVIL_MSR_REG(DIVIL_LBAR_ACPI),
  22. };
  23. static const u32 soft_bar_flag[6] = {
  24. SOFT_BAR_SMB_FLAG, SOFT_BAR_GPIO_FLAG, SOFT_BAR_MFGPT_FLAG,
  25. SOFT_BAR_IRQ_FLAG, SOFT_BAR_PMS_FLAG, SOFT_BAR_ACPI_FLAG,
  26. };
  27. static const u32 sb_msr_reg[6] = {
  28. SB_MSR_REG(SB_R0), SB_MSR_REG(SB_R1), SB_MSR_REG(SB_R2),
  29. SB_MSR_REG(SB_R3), SB_MSR_REG(SB_R4), SB_MSR_REG(SB_R5),
  30. };
  31. static const u32 bar_space_range[6] = {
  32. CS5536_SMB_RANGE, CS5536_GPIO_RANGE, CS5536_MFGPT_RANGE,
  33. CS5536_IRQ_RANGE, CS5536_PMS_RANGE, CS5536_ACPI_RANGE,
  34. };
  35. static const int bar_space_len[6] = {
  36. CS5536_SMB_LENGTH, CS5536_GPIO_LENGTH, CS5536_MFGPT_LENGTH,
  37. CS5536_IRQ_LENGTH, CS5536_PMS_LENGTH, CS5536_ACPI_LENGTH,
  38. };
  39. /*
  40. * enable the divil module bar space.
  41. *
  42. * For all the DIVIL module LBAR, you should control the DIVIL LBAR reg
  43. * and the RCONFx(0~5) reg to use the modules.
  44. */
  45. static void divil_lbar_enable(void)
  46. {
  47. u32 hi, lo;
  48. int offset;
  49. /*
  50. * The DIVIL IRQ is not used yet. and make the RCONF0 reserved.
  51. */
  52. for (offset = DIVIL_LBAR_SMB; offset <= DIVIL_LBAR_PMS; offset++) {
  53. _rdmsr(DIVIL_MSR_REG(offset), &hi, &lo);
  54. hi |= 0x01;
  55. _wrmsr(DIVIL_MSR_REG(offset), hi, lo);
  56. }
  57. }
  58. /*
  59. * disable the divil module bar space.
  60. */
  61. static void divil_lbar_disable(void)
  62. {
  63. u32 hi, lo;
  64. int offset;
  65. for (offset = DIVIL_LBAR_SMB; offset <= DIVIL_LBAR_PMS; offset++) {
  66. _rdmsr(DIVIL_MSR_REG(offset), &hi, &lo);
  67. hi &= ~0x01;
  68. _wrmsr(DIVIL_MSR_REG(offset), hi, lo);
  69. }
  70. }
  71. /*
  72. * BAR write: write value to the n BAR
  73. */
  74. void pci_isa_write_bar(int n, u32 value)
  75. {
  76. u32 hi = 0, lo = value;
  77. if (value == PCI_BAR_RANGE_MASK) {
  78. _rdmsr(GLCP_MSR_REG(GLCP_SOFT_COM), &hi, &lo);
  79. lo |= soft_bar_flag[n];
  80. _wrmsr(GLCP_MSR_REG(GLCP_SOFT_COM), hi, lo);
  81. } else if (value & 0x01) {
  82. /* NATIVE reg */
  83. hi = 0x0000f001;
  84. lo &= bar_space_range[n];
  85. _wrmsr(divil_msr_reg[n], hi, lo);
  86. /* RCONFx is 4bytes in units for I/O space */
  87. hi = ((value & 0x000ffffc) << 12) |
  88. ((bar_space_len[n] - 4) << 12) | 0x01;
  89. lo = ((value & 0x000ffffc) << 12) | 0x01;
  90. _wrmsr(sb_msr_reg[n], hi, lo);
  91. }
  92. }
  93. /*
  94. * BAR read: read the n BAR
  95. */
  96. u32 pci_isa_read_bar(int n)
  97. {
  98. u32 conf_data = 0;
  99. u32 hi, lo;
  100. _rdmsr(GLCP_MSR_REG(GLCP_SOFT_COM), &hi, &lo);
  101. if (lo & soft_bar_flag[n]) {
  102. conf_data = bar_space_range[n] | PCI_BASE_ADDRESS_SPACE_IO;
  103. lo &= ~soft_bar_flag[n];
  104. _wrmsr(GLCP_MSR_REG(GLCP_SOFT_COM), hi, lo);
  105. } else {
  106. _rdmsr(divil_msr_reg[n], &hi, &lo);
  107. conf_data = lo & bar_space_range[n];
  108. conf_data |= 0x01;
  109. conf_data &= ~0x02;
  110. }
  111. return conf_data;
  112. }
  113. /*
  114. * isa_write: ISA write transfer
  115. *
  116. * We assume that this is not a bus master transfer.
  117. */
  118. void pci_isa_write_reg(int reg, u32 value)
  119. {
  120. u32 hi = 0, lo = value;
  121. u32 temp;
  122. switch (reg) {
  123. case PCI_COMMAND:
  124. if (value & PCI_COMMAND_IO)
  125. divil_lbar_enable();
  126. else
  127. divil_lbar_disable();
  128. break;
  129. case PCI_STATUS:
  130. _rdmsr(SB_MSR_REG(SB_ERROR), &hi, &lo);
  131. temp = lo & 0x0000ffff;
  132. if ((value & PCI_STATUS_SIG_TARGET_ABORT) &&
  133. (lo & SB_TAS_ERR_EN))
  134. temp |= SB_TAS_ERR_FLAG;
  135. if ((value & PCI_STATUS_REC_TARGET_ABORT) &&
  136. (lo & SB_TAR_ERR_EN))
  137. temp |= SB_TAR_ERR_FLAG;
  138. if ((value & PCI_STATUS_REC_MASTER_ABORT)
  139. && (lo & SB_MAR_ERR_EN))
  140. temp |= SB_MAR_ERR_FLAG;
  141. if ((value & PCI_STATUS_DETECTED_PARITY)
  142. && (lo & SB_PARE_ERR_EN))
  143. temp |= SB_PARE_ERR_FLAG;
  144. lo = temp;
  145. _wrmsr(SB_MSR_REG(SB_ERROR), hi, lo);
  146. break;
  147. case PCI_CACHE_LINE_SIZE:
  148. value &= 0x0000ff00;
  149. _rdmsr(SB_MSR_REG(SB_CTRL), &hi, &lo);
  150. hi &= 0xffffff00;
  151. hi |= (value >> 8);
  152. _wrmsr(SB_MSR_REG(SB_CTRL), hi, lo);
  153. break;
  154. case PCI_BAR0_REG:
  155. pci_isa_write_bar(0, value);
  156. break;
  157. case PCI_BAR1_REG:
  158. pci_isa_write_bar(1, value);
  159. break;
  160. case PCI_BAR2_REG:
  161. pci_isa_write_bar(2, value);
  162. break;
  163. case PCI_BAR3_REG:
  164. pci_isa_write_bar(3, value);
  165. break;
  166. case PCI_BAR4_REG:
  167. pci_isa_write_bar(4, value);
  168. break;
  169. case PCI_BAR5_REG:
  170. pci_isa_write_bar(5, value);
  171. break;
  172. case PCI_UART1_INT_REG:
  173. _rdmsr(DIVIL_MSR_REG(PIC_YSEL_HIGH), &hi, &lo);
  174. /* disable uart1 interrupt in PIC */
  175. lo &= ~(0xf << 24);
  176. if (value) /* enable uart1 interrupt in PIC */
  177. lo |= (CS5536_UART1_INTR << 24);
  178. _wrmsr(DIVIL_MSR_REG(PIC_YSEL_HIGH), hi, lo);
  179. break;
  180. case PCI_UART2_INT_REG:
  181. _rdmsr(DIVIL_MSR_REG(PIC_YSEL_HIGH), &hi, &lo);
  182. /* disable uart2 interrupt in PIC */
  183. lo &= ~(0xf << 28);
  184. if (value) /* enable uart2 interrupt in PIC */
  185. lo |= (CS5536_UART2_INTR << 28);
  186. _wrmsr(DIVIL_MSR_REG(PIC_YSEL_HIGH), hi, lo);
  187. break;
  188. case PCI_ISA_FIXUP_REG:
  189. if (value) {
  190. /* enable the TARGET ABORT/MASTER ABORT etc. */
  191. _rdmsr(SB_MSR_REG(SB_ERROR), &hi, &lo);
  192. lo |= 0x00000063;
  193. _wrmsr(SB_MSR_REG(SB_ERROR), hi, lo);
  194. }
  195. default:
  196. /* ALL OTHER PCI CONFIG SPACE HEADER IS NOT IMPLEMENTED. */
  197. break;
  198. }
  199. }
  200. /*
  201. * isa_read: ISA read transfers
  202. *
  203. * We assume that this is not a bus master transfer.
  204. */
  205. u32 pci_isa_read_reg(int reg)
  206. {
  207. u32 conf_data = 0;
  208. u32 hi, lo;
  209. switch (reg) {
  210. case PCI_VENDOR_ID:
  211. conf_data =
  212. CFG_PCI_VENDOR_ID(CS5536_ISA_DEVICE_ID, CS5536_VENDOR_ID);
  213. break;
  214. case PCI_COMMAND:
  215. /* we just check the first LBAR for the IO enable bit, */
  216. /* maybe we should changed later. */
  217. _rdmsr(DIVIL_MSR_REG(DIVIL_LBAR_SMB), &hi, &lo);
  218. if (hi & 0x01)
  219. conf_data |= PCI_COMMAND_IO;
  220. break;
  221. case PCI_STATUS:
  222. conf_data |= PCI_STATUS_66MHZ;
  223. conf_data |= PCI_STATUS_DEVSEL_MEDIUM;
  224. conf_data |= PCI_STATUS_FAST_BACK;
  225. _rdmsr(SB_MSR_REG(SB_ERROR), &hi, &lo);
  226. if (lo & SB_TAS_ERR_FLAG)
  227. conf_data |= PCI_STATUS_SIG_TARGET_ABORT;
  228. if (lo & SB_TAR_ERR_FLAG)
  229. conf_data |= PCI_STATUS_REC_TARGET_ABORT;
  230. if (lo & SB_MAR_ERR_FLAG)
  231. conf_data |= PCI_STATUS_REC_MASTER_ABORT;
  232. if (lo & SB_PARE_ERR_FLAG)
  233. conf_data |= PCI_STATUS_DETECTED_PARITY;
  234. break;
  235. case PCI_CLASS_REVISION:
  236. _rdmsr(GLCP_MSR_REG(GLCP_CHIP_REV_ID), &hi, &lo);
  237. conf_data = lo & 0x000000ff;
  238. conf_data |= (CS5536_ISA_CLASS_CODE << 8);
  239. break;
  240. case PCI_CACHE_LINE_SIZE:
  241. _rdmsr(SB_MSR_REG(SB_CTRL), &hi, &lo);
  242. hi &= 0x000000f8;
  243. conf_data = CFG_PCI_CACHE_LINE_SIZE(PCI_BRIDGE_HEADER_TYPE, hi);
  244. break;
  245. /*
  246. * we only use the LBAR of DIVIL, no RCONF used.
  247. * all of them are IO space.
  248. */
  249. case PCI_BAR0_REG:
  250. return pci_isa_read_bar(0);
  251. break;
  252. case PCI_BAR1_REG:
  253. return pci_isa_read_bar(1);
  254. break;
  255. case PCI_BAR2_REG:
  256. return pci_isa_read_bar(2);
  257. break;
  258. case PCI_BAR3_REG:
  259. break;
  260. case PCI_BAR4_REG:
  261. return pci_isa_read_bar(4);
  262. break;
  263. case PCI_BAR5_REG:
  264. return pci_isa_read_bar(5);
  265. break;
  266. case PCI_CARDBUS_CIS:
  267. conf_data = PCI_CARDBUS_CIS_POINTER;
  268. break;
  269. case PCI_SUBSYSTEM_VENDOR_ID:
  270. conf_data =
  271. CFG_PCI_VENDOR_ID(CS5536_ISA_SUB_ID, CS5536_SUB_VENDOR_ID);
  272. break;
  273. case PCI_ROM_ADDRESS:
  274. conf_data = PCI_EXPANSION_ROM_BAR;
  275. break;
  276. case PCI_CAPABILITY_LIST:
  277. conf_data = PCI_CAPLIST_POINTER;
  278. break;
  279. case PCI_INTERRUPT_LINE:
  280. /* no interrupt used here */
  281. conf_data = CFG_PCI_INTERRUPT_LINE(0x00, 0x00);
  282. break;
  283. default:
  284. break;
  285. }
  286. return conf_data;
  287. }