loongson.h 11 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331
  1. /*
  2. * Copyright (C) 2009 Lemote, Inc.
  3. * Author: Wu Zhangjin <wuzhangjin@gmail.com>
  4. *
  5. * This program is free software; you can redistribute it and/or modify it
  6. * under the terms of the GNU General Public License as published by the
  7. * Free Software Foundation; either version 2 of the License, or (at your
  8. * option) any later version.
  9. */
  10. #ifndef __ASM_MACH_LOONGSON_LOONGSON_H
  11. #define __ASM_MACH_LOONGSON_LOONGSON_H
  12. #include <linux/io.h>
  13. #include <linux/init.h>
  14. #include <linux/irq.h>
  15. /* loongson internal northbridge initialization */
  16. extern void bonito_irq_init(void);
  17. /* machine-specific reboot/halt operation */
  18. extern void mach_prepare_reboot(void);
  19. extern void mach_prepare_shutdown(void);
  20. /* environment arguments from bootloader */
  21. extern unsigned long cpu_clock_freq;
  22. extern unsigned long memsize, highmemsize;
  23. /* loongson-specific command line, env and memory initialization */
  24. extern void __init prom_init_memory(void);
  25. extern void __init prom_init_cmdline(void);
  26. extern void __init prom_init_machtype(void);
  27. extern void __init prom_init_env(void);
  28. #ifdef CONFIG_LOONGSON_UART_BASE
  29. extern unsigned long _loongson_uart_base, loongson_uart_base;
  30. extern void prom_init_loongson_uart_base(void);
  31. #endif
  32. static inline void prom_init_uart_base(void)
  33. {
  34. #ifdef CONFIG_LOONGSON_UART_BASE
  35. prom_init_loongson_uart_base();
  36. #endif
  37. }
  38. /* irq operation functions */
  39. extern void bonito_irqdispatch(void);
  40. extern void __init bonito_irq_init(void);
  41. extern void __init mach_init_irq(void);
  42. extern void mach_irq_dispatch(unsigned int pending);
  43. extern int mach_i8259_irq(void);
  44. /* We need this in some places... */
  45. #define delay() ({ \
  46. int x; \
  47. for (x = 0; x < 100000; x++) \
  48. __asm__ __volatile__(""); \
  49. })
  50. #define LOONGSON_REG(x) \
  51. (*(volatile u32 *)((char *)CKSEG1ADDR(LOONGSON_REG_BASE) + (x)))
  52. #define LOONGSON_IRQ_BASE 32
  53. #define LOONGSON2_PERFCNT_IRQ (MIPS_CPU_IRQ_BASE + 6) /* cpu perf counter */
  54. #include <linux/interrupt.h>
  55. static inline void do_perfcnt_IRQ(void)
  56. {
  57. #if defined(CONFIG_OPROFILE) || defined(CONFIG_OPROFILE_MODULE)
  58. do_IRQ(LOONGSON2_PERFCNT_IRQ);
  59. #endif
  60. }
  61. #define LOONGSON_FLASH_BASE 0x1c000000
  62. #define LOONGSON_FLASH_SIZE 0x02000000 /* 32M */
  63. #define LOONGSON_FLASH_TOP (LOONGSON_FLASH_BASE+LOONGSON_FLASH_SIZE-1)
  64. #define LOONGSON_LIO0_BASE 0x1e000000
  65. #define LOONGSON_LIO0_SIZE 0x01C00000 /* 28M */
  66. #define LOONGSON_LIO0_TOP (LOONGSON_LIO0_BASE+LOONGSON_LIO0_SIZE-1)
  67. #define LOONGSON_BOOT_BASE 0x1fc00000
  68. #define LOONGSON_BOOT_SIZE 0x00100000 /* 1M */
  69. #define LOONGSON_BOOT_TOP (LOONGSON_BOOT_BASE+LOONGSON_BOOT_SIZE-1)
  70. #define LOONGSON_REG_BASE 0x1fe00000
  71. #define LOONGSON_REG_SIZE 0x00100000 /* 256Bytes + 256Bytes + ??? */
  72. #define LOONGSON_REG_TOP (LOONGSON_REG_BASE+LOONGSON_REG_SIZE-1)
  73. #define LOONGSON_LIO1_BASE 0x1ff00000
  74. #define LOONGSON_LIO1_SIZE 0x00100000 /* 1M */
  75. #define LOONGSON_LIO1_TOP (LOONGSON_LIO1_BASE+LOONGSON_LIO1_SIZE-1)
  76. #define LOONGSON_PCILO0_BASE 0x10000000
  77. #define LOONGSON_PCILO1_BASE 0x14000000
  78. #define LOONGSON_PCILO2_BASE 0x18000000
  79. #define LOONGSON_PCILO_BASE LOONGSON_PCILO0_BASE
  80. #define LOONGSON_PCILO_SIZE 0x0c000000 /* 64M * 3 */
  81. #define LOONGSON_PCILO_TOP (LOONGSON_PCILO0_BASE+LOONGSON_PCILO_SIZE-1)
  82. #define LOONGSON_PCICFG_BASE 0x1fe80000
  83. #define LOONGSON_PCICFG_SIZE 0x00000800 /* 2K */
  84. #define LOONGSON_PCICFG_TOP (LOONGSON_PCICFG_BASE+LOONGSON_PCICFG_SIZE-1)
  85. #define LOONGSON_PCIIO_BASE 0x1fd00000
  86. #define LOONGSON_PCIIO_SIZE 0x00100000 /* 1M */
  87. #define LOONGSON_PCIIO_TOP (LOONGSON_PCIIO_BASE+LOONGSON_PCIIO_SIZE-1)
  88. /* Loongson Register Bases */
  89. #define LOONGSON_PCICONFIGBASE 0x00
  90. #define LOONGSON_REGBASE 0x100
  91. /* PCI Configuration Registers */
  92. #define LOONGSON_PCI_REG(x) LOONGSON_REG(LOONGSON_PCICONFIGBASE + (x))
  93. #define LOONGSON_PCIDID LOONGSON_PCI_REG(0x00)
  94. #define LOONGSON_PCICMD LOONGSON_PCI_REG(0x04)
  95. #define LOONGSON_PCICLASS LOONGSON_PCI_REG(0x08)
  96. #define LOONGSON_PCILTIMER LOONGSON_PCI_REG(0x0c)
  97. #define LOONGSON_PCIBASE0 LOONGSON_PCI_REG(0x10)
  98. #define LOONGSON_PCIBASE1 LOONGSON_PCI_REG(0x14)
  99. #define LOONGSON_PCIBASE2 LOONGSON_PCI_REG(0x18)
  100. #define LOONGSON_PCIBASE3 LOONGSON_PCI_REG(0x1c)
  101. #define LOONGSON_PCIBASE4 LOONGSON_PCI_REG(0x20)
  102. #define LOONGSON_PCIEXPRBASE LOONGSON_PCI_REG(0x30)
  103. #define LOONGSON_PCIINT LOONGSON_PCI_REG(0x3c)
  104. #define LOONGSON_PCI_ISR4C LOONGSON_PCI_REG(0x4c)
  105. #define LOONGSON_PCICMD_PERR_CLR 0x80000000
  106. #define LOONGSON_PCICMD_SERR_CLR 0x40000000
  107. #define LOONGSON_PCICMD_MABORT_CLR 0x20000000
  108. #define LOONGSON_PCICMD_MTABORT_CLR 0x10000000
  109. #define LOONGSON_PCICMD_TABORT_CLR 0x08000000
  110. #define LOONGSON_PCICMD_MPERR_CLR 0x01000000
  111. #define LOONGSON_PCICMD_PERRRESPEN 0x00000040
  112. #define LOONGSON_PCICMD_ASTEPEN 0x00000080
  113. #define LOONGSON_PCICMD_SERREN 0x00000100
  114. #define LOONGSON_PCILTIMER_BUSLATENCY 0x0000ff00
  115. #define LOONGSON_PCILTIMER_BUSLATENCY_SHIFT 8
  116. /* Loongson h/w Configuration */
  117. #define LOONGSON_GENCFG_OFFSET 0x4
  118. #define LOONGSON_GENCFG LOONGSON_REG(LOONGSON_REGBASE + LOONGSON_GENCFG_OFFSET)
  119. #define LOONGSON_GENCFG_DEBUGMODE 0x00000001
  120. #define LOONGSON_GENCFG_SNOOPEN 0x00000002
  121. #define LOONGSON_GENCFG_CPUSELFRESET 0x00000004
  122. #define LOONGSON_GENCFG_FORCE_IRQA 0x00000008
  123. #define LOONGSON_GENCFG_IRQA_ISOUT 0x00000010
  124. #define LOONGSON_GENCFG_IRQA_FROM_INT1 0x00000020
  125. #define LOONGSON_GENCFG_BYTESWAP 0x00000040
  126. #define LOONGSON_GENCFG_UNCACHED 0x00000080
  127. #define LOONGSON_GENCFG_PREFETCHEN 0x00000100
  128. #define LOONGSON_GENCFG_WBEHINDEN 0x00000200
  129. #define LOONGSON_GENCFG_CACHEALG 0x00000c00
  130. #define LOONGSON_GENCFG_CACHEALG_SHIFT 10
  131. #define LOONGSON_GENCFG_PCIQUEUE 0x00001000
  132. #define LOONGSON_GENCFG_CACHESTOP 0x00002000
  133. #define LOONGSON_GENCFG_MSTRBYTESWAP 0x00004000
  134. #define LOONGSON_GENCFG_BUSERREN 0x00008000
  135. #define LOONGSON_GENCFG_NORETRYTIMEOUT 0x00010000
  136. #define LOONGSON_GENCFG_SHORTCOPYTIMEOUT 0x00020000
  137. /* PCI address map control */
  138. #define LOONGSON_PCIMAP LOONGSON_REG(LOONGSON_REGBASE + 0x10)
  139. #define LOONGSON_PCIMEMBASECFG LOONGSON_REG(LOONGSON_REGBASE + 0x14)
  140. #define LOONGSON_PCIMAP_CFG LOONGSON_REG(LOONGSON_REGBASE + 0x18)
  141. /* GPIO Regs - r/w */
  142. #define LOONGSON_GPIODATA LOONGSON_REG(LOONGSON_REGBASE + 0x1c)
  143. #define LOONGSON_GPIOIE LOONGSON_REG(LOONGSON_REGBASE + 0x20)
  144. /* ICU Configuration Regs - r/w */
  145. #define LOONGSON_INTEDGE LOONGSON_REG(LOONGSON_REGBASE + 0x24)
  146. #define LOONGSON_INTSTEER LOONGSON_REG(LOONGSON_REGBASE + 0x28)
  147. #define LOONGSON_INTPOL LOONGSON_REG(LOONGSON_REGBASE + 0x2c)
  148. /* ICU Enable Regs - IntEn & IntISR are r/o. */
  149. #define LOONGSON_INTENSET LOONGSON_REG(LOONGSON_REGBASE + 0x30)
  150. #define LOONGSON_INTENCLR LOONGSON_REG(LOONGSON_REGBASE + 0x34)
  151. #define LOONGSON_INTEN LOONGSON_REG(LOONGSON_REGBASE + 0x38)
  152. #define LOONGSON_INTISR LOONGSON_REG(LOONGSON_REGBASE + 0x3c)
  153. /* ICU */
  154. #define LOONGSON_ICU_MBOXES 0x0000000f
  155. #define LOONGSON_ICU_MBOXES_SHIFT 0
  156. #define LOONGSON_ICU_DMARDY 0x00000010
  157. #define LOONGSON_ICU_DMAEMPTY 0x00000020
  158. #define LOONGSON_ICU_COPYRDY 0x00000040
  159. #define LOONGSON_ICU_COPYEMPTY 0x00000080
  160. #define LOONGSON_ICU_COPYERR 0x00000100
  161. #define LOONGSON_ICU_PCIIRQ 0x00000200
  162. #define LOONGSON_ICU_MASTERERR 0x00000400
  163. #define LOONGSON_ICU_SYSTEMERR 0x00000800
  164. #define LOONGSON_ICU_DRAMPERR 0x00001000
  165. #define LOONGSON_ICU_RETRYERR 0x00002000
  166. #define LOONGSON_ICU_GPIOS 0x01ff0000
  167. #define LOONGSON_ICU_GPIOS_SHIFT 16
  168. #define LOONGSON_ICU_GPINS 0x7e000000
  169. #define LOONGSON_ICU_GPINS_SHIFT 25
  170. #define LOONGSON_ICU_MBOX(N) (1<<(LOONGSON_ICU_MBOXES_SHIFT+(N)))
  171. #define LOONGSON_ICU_GPIO(N) (1<<(LOONGSON_ICU_GPIOS_SHIFT+(N)))
  172. #define LOONGSON_ICU_GPIN(N) (1<<(LOONGSON_ICU_GPINS_SHIFT+(N)))
  173. /* PCI prefetch window base & mask */
  174. #define LOONGSON_MEM_WIN_BASE_L LOONGSON_REG(LOONGSON_REGBASE + 0x40)
  175. #define LOONGSON_MEM_WIN_BASE_H LOONGSON_REG(LOONGSON_REGBASE + 0x44)
  176. #define LOONGSON_MEM_WIN_MASK_L LOONGSON_REG(LOONGSON_REGBASE + 0x48)
  177. #define LOONGSON_MEM_WIN_MASK_H LOONGSON_REG(LOONGSON_REGBASE + 0x4c)
  178. /* PCI_Hit*_Sel_* */
  179. #define LOONGSON_PCI_HIT0_SEL_L LOONGSON_REG(LOONGSON_REGBASE + 0x50)
  180. #define LOONGSON_PCI_HIT0_SEL_H LOONGSON_REG(LOONGSON_REGBASE + 0x54)
  181. #define LOONGSON_PCI_HIT1_SEL_L LOONGSON_REG(LOONGSON_REGBASE + 0x58)
  182. #define LOONGSON_PCI_HIT1_SEL_H LOONGSON_REG(LOONGSON_REGBASE + 0x5c)
  183. #define LOONGSON_PCI_HIT2_SEL_L LOONGSON_REG(LOONGSON_REGBASE + 0x60)
  184. #define LOONGSON_PCI_HIT2_SEL_H LOONGSON_REG(LOONGSON_REGBASE + 0x64)
  185. /* PXArb Config & Status */
  186. #define LOONGSON_PXARB_CFG LOONGSON_REG(LOONGSON_REGBASE + 0x68)
  187. #define LOONGSON_PXARB_STATUS LOONGSON_REG(LOONGSON_REGBASE + 0x6c)
  188. /* pcimap */
  189. #define LOONGSON_PCIMAP_PCIMAP_LO0 0x0000003f
  190. #define LOONGSON_PCIMAP_PCIMAP_LO0_SHIFT 0
  191. #define LOONGSON_PCIMAP_PCIMAP_LO1 0x00000fc0
  192. #define LOONGSON_PCIMAP_PCIMAP_LO1_SHIFT 6
  193. #define LOONGSON_PCIMAP_PCIMAP_LO2 0x0003f000
  194. #define LOONGSON_PCIMAP_PCIMAP_LO2_SHIFT 12
  195. #define LOONGSON_PCIMAP_PCIMAP_2 0x00040000
  196. #define LOONGSON_PCIMAP_WIN(WIN, ADDR) \
  197. ((((ADDR)>>26) & LOONGSON_PCIMAP_PCIMAP_LO0) << ((WIN)*6))
  198. #ifdef CONFIG_CPU_SUPPORTS_CPUFREQ
  199. #include <linux/cpufreq.h>
  200. extern void loongson2_cpu_wait(void);
  201. extern struct cpufreq_frequency_table loongson2_clockmod_table[];
  202. /* Chip Config */
  203. #define LOONGSON_CHIPCFG0 LOONGSON_REG(LOONGSON_REGBASE + 0x80)
  204. #endif
  205. /*
  206. * address windows configuration module
  207. *
  208. * loongson2e do not have this module
  209. */
  210. #ifdef CONFIG_CPU_SUPPORTS_ADDRWINCFG
  211. /* address window config module base address */
  212. #define LOONGSON_ADDRWINCFG_BASE 0x3ff00000ul
  213. #define LOONGSON_ADDRWINCFG_SIZE 0x180
  214. extern unsigned long _loongson_addrwincfg_base;
  215. #define LOONGSON_ADDRWINCFG(offset) \
  216. (*(volatile u64 *)(_loongson_addrwincfg_base + (offset)))
  217. #define CPU_WIN0_BASE LOONGSON_ADDRWINCFG(0x00)
  218. #define CPU_WIN1_BASE LOONGSON_ADDRWINCFG(0x08)
  219. #define CPU_WIN2_BASE LOONGSON_ADDRWINCFG(0x10)
  220. #define CPU_WIN3_BASE LOONGSON_ADDRWINCFG(0x18)
  221. #define CPU_WIN0_MASK LOONGSON_ADDRWINCFG(0x20)
  222. #define CPU_WIN1_MASK LOONGSON_ADDRWINCFG(0x28)
  223. #define CPU_WIN2_MASK LOONGSON_ADDRWINCFG(0x30)
  224. #define CPU_WIN3_MASK LOONGSON_ADDRWINCFG(0x38)
  225. #define CPU_WIN0_MMAP LOONGSON_ADDRWINCFG(0x40)
  226. #define CPU_WIN1_MMAP LOONGSON_ADDRWINCFG(0x48)
  227. #define CPU_WIN2_MMAP LOONGSON_ADDRWINCFG(0x50)
  228. #define CPU_WIN3_MMAP LOONGSON_ADDRWINCFG(0x58)
  229. #define PCIDMA_WIN0_BASE LOONGSON_ADDRWINCFG(0x60)
  230. #define PCIDMA_WIN1_BASE LOONGSON_ADDRWINCFG(0x68)
  231. #define PCIDMA_WIN2_BASE LOONGSON_ADDRWINCFG(0x70)
  232. #define PCIDMA_WIN3_BASE LOONGSON_ADDRWINCFG(0x78)
  233. #define PCIDMA_WIN0_MASK LOONGSON_ADDRWINCFG(0x80)
  234. #define PCIDMA_WIN1_MASK LOONGSON_ADDRWINCFG(0x88)
  235. #define PCIDMA_WIN2_MASK LOONGSON_ADDRWINCFG(0x90)
  236. #define PCIDMA_WIN3_MASK LOONGSON_ADDRWINCFG(0x98)
  237. #define PCIDMA_WIN0_MMAP LOONGSON_ADDRWINCFG(0xa0)
  238. #define PCIDMA_WIN1_MMAP LOONGSON_ADDRWINCFG(0xa8)
  239. #define PCIDMA_WIN2_MMAP LOONGSON_ADDRWINCFG(0xb0)
  240. #define PCIDMA_WIN3_MMAP LOONGSON_ADDRWINCFG(0xb8)
  241. #define ADDRWIN_WIN0 0
  242. #define ADDRWIN_WIN1 1
  243. #define ADDRWIN_WIN2 2
  244. #define ADDRWIN_WIN3 3
  245. #define ADDRWIN_MAP_DST_DDR 0
  246. #define ADDRWIN_MAP_DST_PCI 1
  247. #define ADDRWIN_MAP_DST_LIO 1
  248. /*
  249. * s: CPU, PCIDMA
  250. * d: DDR, PCI, LIO
  251. * win: 0, 1, 2, 3
  252. * src: map source
  253. * dst: map destination
  254. * size: ~mask + 1
  255. */
  256. #define LOONGSON_ADDRWIN_CFG(s, d, w, src, dst, size) do {\
  257. s##_WIN##w##_BASE = (src); \
  258. s##_WIN##w##_MMAP = (dst) | ADDRWIN_MAP_DST_##d; \
  259. s##_WIN##w##_MASK = ~(size-1); \
  260. } while (0)
  261. #define LOONGSON_ADDRWIN_CPUTOPCI(win, src, dst, size) \
  262. LOONGSON_ADDRWIN_CFG(CPU, PCI, win, src, dst, size)
  263. #define LOONGSON_ADDRWIN_CPUTODDR(win, src, dst, size) \
  264. LOONGSON_ADDRWIN_CFG(CPU, DDR, win, src, dst, size)
  265. #define LOONGSON_ADDRWIN_PCITODDR(win, src, dst, size) \
  266. LOONGSON_ADDRWIN_CFG(PCIDMA, DDR, win, src, dst, size)
  267. #endif /* ! CONFIG_CPU_SUPPORTS_ADDRWINCFG */
  268. #endif /* __ASM_MACH_LOONGSON_LOONGSON_H */