board_setup.c 4.7 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139
  1. /*
  2. * Copyright 2000, 2008 MontaVista Software Inc.
  3. * Author: MontaVista Software, Inc. <source@mvista.com>
  4. *
  5. * This program is free software; you can redistribute it and/or modify it
  6. * under the terms of the GNU General Public License as published by the
  7. * Free Software Foundation; either version 2 of the License, or (at your
  8. * option) any later version.
  9. *
  10. * THIS SOFTWARE IS PROVIDED ``AS IS'' AND ANY EXPRESS OR IMPLIED
  11. * WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF
  12. * MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED. IN
  13. * NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
  14. * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
  15. * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF
  16. * USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON
  17. * ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
  18. * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
  19. * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
  20. *
  21. * You should have received a copy of the GNU General Public License along
  22. * with this program; if not, write to the Free Software Foundation, Inc.,
  23. * 675 Mass Ave, Cambridge, MA 02139, USA.
  24. */
  25. #include <linux/delay.h>
  26. #include <linux/gpio.h>
  27. #include <linux/init.h>
  28. #include <linux/interrupt.h>
  29. #include <asm/mach-au1x00/au1000.h>
  30. #include <asm/mach-db1x00/bcsr.h>
  31. #include <prom.h>
  32. const char *get_system_type(void)
  33. {
  34. return "Alchemy Pb1500";
  35. }
  36. void __init board_setup(void)
  37. {
  38. u32 pin_func;
  39. u32 sys_freqctrl, sys_clksrc;
  40. bcsr_init(DB1000_BCSR_PHYS_ADDR,
  41. DB1000_BCSR_PHYS_ADDR + DB1000_BCSR_HEXLED_OFS);
  42. sys_clksrc = sys_freqctrl = pin_func = 0;
  43. /* Set AUX clock to 12 MHz * 8 = 96 MHz */
  44. au_writel(8, SYS_AUXPLL);
  45. alchemy_gpio1_input_enable();
  46. udelay(100);
  47. /* GPIO201 is input for PCMCIA card detect */
  48. /* GPIO203 is input for PCMCIA interrupt request */
  49. alchemy_gpio_direction_input(201);
  50. alchemy_gpio_direction_input(203);
  51. #if defined(CONFIG_USB_OHCI_HCD) || defined(CONFIG_USB_OHCI_HCD_MODULE)
  52. /* Zero and disable FREQ2 */
  53. sys_freqctrl = au_readl(SYS_FREQCTRL0);
  54. sys_freqctrl &= ~0xFFF00000;
  55. au_writel(sys_freqctrl, SYS_FREQCTRL0);
  56. /* zero and disable USBH/USBD clocks */
  57. sys_clksrc = au_readl(SYS_CLKSRC);
  58. sys_clksrc &= ~(SYS_CS_CUD | SYS_CS_DUD | SYS_CS_MUD_MASK |
  59. SYS_CS_CUH | SYS_CS_DUH | SYS_CS_MUH_MASK);
  60. au_writel(sys_clksrc, SYS_CLKSRC);
  61. sys_freqctrl = au_readl(SYS_FREQCTRL0);
  62. sys_freqctrl &= ~0xFFF00000;
  63. sys_clksrc = au_readl(SYS_CLKSRC);
  64. sys_clksrc &= ~(SYS_CS_CUD | SYS_CS_DUD | SYS_CS_MUD_MASK |
  65. SYS_CS_CUH | SYS_CS_DUH | SYS_CS_MUH_MASK);
  66. /* FREQ2 = aux/2 = 48 MHz */
  67. sys_freqctrl |= (0 << SYS_FC_FRDIV2_BIT) | SYS_FC_FE2 | SYS_FC_FS2;
  68. au_writel(sys_freqctrl, SYS_FREQCTRL0);
  69. /*
  70. * Route 48MHz FREQ2 into USB Host and/or Device
  71. */
  72. sys_clksrc |= SYS_CS_MUX_FQ2 << SYS_CS_MUH_BIT;
  73. au_writel(sys_clksrc, SYS_CLKSRC);
  74. pin_func = au_readl(SYS_PINFUNC) & ~SYS_PF_USB;
  75. /* 2nd USB port is USB host */
  76. pin_func |= SYS_PF_USB;
  77. au_writel(pin_func, SYS_PINFUNC);
  78. #endif /* defined(CONFIG_USB_OHCI_HCD) || defined(CONFIG_USB_OHCI_HCD_MODULE) */
  79. #ifdef CONFIG_PCI
  80. {
  81. void __iomem *base =
  82. (void __iomem *)KSEG1ADDR(AU1500_PCI_PHYS_ADDR);
  83. /* Setup PCI bus controller */
  84. __raw_writel(0x00003fff, base + PCI_REG_CMEM);
  85. __raw_writel(0xf0000000, base + PCI_REG_MWMASK_DEV);
  86. __raw_writel(0, base + PCI_REG_MWBASE_REV_CCL);
  87. __raw_writel(0x02a00356, base + PCI_REG_STATCMD);
  88. __raw_writel(0x00003c04, base + PCI_REG_PARAM);
  89. __raw_writel(0x00000008, base + PCI_REG_MBAR);
  90. wmb();
  91. }
  92. #endif
  93. /* Enable sys bus clock divider when IDLE state or no bus activity. */
  94. au_writel(au_readl(SYS_POWERCTRL) | (0x3 << 5), SYS_POWERCTRL);
  95. /* Enable the RTC if not already enabled */
  96. if (!(au_readl(0xac000028) & 0x20)) {
  97. printk(KERN_INFO "enabling clock ...\n");
  98. au_writel((au_readl(0xac000028) | 0x20), 0xac000028);
  99. }
  100. /* Put the clock in BCD mode */
  101. if (au_readl(0xac00002c) & 0x4) { /* reg B */
  102. au_writel(au_readl(0xac00002c) & ~0x4, 0xac00002c);
  103. au_sync();
  104. }
  105. }
  106. static int __init pb1500_init_irq(void)
  107. {
  108. irq_set_irq_type(AU1500_GPIO9_INT, IRQF_TRIGGER_LOW); /* CD0# */
  109. irq_set_irq_type(AU1500_GPIO10_INT, IRQF_TRIGGER_LOW); /* CARD0 */
  110. irq_set_irq_type(AU1500_GPIO11_INT, IRQF_TRIGGER_LOW); /* STSCHG0# */
  111. irq_set_irq_type(AU1500_GPIO204_INT, IRQF_TRIGGER_HIGH);
  112. irq_set_irq_type(AU1500_GPIO201_INT, IRQF_TRIGGER_LOW);
  113. irq_set_irq_type(AU1500_GPIO202_INT, IRQF_TRIGGER_LOW);
  114. irq_set_irq_type(AU1500_GPIO203_INT, IRQF_TRIGGER_LOW);
  115. irq_set_irq_type(AU1500_GPIO205_INT, IRQF_TRIGGER_LOW);
  116. return 0;
  117. }
  118. arch_initcall(pb1500_init_irq);