board_setup.c 4.2 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127
  1. /*
  2. * Copyright 2002, 2008 MontaVista Software Inc.
  3. * Author: MontaVista Software, Inc. <source@mvista.com>
  4. *
  5. * This program is free software; you can redistribute it and/or modify it
  6. * under the terms of the GNU General Public License as published by the
  7. * Free Software Foundation; either version 2 of the License, or (at your
  8. * option) any later version.
  9. *
  10. * THIS SOFTWARE IS PROVIDED ``AS IS'' AND ANY EXPRESS OR IMPLIED
  11. * WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF
  12. * MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED. IN
  13. * NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
  14. * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
  15. * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF
  16. * USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON
  17. * ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
  18. * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
  19. * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
  20. *
  21. * You should have received a copy of the GNU General Public License along
  22. * with this program; if not, write to the Free Software Foundation, Inc.,
  23. * 675 Mass Ave, Cambridge, MA 02139, USA.
  24. */
  25. #include <linux/gpio.h>
  26. #include <linux/init.h>
  27. #include <linux/delay.h>
  28. #include <linux/interrupt.h>
  29. #include <asm/mach-au1x00/au1000.h>
  30. #include <asm/mach-db1x00/bcsr.h>
  31. #include <prom.h>
  32. const char *get_system_type(void)
  33. {
  34. return "Alchemy Pb1100";
  35. }
  36. void __init board_setup(void)
  37. {
  38. volatile void __iomem *base = (volatile void __iomem *)0xac000000UL;
  39. bcsr_init(DB1000_BCSR_PHYS_ADDR,
  40. DB1000_BCSR_PHYS_ADDR + DB1000_BCSR_HEXLED_OFS);
  41. /* Set AUX clock to 12 MHz * 8 = 96 MHz */
  42. au_writel(8, SYS_AUXPLL);
  43. alchemy_gpio1_input_enable();
  44. udelay(100);
  45. #if defined(CONFIG_USB_OHCI_HCD) || defined(CONFIG_USB_OHCI_HCD_MODULE)
  46. {
  47. u32 pin_func, sys_freqctrl, sys_clksrc;
  48. /* Configure pins GPIO[14:9] as GPIO */
  49. pin_func = au_readl(SYS_PINFUNC) & ~SYS_PF_UR3;
  50. /* Zero and disable FREQ2 */
  51. sys_freqctrl = au_readl(SYS_FREQCTRL0);
  52. sys_freqctrl &= ~0xFFF00000;
  53. au_writel(sys_freqctrl, SYS_FREQCTRL0);
  54. /* Zero and disable USBH/USBD/IrDA clock */
  55. sys_clksrc = au_readl(SYS_CLKSRC);
  56. sys_clksrc &= ~(SYS_CS_CIR | SYS_CS_DIR | SYS_CS_MIR_MASK);
  57. au_writel(sys_clksrc, SYS_CLKSRC);
  58. sys_freqctrl = au_readl(SYS_FREQCTRL0);
  59. sys_freqctrl &= ~0xFFF00000;
  60. sys_clksrc = au_readl(SYS_CLKSRC);
  61. sys_clksrc &= ~(SYS_CS_CIR | SYS_CS_DIR | SYS_CS_MIR_MASK);
  62. /* FREQ2 = aux / 2 = 48 MHz */
  63. sys_freqctrl |= (0 << SYS_FC_FRDIV2_BIT) |
  64. SYS_FC_FE2 | SYS_FC_FS2;
  65. au_writel(sys_freqctrl, SYS_FREQCTRL0);
  66. /*
  67. * Route 48 MHz FREQ2 into USBH/USBD/IrDA
  68. */
  69. sys_clksrc |= SYS_CS_MUX_FQ2 << SYS_CS_MIR_BIT;
  70. au_writel(sys_clksrc, SYS_CLKSRC);
  71. /* Setup the static bus controller */
  72. au_writel(0x00000002, MEM_STCFG3); /* type = PCMCIA */
  73. au_writel(0x280E3D07, MEM_STTIME3); /* 250ns cycle time */
  74. au_writel(0x10000000, MEM_STADDR3); /* any PCMCIA select */
  75. /*
  76. * Get USB Functionality pin state (device vs host drive pins).
  77. */
  78. pin_func = au_readl(SYS_PINFUNC) & ~SYS_PF_USB;
  79. /* 2nd USB port is USB host. */
  80. pin_func |= SYS_PF_USB;
  81. au_writel(pin_func, SYS_PINFUNC);
  82. }
  83. #endif /* defined(CONFIG_USB_OHCI_HCD) || defined(CONFIG_USB_OHCI_HCD_MODULE) */
  84. /* Enable sys bus clock divider when IDLE state or no bus activity. */
  85. au_writel(au_readl(SYS_POWERCTRL) | (0x3 << 5), SYS_POWERCTRL);
  86. /* Enable the RTC if not already enabled. */
  87. if (!(readb(base + 0x28) & 0x20)) {
  88. writeb(readb(base + 0x28) | 0x20, base + 0x28);
  89. au_sync();
  90. }
  91. /* Put the clock in BCD mode. */
  92. if (readb(base + 0x2C) & 0x4) { /* reg B */
  93. writeb(readb(base + 0x2c) & ~0x4, base + 0x2c);
  94. au_sync();
  95. }
  96. }
  97. static int __init pb1100_init_irq(void)
  98. {
  99. irq_set_irq_type(AU1100_GPIO9_INT, IRQF_TRIGGER_LOW); /* PCCD# */
  100. irq_set_irq_type(AU1100_GPIO10_INT, IRQF_TRIGGER_LOW); /* PCSTSCHG# */
  101. irq_set_irq_type(AU1100_GPIO11_INT, IRQF_TRIGGER_LOW); /* PCCard# */
  102. irq_set_irq_type(AU1100_GPIO13_INT, IRQF_TRIGGER_LOW); /* DC_IRQ# */
  103. return 0;
  104. }
  105. arch_initcall(pb1100_init_irq);