board_setup.c 5.9 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209
  1. /*
  2. * Copyright 2000, 2008 MontaVista Software Inc.
  3. * Author: MontaVista Software, Inc. <source@mvista.com>
  4. *
  5. * This program is free software; you can redistribute it and/or modify it
  6. * under the terms of the GNU General Public License as published by the
  7. * Free Software Foundation; either version 2 of the License, or (at your
  8. * option) any later version.
  9. *
  10. * THIS SOFTWARE IS PROVIDED ``AS IS'' AND ANY EXPRESS OR IMPLIED
  11. * WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF
  12. * MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED. IN
  13. * NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
  14. * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
  15. * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF
  16. * USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON
  17. * ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
  18. * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
  19. * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
  20. *
  21. * You should have received a copy of the GNU General Public License along
  22. * with this program; if not, write to the Free Software Foundation, Inc.,
  23. * 675 Mass Ave, Cambridge, MA 02139, USA.
  24. */
  25. #include <linux/delay.h>
  26. #include <linux/gpio.h>
  27. #include <linux/init.h>
  28. #include <linux/interrupt.h>
  29. #include <linux/pm.h>
  30. #include <asm/mach-au1x00/au1000.h>
  31. #include <asm/mach-pb1x00/pb1000.h>
  32. #include <asm/reboot.h>
  33. #include <prom.h>
  34. #include "../platform.h"
  35. const char *get_system_type(void)
  36. {
  37. return "Alchemy Pb1000";
  38. }
  39. static void board_reset(char *c)
  40. {
  41. asm volatile ("jr %0" : : "r" (0xbfc00000));
  42. }
  43. static void board_power_off(void)
  44. {
  45. while (1)
  46. asm volatile (
  47. " .set mips32 \n"
  48. " wait \n"
  49. " .set mips0 \n");
  50. }
  51. void __init board_setup(void)
  52. {
  53. u32 pin_func, static_cfg0;
  54. u32 sys_freqctrl, sys_clksrc;
  55. u32 prid = read_c0_prid();
  56. sys_freqctrl = 0;
  57. sys_clksrc = 0;
  58. /* Set AUX clock to 12 MHz * 8 = 96 MHz */
  59. au_writel(8, SYS_AUXPLL);
  60. alchemy_gpio1_input_enable();
  61. udelay(100);
  62. #if defined(CONFIG_USB_OHCI_HCD) || defined(CONFIG_USB_OHCI_HCD_MODULE)
  63. /* Zero and disable FREQ2 */
  64. sys_freqctrl = au_readl(SYS_FREQCTRL0);
  65. sys_freqctrl &= ~0xFFF00000;
  66. au_writel(sys_freqctrl, SYS_FREQCTRL0);
  67. /* Zero and disable USBH/USBD clocks */
  68. sys_clksrc = au_readl(SYS_CLKSRC);
  69. sys_clksrc &= ~(SYS_CS_CUD | SYS_CS_DUD | SYS_CS_MUD_MASK |
  70. SYS_CS_CUH | SYS_CS_DUH | SYS_CS_MUH_MASK);
  71. au_writel(sys_clksrc, SYS_CLKSRC);
  72. sys_freqctrl = au_readl(SYS_FREQCTRL0);
  73. sys_freqctrl &= ~0xFFF00000;
  74. sys_clksrc = au_readl(SYS_CLKSRC);
  75. sys_clksrc &= ~(SYS_CS_CUD | SYS_CS_DUD | SYS_CS_MUD_MASK |
  76. SYS_CS_CUH | SYS_CS_DUH | SYS_CS_MUH_MASK);
  77. switch (prid & 0x000000FF) {
  78. case 0x00: /* DA */
  79. case 0x01: /* HA */
  80. case 0x02: /* HB */
  81. /* CPU core freq to 48 MHz to slow it way down... */
  82. au_writel(4, SYS_CPUPLL);
  83. /*
  84. * Setup 48 MHz FREQ2 from CPUPLL for USB Host
  85. * FRDIV2 = 3 -> div by 8 of 384 MHz -> 48 MHz
  86. */
  87. sys_freqctrl |= (3 << SYS_FC_FRDIV2_BIT) | SYS_FC_FE2;
  88. au_writel(sys_freqctrl, SYS_FREQCTRL0);
  89. /* CPU core freq to 384 MHz */
  90. au_writel(0x20, SYS_CPUPLL);
  91. printk(KERN_INFO "Au1000: 48 MHz OHCI workaround enabled\n");
  92. break;
  93. default: /* HC and newer */
  94. /* FREQ2 = aux / 2 = 48 MHz */
  95. sys_freqctrl |= (0 << SYS_FC_FRDIV2_BIT) |
  96. SYS_FC_FE2 | SYS_FC_FS2;
  97. au_writel(sys_freqctrl, SYS_FREQCTRL0);
  98. break;
  99. }
  100. /*
  101. * Route 48 MHz FREQ2 into USB Host and/or Device
  102. */
  103. sys_clksrc |= SYS_CS_MUX_FQ2 << SYS_CS_MUH_BIT;
  104. au_writel(sys_clksrc, SYS_CLKSRC);
  105. /* Configure pins GPIO[14:9] as GPIO */
  106. pin_func = au_readl(SYS_PINFUNC) & ~(SYS_PF_UR3 | SYS_PF_USB);
  107. /* 2nd USB port is USB host */
  108. pin_func |= SYS_PF_USB;
  109. au_writel(pin_func, SYS_PINFUNC);
  110. alchemy_gpio_direction_input(11);
  111. alchemy_gpio_direction_input(13);
  112. alchemy_gpio_direction_output(4, 0);
  113. alchemy_gpio_direction_output(5, 0);
  114. #endif /* defined(CONFIG_USB_OHCI_HCD) || defined(CONFIG_USB_OHCI_HCD_MODULE) */
  115. /* Make GPIO 15 an input (for interrupt line) */
  116. pin_func = au_readl(SYS_PINFUNC) & ~SYS_PF_IRF;
  117. /* We don't need I2S, so make it available for GPIO[31:29] */
  118. pin_func |= SYS_PF_I2S;
  119. au_writel(pin_func, SYS_PINFUNC);
  120. alchemy_gpio_direction_input(15);
  121. static_cfg0 = au_readl(MEM_STCFG0) & ~0xc00;
  122. au_writel(static_cfg0, MEM_STCFG0);
  123. /* configure RCE2* for LCD */
  124. au_writel(0x00000004, MEM_STCFG2);
  125. /* MEM_STTIME2 */
  126. au_writel(0x09000000, MEM_STTIME2);
  127. /* Set 32-bit base address decoding for RCE2* */
  128. au_writel(0x10003ff0, MEM_STADDR2);
  129. /*
  130. * PCI CPLD setup
  131. * Expand CE0 to cover PCI
  132. */
  133. au_writel(0x11803e40, MEM_STADDR1);
  134. /* Burst visibility on */
  135. au_writel(au_readl(MEM_STCFG0) | 0x1000, MEM_STCFG0);
  136. au_writel(0x83, MEM_STCFG1); /* ewait enabled, flash timing */
  137. au_writel(0x33030a10, MEM_STTIME1); /* slower timing for FPGA */
  138. /* Setup the static bus controller */
  139. au_writel(0x00000002, MEM_STCFG3); /* type = PCMCIA */
  140. au_writel(0x280E3D07, MEM_STTIME3); /* 250ns cycle time */
  141. au_writel(0x10000000, MEM_STADDR3); /* any PCMCIA select */
  142. /*
  143. * Enable Au1000 BCLK switching - note: sed1356 must not use
  144. * its BCLK (Au1000 LCLK) for any timings
  145. */
  146. switch (prid & 0x000000FF) {
  147. case 0x00: /* DA */
  148. case 0x01: /* HA */
  149. case 0x02: /* HB */
  150. break;
  151. default: /* HC and newer */
  152. /*
  153. * Enable sys bus clock divider when IDLE state or no bus
  154. * activity.
  155. */
  156. au_writel(au_readl(SYS_POWERCTRL) | (0x3 << 5), SYS_POWERCTRL);
  157. break;
  158. }
  159. pm_power_off = board_power_off;
  160. _machine_halt = board_power_off;
  161. _machine_restart = board_reset;
  162. }
  163. static int __init pb1000_init_irq(void)
  164. {
  165. irq_set_irq_type(AU1000_GPIO15_INT, IRQF_TRIGGER_LOW);
  166. return 0;
  167. }
  168. arch_initcall(pb1000_init_irq);
  169. static int __init pb1000_device_init(void)
  170. {
  171. return db1x_register_norflash(8 * 1024 * 1024, 4, 0);
  172. }
  173. device_initcall(pb1000_device_init);