gpiolib.c 4.2 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133
  1. /*
  2. * Copyright (C) 2007-2009, OpenWrt.org, Florian Fainelli <florian@openwrt.org>
  3. * GPIOLIB support for Alchemy chips.
  4. *
  5. * This program is free software; you can redistribute it and/or modify it
  6. * under the terms of the GNU General Public License as published by the
  7. * Free Software Foundation; either version 2 of the License, or (at your
  8. * option) any later version.
  9. *
  10. * THIS SOFTWARE IS PROVIDED ``AS IS'' AND ANY EXPRESS OR IMPLIED
  11. * WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF
  12. * MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED. IN
  13. * NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
  14. * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
  15. * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF
  16. * USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON
  17. * ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
  18. * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
  19. * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
  20. *
  21. * You should have received a copy of the GNU General Public License along
  22. * with this program; if not, write to the Free Software Foundation, Inc.,
  23. * 675 Mass Ave, Cambridge, MA 02139, USA.
  24. *
  25. * Notes :
  26. * This file must ONLY be built when CONFIG_GPIOLIB=y and
  27. * CONFIG_ALCHEMY_GPIO_INDIRECT=n, otherwise compilation will fail!
  28. * au1000 SoC have only one GPIO block : GPIO1
  29. * Au1100, Au15x0, Au12x0 have a second one : GPIO2
  30. */
  31. #include <linux/init.h>
  32. #include <linux/kernel.h>
  33. #include <linux/module.h>
  34. #include <linux/types.h>
  35. #include <linux/gpio.h>
  36. #include <asm/mach-au1x00/gpio-au1000.h>
  37. static int gpio2_get(struct gpio_chip *chip, unsigned offset)
  38. {
  39. return alchemy_gpio2_get_value(offset + ALCHEMY_GPIO2_BASE);
  40. }
  41. static void gpio2_set(struct gpio_chip *chip, unsigned offset, int value)
  42. {
  43. alchemy_gpio2_set_value(offset + ALCHEMY_GPIO2_BASE, value);
  44. }
  45. static int gpio2_direction_input(struct gpio_chip *chip, unsigned offset)
  46. {
  47. return alchemy_gpio2_direction_input(offset + ALCHEMY_GPIO2_BASE);
  48. }
  49. static int gpio2_direction_output(struct gpio_chip *chip, unsigned offset,
  50. int value)
  51. {
  52. return alchemy_gpio2_direction_output(offset + ALCHEMY_GPIO2_BASE,
  53. value);
  54. }
  55. static int gpio2_to_irq(struct gpio_chip *chip, unsigned offset)
  56. {
  57. return alchemy_gpio2_to_irq(offset + ALCHEMY_GPIO2_BASE);
  58. }
  59. static int gpio1_get(struct gpio_chip *chip, unsigned offset)
  60. {
  61. return alchemy_gpio1_get_value(offset + ALCHEMY_GPIO1_BASE);
  62. }
  63. static void gpio1_set(struct gpio_chip *chip,
  64. unsigned offset, int value)
  65. {
  66. alchemy_gpio1_set_value(offset + ALCHEMY_GPIO1_BASE, value);
  67. }
  68. static int gpio1_direction_input(struct gpio_chip *chip, unsigned offset)
  69. {
  70. return alchemy_gpio1_direction_input(offset + ALCHEMY_GPIO1_BASE);
  71. }
  72. static int gpio1_direction_output(struct gpio_chip *chip,
  73. unsigned offset, int value)
  74. {
  75. return alchemy_gpio1_direction_output(offset + ALCHEMY_GPIO1_BASE,
  76. value);
  77. }
  78. static int gpio1_to_irq(struct gpio_chip *chip, unsigned offset)
  79. {
  80. return alchemy_gpio1_to_irq(offset + ALCHEMY_GPIO1_BASE);
  81. }
  82. struct gpio_chip alchemy_gpio_chip[] = {
  83. [0] = {
  84. .label = "alchemy-gpio1",
  85. .direction_input = gpio1_direction_input,
  86. .direction_output = gpio1_direction_output,
  87. .get = gpio1_get,
  88. .set = gpio1_set,
  89. .to_irq = gpio1_to_irq,
  90. .base = ALCHEMY_GPIO1_BASE,
  91. .ngpio = ALCHEMY_GPIO1_NUM,
  92. },
  93. [1] = {
  94. .label = "alchemy-gpio2",
  95. .direction_input = gpio2_direction_input,
  96. .direction_output = gpio2_direction_output,
  97. .get = gpio2_get,
  98. .set = gpio2_set,
  99. .to_irq = gpio2_to_irq,
  100. .base = ALCHEMY_GPIO2_BASE,
  101. .ngpio = ALCHEMY_GPIO2_NUM,
  102. },
  103. };
  104. static int __init alchemy_gpiochip_init(void)
  105. {
  106. int ret = 0;
  107. switch (alchemy_get_cputype()) {
  108. case ALCHEMY_CPU_AU1000:
  109. ret = gpiochip_add(&alchemy_gpio_chip[0]);
  110. break;
  111. case ALCHEMY_CPU_AU1500...ALCHEMY_CPU_AU1200:
  112. ret = gpiochip_add(&alchemy_gpio_chip[0]);
  113. ret |= gpiochip_add(&alchemy_gpio_chip[1]);
  114. break;
  115. }
  116. return ret;
  117. }
  118. arch_initcall(alchemy_gpiochip_init);