pm.c 3.3 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150
  1. /*
  2. * power management entry for CSR SiRFprimaII
  3. *
  4. * Copyright (c) 2011 Cambridge Silicon Radio Limited, a CSR plc group company.
  5. *
  6. * Licensed under GPLv2 or later.
  7. */
  8. #include <linux/kernel.h>
  9. #include <linux/suspend.h>
  10. #include <linux/slab.h>
  11. #include <linux/of.h>
  12. #include <linux/of_address.h>
  13. #include <linux/of_device.h>
  14. #include <linux/of_platform.h>
  15. #include <linux/io.h>
  16. #include <linux/rtc/sirfsoc_rtciobrg.h>
  17. #include <asm/suspend.h>
  18. #include <asm/hardware/cache-l2x0.h>
  19. #include "pm.h"
  20. /*
  21. * suspend asm codes will access these to make DRAM become self-refresh and
  22. * system sleep
  23. */
  24. u32 sirfsoc_pwrc_base;
  25. void __iomem *sirfsoc_memc_base;
  26. static void sirfsoc_set_wakeup_source(void)
  27. {
  28. u32 pwr_trigger_en_reg;
  29. pwr_trigger_en_reg = sirfsoc_rtc_iobrg_readl(sirfsoc_pwrc_base +
  30. SIRFSOC_PWRC_TRIGGER_EN);
  31. #define X_ON_KEY_B (1 << 0)
  32. sirfsoc_rtc_iobrg_writel(pwr_trigger_en_reg | X_ON_KEY_B,
  33. sirfsoc_pwrc_base + SIRFSOC_PWRC_TRIGGER_EN);
  34. }
  35. static void sirfsoc_set_sleep_mode(u32 mode)
  36. {
  37. u32 sleep_mode = sirfsoc_rtc_iobrg_readl(sirfsoc_pwrc_base +
  38. SIRFSOC_PWRC_PDN_CTRL);
  39. sleep_mode &= ~(SIRFSOC_SLEEP_MODE_MASK << 1);
  40. sleep_mode |= mode << 1;
  41. sirfsoc_rtc_iobrg_writel(sleep_mode, sirfsoc_pwrc_base +
  42. SIRFSOC_PWRC_PDN_CTRL);
  43. }
  44. static int sirfsoc_pre_suspend_power_off(void)
  45. {
  46. u32 wakeup_entry = virt_to_phys(cpu_resume);
  47. sirfsoc_rtc_iobrg_writel(wakeup_entry, sirfsoc_pwrc_base +
  48. SIRFSOC_PWRC_SCRATCH_PAD1);
  49. sirfsoc_set_wakeup_source();
  50. sirfsoc_set_sleep_mode(SIRFSOC_DEEP_SLEEP_MODE);
  51. return 0;
  52. }
  53. static int sirfsoc_pm_enter(suspend_state_t state)
  54. {
  55. switch (state) {
  56. case PM_SUSPEND_MEM:
  57. sirfsoc_pre_suspend_power_off();
  58. outer_flush_all();
  59. outer_disable();
  60. /* go zzz */
  61. cpu_suspend(0, sirfsoc_finish_suspend);
  62. outer_resume();
  63. break;
  64. default:
  65. return -EINVAL;
  66. }
  67. return 0;
  68. }
  69. static const struct platform_suspend_ops sirfsoc_pm_ops = {
  70. .enter = sirfsoc_pm_enter,
  71. .valid = suspend_valid_only_mem,
  72. };
  73. static int __init sirfsoc_pm_init(void)
  74. {
  75. suspend_set_ops(&sirfsoc_pm_ops);
  76. return 0;
  77. }
  78. late_initcall(sirfsoc_pm_init);
  79. static const struct of_device_id pwrc_ids[] = {
  80. { .compatible = "sirf,prima2-pwrc" },
  81. {}
  82. };
  83. static int __init sirfsoc_of_pwrc_init(void)
  84. {
  85. struct device_node *np;
  86. np = of_find_matching_node(NULL, pwrc_ids);
  87. if (!np)
  88. panic("unable to find compatible pwrc node in dtb\n");
  89. /*
  90. * pwrc behind rtciobrg is not located in memory space
  91. * though the property is named reg. reg only means base
  92. * offset for pwrc. then of_iomap is not suitable here.
  93. */
  94. if (of_property_read_u32(np, "reg", &sirfsoc_pwrc_base))
  95. panic("unable to find base address of pwrc node in dtb\n");
  96. of_node_put(np);
  97. return 0;
  98. }
  99. postcore_initcall(sirfsoc_of_pwrc_init);
  100. static const struct of_device_id memc_ids[] = {
  101. { .compatible = "sirf,prima2-memc" },
  102. {}
  103. };
  104. static int __devinit sirfsoc_memc_probe(struct platform_device *op)
  105. {
  106. struct device_node *np = op->dev.of_node;
  107. sirfsoc_memc_base = of_iomap(np, 0);
  108. if (!sirfsoc_memc_base)
  109. panic("unable to map memc registers\n");
  110. return 0;
  111. }
  112. static struct platform_driver sirfsoc_memc_driver = {
  113. .probe = sirfsoc_memc_probe,
  114. .driver = {
  115. .name = "sirfsoc-memc",
  116. .owner = THIS_MODULE,
  117. .of_match_table = memc_ids,
  118. },
  119. };
  120. static int __init sirfsoc_memc_init(void)
  121. {
  122. return platform_driver_register(&sirfsoc_memc_driver);
  123. }
  124. postcore_initcall(sirfsoc_memc_init);