pci-common.c 46 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637
  1. /*
  2. * Contains common pci routines for ALL ppc platform
  3. * (based on pci_32.c and pci_64.c)
  4. *
  5. * Port for PPC64 David Engebretsen, IBM Corp.
  6. * Contains common pci routines for ppc64 platform, pSeries and iSeries brands.
  7. *
  8. * Copyright (C) 2003 Anton Blanchard <anton@au.ibm.com>, IBM
  9. * Rework, based on alpha PCI code.
  10. *
  11. * Common pmac/prep/chrp pci routines. -- Cort
  12. *
  13. * This program is free software; you can redistribute it and/or
  14. * modify it under the terms of the GNU General Public License
  15. * as published by the Free Software Foundation; either version
  16. * 2 of the License, or (at your option) any later version.
  17. */
  18. #include <linux/kernel.h>
  19. #include <linux/pci.h>
  20. #include <linux/string.h>
  21. #include <linux/init.h>
  22. #include <linux/bootmem.h>
  23. #include <linux/mm.h>
  24. #include <linux/list.h>
  25. #include <linux/syscalls.h>
  26. #include <linux/irq.h>
  27. #include <linux/vmalloc.h>
  28. #include <linux/slab.h>
  29. #include <linux/of.h>
  30. #include <linux/of_address.h>
  31. #include <linux/of_pci.h>
  32. #include <linux/export.h>
  33. #include <asm/processor.h>
  34. #include <asm/io.h>
  35. #include <asm/pci-bridge.h>
  36. #include <asm/byteorder.h>
  37. static DEFINE_SPINLOCK(hose_spinlock);
  38. LIST_HEAD(hose_list);
  39. /* XXX kill that some day ... */
  40. static int global_phb_number; /* Global phb counter */
  41. /* ISA Memory physical address */
  42. resource_size_t isa_mem_base;
  43. static struct dma_map_ops *pci_dma_ops = &dma_direct_ops;
  44. unsigned long isa_io_base;
  45. unsigned long pci_dram_offset;
  46. static int pci_bus_count;
  47. void set_pci_dma_ops(struct dma_map_ops *dma_ops)
  48. {
  49. pci_dma_ops = dma_ops;
  50. }
  51. struct dma_map_ops *get_pci_dma_ops(void)
  52. {
  53. return pci_dma_ops;
  54. }
  55. EXPORT_SYMBOL(get_pci_dma_ops);
  56. struct pci_controller *pcibios_alloc_controller(struct device_node *dev)
  57. {
  58. struct pci_controller *phb;
  59. phb = zalloc_maybe_bootmem(sizeof(struct pci_controller), GFP_KERNEL);
  60. if (!phb)
  61. return NULL;
  62. spin_lock(&hose_spinlock);
  63. phb->global_number = global_phb_number++;
  64. list_add_tail(&phb->list_node, &hose_list);
  65. spin_unlock(&hose_spinlock);
  66. phb->dn = dev;
  67. phb->is_dynamic = mem_init_done;
  68. return phb;
  69. }
  70. void pcibios_free_controller(struct pci_controller *phb)
  71. {
  72. spin_lock(&hose_spinlock);
  73. list_del(&phb->list_node);
  74. spin_unlock(&hose_spinlock);
  75. if (phb->is_dynamic)
  76. kfree(phb);
  77. }
  78. static resource_size_t pcibios_io_size(const struct pci_controller *hose)
  79. {
  80. return resource_size(&hose->io_resource);
  81. }
  82. int pcibios_vaddr_is_ioport(void __iomem *address)
  83. {
  84. int ret = 0;
  85. struct pci_controller *hose;
  86. resource_size_t size;
  87. spin_lock(&hose_spinlock);
  88. list_for_each_entry(hose, &hose_list, list_node) {
  89. size = pcibios_io_size(hose);
  90. if (address >= hose->io_base_virt &&
  91. address < (hose->io_base_virt + size)) {
  92. ret = 1;
  93. break;
  94. }
  95. }
  96. spin_unlock(&hose_spinlock);
  97. return ret;
  98. }
  99. unsigned long pci_address_to_pio(phys_addr_t address)
  100. {
  101. struct pci_controller *hose;
  102. resource_size_t size;
  103. unsigned long ret = ~0;
  104. spin_lock(&hose_spinlock);
  105. list_for_each_entry(hose, &hose_list, list_node) {
  106. size = pcibios_io_size(hose);
  107. if (address >= hose->io_base_phys &&
  108. address < (hose->io_base_phys + size)) {
  109. unsigned long base =
  110. (unsigned long)hose->io_base_virt - _IO_BASE;
  111. ret = base + (address - hose->io_base_phys);
  112. break;
  113. }
  114. }
  115. spin_unlock(&hose_spinlock);
  116. return ret;
  117. }
  118. EXPORT_SYMBOL_GPL(pci_address_to_pio);
  119. /*
  120. * Return the domain number for this bus.
  121. */
  122. int pci_domain_nr(struct pci_bus *bus)
  123. {
  124. struct pci_controller *hose = pci_bus_to_host(bus);
  125. return hose->global_number;
  126. }
  127. EXPORT_SYMBOL(pci_domain_nr);
  128. /* This routine is meant to be used early during boot, when the
  129. * PCI bus numbers have not yet been assigned, and you need to
  130. * issue PCI config cycles to an OF device.
  131. * It could also be used to "fix" RTAS config cycles if you want
  132. * to set pci_assign_all_buses to 1 and still use RTAS for PCI
  133. * config cycles.
  134. */
  135. struct pci_controller *pci_find_hose_for_OF_device(struct device_node *node)
  136. {
  137. while (node) {
  138. struct pci_controller *hose, *tmp;
  139. list_for_each_entry_safe(hose, tmp, &hose_list, list_node)
  140. if (hose->dn == node)
  141. return hose;
  142. node = node->parent;
  143. }
  144. return NULL;
  145. }
  146. static ssize_t pci_show_devspec(struct device *dev,
  147. struct device_attribute *attr, char *buf)
  148. {
  149. struct pci_dev *pdev;
  150. struct device_node *np;
  151. pdev = to_pci_dev(dev);
  152. np = pci_device_to_OF_node(pdev);
  153. if (np == NULL || np->full_name == NULL)
  154. return 0;
  155. return sprintf(buf, "%s", np->full_name);
  156. }
  157. static DEVICE_ATTR(devspec, S_IRUGO, pci_show_devspec, NULL);
  158. /* Add sysfs properties */
  159. int pcibios_add_platform_entries(struct pci_dev *pdev)
  160. {
  161. return device_create_file(&pdev->dev, &dev_attr_devspec);
  162. }
  163. void pcibios_set_master(struct pci_dev *dev)
  164. {
  165. /* No special bus mastering setup handling */
  166. }
  167. /*
  168. * Reads the interrupt pin to determine if interrupt is use by card.
  169. * If the interrupt is used, then gets the interrupt line from the
  170. * openfirmware and sets it in the pci_dev and pci_config line.
  171. */
  172. int pci_read_irq_line(struct pci_dev *pci_dev)
  173. {
  174. struct of_irq oirq;
  175. unsigned int virq;
  176. /* The current device-tree that iSeries generates from the HV
  177. * PCI informations doesn't contain proper interrupt routing,
  178. * and all the fallback would do is print out crap, so we
  179. * don't attempt to resolve the interrupts here at all, some
  180. * iSeries specific fixup does it.
  181. *
  182. * In the long run, we will hopefully fix the generated device-tree
  183. * instead.
  184. */
  185. pr_debug("PCI: Try to map irq for %s...\n", pci_name(pci_dev));
  186. #ifdef DEBUG
  187. memset(&oirq, 0xff, sizeof(oirq));
  188. #endif
  189. /* Try to get a mapping from the device-tree */
  190. if (of_irq_map_pci(pci_dev, &oirq)) {
  191. u8 line, pin;
  192. /* If that fails, lets fallback to what is in the config
  193. * space and map that through the default controller. We
  194. * also set the type to level low since that's what PCI
  195. * interrupts are. If your platform does differently, then
  196. * either provide a proper interrupt tree or don't use this
  197. * function.
  198. */
  199. if (pci_read_config_byte(pci_dev, PCI_INTERRUPT_PIN, &pin))
  200. return -1;
  201. if (pin == 0)
  202. return -1;
  203. if (pci_read_config_byte(pci_dev, PCI_INTERRUPT_LINE, &line) ||
  204. line == 0xff || line == 0) {
  205. return -1;
  206. }
  207. pr_debug(" No map ! Using line %d (pin %d) from PCI config\n",
  208. line, pin);
  209. virq = irq_create_mapping(NULL, line);
  210. if (virq)
  211. irq_set_irq_type(virq, IRQ_TYPE_LEVEL_LOW);
  212. } else {
  213. pr_debug(" Got one, spec %d cells (0x%08x 0x%08x...) on %s\n",
  214. oirq.size, oirq.specifier[0], oirq.specifier[1],
  215. of_node_full_name(oirq.controller));
  216. virq = irq_create_of_mapping(oirq.controller, oirq.specifier,
  217. oirq.size);
  218. }
  219. if (!virq) {
  220. pr_debug(" Failed to map !\n");
  221. return -1;
  222. }
  223. pr_debug(" Mapped to linux irq %d\n", virq);
  224. pci_dev->irq = virq;
  225. return 0;
  226. }
  227. EXPORT_SYMBOL(pci_read_irq_line);
  228. /*
  229. * Platform support for /proc/bus/pci/X/Y mmap()s,
  230. * modelled on the sparc64 implementation by Dave Miller.
  231. * -- paulus.
  232. */
  233. /*
  234. * Adjust vm_pgoff of VMA such that it is the physical page offset
  235. * corresponding to the 32-bit pci bus offset for DEV requested by the user.
  236. *
  237. * Basically, the user finds the base address for his device which he wishes
  238. * to mmap. They read the 32-bit value from the config space base register,
  239. * add whatever PAGE_SIZE multiple offset they wish, and feed this into the
  240. * offset parameter of mmap on /proc/bus/pci/XXX for that device.
  241. *
  242. * Returns negative error code on failure, zero on success.
  243. */
  244. static struct resource *__pci_mmap_make_offset(struct pci_dev *dev,
  245. resource_size_t *offset,
  246. enum pci_mmap_state mmap_state)
  247. {
  248. struct pci_controller *hose = pci_bus_to_host(dev->bus);
  249. unsigned long io_offset = 0;
  250. int i, res_bit;
  251. if (hose == 0)
  252. return NULL; /* should never happen */
  253. /* If memory, add on the PCI bridge address offset */
  254. if (mmap_state == pci_mmap_mem) {
  255. #if 0 /* See comment in pci_resource_to_user() for why this is disabled */
  256. *offset += hose->pci_mem_offset;
  257. #endif
  258. res_bit = IORESOURCE_MEM;
  259. } else {
  260. io_offset = (unsigned long)hose->io_base_virt - _IO_BASE;
  261. *offset += io_offset;
  262. res_bit = IORESOURCE_IO;
  263. }
  264. /*
  265. * Check that the offset requested corresponds to one of the
  266. * resources of the device.
  267. */
  268. for (i = 0; i <= PCI_ROM_RESOURCE; i++) {
  269. struct resource *rp = &dev->resource[i];
  270. int flags = rp->flags;
  271. /* treat ROM as memory (should be already) */
  272. if (i == PCI_ROM_RESOURCE)
  273. flags |= IORESOURCE_MEM;
  274. /* Active and same type? */
  275. if ((flags & res_bit) == 0)
  276. continue;
  277. /* In the range of this resource? */
  278. if (*offset < (rp->start & PAGE_MASK) || *offset > rp->end)
  279. continue;
  280. /* found it! construct the final physical address */
  281. if (mmap_state == pci_mmap_io)
  282. *offset += hose->io_base_phys - io_offset;
  283. return rp;
  284. }
  285. return NULL;
  286. }
  287. /*
  288. * Set vm_page_prot of VMA, as appropriate for this architecture, for a pci
  289. * device mapping.
  290. */
  291. static pgprot_t __pci_mmap_set_pgprot(struct pci_dev *dev, struct resource *rp,
  292. pgprot_t protection,
  293. enum pci_mmap_state mmap_state,
  294. int write_combine)
  295. {
  296. pgprot_t prot = protection;
  297. /* Write combine is always 0 on non-memory space mappings. On
  298. * memory space, if the user didn't pass 1, we check for a
  299. * "prefetchable" resource. This is a bit hackish, but we use
  300. * this to workaround the inability of /sysfs to provide a write
  301. * combine bit
  302. */
  303. if (mmap_state != pci_mmap_mem)
  304. write_combine = 0;
  305. else if (write_combine == 0) {
  306. if (rp->flags & IORESOURCE_PREFETCH)
  307. write_combine = 1;
  308. }
  309. return pgprot_noncached(prot);
  310. }
  311. /*
  312. * This one is used by /dev/mem and fbdev who have no clue about the
  313. * PCI device, it tries to find the PCI device first and calls the
  314. * above routine
  315. */
  316. pgprot_t pci_phys_mem_access_prot(struct file *file,
  317. unsigned long pfn,
  318. unsigned long size,
  319. pgprot_t prot)
  320. {
  321. struct pci_dev *pdev = NULL;
  322. struct resource *found = NULL;
  323. resource_size_t offset = ((resource_size_t)pfn) << PAGE_SHIFT;
  324. int i;
  325. if (page_is_ram(pfn))
  326. return prot;
  327. prot = pgprot_noncached(prot);
  328. for_each_pci_dev(pdev) {
  329. for (i = 0; i <= PCI_ROM_RESOURCE; i++) {
  330. struct resource *rp = &pdev->resource[i];
  331. int flags = rp->flags;
  332. /* Active and same type? */
  333. if ((flags & IORESOURCE_MEM) == 0)
  334. continue;
  335. /* In the range of this resource? */
  336. if (offset < (rp->start & PAGE_MASK) ||
  337. offset > rp->end)
  338. continue;
  339. found = rp;
  340. break;
  341. }
  342. if (found)
  343. break;
  344. }
  345. if (found) {
  346. if (found->flags & IORESOURCE_PREFETCH)
  347. prot = pgprot_noncached_wc(prot);
  348. pci_dev_put(pdev);
  349. }
  350. pr_debug("PCI: Non-PCI map for %llx, prot: %lx\n",
  351. (unsigned long long)offset, pgprot_val(prot));
  352. return prot;
  353. }
  354. /*
  355. * Perform the actual remap of the pages for a PCI device mapping, as
  356. * appropriate for this architecture. The region in the process to map
  357. * is described by vm_start and vm_end members of VMA, the base physical
  358. * address is found in vm_pgoff.
  359. * The pci device structure is provided so that architectures may make mapping
  360. * decisions on a per-device or per-bus basis.
  361. *
  362. * Returns a negative error code on failure, zero on success.
  363. */
  364. int pci_mmap_page_range(struct pci_dev *dev, struct vm_area_struct *vma,
  365. enum pci_mmap_state mmap_state, int write_combine)
  366. {
  367. resource_size_t offset =
  368. ((resource_size_t)vma->vm_pgoff) << PAGE_SHIFT;
  369. struct resource *rp;
  370. int ret;
  371. rp = __pci_mmap_make_offset(dev, &offset, mmap_state);
  372. if (rp == NULL)
  373. return -EINVAL;
  374. vma->vm_pgoff = offset >> PAGE_SHIFT;
  375. vma->vm_page_prot = __pci_mmap_set_pgprot(dev, rp,
  376. vma->vm_page_prot,
  377. mmap_state, write_combine);
  378. ret = remap_pfn_range(vma, vma->vm_start, vma->vm_pgoff,
  379. vma->vm_end - vma->vm_start, vma->vm_page_prot);
  380. return ret;
  381. }
  382. /* This provides legacy IO read access on a bus */
  383. int pci_legacy_read(struct pci_bus *bus, loff_t port, u32 *val, size_t size)
  384. {
  385. unsigned long offset;
  386. struct pci_controller *hose = pci_bus_to_host(bus);
  387. struct resource *rp = &hose->io_resource;
  388. void __iomem *addr;
  389. /* Check if port can be supported by that bus. We only check
  390. * the ranges of the PHB though, not the bus itself as the rules
  391. * for forwarding legacy cycles down bridges are not our problem
  392. * here. So if the host bridge supports it, we do it.
  393. */
  394. offset = (unsigned long)hose->io_base_virt - _IO_BASE;
  395. offset += port;
  396. if (!(rp->flags & IORESOURCE_IO))
  397. return -ENXIO;
  398. if (offset < rp->start || (offset + size) > rp->end)
  399. return -ENXIO;
  400. addr = hose->io_base_virt + port;
  401. switch (size) {
  402. case 1:
  403. *((u8 *)val) = in_8(addr);
  404. return 1;
  405. case 2:
  406. if (port & 1)
  407. return -EINVAL;
  408. *((u16 *)val) = in_le16(addr);
  409. return 2;
  410. case 4:
  411. if (port & 3)
  412. return -EINVAL;
  413. *((u32 *)val) = in_le32(addr);
  414. return 4;
  415. }
  416. return -EINVAL;
  417. }
  418. /* This provides legacy IO write access on a bus */
  419. int pci_legacy_write(struct pci_bus *bus, loff_t port, u32 val, size_t size)
  420. {
  421. unsigned long offset;
  422. struct pci_controller *hose = pci_bus_to_host(bus);
  423. struct resource *rp = &hose->io_resource;
  424. void __iomem *addr;
  425. /* Check if port can be supported by that bus. We only check
  426. * the ranges of the PHB though, not the bus itself as the rules
  427. * for forwarding legacy cycles down bridges are not our problem
  428. * here. So if the host bridge supports it, we do it.
  429. */
  430. offset = (unsigned long)hose->io_base_virt - _IO_BASE;
  431. offset += port;
  432. if (!(rp->flags & IORESOURCE_IO))
  433. return -ENXIO;
  434. if (offset < rp->start || (offset + size) > rp->end)
  435. return -ENXIO;
  436. addr = hose->io_base_virt + port;
  437. /* WARNING: The generic code is idiotic. It gets passed a pointer
  438. * to what can be a 1, 2 or 4 byte quantity and always reads that
  439. * as a u32, which means that we have to correct the location of
  440. * the data read within those 32 bits for size 1 and 2
  441. */
  442. switch (size) {
  443. case 1:
  444. out_8(addr, val >> 24);
  445. return 1;
  446. case 2:
  447. if (port & 1)
  448. return -EINVAL;
  449. out_le16(addr, val >> 16);
  450. return 2;
  451. case 4:
  452. if (port & 3)
  453. return -EINVAL;
  454. out_le32(addr, val);
  455. return 4;
  456. }
  457. return -EINVAL;
  458. }
  459. /* This provides legacy IO or memory mmap access on a bus */
  460. int pci_mmap_legacy_page_range(struct pci_bus *bus,
  461. struct vm_area_struct *vma,
  462. enum pci_mmap_state mmap_state)
  463. {
  464. struct pci_controller *hose = pci_bus_to_host(bus);
  465. resource_size_t offset =
  466. ((resource_size_t)vma->vm_pgoff) << PAGE_SHIFT;
  467. resource_size_t size = vma->vm_end - vma->vm_start;
  468. struct resource *rp;
  469. pr_debug("pci_mmap_legacy_page_range(%04x:%02x, %s @%llx..%llx)\n",
  470. pci_domain_nr(bus), bus->number,
  471. mmap_state == pci_mmap_mem ? "MEM" : "IO",
  472. (unsigned long long)offset,
  473. (unsigned long long)(offset + size - 1));
  474. if (mmap_state == pci_mmap_mem) {
  475. /* Hack alert !
  476. *
  477. * Because X is lame and can fail starting if it gets an error
  478. * trying to mmap legacy_mem (instead of just moving on without
  479. * legacy memory access) we fake it here by giving it anonymous
  480. * memory, effectively behaving just like /dev/zero
  481. */
  482. if ((offset + size) > hose->isa_mem_size) {
  483. #ifdef CONFIG_MMU
  484. printk(KERN_DEBUG
  485. "Process %s (pid:%d) mapped non-existing PCI"
  486. "legacy memory for 0%04x:%02x\n",
  487. current->comm, current->pid, pci_domain_nr(bus),
  488. bus->number);
  489. #endif
  490. if (vma->vm_flags & VM_SHARED)
  491. return shmem_zero_setup(vma);
  492. return 0;
  493. }
  494. offset += hose->isa_mem_phys;
  495. } else {
  496. unsigned long io_offset = (unsigned long)hose->io_base_virt - \
  497. _IO_BASE;
  498. unsigned long roffset = offset + io_offset;
  499. rp = &hose->io_resource;
  500. if (!(rp->flags & IORESOURCE_IO))
  501. return -ENXIO;
  502. if (roffset < rp->start || (roffset + size) > rp->end)
  503. return -ENXIO;
  504. offset += hose->io_base_phys;
  505. }
  506. pr_debug(" -> mapping phys %llx\n", (unsigned long long)offset);
  507. vma->vm_pgoff = offset >> PAGE_SHIFT;
  508. vma->vm_page_prot = pgprot_noncached(vma->vm_page_prot);
  509. return remap_pfn_range(vma, vma->vm_start, vma->vm_pgoff,
  510. vma->vm_end - vma->vm_start,
  511. vma->vm_page_prot);
  512. }
  513. void pci_resource_to_user(const struct pci_dev *dev, int bar,
  514. const struct resource *rsrc,
  515. resource_size_t *start, resource_size_t *end)
  516. {
  517. struct pci_controller *hose = pci_bus_to_host(dev->bus);
  518. resource_size_t offset = 0;
  519. if (hose == NULL)
  520. return;
  521. if (rsrc->flags & IORESOURCE_IO)
  522. offset = (unsigned long)hose->io_base_virt - _IO_BASE;
  523. /* We pass a fully fixed up address to userland for MMIO instead of
  524. * a BAR value because X is lame and expects to be able to use that
  525. * to pass to /dev/mem !
  526. *
  527. * That means that we'll have potentially 64 bits values where some
  528. * userland apps only expect 32 (like X itself since it thinks only
  529. * Sparc has 64 bits MMIO) but if we don't do that, we break it on
  530. * 32 bits CHRPs :-(
  531. *
  532. * Hopefully, the sysfs insterface is immune to that gunk. Once X
  533. * has been fixed (and the fix spread enough), we can re-enable the
  534. * 2 lines below and pass down a BAR value to userland. In that case
  535. * we'll also have to re-enable the matching code in
  536. * __pci_mmap_make_offset().
  537. *
  538. * BenH.
  539. */
  540. #if 0
  541. else if (rsrc->flags & IORESOURCE_MEM)
  542. offset = hose->pci_mem_offset;
  543. #endif
  544. *start = rsrc->start - offset;
  545. *end = rsrc->end - offset;
  546. }
  547. /**
  548. * pci_process_bridge_OF_ranges - Parse PCI bridge resources from device tree
  549. * @hose: newly allocated pci_controller to be setup
  550. * @dev: device node of the host bridge
  551. * @primary: set if primary bus (32 bits only, soon to be deprecated)
  552. *
  553. * This function will parse the "ranges" property of a PCI host bridge device
  554. * node and setup the resource mapping of a pci controller based on its
  555. * content.
  556. *
  557. * Life would be boring if it wasn't for a few issues that we have to deal
  558. * with here:
  559. *
  560. * - We can only cope with one IO space range and up to 3 Memory space
  561. * ranges. However, some machines (thanks Apple !) tend to split their
  562. * space into lots of small contiguous ranges. So we have to coalesce.
  563. *
  564. * - We can only cope with all memory ranges having the same offset
  565. * between CPU addresses and PCI addresses. Unfortunately, some bridges
  566. * are setup for a large 1:1 mapping along with a small "window" which
  567. * maps PCI address 0 to some arbitrary high address of the CPU space in
  568. * order to give access to the ISA memory hole.
  569. * The way out of here that I've chosen for now is to always set the
  570. * offset based on the first resource found, then override it if we
  571. * have a different offset and the previous was set by an ISA hole.
  572. *
  573. * - Some busses have IO space not starting at 0, which causes trouble with
  574. * the way we do our IO resource renumbering. The code somewhat deals with
  575. * it for 64 bits but I would expect problems on 32 bits.
  576. *
  577. * - Some 32 bits platforms such as 4xx can have physical space larger than
  578. * 32 bits so we need to use 64 bits values for the parsing
  579. */
  580. void pci_process_bridge_OF_ranges(struct pci_controller *hose,
  581. struct device_node *dev, int primary)
  582. {
  583. const u32 *ranges;
  584. int rlen;
  585. int pna = of_n_addr_cells(dev);
  586. int np = pna + 5;
  587. int memno = 0, isa_hole = -1;
  588. u32 pci_space;
  589. unsigned long long pci_addr, cpu_addr, pci_next, cpu_next, size;
  590. unsigned long long isa_mb = 0;
  591. struct resource *res;
  592. printk(KERN_INFO "PCI host bridge %s %s ranges:\n",
  593. dev->full_name, primary ? "(primary)" : "");
  594. /* Get ranges property */
  595. ranges = of_get_property(dev, "ranges", &rlen);
  596. if (ranges == NULL)
  597. return;
  598. /* Parse it */
  599. pr_debug("Parsing ranges property...\n");
  600. while ((rlen -= np * 4) >= 0) {
  601. /* Read next ranges element */
  602. pci_space = ranges[0];
  603. pci_addr = of_read_number(ranges + 1, 2);
  604. cpu_addr = of_translate_address(dev, ranges + 3);
  605. size = of_read_number(ranges + pna + 3, 2);
  606. pr_debug("pci_space: 0x%08x pci_addr:0x%016llx "
  607. "cpu_addr:0x%016llx size:0x%016llx\n",
  608. pci_space, pci_addr, cpu_addr, size);
  609. ranges += np;
  610. /* If we failed translation or got a zero-sized region
  611. * (some FW try to feed us with non sensical zero sized regions
  612. * such as power3 which look like some kind of attempt
  613. * at exposing the VGA memory hole)
  614. */
  615. if (cpu_addr == OF_BAD_ADDR || size == 0)
  616. continue;
  617. /* Now consume following elements while they are contiguous */
  618. for (; rlen >= np * sizeof(u32);
  619. ranges += np, rlen -= np * 4) {
  620. if (ranges[0] != pci_space)
  621. break;
  622. pci_next = of_read_number(ranges + 1, 2);
  623. cpu_next = of_translate_address(dev, ranges + 3);
  624. if (pci_next != pci_addr + size ||
  625. cpu_next != cpu_addr + size)
  626. break;
  627. size += of_read_number(ranges + pna + 3, 2);
  628. }
  629. /* Act based on address space type */
  630. res = NULL;
  631. switch ((pci_space >> 24) & 0x3) {
  632. case 1: /* PCI IO space */
  633. printk(KERN_INFO
  634. " IO 0x%016llx..0x%016llx -> 0x%016llx\n",
  635. cpu_addr, cpu_addr + size - 1, pci_addr);
  636. /* We support only one IO range */
  637. if (hose->pci_io_size) {
  638. printk(KERN_INFO
  639. " \\--> Skipped (too many) !\n");
  640. continue;
  641. }
  642. /* On 32 bits, limit I/O space to 16MB */
  643. if (size > 0x01000000)
  644. size = 0x01000000;
  645. /* 32 bits needs to map IOs here */
  646. hose->io_base_virt = ioremap(cpu_addr, size);
  647. /* Expect trouble if pci_addr is not 0 */
  648. if (primary)
  649. isa_io_base =
  650. (unsigned long)hose->io_base_virt;
  651. /* pci_io_size and io_base_phys always represent IO
  652. * space starting at 0 so we factor in pci_addr
  653. */
  654. hose->pci_io_size = pci_addr + size;
  655. hose->io_base_phys = cpu_addr - pci_addr;
  656. /* Build resource */
  657. res = &hose->io_resource;
  658. res->flags = IORESOURCE_IO;
  659. res->start = pci_addr;
  660. break;
  661. case 2: /* PCI Memory space */
  662. case 3: /* PCI 64 bits Memory space */
  663. printk(KERN_INFO
  664. " MEM 0x%016llx..0x%016llx -> 0x%016llx %s\n",
  665. cpu_addr, cpu_addr + size - 1, pci_addr,
  666. (pci_space & 0x40000000) ? "Prefetch" : "");
  667. /* We support only 3 memory ranges */
  668. if (memno >= 3) {
  669. printk(KERN_INFO
  670. " \\--> Skipped (too many) !\n");
  671. continue;
  672. }
  673. /* Handles ISA memory hole space here */
  674. if (pci_addr == 0) {
  675. isa_mb = cpu_addr;
  676. isa_hole = memno;
  677. if (primary || isa_mem_base == 0)
  678. isa_mem_base = cpu_addr;
  679. hose->isa_mem_phys = cpu_addr;
  680. hose->isa_mem_size = size;
  681. }
  682. /* We get the PCI/Mem offset from the first range or
  683. * the, current one if the offset came from an ISA
  684. * hole. If they don't match, bugger.
  685. */
  686. if (memno == 0 ||
  687. (isa_hole >= 0 && pci_addr != 0 &&
  688. hose->pci_mem_offset == isa_mb))
  689. hose->pci_mem_offset = cpu_addr - pci_addr;
  690. else if (pci_addr != 0 &&
  691. hose->pci_mem_offset != cpu_addr - pci_addr) {
  692. printk(KERN_INFO
  693. " \\--> Skipped (offset mismatch) !\n");
  694. continue;
  695. }
  696. /* Build resource */
  697. res = &hose->mem_resources[memno++];
  698. res->flags = IORESOURCE_MEM;
  699. if (pci_space & 0x40000000)
  700. res->flags |= IORESOURCE_PREFETCH;
  701. res->start = cpu_addr;
  702. break;
  703. }
  704. if (res != NULL) {
  705. res->name = dev->full_name;
  706. res->end = res->start + size - 1;
  707. res->parent = NULL;
  708. res->sibling = NULL;
  709. res->child = NULL;
  710. }
  711. }
  712. /* If there's an ISA hole and the pci_mem_offset is -not- matching
  713. * the ISA hole offset, then we need to remove the ISA hole from
  714. * the resource list for that brige
  715. */
  716. if (isa_hole >= 0 && hose->pci_mem_offset != isa_mb) {
  717. unsigned int next = isa_hole + 1;
  718. printk(KERN_INFO " Removing ISA hole at 0x%016llx\n", isa_mb);
  719. if (next < memno)
  720. memmove(&hose->mem_resources[isa_hole],
  721. &hose->mem_resources[next],
  722. sizeof(struct resource) * (memno - next));
  723. hose->mem_resources[--memno].flags = 0;
  724. }
  725. }
  726. /* Decide whether to display the domain number in /proc */
  727. int pci_proc_domain(struct pci_bus *bus)
  728. {
  729. struct pci_controller *hose = pci_bus_to_host(bus);
  730. return 0;
  731. }
  732. /* This header fixup will do the resource fixup for all devices as they are
  733. * probed, but not for bridge ranges
  734. */
  735. static void pcibios_fixup_resources(struct pci_dev *dev)
  736. {
  737. struct pci_controller *hose = pci_bus_to_host(dev->bus);
  738. int i;
  739. if (!hose) {
  740. printk(KERN_ERR "No host bridge for PCI dev %s !\n",
  741. pci_name(dev));
  742. return;
  743. }
  744. for (i = 0; i < DEVICE_COUNT_RESOURCE; i++) {
  745. struct resource *res = dev->resource + i;
  746. if (!res->flags)
  747. continue;
  748. if (res->start == 0) {
  749. pr_debug("PCI:%s Resource %d %016llx-%016llx [%x]" \
  750. "is unassigned\n",
  751. pci_name(dev), i,
  752. (unsigned long long)res->start,
  753. (unsigned long long)res->end,
  754. (unsigned int)res->flags);
  755. res->end -= res->start;
  756. res->start = 0;
  757. res->flags |= IORESOURCE_UNSET;
  758. continue;
  759. }
  760. pr_debug("PCI:%s Resource %d %016llx-%016llx [%x]\n",
  761. pci_name(dev), i,
  762. (unsigned long long)res->start,\
  763. (unsigned long long)res->end,
  764. (unsigned int)res->flags);
  765. }
  766. }
  767. DECLARE_PCI_FIXUP_HEADER(PCI_ANY_ID, PCI_ANY_ID, pcibios_fixup_resources);
  768. /* This function tries to figure out if a bridge resource has been initialized
  769. * by the firmware or not. It doesn't have to be absolutely bullet proof, but
  770. * things go more smoothly when it gets it right. It should covers cases such
  771. * as Apple "closed" bridge resources and bare-metal pSeries unassigned bridges
  772. */
  773. static int pcibios_uninitialized_bridge_resource(struct pci_bus *bus,
  774. struct resource *res)
  775. {
  776. struct pci_controller *hose = pci_bus_to_host(bus);
  777. struct pci_dev *dev = bus->self;
  778. resource_size_t offset;
  779. u16 command;
  780. int i;
  781. /* Job is a bit different between memory and IO */
  782. if (res->flags & IORESOURCE_MEM) {
  783. /* If the BAR is non-0 (res != pci_mem_offset) then it's
  784. * probably been initialized by somebody
  785. */
  786. if (res->start != hose->pci_mem_offset)
  787. return 0;
  788. /* The BAR is 0, let's check if memory decoding is enabled on
  789. * the bridge. If not, we consider it unassigned
  790. */
  791. pci_read_config_word(dev, PCI_COMMAND, &command);
  792. if ((command & PCI_COMMAND_MEMORY) == 0)
  793. return 1;
  794. /* Memory decoding is enabled and the BAR is 0. If any of
  795. * the bridge resources covers that starting address (0 then
  796. * it's good enough for us for memory
  797. */
  798. for (i = 0; i < 3; i++) {
  799. if ((hose->mem_resources[i].flags & IORESOURCE_MEM) &&
  800. hose->mem_resources[i].start == hose->pci_mem_offset)
  801. return 0;
  802. }
  803. /* Well, it starts at 0 and we know it will collide so we may as
  804. * well consider it as unassigned. That covers the Apple case.
  805. */
  806. return 1;
  807. } else {
  808. /* If the BAR is non-0, then we consider it assigned */
  809. offset = (unsigned long)hose->io_base_virt - _IO_BASE;
  810. if (((res->start - offset) & 0xfffffffful) != 0)
  811. return 0;
  812. /* Here, we are a bit different than memory as typically IO
  813. * space starting at low addresses -is- valid. What we do
  814. * instead if that we consider as unassigned anything that
  815. * doesn't have IO enabled in the PCI command register,
  816. * and that's it.
  817. */
  818. pci_read_config_word(dev, PCI_COMMAND, &command);
  819. if (command & PCI_COMMAND_IO)
  820. return 0;
  821. /* It's starting at 0 and IO is disabled in the bridge, consider
  822. * it unassigned
  823. */
  824. return 1;
  825. }
  826. }
  827. /* Fixup resources of a PCI<->PCI bridge */
  828. static void pcibios_fixup_bridge(struct pci_bus *bus)
  829. {
  830. struct resource *res;
  831. int i;
  832. struct pci_dev *dev = bus->self;
  833. pci_bus_for_each_resource(bus, res, i) {
  834. if (!res)
  835. continue;
  836. if (!res->flags)
  837. continue;
  838. if (i >= 3 && bus->self->transparent)
  839. continue;
  840. pr_debug("PCI:%s Bus rsrc %d %016llx-%016llx [%x] fixup...\n",
  841. pci_name(dev), i,
  842. (unsigned long long)res->start,\
  843. (unsigned long long)res->end,
  844. (unsigned int)res->flags);
  845. /* Try to detect uninitialized P2P bridge resources,
  846. * and clear them out so they get re-assigned later
  847. */
  848. if (pcibios_uninitialized_bridge_resource(bus, res)) {
  849. res->flags = 0;
  850. pr_debug("PCI:%s (unassigned)\n",
  851. pci_name(dev));
  852. } else {
  853. pr_debug("PCI:%s %016llx-%016llx\n",
  854. pci_name(dev),
  855. (unsigned long long)res->start,
  856. (unsigned long long)res->end);
  857. }
  858. }
  859. }
  860. void pcibios_setup_bus_self(struct pci_bus *bus)
  861. {
  862. /* Fix up the bus resources for P2P bridges */
  863. if (bus->self != NULL)
  864. pcibios_fixup_bridge(bus);
  865. }
  866. void pcibios_setup_bus_devices(struct pci_bus *bus)
  867. {
  868. struct pci_dev *dev;
  869. pr_debug("PCI: Fixup bus devices %d (%s)\n",
  870. bus->number, bus->self ? pci_name(bus->self) : "PHB");
  871. list_for_each_entry(dev, &bus->devices, bus_list) {
  872. /* Setup OF node pointer in archdata */
  873. dev->dev.of_node = pci_device_to_OF_node(dev);
  874. /* Fixup NUMA node as it may not be setup yet by the generic
  875. * code and is needed by the DMA init
  876. */
  877. set_dev_node(&dev->dev, pcibus_to_node(dev->bus));
  878. /* Hook up default DMA ops */
  879. set_dma_ops(&dev->dev, pci_dma_ops);
  880. dev->dev.archdata.dma_data = (void *)PCI_DRAM_OFFSET;
  881. /* Read default IRQs and fixup if necessary */
  882. pci_read_irq_line(dev);
  883. }
  884. }
  885. void pcibios_fixup_bus(struct pci_bus *bus)
  886. {
  887. /* When called from the generic PCI probe, read PCI<->PCI bridge
  888. * bases. This is -not- called when generating the PCI tree from
  889. * the OF device-tree.
  890. */
  891. if (bus->self != NULL)
  892. pci_read_bridge_bases(bus);
  893. /* Now fixup the bus bus */
  894. pcibios_setup_bus_self(bus);
  895. /* Now fixup devices on that bus */
  896. pcibios_setup_bus_devices(bus);
  897. }
  898. EXPORT_SYMBOL(pcibios_fixup_bus);
  899. static int skip_isa_ioresource_align(struct pci_dev *dev)
  900. {
  901. return 0;
  902. }
  903. /*
  904. * We need to avoid collisions with `mirrored' VGA ports
  905. * and other strange ISA hardware, so we always want the
  906. * addresses to be allocated in the 0x000-0x0ff region
  907. * modulo 0x400.
  908. *
  909. * Why? Because some silly external IO cards only decode
  910. * the low 10 bits of the IO address. The 0x00-0xff region
  911. * is reserved for motherboard devices that decode all 16
  912. * bits, so it's ok to allocate at, say, 0x2800-0x28ff,
  913. * but we want to try to avoid allocating at 0x2900-0x2bff
  914. * which might have be mirrored at 0x0100-0x03ff..
  915. */
  916. resource_size_t pcibios_align_resource(void *data, const struct resource *res,
  917. resource_size_t size, resource_size_t align)
  918. {
  919. struct pci_dev *dev = data;
  920. resource_size_t start = res->start;
  921. if (res->flags & IORESOURCE_IO) {
  922. if (skip_isa_ioresource_align(dev))
  923. return start;
  924. if (start & 0x300)
  925. start = (start + 0x3ff) & ~0x3ff;
  926. }
  927. return start;
  928. }
  929. EXPORT_SYMBOL(pcibios_align_resource);
  930. /*
  931. * Reparent resource children of pr that conflict with res
  932. * under res, and make res replace those children.
  933. */
  934. static int __init reparent_resources(struct resource *parent,
  935. struct resource *res)
  936. {
  937. struct resource *p, **pp;
  938. struct resource **firstpp = NULL;
  939. for (pp = &parent->child; (p = *pp) != NULL; pp = &p->sibling) {
  940. if (p->end < res->start)
  941. continue;
  942. if (res->end < p->start)
  943. break;
  944. if (p->start < res->start || p->end > res->end)
  945. return -1; /* not completely contained */
  946. if (firstpp == NULL)
  947. firstpp = pp;
  948. }
  949. if (firstpp == NULL)
  950. return -1; /* didn't find any conflicting entries? */
  951. res->parent = parent;
  952. res->child = *firstpp;
  953. res->sibling = *pp;
  954. *firstpp = res;
  955. *pp = NULL;
  956. for (p = res->child; p != NULL; p = p->sibling) {
  957. p->parent = res;
  958. pr_debug("PCI: Reparented %s [%llx..%llx] under %s\n",
  959. p->name,
  960. (unsigned long long)p->start,
  961. (unsigned long long)p->end, res->name);
  962. }
  963. return 0;
  964. }
  965. /*
  966. * Handle resources of PCI devices. If the world were perfect, we could
  967. * just allocate all the resource regions and do nothing more. It isn't.
  968. * On the other hand, we cannot just re-allocate all devices, as it would
  969. * require us to know lots of host bridge internals. So we attempt to
  970. * keep as much of the original configuration as possible, but tweak it
  971. * when it's found to be wrong.
  972. *
  973. * Known BIOS problems we have to work around:
  974. * - I/O or memory regions not configured
  975. * - regions configured, but not enabled in the command register
  976. * - bogus I/O addresses above 64K used
  977. * - expansion ROMs left enabled (this may sound harmless, but given
  978. * the fact the PCI specs explicitly allow address decoders to be
  979. * shared between expansion ROMs and other resource regions, it's
  980. * at least dangerous)
  981. *
  982. * Our solution:
  983. * (1) Allocate resources for all buses behind PCI-to-PCI bridges.
  984. * This gives us fixed barriers on where we can allocate.
  985. * (2) Allocate resources for all enabled devices. If there is
  986. * a collision, just mark the resource as unallocated. Also
  987. * disable expansion ROMs during this step.
  988. * (3) Try to allocate resources for disabled devices. If the
  989. * resources were assigned correctly, everything goes well,
  990. * if they weren't, they won't disturb allocation of other
  991. * resources.
  992. * (4) Assign new addresses to resources which were either
  993. * not configured at all or misconfigured. If explicitly
  994. * requested by the user, configure expansion ROM address
  995. * as well.
  996. */
  997. void pcibios_allocate_bus_resources(struct pci_bus *bus)
  998. {
  999. struct pci_bus *b;
  1000. int i;
  1001. struct resource *res, *pr;
  1002. pr_debug("PCI: Allocating bus resources for %04x:%02x...\n",
  1003. pci_domain_nr(bus), bus->number);
  1004. pci_bus_for_each_resource(bus, res, i) {
  1005. if (!res || !res->flags
  1006. || res->start > res->end || res->parent)
  1007. continue;
  1008. if (bus->parent == NULL)
  1009. pr = (res->flags & IORESOURCE_IO) ?
  1010. &ioport_resource : &iomem_resource;
  1011. else {
  1012. /* Don't bother with non-root busses when
  1013. * re-assigning all resources. We clear the
  1014. * resource flags as if they were colliding
  1015. * and as such ensure proper re-allocation
  1016. * later.
  1017. */
  1018. pr = pci_find_parent_resource(bus->self, res);
  1019. if (pr == res) {
  1020. /* this happens when the generic PCI
  1021. * code (wrongly) decides that this
  1022. * bridge is transparent -- paulus
  1023. */
  1024. continue;
  1025. }
  1026. }
  1027. pr_debug("PCI: %s (bus %d) bridge rsrc %d: %016llx-%016llx "
  1028. "[0x%x], parent %p (%s)\n",
  1029. bus->self ? pci_name(bus->self) : "PHB",
  1030. bus->number, i,
  1031. (unsigned long long)res->start,
  1032. (unsigned long long)res->end,
  1033. (unsigned int)res->flags,
  1034. pr, (pr && pr->name) ? pr->name : "nil");
  1035. if (pr && !(pr->flags & IORESOURCE_UNSET)) {
  1036. if (request_resource(pr, res) == 0)
  1037. continue;
  1038. /*
  1039. * Must be a conflict with an existing entry.
  1040. * Move that entry (or entries) under the
  1041. * bridge resource and try again.
  1042. */
  1043. if (reparent_resources(pr, res) == 0)
  1044. continue;
  1045. }
  1046. printk(KERN_WARNING "PCI: Cannot allocate resource region "
  1047. "%d of PCI bridge %d, will remap\n", i, bus->number);
  1048. clear_resource:
  1049. res->start = res->end = 0;
  1050. res->flags = 0;
  1051. }
  1052. list_for_each_entry(b, &bus->children, node)
  1053. pcibios_allocate_bus_resources(b);
  1054. }
  1055. static inline void alloc_resource(struct pci_dev *dev, int idx)
  1056. {
  1057. struct resource *pr, *r = &dev->resource[idx];
  1058. pr_debug("PCI: Allocating %s: Resource %d: %016llx..%016llx [%x]\n",
  1059. pci_name(dev), idx,
  1060. (unsigned long long)r->start,
  1061. (unsigned long long)r->end,
  1062. (unsigned int)r->flags);
  1063. pr = pci_find_parent_resource(dev, r);
  1064. if (!pr || (pr->flags & IORESOURCE_UNSET) ||
  1065. request_resource(pr, r) < 0) {
  1066. printk(KERN_WARNING "PCI: Cannot allocate resource region %d"
  1067. " of device %s, will remap\n", idx, pci_name(dev));
  1068. if (pr)
  1069. pr_debug("PCI: parent is %p: %016llx-%016llx [%x]\n",
  1070. pr,
  1071. (unsigned long long)pr->start,
  1072. (unsigned long long)pr->end,
  1073. (unsigned int)pr->flags);
  1074. /* We'll assign a new address later */
  1075. r->flags |= IORESOURCE_UNSET;
  1076. r->end -= r->start;
  1077. r->start = 0;
  1078. }
  1079. }
  1080. static void __init pcibios_allocate_resources(int pass)
  1081. {
  1082. struct pci_dev *dev = NULL;
  1083. int idx, disabled;
  1084. u16 command;
  1085. struct resource *r;
  1086. for_each_pci_dev(dev) {
  1087. pci_read_config_word(dev, PCI_COMMAND, &command);
  1088. for (idx = 0; idx <= PCI_ROM_RESOURCE; idx++) {
  1089. r = &dev->resource[idx];
  1090. if (r->parent) /* Already allocated */
  1091. continue;
  1092. if (!r->flags || (r->flags & IORESOURCE_UNSET))
  1093. continue; /* Not assigned at all */
  1094. /* We only allocate ROMs on pass 1 just in case they
  1095. * have been screwed up by firmware
  1096. */
  1097. if (idx == PCI_ROM_RESOURCE)
  1098. disabled = 1;
  1099. if (r->flags & IORESOURCE_IO)
  1100. disabled = !(command & PCI_COMMAND_IO);
  1101. else
  1102. disabled = !(command & PCI_COMMAND_MEMORY);
  1103. if (pass == disabled)
  1104. alloc_resource(dev, idx);
  1105. }
  1106. if (pass)
  1107. continue;
  1108. r = &dev->resource[PCI_ROM_RESOURCE];
  1109. if (r->flags) {
  1110. /* Turn the ROM off, leave the resource region,
  1111. * but keep it unregistered.
  1112. */
  1113. u32 reg;
  1114. pci_read_config_dword(dev, dev->rom_base_reg, &reg);
  1115. if (reg & PCI_ROM_ADDRESS_ENABLE) {
  1116. pr_debug("PCI: Switching off ROM of %s\n",
  1117. pci_name(dev));
  1118. r->flags &= ~IORESOURCE_ROM_ENABLE;
  1119. pci_write_config_dword(dev, dev->rom_base_reg,
  1120. reg & ~PCI_ROM_ADDRESS_ENABLE);
  1121. }
  1122. }
  1123. }
  1124. }
  1125. static void __init pcibios_reserve_legacy_regions(struct pci_bus *bus)
  1126. {
  1127. struct pci_controller *hose = pci_bus_to_host(bus);
  1128. resource_size_t offset;
  1129. struct resource *res, *pres;
  1130. int i;
  1131. pr_debug("Reserving legacy ranges for domain %04x\n",
  1132. pci_domain_nr(bus));
  1133. /* Check for IO */
  1134. if (!(hose->io_resource.flags & IORESOURCE_IO))
  1135. goto no_io;
  1136. offset = (unsigned long)hose->io_base_virt - _IO_BASE;
  1137. res = kzalloc(sizeof(struct resource), GFP_KERNEL);
  1138. BUG_ON(res == NULL);
  1139. res->name = "Legacy IO";
  1140. res->flags = IORESOURCE_IO;
  1141. res->start = offset;
  1142. res->end = (offset + 0xfff) & 0xfffffffful;
  1143. pr_debug("Candidate legacy IO: %pR\n", res);
  1144. if (request_resource(&hose->io_resource, res)) {
  1145. printk(KERN_DEBUG
  1146. "PCI %04x:%02x Cannot reserve Legacy IO %pR\n",
  1147. pci_domain_nr(bus), bus->number, res);
  1148. kfree(res);
  1149. }
  1150. no_io:
  1151. /* Check for memory */
  1152. offset = hose->pci_mem_offset;
  1153. pr_debug("hose mem offset: %016llx\n", (unsigned long long)offset);
  1154. for (i = 0; i < 3; i++) {
  1155. pres = &hose->mem_resources[i];
  1156. if (!(pres->flags & IORESOURCE_MEM))
  1157. continue;
  1158. pr_debug("hose mem res: %pR\n", pres);
  1159. if ((pres->start - offset) <= 0xa0000 &&
  1160. (pres->end - offset) >= 0xbffff)
  1161. break;
  1162. }
  1163. if (i >= 3)
  1164. return;
  1165. res = kzalloc(sizeof(struct resource), GFP_KERNEL);
  1166. BUG_ON(res == NULL);
  1167. res->name = "Legacy VGA memory";
  1168. res->flags = IORESOURCE_MEM;
  1169. res->start = 0xa0000 + offset;
  1170. res->end = 0xbffff + offset;
  1171. pr_debug("Candidate VGA memory: %pR\n", res);
  1172. if (request_resource(pres, res)) {
  1173. printk(KERN_DEBUG
  1174. "PCI %04x:%02x Cannot reserve VGA memory %pR\n",
  1175. pci_domain_nr(bus), bus->number, res);
  1176. kfree(res);
  1177. }
  1178. }
  1179. void __init pcibios_resource_survey(void)
  1180. {
  1181. struct pci_bus *b;
  1182. /* Allocate and assign resources. If we re-assign everything, then
  1183. * we skip the allocate phase
  1184. */
  1185. list_for_each_entry(b, &pci_root_buses, node)
  1186. pcibios_allocate_bus_resources(b);
  1187. pcibios_allocate_resources(0);
  1188. pcibios_allocate_resources(1);
  1189. /* Before we start assigning unassigned resource, we try to reserve
  1190. * the low IO area and the VGA memory area if they intersect the
  1191. * bus available resources to avoid allocating things on top of them
  1192. */
  1193. list_for_each_entry(b, &pci_root_buses, node)
  1194. pcibios_reserve_legacy_regions(b);
  1195. /* Now proceed to assigning things that were left unassigned */
  1196. pr_debug("PCI: Assigning unassigned resources...\n");
  1197. pci_assign_unassigned_resources();
  1198. }
  1199. /* This is used by the PCI hotplug driver to allocate resource
  1200. * of newly plugged busses. We can try to consolidate with the
  1201. * rest of the code later, for now, keep it as-is as our main
  1202. * resource allocation function doesn't deal with sub-trees yet.
  1203. */
  1204. void pcibios_claim_one_bus(struct pci_bus *bus)
  1205. {
  1206. struct pci_dev *dev;
  1207. struct pci_bus *child_bus;
  1208. list_for_each_entry(dev, &bus->devices, bus_list) {
  1209. int i;
  1210. for (i = 0; i < PCI_NUM_RESOURCES; i++) {
  1211. struct resource *r = &dev->resource[i];
  1212. if (r->parent || !r->start || !r->flags)
  1213. continue;
  1214. pr_debug("PCI: Claiming %s: "
  1215. "Resource %d: %016llx..%016llx [%x]\n",
  1216. pci_name(dev), i,
  1217. (unsigned long long)r->start,
  1218. (unsigned long long)r->end,
  1219. (unsigned int)r->flags);
  1220. pci_claim_resource(dev, i);
  1221. }
  1222. }
  1223. list_for_each_entry(child_bus, &bus->children, node)
  1224. pcibios_claim_one_bus(child_bus);
  1225. }
  1226. EXPORT_SYMBOL_GPL(pcibios_claim_one_bus);
  1227. /* pcibios_finish_adding_to_bus
  1228. *
  1229. * This is to be called by the hotplug code after devices have been
  1230. * added to a bus, this include calling it for a PHB that is just
  1231. * being added
  1232. */
  1233. void pcibios_finish_adding_to_bus(struct pci_bus *bus)
  1234. {
  1235. pr_debug("PCI: Finishing adding to hotplug bus %04x:%02x\n",
  1236. pci_domain_nr(bus), bus->number);
  1237. /* Allocate bus and devices resources */
  1238. pcibios_allocate_bus_resources(bus);
  1239. pcibios_claim_one_bus(bus);
  1240. /* Add new devices to global lists. Register in proc, sysfs. */
  1241. pci_bus_add_devices(bus);
  1242. /* Fixup EEH */
  1243. /* eeh_add_device_tree_late(bus); */
  1244. }
  1245. EXPORT_SYMBOL_GPL(pcibios_finish_adding_to_bus);
  1246. int pcibios_enable_device(struct pci_dev *dev, int mask)
  1247. {
  1248. return pci_enable_resources(dev, mask);
  1249. }
  1250. static void pcibios_setup_phb_resources(struct pci_controller *hose,
  1251. struct list_head *resources)
  1252. {
  1253. unsigned long io_offset;
  1254. struct resource *res;
  1255. int i;
  1256. /* Hookup PHB IO resource */
  1257. res = &hose->io_resource;
  1258. /* Fixup IO space offset */
  1259. io_offset = (unsigned long)hose->io_base_virt - isa_io_base;
  1260. res->start = (res->start + io_offset) & 0xffffffffu;
  1261. res->end = (res->end + io_offset) & 0xffffffffu;
  1262. if (!res->flags) {
  1263. printk(KERN_WARNING "PCI: I/O resource not set for host"
  1264. " bridge %s (domain %d)\n",
  1265. hose->dn->full_name, hose->global_number);
  1266. /* Workaround for lack of IO resource only on 32-bit */
  1267. res->start = (unsigned long)hose->io_base_virt - isa_io_base;
  1268. res->end = res->start + IO_SPACE_LIMIT;
  1269. res->flags = IORESOURCE_IO;
  1270. }
  1271. pci_add_resource_offset(resources, res, hose->io_base_virt - _IO_BASE);
  1272. pr_debug("PCI: PHB IO resource = %016llx-%016llx [%lx]\n",
  1273. (unsigned long long)res->start,
  1274. (unsigned long long)res->end,
  1275. (unsigned long)res->flags);
  1276. /* Hookup PHB Memory resources */
  1277. for (i = 0; i < 3; ++i) {
  1278. res = &hose->mem_resources[i];
  1279. if (!res->flags) {
  1280. if (i > 0)
  1281. continue;
  1282. printk(KERN_ERR "PCI: Memory resource 0 not set for "
  1283. "host bridge %s (domain %d)\n",
  1284. hose->dn->full_name, hose->global_number);
  1285. /* Workaround for lack of MEM resource only on 32-bit */
  1286. res->start = hose->pci_mem_offset;
  1287. res->end = (resource_size_t)-1LL;
  1288. res->flags = IORESOURCE_MEM;
  1289. }
  1290. pci_add_resource_offset(resources, res, hose->pci_mem_offset);
  1291. pr_debug("PCI: PHB MEM resource %d = %016llx-%016llx [%lx]\n",
  1292. i, (unsigned long long)res->start,
  1293. (unsigned long long)res->end,
  1294. (unsigned long)res->flags);
  1295. }
  1296. pr_debug("PCI: PHB MEM offset = %016llx\n",
  1297. (unsigned long long)hose->pci_mem_offset);
  1298. pr_debug("PCI: PHB IO offset = %08lx\n",
  1299. (unsigned long)hose->io_base_virt - _IO_BASE);
  1300. }
  1301. struct device_node *pcibios_get_phb_of_node(struct pci_bus *bus)
  1302. {
  1303. struct pci_controller *hose = bus->sysdata;
  1304. return of_node_get(hose->dn);
  1305. }
  1306. static void pcibios_scan_phb(struct pci_controller *hose)
  1307. {
  1308. LIST_HEAD(resources);
  1309. struct pci_bus *bus;
  1310. struct device_node *node = hose->dn;
  1311. pr_debug("PCI: Scanning PHB %s\n", of_node_full_name(node));
  1312. pcibios_setup_phb_resources(hose, &resources);
  1313. bus = pci_scan_root_bus(hose->parent, hose->first_busno,
  1314. hose->ops, hose, &resources);
  1315. if (bus == NULL) {
  1316. printk(KERN_ERR "Failed to create bus for PCI domain %04x\n",
  1317. hose->global_number);
  1318. pci_free_resource_list(&resources);
  1319. return;
  1320. }
  1321. bus->busn_res.start = hose->first_busno;
  1322. hose->bus = bus;
  1323. hose->last_busno = bus->busn_res.end;
  1324. }
  1325. static int __init pcibios_init(void)
  1326. {
  1327. struct pci_controller *hose, *tmp;
  1328. int next_busno = 0;
  1329. printk(KERN_INFO "PCI: Probing PCI hardware\n");
  1330. /* Scan all of the recorded PCI controllers. */
  1331. list_for_each_entry_safe(hose, tmp, &hose_list, list_node) {
  1332. hose->last_busno = 0xff;
  1333. pcibios_scan_phb(hose);
  1334. if (next_busno <= hose->last_busno)
  1335. next_busno = hose->last_busno + 1;
  1336. }
  1337. pci_bus_count = next_busno;
  1338. /* Call common code to handle resource allocation */
  1339. pcibios_resource_survey();
  1340. return 0;
  1341. }
  1342. subsys_initcall(pcibios_init);
  1343. static struct pci_controller *pci_bus_to_hose(int bus)
  1344. {
  1345. struct pci_controller *hose, *tmp;
  1346. list_for_each_entry_safe(hose, tmp, &hose_list, list_node)
  1347. if (bus >= hose->first_busno && bus <= hose->last_busno)
  1348. return hose;
  1349. return NULL;
  1350. }
  1351. /* Provide information on locations of various I/O regions in physical
  1352. * memory. Do this on a per-card basis so that we choose the right
  1353. * root bridge.
  1354. * Note that the returned IO or memory base is a physical address
  1355. */
  1356. long sys_pciconfig_iobase(long which, unsigned long bus, unsigned long devfn)
  1357. {
  1358. struct pci_controller *hose;
  1359. long result = -EOPNOTSUPP;
  1360. hose = pci_bus_to_hose(bus);
  1361. if (!hose)
  1362. return -ENODEV;
  1363. switch (which) {
  1364. case IOBASE_BRIDGE_NUMBER:
  1365. return (long)hose->first_busno;
  1366. case IOBASE_MEMORY:
  1367. return (long)hose->pci_mem_offset;
  1368. case IOBASE_IO:
  1369. return (long)hose->io_base_phys;
  1370. case IOBASE_ISA_IO:
  1371. return (long)isa_io_base;
  1372. case IOBASE_ISA_MEM:
  1373. return (long)isa_mem_base;
  1374. }
  1375. return result;
  1376. }
  1377. /*
  1378. * Null PCI config access functions, for the case when we can't
  1379. * find a hose.
  1380. */
  1381. #define NULL_PCI_OP(rw, size, type) \
  1382. static int \
  1383. null_##rw##_config_##size(struct pci_dev *dev, int offset, type val) \
  1384. { \
  1385. return PCIBIOS_DEVICE_NOT_FOUND; \
  1386. }
  1387. static int
  1388. null_read_config(struct pci_bus *bus, unsigned int devfn, int offset,
  1389. int len, u32 *val)
  1390. {
  1391. return PCIBIOS_DEVICE_NOT_FOUND;
  1392. }
  1393. static int
  1394. null_write_config(struct pci_bus *bus, unsigned int devfn, int offset,
  1395. int len, u32 val)
  1396. {
  1397. return PCIBIOS_DEVICE_NOT_FOUND;
  1398. }
  1399. static struct pci_ops null_pci_ops = {
  1400. .read = null_read_config,
  1401. .write = null_write_config,
  1402. };
  1403. /*
  1404. * These functions are used early on before PCI scanning is done
  1405. * and all of the pci_dev and pci_bus structures have been created.
  1406. */
  1407. static struct pci_bus *
  1408. fake_pci_bus(struct pci_controller *hose, int busnr)
  1409. {
  1410. static struct pci_bus bus;
  1411. if (!hose)
  1412. printk(KERN_ERR "Can't find hose for PCI bus %d!\n", busnr);
  1413. bus.number = busnr;
  1414. bus.sysdata = hose;
  1415. bus.ops = hose ? hose->ops : &null_pci_ops;
  1416. return &bus;
  1417. }
  1418. #define EARLY_PCI_OP(rw, size, type) \
  1419. int early_##rw##_config_##size(struct pci_controller *hose, int bus, \
  1420. int devfn, int offset, type value) \
  1421. { \
  1422. return pci_bus_##rw##_config_##size(fake_pci_bus(hose, bus), \
  1423. devfn, offset, value); \
  1424. }
  1425. EARLY_PCI_OP(read, byte, u8 *)
  1426. EARLY_PCI_OP(read, word, u16 *)
  1427. EARLY_PCI_OP(read, dword, u32 *)
  1428. EARLY_PCI_OP(write, byte, u8)
  1429. EARLY_PCI_OP(write, word, u16)
  1430. EARLY_PCI_OP(write, dword, u32)
  1431. int early_find_capability(struct pci_controller *hose, int bus, int devfn,
  1432. int cap)
  1433. {
  1434. return pci_bus_find_capability(fake_pci_bus(hose, bus), devfn, cap);
  1435. }