omap-sham.c 50 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038
  1. /*
  2. * Cryptographic API.
  3. *
  4. * Support for OMAP SHA1/MD5 HW acceleration.
  5. *
  6. * Copyright (c) 2010 Nokia Corporation
  7. * Author: Dmitry Kasatkin <dmitry.kasatkin@nokia.com>
  8. * Copyright (c) 2011 Texas Instruments Incorporated
  9. *
  10. * This program is free software; you can redistribute it and/or modify
  11. * it under the terms of the GNU General Public License version 2 as published
  12. * by the Free Software Foundation.
  13. *
  14. * Some ideas are from old omap-sha1-md5.c driver.
  15. */
  16. #define pr_fmt(fmt) "%s: " fmt, __func__
  17. #include <linux/err.h>
  18. #include <linux/device.h>
  19. #include <linux/module.h>
  20. #include <linux/init.h>
  21. #include <linux/errno.h>
  22. #include <linux/interrupt.h>
  23. #include <linux/kernel.h>
  24. #include <linux/irq.h>
  25. #include <linux/io.h>
  26. #include <linux/platform_device.h>
  27. #include <linux/scatterlist.h>
  28. #include <linux/dma-mapping.h>
  29. #include <linux/dmaengine.h>
  30. #include <linux/omap-dma.h>
  31. #include <linux/pm_runtime.h>
  32. #include <linux/of.h>
  33. #include <linux/of_device.h>
  34. #include <linux/of_address.h>
  35. #include <linux/of_irq.h>
  36. #include <linux/delay.h>
  37. #include <linux/crypto.h>
  38. #include <linux/cryptohash.h>
  39. #include <crypto/scatterwalk.h>
  40. #include <crypto/algapi.h>
  41. #include <crypto/sha.h>
  42. #include <crypto/hash.h>
  43. #include <crypto/internal/hash.h>
  44. #define MD5_DIGEST_SIZE 16
  45. #define DST_MAXBURST 16
  46. #define DMA_MIN (DST_MAXBURST * sizeof(u32))
  47. #define SHA_REG_IDIGEST(dd, x) ((dd)->pdata->idigest_ofs + ((x)*0x04))
  48. #define SHA_REG_DIN(dd, x) ((dd)->pdata->din_ofs + ((x) * 0x04))
  49. #define SHA_REG_DIGCNT(dd) ((dd)->pdata->digcnt_ofs)
  50. #define SHA_REG_ODIGEST(dd, x) ((dd)->pdata->odigest_ofs + (x * 0x04))
  51. #define SHA_REG_CTRL 0x18
  52. #define SHA_REG_CTRL_LENGTH (0xFFFFFFFF << 5)
  53. #define SHA_REG_CTRL_CLOSE_HASH (1 << 4)
  54. #define SHA_REG_CTRL_ALGO_CONST (1 << 3)
  55. #define SHA_REG_CTRL_ALGO (1 << 2)
  56. #define SHA_REG_CTRL_INPUT_READY (1 << 1)
  57. #define SHA_REG_CTRL_OUTPUT_READY (1 << 0)
  58. #define SHA_REG_REV(dd) ((dd)->pdata->rev_ofs)
  59. #define SHA_REG_MASK(dd) ((dd)->pdata->mask_ofs)
  60. #define SHA_REG_MASK_DMA_EN (1 << 3)
  61. #define SHA_REG_MASK_IT_EN (1 << 2)
  62. #define SHA_REG_MASK_SOFTRESET (1 << 1)
  63. #define SHA_REG_AUTOIDLE (1 << 0)
  64. #define SHA_REG_SYSSTATUS(dd) ((dd)->pdata->sysstatus_ofs)
  65. #define SHA_REG_SYSSTATUS_RESETDONE (1 << 0)
  66. #define SHA_REG_MODE(dd) ((dd)->pdata->mode_ofs)
  67. #define SHA_REG_MODE_HMAC_OUTER_HASH (1 << 7)
  68. #define SHA_REG_MODE_HMAC_KEY_PROC (1 << 5)
  69. #define SHA_REG_MODE_CLOSE_HASH (1 << 4)
  70. #define SHA_REG_MODE_ALGO_CONSTANT (1 << 3)
  71. #define SHA_REG_MODE_ALGO_MASK (7 << 0)
  72. #define SHA_REG_MODE_ALGO_MD5_128 (0 << 1)
  73. #define SHA_REG_MODE_ALGO_SHA1_160 (1 << 1)
  74. #define SHA_REG_MODE_ALGO_SHA2_224 (2 << 1)
  75. #define SHA_REG_MODE_ALGO_SHA2_256 (3 << 1)
  76. #define SHA_REG_MODE_ALGO_SHA2_384 (1 << 0)
  77. #define SHA_REG_MODE_ALGO_SHA2_512 (3 << 0)
  78. #define SHA_REG_LENGTH(dd) ((dd)->pdata->length_ofs)
  79. #define SHA_REG_IRQSTATUS 0x118
  80. #define SHA_REG_IRQSTATUS_CTX_RDY (1 << 3)
  81. #define SHA_REG_IRQSTATUS_PARTHASH_RDY (1 << 2)
  82. #define SHA_REG_IRQSTATUS_INPUT_RDY (1 << 1)
  83. #define SHA_REG_IRQSTATUS_OUTPUT_RDY (1 << 0)
  84. #define SHA_REG_IRQENA 0x11C
  85. #define SHA_REG_IRQENA_CTX_RDY (1 << 3)
  86. #define SHA_REG_IRQENA_PARTHASH_RDY (1 << 2)
  87. #define SHA_REG_IRQENA_INPUT_RDY (1 << 1)
  88. #define SHA_REG_IRQENA_OUTPUT_RDY (1 << 0)
  89. #define DEFAULT_TIMEOUT_INTERVAL HZ
  90. /* mostly device flags */
  91. #define FLAGS_BUSY 0
  92. #define FLAGS_FINAL 1
  93. #define FLAGS_DMA_ACTIVE 2
  94. #define FLAGS_OUTPUT_READY 3
  95. #define FLAGS_INIT 4
  96. #define FLAGS_CPU 5
  97. #define FLAGS_DMA_READY 6
  98. #define FLAGS_AUTO_XOR 7
  99. #define FLAGS_BE32_SHA1 8
  100. /* context flags */
  101. #define FLAGS_FINUP 16
  102. #define FLAGS_SG 17
  103. #define FLAGS_MODE_SHIFT 18
  104. #define FLAGS_MODE_MASK (SHA_REG_MODE_ALGO_MASK << FLAGS_MODE_SHIFT)
  105. #define FLAGS_MODE_MD5 (SHA_REG_MODE_ALGO_MD5_128 << FLAGS_MODE_SHIFT)
  106. #define FLAGS_MODE_SHA1 (SHA_REG_MODE_ALGO_SHA1_160 << FLAGS_MODE_SHIFT)
  107. #define FLAGS_MODE_SHA224 (SHA_REG_MODE_ALGO_SHA2_224 << FLAGS_MODE_SHIFT)
  108. #define FLAGS_MODE_SHA256 (SHA_REG_MODE_ALGO_SHA2_256 << FLAGS_MODE_SHIFT)
  109. #define FLAGS_MODE_SHA384 (SHA_REG_MODE_ALGO_SHA2_384 << FLAGS_MODE_SHIFT)
  110. #define FLAGS_MODE_SHA512 (SHA_REG_MODE_ALGO_SHA2_512 << FLAGS_MODE_SHIFT)
  111. #define FLAGS_HMAC 21
  112. #define FLAGS_ERROR 22
  113. #define OP_UPDATE 1
  114. #define OP_FINAL 2
  115. #define OMAP_ALIGN_MASK (sizeof(u32)-1)
  116. #define OMAP_ALIGNED __attribute__((aligned(sizeof(u32))))
  117. #define BUFLEN PAGE_SIZE
  118. struct omap_sham_dev;
  119. struct omap_sham_reqctx {
  120. struct omap_sham_dev *dd;
  121. unsigned long flags;
  122. unsigned long op;
  123. u8 digest[SHA512_DIGEST_SIZE] OMAP_ALIGNED;
  124. size_t digcnt;
  125. size_t bufcnt;
  126. size_t buflen;
  127. dma_addr_t dma_addr;
  128. /* walk state */
  129. struct scatterlist *sg;
  130. struct scatterlist sgl;
  131. unsigned int offset; /* offset in current sg */
  132. unsigned int total; /* total request */
  133. u8 buffer[0] OMAP_ALIGNED;
  134. };
  135. struct omap_sham_hmac_ctx {
  136. struct crypto_shash *shash;
  137. u8 ipad[SHA512_BLOCK_SIZE] OMAP_ALIGNED;
  138. u8 opad[SHA512_BLOCK_SIZE] OMAP_ALIGNED;
  139. };
  140. struct omap_sham_ctx {
  141. struct omap_sham_dev *dd;
  142. unsigned long flags;
  143. /* fallback stuff */
  144. struct crypto_shash *fallback;
  145. struct omap_sham_hmac_ctx base[0];
  146. };
  147. #define OMAP_SHAM_QUEUE_LENGTH 1
  148. struct omap_sham_algs_info {
  149. struct ahash_alg *algs_list;
  150. unsigned int size;
  151. unsigned int registered;
  152. };
  153. struct omap_sham_pdata {
  154. struct omap_sham_algs_info *algs_info;
  155. unsigned int algs_info_size;
  156. unsigned long flags;
  157. int digest_size;
  158. void (*copy_hash)(struct ahash_request *req, int out);
  159. void (*write_ctrl)(struct omap_sham_dev *dd, size_t length,
  160. int final, int dma);
  161. void (*trigger)(struct omap_sham_dev *dd, size_t length);
  162. int (*poll_irq)(struct omap_sham_dev *dd);
  163. irqreturn_t (*intr_hdlr)(int irq, void *dev_id);
  164. u32 odigest_ofs;
  165. u32 idigest_ofs;
  166. u32 din_ofs;
  167. u32 digcnt_ofs;
  168. u32 rev_ofs;
  169. u32 mask_ofs;
  170. u32 sysstatus_ofs;
  171. u32 mode_ofs;
  172. u32 length_ofs;
  173. u32 major_mask;
  174. u32 major_shift;
  175. u32 minor_mask;
  176. u32 minor_shift;
  177. };
  178. struct omap_sham_dev {
  179. struct list_head list;
  180. unsigned long phys_base;
  181. struct device *dev;
  182. void __iomem *io_base;
  183. int irq;
  184. spinlock_t lock;
  185. int err;
  186. unsigned int dma;
  187. struct dma_chan *dma_lch;
  188. struct tasklet_struct done_task;
  189. u8 polling_mode;
  190. unsigned long flags;
  191. struct crypto_queue queue;
  192. struct ahash_request *req;
  193. const struct omap_sham_pdata *pdata;
  194. };
  195. struct omap_sham_drv {
  196. struct list_head dev_list;
  197. spinlock_t lock;
  198. unsigned long flags;
  199. };
  200. static struct omap_sham_drv sham = {
  201. .dev_list = LIST_HEAD_INIT(sham.dev_list),
  202. .lock = __SPIN_LOCK_UNLOCKED(sham.lock),
  203. };
  204. static inline u32 omap_sham_read(struct omap_sham_dev *dd, u32 offset)
  205. {
  206. return __raw_readl(dd->io_base + offset);
  207. }
  208. static inline void omap_sham_write(struct omap_sham_dev *dd,
  209. u32 offset, u32 value)
  210. {
  211. __raw_writel(value, dd->io_base + offset);
  212. }
  213. static inline void omap_sham_write_mask(struct omap_sham_dev *dd, u32 address,
  214. u32 value, u32 mask)
  215. {
  216. u32 val;
  217. val = omap_sham_read(dd, address);
  218. val &= ~mask;
  219. val |= value;
  220. omap_sham_write(dd, address, val);
  221. }
  222. static inline int omap_sham_wait(struct omap_sham_dev *dd, u32 offset, u32 bit)
  223. {
  224. unsigned long timeout = jiffies + DEFAULT_TIMEOUT_INTERVAL;
  225. while (!(omap_sham_read(dd, offset) & bit)) {
  226. if (time_is_before_jiffies(timeout))
  227. return -ETIMEDOUT;
  228. }
  229. return 0;
  230. }
  231. static void omap_sham_copy_hash_omap2(struct ahash_request *req, int out)
  232. {
  233. struct omap_sham_reqctx *ctx = ahash_request_ctx(req);
  234. struct omap_sham_dev *dd = ctx->dd;
  235. u32 *hash = (u32 *)ctx->digest;
  236. int i;
  237. for (i = 0; i < dd->pdata->digest_size / sizeof(u32); i++) {
  238. if (out)
  239. hash[i] = omap_sham_read(dd, SHA_REG_IDIGEST(dd, i));
  240. else
  241. omap_sham_write(dd, SHA_REG_IDIGEST(dd, i), hash[i]);
  242. }
  243. }
  244. static void omap_sham_copy_hash_omap4(struct ahash_request *req, int out)
  245. {
  246. struct omap_sham_reqctx *ctx = ahash_request_ctx(req);
  247. struct omap_sham_dev *dd = ctx->dd;
  248. int i;
  249. if (ctx->flags & BIT(FLAGS_HMAC)) {
  250. struct crypto_ahash *tfm = crypto_ahash_reqtfm(dd->req);
  251. struct omap_sham_ctx *tctx = crypto_ahash_ctx(tfm);
  252. struct omap_sham_hmac_ctx *bctx = tctx->base;
  253. u32 *opad = (u32 *)bctx->opad;
  254. for (i = 0; i < dd->pdata->digest_size / sizeof(u32); i++) {
  255. if (out)
  256. opad[i] = omap_sham_read(dd,
  257. SHA_REG_ODIGEST(dd, i));
  258. else
  259. omap_sham_write(dd, SHA_REG_ODIGEST(dd, i),
  260. opad[i]);
  261. }
  262. }
  263. omap_sham_copy_hash_omap2(req, out);
  264. }
  265. static void omap_sham_copy_ready_hash(struct ahash_request *req)
  266. {
  267. struct omap_sham_reqctx *ctx = ahash_request_ctx(req);
  268. u32 *in = (u32 *)ctx->digest;
  269. u32 *hash = (u32 *)req->result;
  270. int i, d, big_endian = 0;
  271. if (!hash)
  272. return;
  273. switch (ctx->flags & FLAGS_MODE_MASK) {
  274. case FLAGS_MODE_MD5:
  275. d = MD5_DIGEST_SIZE / sizeof(u32);
  276. break;
  277. case FLAGS_MODE_SHA1:
  278. /* OMAP2 SHA1 is big endian */
  279. if (test_bit(FLAGS_BE32_SHA1, &ctx->dd->flags))
  280. big_endian = 1;
  281. d = SHA1_DIGEST_SIZE / sizeof(u32);
  282. break;
  283. case FLAGS_MODE_SHA224:
  284. d = SHA224_DIGEST_SIZE / sizeof(u32);
  285. break;
  286. case FLAGS_MODE_SHA256:
  287. d = SHA256_DIGEST_SIZE / sizeof(u32);
  288. break;
  289. case FLAGS_MODE_SHA384:
  290. d = SHA384_DIGEST_SIZE / sizeof(u32);
  291. break;
  292. case FLAGS_MODE_SHA512:
  293. d = SHA512_DIGEST_SIZE / sizeof(u32);
  294. break;
  295. default:
  296. d = 0;
  297. }
  298. if (big_endian)
  299. for (i = 0; i < d; i++)
  300. hash[i] = be32_to_cpu(in[i]);
  301. else
  302. for (i = 0; i < d; i++)
  303. hash[i] = le32_to_cpu(in[i]);
  304. }
  305. static int omap_sham_hw_init(struct omap_sham_dev *dd)
  306. {
  307. pm_runtime_get_sync(dd->dev);
  308. if (!test_bit(FLAGS_INIT, &dd->flags)) {
  309. set_bit(FLAGS_INIT, &dd->flags);
  310. dd->err = 0;
  311. }
  312. return 0;
  313. }
  314. static void omap_sham_write_ctrl_omap2(struct omap_sham_dev *dd, size_t length,
  315. int final, int dma)
  316. {
  317. struct omap_sham_reqctx *ctx = ahash_request_ctx(dd->req);
  318. u32 val = length << 5, mask;
  319. if (likely(ctx->digcnt))
  320. omap_sham_write(dd, SHA_REG_DIGCNT(dd), ctx->digcnt);
  321. omap_sham_write_mask(dd, SHA_REG_MASK(dd),
  322. SHA_REG_MASK_IT_EN | (dma ? SHA_REG_MASK_DMA_EN : 0),
  323. SHA_REG_MASK_IT_EN | SHA_REG_MASK_DMA_EN);
  324. /*
  325. * Setting ALGO_CONST only for the first iteration
  326. * and CLOSE_HASH only for the last one.
  327. */
  328. if ((ctx->flags & FLAGS_MODE_MASK) == FLAGS_MODE_SHA1)
  329. val |= SHA_REG_CTRL_ALGO;
  330. if (!ctx->digcnt)
  331. val |= SHA_REG_CTRL_ALGO_CONST;
  332. if (final)
  333. val |= SHA_REG_CTRL_CLOSE_HASH;
  334. mask = SHA_REG_CTRL_ALGO_CONST | SHA_REG_CTRL_CLOSE_HASH |
  335. SHA_REG_CTRL_ALGO | SHA_REG_CTRL_LENGTH;
  336. omap_sham_write_mask(dd, SHA_REG_CTRL, val, mask);
  337. }
  338. static void omap_sham_trigger_omap2(struct omap_sham_dev *dd, size_t length)
  339. {
  340. }
  341. static int omap_sham_poll_irq_omap2(struct omap_sham_dev *dd)
  342. {
  343. return omap_sham_wait(dd, SHA_REG_CTRL, SHA_REG_CTRL_INPUT_READY);
  344. }
  345. static int get_block_size(struct omap_sham_reqctx *ctx)
  346. {
  347. int d;
  348. switch (ctx->flags & FLAGS_MODE_MASK) {
  349. case FLAGS_MODE_MD5:
  350. case FLAGS_MODE_SHA1:
  351. d = SHA1_BLOCK_SIZE;
  352. break;
  353. case FLAGS_MODE_SHA224:
  354. case FLAGS_MODE_SHA256:
  355. d = SHA256_BLOCK_SIZE;
  356. break;
  357. case FLAGS_MODE_SHA384:
  358. case FLAGS_MODE_SHA512:
  359. d = SHA512_BLOCK_SIZE;
  360. break;
  361. default:
  362. d = 0;
  363. }
  364. return d;
  365. }
  366. static void omap_sham_write_n(struct omap_sham_dev *dd, u32 offset,
  367. u32 *value, int count)
  368. {
  369. for (; count--; value++, offset += 4)
  370. omap_sham_write(dd, offset, *value);
  371. }
  372. static void omap_sham_write_ctrl_omap4(struct omap_sham_dev *dd, size_t length,
  373. int final, int dma)
  374. {
  375. struct omap_sham_reqctx *ctx = ahash_request_ctx(dd->req);
  376. u32 val, mask;
  377. /*
  378. * Setting ALGO_CONST only for the first iteration and
  379. * CLOSE_HASH only for the last one. Note that flags mode bits
  380. * correspond to algorithm encoding in mode register.
  381. */
  382. val = (ctx->flags & FLAGS_MODE_MASK) >> (FLAGS_MODE_SHIFT);
  383. if (!ctx->digcnt) {
  384. struct crypto_ahash *tfm = crypto_ahash_reqtfm(dd->req);
  385. struct omap_sham_ctx *tctx = crypto_ahash_ctx(tfm);
  386. struct omap_sham_hmac_ctx *bctx = tctx->base;
  387. int bs, nr_dr;
  388. val |= SHA_REG_MODE_ALGO_CONSTANT;
  389. if (ctx->flags & BIT(FLAGS_HMAC)) {
  390. bs = get_block_size(ctx);
  391. nr_dr = bs / (2 * sizeof(u32));
  392. val |= SHA_REG_MODE_HMAC_KEY_PROC;
  393. omap_sham_write_n(dd, SHA_REG_ODIGEST(dd, 0),
  394. (u32 *)bctx->ipad, nr_dr);
  395. omap_sham_write_n(dd, SHA_REG_IDIGEST(dd, 0),
  396. (u32 *)bctx->ipad + nr_dr, nr_dr);
  397. ctx->digcnt += bs;
  398. }
  399. }
  400. if (final) {
  401. val |= SHA_REG_MODE_CLOSE_HASH;
  402. if (ctx->flags & BIT(FLAGS_HMAC))
  403. val |= SHA_REG_MODE_HMAC_OUTER_HASH;
  404. }
  405. mask = SHA_REG_MODE_ALGO_CONSTANT | SHA_REG_MODE_CLOSE_HASH |
  406. SHA_REG_MODE_ALGO_MASK | SHA_REG_MODE_HMAC_OUTER_HASH |
  407. SHA_REG_MODE_HMAC_KEY_PROC;
  408. dev_dbg(dd->dev, "ctrl: %08x, flags: %08lx\n", val, ctx->flags);
  409. omap_sham_write_mask(dd, SHA_REG_MODE(dd), val, mask);
  410. omap_sham_write(dd, SHA_REG_IRQENA, SHA_REG_IRQENA_OUTPUT_RDY);
  411. omap_sham_write_mask(dd, SHA_REG_MASK(dd),
  412. SHA_REG_MASK_IT_EN |
  413. (dma ? SHA_REG_MASK_DMA_EN : 0),
  414. SHA_REG_MASK_IT_EN | SHA_REG_MASK_DMA_EN);
  415. }
  416. static void omap_sham_trigger_omap4(struct omap_sham_dev *dd, size_t length)
  417. {
  418. omap_sham_write(dd, SHA_REG_LENGTH(dd), length);
  419. }
  420. static int omap_sham_poll_irq_omap4(struct omap_sham_dev *dd)
  421. {
  422. return omap_sham_wait(dd, SHA_REG_IRQSTATUS,
  423. SHA_REG_IRQSTATUS_INPUT_RDY);
  424. }
  425. static int omap_sham_xmit_cpu(struct omap_sham_dev *dd, const u8 *buf,
  426. size_t length, int final)
  427. {
  428. struct omap_sham_reqctx *ctx = ahash_request_ctx(dd->req);
  429. int count, len32, bs32, offset = 0;
  430. const u32 *buffer = (const u32 *)buf;
  431. dev_dbg(dd->dev, "xmit_cpu: digcnt: %d, length: %d, final: %d\n",
  432. ctx->digcnt, length, final);
  433. dd->pdata->write_ctrl(dd, length, final, 0);
  434. dd->pdata->trigger(dd, length);
  435. /* should be non-zero before next lines to disable clocks later */
  436. ctx->digcnt += length;
  437. if (final)
  438. set_bit(FLAGS_FINAL, &dd->flags); /* catch last interrupt */
  439. set_bit(FLAGS_CPU, &dd->flags);
  440. len32 = DIV_ROUND_UP(length, sizeof(u32));
  441. bs32 = get_block_size(ctx) / sizeof(u32);
  442. while (len32) {
  443. if (dd->pdata->poll_irq(dd))
  444. return -ETIMEDOUT;
  445. for (count = 0; count < min(len32, bs32); count++, offset++)
  446. omap_sham_write(dd, SHA_REG_DIN(dd, count),
  447. buffer[offset]);
  448. len32 -= min(len32, bs32);
  449. }
  450. return -EINPROGRESS;
  451. }
  452. static void omap_sham_dma_callback(void *param)
  453. {
  454. struct omap_sham_dev *dd = param;
  455. set_bit(FLAGS_DMA_READY, &dd->flags);
  456. tasklet_schedule(&dd->done_task);
  457. }
  458. static int omap_sham_xmit_dma(struct omap_sham_dev *dd, dma_addr_t dma_addr,
  459. size_t length, int final, int is_sg)
  460. {
  461. struct omap_sham_reqctx *ctx = ahash_request_ctx(dd->req);
  462. struct dma_async_tx_descriptor *tx;
  463. struct dma_slave_config cfg;
  464. int len32, ret;
  465. dev_dbg(dd->dev, "xmit_dma: digcnt: %d, length: %d, final: %d\n",
  466. ctx->digcnt, length, final);
  467. memset(&cfg, 0, sizeof(cfg));
  468. cfg.dst_addr = dd->phys_base + SHA_REG_DIN(dd, 0);
  469. cfg.dst_addr_width = DMA_SLAVE_BUSWIDTH_4_BYTES;
  470. cfg.dst_maxburst = DST_MAXBURST;
  471. ret = dmaengine_slave_config(dd->dma_lch, &cfg);
  472. if (ret) {
  473. pr_err("omap-sham: can't configure dmaengine slave: %d\n", ret);
  474. return ret;
  475. }
  476. len32 = DIV_ROUND_UP(length, DMA_MIN) * DMA_MIN;
  477. if (is_sg) {
  478. /*
  479. * The SG entry passed in may not have the 'length' member
  480. * set correctly so use a local SG entry (sgl) with the
  481. * proper value for 'length' instead. If this is not done,
  482. * the dmaengine may try to DMA the incorrect amount of data.
  483. */
  484. sg_init_table(&ctx->sgl, 1);
  485. ctx->sgl.page_link = ctx->sg->page_link;
  486. ctx->sgl.offset = ctx->sg->offset;
  487. sg_dma_len(&ctx->sgl) = len32;
  488. sg_dma_address(&ctx->sgl) = sg_dma_address(ctx->sg);
  489. tx = dmaengine_prep_slave_sg(dd->dma_lch, &ctx->sgl, 1,
  490. DMA_MEM_TO_DEV, DMA_PREP_INTERRUPT | DMA_CTRL_ACK);
  491. } else {
  492. tx = dmaengine_prep_slave_single(dd->dma_lch, dma_addr, len32,
  493. DMA_MEM_TO_DEV, DMA_PREP_INTERRUPT | DMA_CTRL_ACK);
  494. }
  495. if (!tx) {
  496. dev_err(dd->dev, "prep_slave_sg/single() failed\n");
  497. return -EINVAL;
  498. }
  499. tx->callback = omap_sham_dma_callback;
  500. tx->callback_param = dd;
  501. dd->pdata->write_ctrl(dd, length, final, 1);
  502. ctx->digcnt += length;
  503. if (final)
  504. set_bit(FLAGS_FINAL, &dd->flags); /* catch last interrupt */
  505. set_bit(FLAGS_DMA_ACTIVE, &dd->flags);
  506. dmaengine_submit(tx);
  507. dma_async_issue_pending(dd->dma_lch);
  508. dd->pdata->trigger(dd, length);
  509. return -EINPROGRESS;
  510. }
  511. static size_t omap_sham_append_buffer(struct omap_sham_reqctx *ctx,
  512. const u8 *data, size_t length)
  513. {
  514. size_t count = min(length, ctx->buflen - ctx->bufcnt);
  515. count = min(count, ctx->total);
  516. if (count <= 0)
  517. return 0;
  518. memcpy(ctx->buffer + ctx->bufcnt, data, count);
  519. ctx->bufcnt += count;
  520. return count;
  521. }
  522. static size_t omap_sham_append_sg(struct omap_sham_reqctx *ctx)
  523. {
  524. size_t count;
  525. while (ctx->sg) {
  526. count = omap_sham_append_buffer(ctx,
  527. sg_virt(ctx->sg) + ctx->offset,
  528. ctx->sg->length - ctx->offset);
  529. if (!count)
  530. break;
  531. ctx->offset += count;
  532. ctx->total -= count;
  533. if (ctx->offset == ctx->sg->length) {
  534. ctx->sg = sg_next(ctx->sg);
  535. if (ctx->sg)
  536. ctx->offset = 0;
  537. else
  538. ctx->total = 0;
  539. }
  540. }
  541. return 0;
  542. }
  543. static int omap_sham_xmit_dma_map(struct omap_sham_dev *dd,
  544. struct omap_sham_reqctx *ctx,
  545. size_t length, int final)
  546. {
  547. int ret;
  548. ctx->dma_addr = dma_map_single(dd->dev, ctx->buffer, ctx->buflen,
  549. DMA_TO_DEVICE);
  550. if (dma_mapping_error(dd->dev, ctx->dma_addr)) {
  551. dev_err(dd->dev, "dma %u bytes error\n", ctx->buflen);
  552. return -EINVAL;
  553. }
  554. ctx->flags &= ~BIT(FLAGS_SG);
  555. ret = omap_sham_xmit_dma(dd, ctx->dma_addr, length, final, 0);
  556. if (ret != -EINPROGRESS)
  557. dma_unmap_single(dd->dev, ctx->dma_addr, ctx->buflen,
  558. DMA_TO_DEVICE);
  559. return ret;
  560. }
  561. static int omap_sham_update_dma_slow(struct omap_sham_dev *dd)
  562. {
  563. struct omap_sham_reqctx *ctx = ahash_request_ctx(dd->req);
  564. unsigned int final;
  565. size_t count;
  566. omap_sham_append_sg(ctx);
  567. final = (ctx->flags & BIT(FLAGS_FINUP)) && !ctx->total;
  568. dev_dbg(dd->dev, "slow: bufcnt: %u, digcnt: %d, final: %d\n",
  569. ctx->bufcnt, ctx->digcnt, final);
  570. if (final || (ctx->bufcnt == ctx->buflen && ctx->total)) {
  571. count = ctx->bufcnt;
  572. ctx->bufcnt = 0;
  573. return omap_sham_xmit_dma_map(dd, ctx, count, final);
  574. }
  575. return 0;
  576. }
  577. /* Start address alignment */
  578. #define SG_AA(sg) (IS_ALIGNED(sg->offset, sizeof(u32)))
  579. /* SHA1 block size alignment */
  580. #define SG_SA(sg, bs) (IS_ALIGNED(sg->length, bs))
  581. static int omap_sham_update_dma_start(struct omap_sham_dev *dd)
  582. {
  583. struct omap_sham_reqctx *ctx = ahash_request_ctx(dd->req);
  584. unsigned int length, final, tail;
  585. struct scatterlist *sg;
  586. int ret, bs;
  587. if (!ctx->total)
  588. return 0;
  589. if (ctx->bufcnt || ctx->offset)
  590. return omap_sham_update_dma_slow(dd);
  591. /*
  592. * Don't use the sg interface when the transfer size is less
  593. * than the number of elements in a DMA frame. Otherwise,
  594. * the dmaengine infrastructure will calculate that it needs
  595. * to transfer 0 frames which ultimately fails.
  596. */
  597. if (ctx->total < (DST_MAXBURST * sizeof(u32)))
  598. return omap_sham_update_dma_slow(dd);
  599. dev_dbg(dd->dev, "fast: digcnt: %d, bufcnt: %u, total: %u\n",
  600. ctx->digcnt, ctx->bufcnt, ctx->total);
  601. sg = ctx->sg;
  602. bs = get_block_size(ctx);
  603. if (!SG_AA(sg))
  604. return omap_sham_update_dma_slow(dd);
  605. if (!sg_is_last(sg) && !SG_SA(sg, bs))
  606. /* size is not BLOCK_SIZE aligned */
  607. return omap_sham_update_dma_slow(dd);
  608. length = min(ctx->total, sg->length);
  609. if (sg_is_last(sg)) {
  610. if (!(ctx->flags & BIT(FLAGS_FINUP))) {
  611. /* not last sg must be BLOCK_SIZE aligned */
  612. tail = length & (bs - 1);
  613. /* without finup() we need one block to close hash */
  614. if (!tail)
  615. tail = bs;
  616. length -= tail;
  617. }
  618. }
  619. if (!dma_map_sg(dd->dev, ctx->sg, 1, DMA_TO_DEVICE)) {
  620. dev_err(dd->dev, "dma_map_sg error\n");
  621. return -EINVAL;
  622. }
  623. ctx->flags |= BIT(FLAGS_SG);
  624. ctx->total -= length;
  625. ctx->offset = length; /* offset where to start slow */
  626. final = (ctx->flags & BIT(FLAGS_FINUP)) && !ctx->total;
  627. ret = omap_sham_xmit_dma(dd, sg_dma_address(ctx->sg), length, final, 1);
  628. if (ret != -EINPROGRESS)
  629. dma_unmap_sg(dd->dev, ctx->sg, 1, DMA_TO_DEVICE);
  630. return ret;
  631. }
  632. static int omap_sham_update_cpu(struct omap_sham_dev *dd)
  633. {
  634. struct omap_sham_reqctx *ctx = ahash_request_ctx(dd->req);
  635. int bufcnt, final;
  636. if (!ctx->total)
  637. return 0;
  638. omap_sham_append_sg(ctx);
  639. final = (ctx->flags & BIT(FLAGS_FINUP)) && !ctx->total;
  640. dev_dbg(dd->dev, "cpu: bufcnt: %u, digcnt: %d, final: %d\n",
  641. ctx->bufcnt, ctx->digcnt, final);
  642. bufcnt = ctx->bufcnt;
  643. ctx->bufcnt = 0;
  644. return omap_sham_xmit_cpu(dd, ctx->buffer, bufcnt, final);
  645. }
  646. static int omap_sham_update_dma_stop(struct omap_sham_dev *dd)
  647. {
  648. struct omap_sham_reqctx *ctx = ahash_request_ctx(dd->req);
  649. dmaengine_terminate_all(dd->dma_lch);
  650. if (ctx->flags & BIT(FLAGS_SG)) {
  651. dma_unmap_sg(dd->dev, ctx->sg, 1, DMA_TO_DEVICE);
  652. if (ctx->sg->length == ctx->offset) {
  653. ctx->sg = sg_next(ctx->sg);
  654. if (ctx->sg)
  655. ctx->offset = 0;
  656. }
  657. } else {
  658. dma_unmap_single(dd->dev, ctx->dma_addr, ctx->buflen,
  659. DMA_TO_DEVICE);
  660. }
  661. return 0;
  662. }
  663. static int omap_sham_init(struct ahash_request *req)
  664. {
  665. struct crypto_ahash *tfm = crypto_ahash_reqtfm(req);
  666. struct omap_sham_ctx *tctx = crypto_ahash_ctx(tfm);
  667. struct omap_sham_reqctx *ctx = ahash_request_ctx(req);
  668. struct omap_sham_dev *dd = NULL, *tmp;
  669. int bs = 0;
  670. spin_lock_bh(&sham.lock);
  671. if (!tctx->dd) {
  672. list_for_each_entry(tmp, &sham.dev_list, list) {
  673. dd = tmp;
  674. break;
  675. }
  676. tctx->dd = dd;
  677. } else {
  678. dd = tctx->dd;
  679. }
  680. spin_unlock_bh(&sham.lock);
  681. ctx->dd = dd;
  682. ctx->flags = 0;
  683. dev_dbg(dd->dev, "init: digest size: %d\n",
  684. crypto_ahash_digestsize(tfm));
  685. switch (crypto_ahash_digestsize(tfm)) {
  686. case MD5_DIGEST_SIZE:
  687. ctx->flags |= FLAGS_MODE_MD5;
  688. bs = SHA1_BLOCK_SIZE;
  689. break;
  690. case SHA1_DIGEST_SIZE:
  691. ctx->flags |= FLAGS_MODE_SHA1;
  692. bs = SHA1_BLOCK_SIZE;
  693. break;
  694. case SHA224_DIGEST_SIZE:
  695. ctx->flags |= FLAGS_MODE_SHA224;
  696. bs = SHA224_BLOCK_SIZE;
  697. break;
  698. case SHA256_DIGEST_SIZE:
  699. ctx->flags |= FLAGS_MODE_SHA256;
  700. bs = SHA256_BLOCK_SIZE;
  701. break;
  702. case SHA384_DIGEST_SIZE:
  703. ctx->flags |= FLAGS_MODE_SHA384;
  704. bs = SHA384_BLOCK_SIZE;
  705. break;
  706. case SHA512_DIGEST_SIZE:
  707. ctx->flags |= FLAGS_MODE_SHA512;
  708. bs = SHA512_BLOCK_SIZE;
  709. break;
  710. }
  711. ctx->bufcnt = 0;
  712. ctx->digcnt = 0;
  713. ctx->buflen = BUFLEN;
  714. if (tctx->flags & BIT(FLAGS_HMAC)) {
  715. if (!test_bit(FLAGS_AUTO_XOR, &dd->flags)) {
  716. struct omap_sham_hmac_ctx *bctx = tctx->base;
  717. memcpy(ctx->buffer, bctx->ipad, bs);
  718. ctx->bufcnt = bs;
  719. }
  720. ctx->flags |= BIT(FLAGS_HMAC);
  721. }
  722. return 0;
  723. }
  724. static int omap_sham_update_req(struct omap_sham_dev *dd)
  725. {
  726. struct ahash_request *req = dd->req;
  727. struct omap_sham_reqctx *ctx = ahash_request_ctx(req);
  728. int err;
  729. dev_dbg(dd->dev, "update_req: total: %u, digcnt: %d, finup: %d\n",
  730. ctx->total, ctx->digcnt, (ctx->flags & BIT(FLAGS_FINUP)) != 0);
  731. if (ctx->flags & BIT(FLAGS_CPU))
  732. err = omap_sham_update_cpu(dd);
  733. else
  734. err = omap_sham_update_dma_start(dd);
  735. /* wait for dma completion before can take more data */
  736. dev_dbg(dd->dev, "update: err: %d, digcnt: %d\n", err, ctx->digcnt);
  737. return err;
  738. }
  739. static int omap_sham_final_req(struct omap_sham_dev *dd)
  740. {
  741. struct ahash_request *req = dd->req;
  742. struct omap_sham_reqctx *ctx = ahash_request_ctx(req);
  743. int err = 0, use_dma = 1;
  744. if ((ctx->bufcnt <= get_block_size(ctx)) || dd->polling_mode)
  745. /*
  746. * faster to handle last block with cpu or
  747. * use cpu when dma is not present.
  748. */
  749. use_dma = 0;
  750. if (use_dma)
  751. err = omap_sham_xmit_dma_map(dd, ctx, ctx->bufcnt, 1);
  752. else
  753. err = omap_sham_xmit_cpu(dd, ctx->buffer, ctx->bufcnt, 1);
  754. ctx->bufcnt = 0;
  755. dev_dbg(dd->dev, "final_req: err: %d\n", err);
  756. return err;
  757. }
  758. static int omap_sham_finish_hmac(struct ahash_request *req)
  759. {
  760. struct omap_sham_ctx *tctx = crypto_tfm_ctx(req->base.tfm);
  761. struct omap_sham_hmac_ctx *bctx = tctx->base;
  762. int bs = crypto_shash_blocksize(bctx->shash);
  763. int ds = crypto_shash_digestsize(bctx->shash);
  764. struct {
  765. struct shash_desc shash;
  766. char ctx[crypto_shash_descsize(bctx->shash)];
  767. } desc;
  768. desc.shash.tfm = bctx->shash;
  769. desc.shash.flags = 0; /* not CRYPTO_TFM_REQ_MAY_SLEEP */
  770. return crypto_shash_init(&desc.shash) ?:
  771. crypto_shash_update(&desc.shash, bctx->opad, bs) ?:
  772. crypto_shash_finup(&desc.shash, req->result, ds, req->result);
  773. }
  774. static int omap_sham_finish(struct ahash_request *req)
  775. {
  776. struct omap_sham_reqctx *ctx = ahash_request_ctx(req);
  777. struct omap_sham_dev *dd = ctx->dd;
  778. int err = 0;
  779. if (ctx->digcnt) {
  780. omap_sham_copy_ready_hash(req);
  781. if ((ctx->flags & BIT(FLAGS_HMAC)) &&
  782. !test_bit(FLAGS_AUTO_XOR, &dd->flags))
  783. err = omap_sham_finish_hmac(req);
  784. }
  785. dev_dbg(dd->dev, "digcnt: %d, bufcnt: %d\n", ctx->digcnt, ctx->bufcnt);
  786. return err;
  787. }
  788. static void omap_sham_finish_req(struct ahash_request *req, int err)
  789. {
  790. struct omap_sham_reqctx *ctx = ahash_request_ctx(req);
  791. struct omap_sham_dev *dd = ctx->dd;
  792. if (!err) {
  793. dd->pdata->copy_hash(req, 1);
  794. if (test_bit(FLAGS_FINAL, &dd->flags))
  795. err = omap_sham_finish(req);
  796. } else {
  797. ctx->flags |= BIT(FLAGS_ERROR);
  798. }
  799. /* atomic operation is not needed here */
  800. dd->flags &= ~(BIT(FLAGS_BUSY) | BIT(FLAGS_FINAL) | BIT(FLAGS_CPU) |
  801. BIT(FLAGS_DMA_READY) | BIT(FLAGS_OUTPUT_READY));
  802. pm_runtime_put(dd->dev);
  803. if (req->base.complete)
  804. req->base.complete(&req->base, err);
  805. /* handle new request */
  806. tasklet_schedule(&dd->done_task);
  807. }
  808. static int omap_sham_handle_queue(struct omap_sham_dev *dd,
  809. struct ahash_request *req)
  810. {
  811. struct crypto_async_request *async_req, *backlog;
  812. struct omap_sham_reqctx *ctx;
  813. unsigned long flags;
  814. int err = 0, ret = 0;
  815. spin_lock_irqsave(&dd->lock, flags);
  816. if (req)
  817. ret = ahash_enqueue_request(&dd->queue, req);
  818. if (test_bit(FLAGS_BUSY, &dd->flags)) {
  819. spin_unlock_irqrestore(&dd->lock, flags);
  820. return ret;
  821. }
  822. backlog = crypto_get_backlog(&dd->queue);
  823. async_req = crypto_dequeue_request(&dd->queue);
  824. if (async_req)
  825. set_bit(FLAGS_BUSY, &dd->flags);
  826. spin_unlock_irqrestore(&dd->lock, flags);
  827. if (!async_req)
  828. return ret;
  829. if (backlog)
  830. backlog->complete(backlog, -EINPROGRESS);
  831. req = ahash_request_cast(async_req);
  832. dd->req = req;
  833. ctx = ahash_request_ctx(req);
  834. dev_dbg(dd->dev, "handling new req, op: %lu, nbytes: %d\n",
  835. ctx->op, req->nbytes);
  836. err = omap_sham_hw_init(dd);
  837. if (err)
  838. goto err1;
  839. if (ctx->digcnt)
  840. /* request has changed - restore hash */
  841. dd->pdata->copy_hash(req, 0);
  842. if (ctx->op == OP_UPDATE) {
  843. err = omap_sham_update_req(dd);
  844. if (err != -EINPROGRESS && (ctx->flags & BIT(FLAGS_FINUP)))
  845. /* no final() after finup() */
  846. err = omap_sham_final_req(dd);
  847. } else if (ctx->op == OP_FINAL) {
  848. err = omap_sham_final_req(dd);
  849. }
  850. err1:
  851. if (err != -EINPROGRESS)
  852. /* done_task will not finish it, so do it here */
  853. omap_sham_finish_req(req, err);
  854. dev_dbg(dd->dev, "exit, err: %d\n", err);
  855. return ret;
  856. }
  857. static int omap_sham_enqueue(struct ahash_request *req, unsigned int op)
  858. {
  859. struct omap_sham_reqctx *ctx = ahash_request_ctx(req);
  860. struct omap_sham_ctx *tctx = crypto_tfm_ctx(req->base.tfm);
  861. struct omap_sham_dev *dd = tctx->dd;
  862. ctx->op = op;
  863. return omap_sham_handle_queue(dd, req);
  864. }
  865. static int omap_sham_update(struct ahash_request *req)
  866. {
  867. struct omap_sham_reqctx *ctx = ahash_request_ctx(req);
  868. struct omap_sham_dev *dd = ctx->dd;
  869. int bs = get_block_size(ctx);
  870. if (!req->nbytes)
  871. return 0;
  872. ctx->total = req->nbytes;
  873. ctx->sg = req->src;
  874. ctx->offset = 0;
  875. if (ctx->flags & BIT(FLAGS_FINUP)) {
  876. if ((ctx->digcnt + ctx->bufcnt + ctx->total) < 9) {
  877. /*
  878. * OMAP HW accel works only with buffers >= 9
  879. * will switch to bypass in final()
  880. * final has the same request and data
  881. */
  882. omap_sham_append_sg(ctx);
  883. return 0;
  884. } else if ((ctx->bufcnt + ctx->total <= bs) ||
  885. dd->polling_mode) {
  886. /*
  887. * faster to use CPU for short transfers or
  888. * use cpu when dma is not present.
  889. */
  890. ctx->flags |= BIT(FLAGS_CPU);
  891. }
  892. } else if (ctx->bufcnt + ctx->total < ctx->buflen) {
  893. omap_sham_append_sg(ctx);
  894. return 0;
  895. }
  896. return omap_sham_enqueue(req, OP_UPDATE);
  897. }
  898. static int omap_sham_shash_digest(struct crypto_shash *shash, u32 flags,
  899. const u8 *data, unsigned int len, u8 *out)
  900. {
  901. struct {
  902. struct shash_desc shash;
  903. char ctx[crypto_shash_descsize(shash)];
  904. } desc;
  905. desc.shash.tfm = shash;
  906. desc.shash.flags = flags & CRYPTO_TFM_REQ_MAY_SLEEP;
  907. return crypto_shash_digest(&desc.shash, data, len, out);
  908. }
  909. static int omap_sham_final_shash(struct ahash_request *req)
  910. {
  911. struct omap_sham_ctx *tctx = crypto_tfm_ctx(req->base.tfm);
  912. struct omap_sham_reqctx *ctx = ahash_request_ctx(req);
  913. return omap_sham_shash_digest(tctx->fallback, req->base.flags,
  914. ctx->buffer, ctx->bufcnt, req->result);
  915. }
  916. static int omap_sham_final(struct ahash_request *req)
  917. {
  918. struct omap_sham_reqctx *ctx = ahash_request_ctx(req);
  919. ctx->flags |= BIT(FLAGS_FINUP);
  920. if (ctx->flags & BIT(FLAGS_ERROR))
  921. return 0; /* uncompleted hash is not needed */
  922. /* OMAP HW accel works only with buffers >= 9 */
  923. /* HMAC is always >= 9 because ipad == block size */
  924. if ((ctx->digcnt + ctx->bufcnt) < 9)
  925. return omap_sham_final_shash(req);
  926. else if (ctx->bufcnt)
  927. return omap_sham_enqueue(req, OP_FINAL);
  928. /* copy ready hash (+ finalize hmac) */
  929. return omap_sham_finish(req);
  930. }
  931. static int omap_sham_finup(struct ahash_request *req)
  932. {
  933. struct omap_sham_reqctx *ctx = ahash_request_ctx(req);
  934. int err1, err2;
  935. ctx->flags |= BIT(FLAGS_FINUP);
  936. err1 = omap_sham_update(req);
  937. if (err1 == -EINPROGRESS || err1 == -EBUSY)
  938. return err1;
  939. /*
  940. * final() has to be always called to cleanup resources
  941. * even if udpate() failed, except EINPROGRESS
  942. */
  943. err2 = omap_sham_final(req);
  944. return err1 ?: err2;
  945. }
  946. static int omap_sham_digest(struct ahash_request *req)
  947. {
  948. return omap_sham_init(req) ?: omap_sham_finup(req);
  949. }
  950. static int omap_sham_setkey(struct crypto_ahash *tfm, const u8 *key,
  951. unsigned int keylen)
  952. {
  953. struct omap_sham_ctx *tctx = crypto_ahash_ctx(tfm);
  954. struct omap_sham_hmac_ctx *bctx = tctx->base;
  955. int bs = crypto_shash_blocksize(bctx->shash);
  956. int ds = crypto_shash_digestsize(bctx->shash);
  957. struct omap_sham_dev *dd = NULL, *tmp;
  958. int err, i;
  959. spin_lock_bh(&sham.lock);
  960. if (!tctx->dd) {
  961. list_for_each_entry(tmp, &sham.dev_list, list) {
  962. dd = tmp;
  963. break;
  964. }
  965. tctx->dd = dd;
  966. } else {
  967. dd = tctx->dd;
  968. }
  969. spin_unlock_bh(&sham.lock);
  970. err = crypto_shash_setkey(tctx->fallback, key, keylen);
  971. if (err)
  972. return err;
  973. if (keylen > bs) {
  974. err = omap_sham_shash_digest(bctx->shash,
  975. crypto_shash_get_flags(bctx->shash),
  976. key, keylen, bctx->ipad);
  977. if (err)
  978. return err;
  979. keylen = ds;
  980. } else {
  981. memcpy(bctx->ipad, key, keylen);
  982. }
  983. memset(bctx->ipad + keylen, 0, bs - keylen);
  984. if (!test_bit(FLAGS_AUTO_XOR, &dd->flags)) {
  985. memcpy(bctx->opad, bctx->ipad, bs);
  986. for (i = 0; i < bs; i++) {
  987. bctx->ipad[i] ^= 0x36;
  988. bctx->opad[i] ^= 0x5c;
  989. }
  990. }
  991. return err;
  992. }
  993. static int omap_sham_cra_init_alg(struct crypto_tfm *tfm, const char *alg_base)
  994. {
  995. struct omap_sham_ctx *tctx = crypto_tfm_ctx(tfm);
  996. const char *alg_name = crypto_tfm_alg_name(tfm);
  997. /* Allocate a fallback and abort if it failed. */
  998. tctx->fallback = crypto_alloc_shash(alg_name, 0,
  999. CRYPTO_ALG_NEED_FALLBACK);
  1000. if (IS_ERR(tctx->fallback)) {
  1001. pr_err("omap-sham: fallback driver '%s' "
  1002. "could not be loaded.\n", alg_name);
  1003. return PTR_ERR(tctx->fallback);
  1004. }
  1005. crypto_ahash_set_reqsize(__crypto_ahash_cast(tfm),
  1006. sizeof(struct omap_sham_reqctx) + BUFLEN);
  1007. if (alg_base) {
  1008. struct omap_sham_hmac_ctx *bctx = tctx->base;
  1009. tctx->flags |= BIT(FLAGS_HMAC);
  1010. bctx->shash = crypto_alloc_shash(alg_base, 0,
  1011. CRYPTO_ALG_NEED_FALLBACK);
  1012. if (IS_ERR(bctx->shash)) {
  1013. pr_err("omap-sham: base driver '%s' "
  1014. "could not be loaded.\n", alg_base);
  1015. crypto_free_shash(tctx->fallback);
  1016. return PTR_ERR(bctx->shash);
  1017. }
  1018. }
  1019. return 0;
  1020. }
  1021. static int omap_sham_cra_init(struct crypto_tfm *tfm)
  1022. {
  1023. return omap_sham_cra_init_alg(tfm, NULL);
  1024. }
  1025. static int omap_sham_cra_sha1_init(struct crypto_tfm *tfm)
  1026. {
  1027. return omap_sham_cra_init_alg(tfm, "sha1");
  1028. }
  1029. static int omap_sham_cra_sha224_init(struct crypto_tfm *tfm)
  1030. {
  1031. return omap_sham_cra_init_alg(tfm, "sha224");
  1032. }
  1033. static int omap_sham_cra_sha256_init(struct crypto_tfm *tfm)
  1034. {
  1035. return omap_sham_cra_init_alg(tfm, "sha256");
  1036. }
  1037. static int omap_sham_cra_md5_init(struct crypto_tfm *tfm)
  1038. {
  1039. return omap_sham_cra_init_alg(tfm, "md5");
  1040. }
  1041. static int omap_sham_cra_sha384_init(struct crypto_tfm *tfm)
  1042. {
  1043. return omap_sham_cra_init_alg(tfm, "sha384");
  1044. }
  1045. static int omap_sham_cra_sha512_init(struct crypto_tfm *tfm)
  1046. {
  1047. return omap_sham_cra_init_alg(tfm, "sha512");
  1048. }
  1049. static void omap_sham_cra_exit(struct crypto_tfm *tfm)
  1050. {
  1051. struct omap_sham_ctx *tctx = crypto_tfm_ctx(tfm);
  1052. crypto_free_shash(tctx->fallback);
  1053. tctx->fallback = NULL;
  1054. if (tctx->flags & BIT(FLAGS_HMAC)) {
  1055. struct omap_sham_hmac_ctx *bctx = tctx->base;
  1056. crypto_free_shash(bctx->shash);
  1057. }
  1058. }
  1059. static struct ahash_alg algs_sha1_md5[] = {
  1060. {
  1061. .init = omap_sham_init,
  1062. .update = omap_sham_update,
  1063. .final = omap_sham_final,
  1064. .finup = omap_sham_finup,
  1065. .digest = omap_sham_digest,
  1066. .halg.digestsize = SHA1_DIGEST_SIZE,
  1067. .halg.base = {
  1068. .cra_name = "sha1",
  1069. .cra_driver_name = "omap-sha1",
  1070. .cra_priority = 100,
  1071. .cra_flags = CRYPTO_ALG_TYPE_AHASH |
  1072. CRYPTO_ALG_KERN_DRIVER_ONLY |
  1073. CRYPTO_ALG_ASYNC |
  1074. CRYPTO_ALG_NEED_FALLBACK,
  1075. .cra_blocksize = SHA1_BLOCK_SIZE,
  1076. .cra_ctxsize = sizeof(struct omap_sham_ctx),
  1077. .cra_alignmask = 0,
  1078. .cra_module = THIS_MODULE,
  1079. .cra_init = omap_sham_cra_init,
  1080. .cra_exit = omap_sham_cra_exit,
  1081. }
  1082. },
  1083. {
  1084. .init = omap_sham_init,
  1085. .update = omap_sham_update,
  1086. .final = omap_sham_final,
  1087. .finup = omap_sham_finup,
  1088. .digest = omap_sham_digest,
  1089. .halg.digestsize = MD5_DIGEST_SIZE,
  1090. .halg.base = {
  1091. .cra_name = "md5",
  1092. .cra_driver_name = "omap-md5",
  1093. .cra_priority = 100,
  1094. .cra_flags = CRYPTO_ALG_TYPE_AHASH |
  1095. CRYPTO_ALG_KERN_DRIVER_ONLY |
  1096. CRYPTO_ALG_ASYNC |
  1097. CRYPTO_ALG_NEED_FALLBACK,
  1098. .cra_blocksize = SHA1_BLOCK_SIZE,
  1099. .cra_ctxsize = sizeof(struct omap_sham_ctx),
  1100. .cra_alignmask = OMAP_ALIGN_MASK,
  1101. .cra_module = THIS_MODULE,
  1102. .cra_init = omap_sham_cra_init,
  1103. .cra_exit = omap_sham_cra_exit,
  1104. }
  1105. },
  1106. {
  1107. .init = omap_sham_init,
  1108. .update = omap_sham_update,
  1109. .final = omap_sham_final,
  1110. .finup = omap_sham_finup,
  1111. .digest = omap_sham_digest,
  1112. .setkey = omap_sham_setkey,
  1113. .halg.digestsize = SHA1_DIGEST_SIZE,
  1114. .halg.base = {
  1115. .cra_name = "hmac(sha1)",
  1116. .cra_driver_name = "omap-hmac-sha1",
  1117. .cra_priority = 100,
  1118. .cra_flags = CRYPTO_ALG_TYPE_AHASH |
  1119. CRYPTO_ALG_KERN_DRIVER_ONLY |
  1120. CRYPTO_ALG_ASYNC |
  1121. CRYPTO_ALG_NEED_FALLBACK,
  1122. .cra_blocksize = SHA1_BLOCK_SIZE,
  1123. .cra_ctxsize = sizeof(struct omap_sham_ctx) +
  1124. sizeof(struct omap_sham_hmac_ctx),
  1125. .cra_alignmask = OMAP_ALIGN_MASK,
  1126. .cra_module = THIS_MODULE,
  1127. .cra_init = omap_sham_cra_sha1_init,
  1128. .cra_exit = omap_sham_cra_exit,
  1129. }
  1130. },
  1131. {
  1132. .init = omap_sham_init,
  1133. .update = omap_sham_update,
  1134. .final = omap_sham_final,
  1135. .finup = omap_sham_finup,
  1136. .digest = omap_sham_digest,
  1137. .setkey = omap_sham_setkey,
  1138. .halg.digestsize = MD5_DIGEST_SIZE,
  1139. .halg.base = {
  1140. .cra_name = "hmac(md5)",
  1141. .cra_driver_name = "omap-hmac-md5",
  1142. .cra_priority = 100,
  1143. .cra_flags = CRYPTO_ALG_TYPE_AHASH |
  1144. CRYPTO_ALG_KERN_DRIVER_ONLY |
  1145. CRYPTO_ALG_ASYNC |
  1146. CRYPTO_ALG_NEED_FALLBACK,
  1147. .cra_blocksize = SHA1_BLOCK_SIZE,
  1148. .cra_ctxsize = sizeof(struct omap_sham_ctx) +
  1149. sizeof(struct omap_sham_hmac_ctx),
  1150. .cra_alignmask = OMAP_ALIGN_MASK,
  1151. .cra_module = THIS_MODULE,
  1152. .cra_init = omap_sham_cra_md5_init,
  1153. .cra_exit = omap_sham_cra_exit,
  1154. }
  1155. }
  1156. };
  1157. /* OMAP4 has some algs in addition to what OMAP2 has */
  1158. static struct ahash_alg algs_sha224_sha256[] = {
  1159. {
  1160. .init = omap_sham_init,
  1161. .update = omap_sham_update,
  1162. .final = omap_sham_final,
  1163. .finup = omap_sham_finup,
  1164. .digest = omap_sham_digest,
  1165. .halg.digestsize = SHA224_DIGEST_SIZE,
  1166. .halg.base = {
  1167. .cra_name = "sha224",
  1168. .cra_driver_name = "omap-sha224",
  1169. .cra_priority = 100,
  1170. .cra_flags = CRYPTO_ALG_TYPE_AHASH |
  1171. CRYPTO_ALG_ASYNC |
  1172. CRYPTO_ALG_NEED_FALLBACK,
  1173. .cra_blocksize = SHA224_BLOCK_SIZE,
  1174. .cra_ctxsize = sizeof(struct omap_sham_ctx),
  1175. .cra_alignmask = 0,
  1176. .cra_module = THIS_MODULE,
  1177. .cra_init = omap_sham_cra_init,
  1178. .cra_exit = omap_sham_cra_exit,
  1179. }
  1180. },
  1181. {
  1182. .init = omap_sham_init,
  1183. .update = omap_sham_update,
  1184. .final = omap_sham_final,
  1185. .finup = omap_sham_finup,
  1186. .digest = omap_sham_digest,
  1187. .halg.digestsize = SHA256_DIGEST_SIZE,
  1188. .halg.base = {
  1189. .cra_name = "sha256",
  1190. .cra_driver_name = "omap-sha256",
  1191. .cra_priority = 100,
  1192. .cra_flags = CRYPTO_ALG_TYPE_AHASH |
  1193. CRYPTO_ALG_ASYNC |
  1194. CRYPTO_ALG_NEED_FALLBACK,
  1195. .cra_blocksize = SHA256_BLOCK_SIZE,
  1196. .cra_ctxsize = sizeof(struct omap_sham_ctx),
  1197. .cra_alignmask = 0,
  1198. .cra_module = THIS_MODULE,
  1199. .cra_init = omap_sham_cra_init,
  1200. .cra_exit = omap_sham_cra_exit,
  1201. }
  1202. },
  1203. {
  1204. .init = omap_sham_init,
  1205. .update = omap_sham_update,
  1206. .final = omap_sham_final,
  1207. .finup = omap_sham_finup,
  1208. .digest = omap_sham_digest,
  1209. .setkey = omap_sham_setkey,
  1210. .halg.digestsize = SHA224_DIGEST_SIZE,
  1211. .halg.base = {
  1212. .cra_name = "hmac(sha224)",
  1213. .cra_driver_name = "omap-hmac-sha224",
  1214. .cra_priority = 100,
  1215. .cra_flags = CRYPTO_ALG_TYPE_AHASH |
  1216. CRYPTO_ALG_ASYNC |
  1217. CRYPTO_ALG_NEED_FALLBACK,
  1218. .cra_blocksize = SHA224_BLOCK_SIZE,
  1219. .cra_ctxsize = sizeof(struct omap_sham_ctx) +
  1220. sizeof(struct omap_sham_hmac_ctx),
  1221. .cra_alignmask = OMAP_ALIGN_MASK,
  1222. .cra_module = THIS_MODULE,
  1223. .cra_init = omap_sham_cra_sha224_init,
  1224. .cra_exit = omap_sham_cra_exit,
  1225. }
  1226. },
  1227. {
  1228. .init = omap_sham_init,
  1229. .update = omap_sham_update,
  1230. .final = omap_sham_final,
  1231. .finup = omap_sham_finup,
  1232. .digest = omap_sham_digest,
  1233. .setkey = omap_sham_setkey,
  1234. .halg.digestsize = SHA256_DIGEST_SIZE,
  1235. .halg.base = {
  1236. .cra_name = "hmac(sha256)",
  1237. .cra_driver_name = "omap-hmac-sha256",
  1238. .cra_priority = 100,
  1239. .cra_flags = CRYPTO_ALG_TYPE_AHASH |
  1240. CRYPTO_ALG_ASYNC |
  1241. CRYPTO_ALG_NEED_FALLBACK,
  1242. .cra_blocksize = SHA256_BLOCK_SIZE,
  1243. .cra_ctxsize = sizeof(struct omap_sham_ctx) +
  1244. sizeof(struct omap_sham_hmac_ctx),
  1245. .cra_alignmask = OMAP_ALIGN_MASK,
  1246. .cra_module = THIS_MODULE,
  1247. .cra_init = omap_sham_cra_sha256_init,
  1248. .cra_exit = omap_sham_cra_exit,
  1249. }
  1250. },
  1251. };
  1252. static struct ahash_alg algs_sha384_sha512[] = {
  1253. {
  1254. .init = omap_sham_init,
  1255. .update = omap_sham_update,
  1256. .final = omap_sham_final,
  1257. .finup = omap_sham_finup,
  1258. .digest = omap_sham_digest,
  1259. .halg.digestsize = SHA384_DIGEST_SIZE,
  1260. .halg.base = {
  1261. .cra_name = "sha384",
  1262. .cra_driver_name = "omap-sha384",
  1263. .cra_priority = 100,
  1264. .cra_flags = CRYPTO_ALG_TYPE_AHASH |
  1265. CRYPTO_ALG_ASYNC |
  1266. CRYPTO_ALG_NEED_FALLBACK,
  1267. .cra_blocksize = SHA384_BLOCK_SIZE,
  1268. .cra_ctxsize = sizeof(struct omap_sham_ctx),
  1269. .cra_alignmask = 0,
  1270. .cra_module = THIS_MODULE,
  1271. .cra_init = omap_sham_cra_init,
  1272. .cra_exit = omap_sham_cra_exit,
  1273. }
  1274. },
  1275. {
  1276. .init = omap_sham_init,
  1277. .update = omap_sham_update,
  1278. .final = omap_sham_final,
  1279. .finup = omap_sham_finup,
  1280. .digest = omap_sham_digest,
  1281. .halg.digestsize = SHA512_DIGEST_SIZE,
  1282. .halg.base = {
  1283. .cra_name = "sha512",
  1284. .cra_driver_name = "omap-sha512",
  1285. .cra_priority = 100,
  1286. .cra_flags = CRYPTO_ALG_TYPE_AHASH |
  1287. CRYPTO_ALG_ASYNC |
  1288. CRYPTO_ALG_NEED_FALLBACK,
  1289. .cra_blocksize = SHA512_BLOCK_SIZE,
  1290. .cra_ctxsize = sizeof(struct omap_sham_ctx),
  1291. .cra_alignmask = 0,
  1292. .cra_module = THIS_MODULE,
  1293. .cra_init = omap_sham_cra_init,
  1294. .cra_exit = omap_sham_cra_exit,
  1295. }
  1296. },
  1297. {
  1298. .init = omap_sham_init,
  1299. .update = omap_sham_update,
  1300. .final = omap_sham_final,
  1301. .finup = omap_sham_finup,
  1302. .digest = omap_sham_digest,
  1303. .setkey = omap_sham_setkey,
  1304. .halg.digestsize = SHA384_DIGEST_SIZE,
  1305. .halg.base = {
  1306. .cra_name = "hmac(sha384)",
  1307. .cra_driver_name = "omap-hmac-sha384",
  1308. .cra_priority = 100,
  1309. .cra_flags = CRYPTO_ALG_TYPE_AHASH |
  1310. CRYPTO_ALG_ASYNC |
  1311. CRYPTO_ALG_NEED_FALLBACK,
  1312. .cra_blocksize = SHA384_BLOCK_SIZE,
  1313. .cra_ctxsize = sizeof(struct omap_sham_ctx) +
  1314. sizeof(struct omap_sham_hmac_ctx),
  1315. .cra_alignmask = OMAP_ALIGN_MASK,
  1316. .cra_module = THIS_MODULE,
  1317. .cra_init = omap_sham_cra_sha384_init,
  1318. .cra_exit = omap_sham_cra_exit,
  1319. }
  1320. },
  1321. {
  1322. .init = omap_sham_init,
  1323. .update = omap_sham_update,
  1324. .final = omap_sham_final,
  1325. .finup = omap_sham_finup,
  1326. .digest = omap_sham_digest,
  1327. .setkey = omap_sham_setkey,
  1328. .halg.digestsize = SHA512_DIGEST_SIZE,
  1329. .halg.base = {
  1330. .cra_name = "hmac(sha512)",
  1331. .cra_driver_name = "omap-hmac-sha512",
  1332. .cra_priority = 100,
  1333. .cra_flags = CRYPTO_ALG_TYPE_AHASH |
  1334. CRYPTO_ALG_ASYNC |
  1335. CRYPTO_ALG_NEED_FALLBACK,
  1336. .cra_blocksize = SHA512_BLOCK_SIZE,
  1337. .cra_ctxsize = sizeof(struct omap_sham_ctx) +
  1338. sizeof(struct omap_sham_hmac_ctx),
  1339. .cra_alignmask = OMAP_ALIGN_MASK,
  1340. .cra_module = THIS_MODULE,
  1341. .cra_init = omap_sham_cra_sha512_init,
  1342. .cra_exit = omap_sham_cra_exit,
  1343. }
  1344. },
  1345. };
  1346. static void omap_sham_done_task(unsigned long data)
  1347. {
  1348. struct omap_sham_dev *dd = (struct omap_sham_dev *)data;
  1349. int err = 0;
  1350. if (!test_bit(FLAGS_BUSY, &dd->flags)) {
  1351. omap_sham_handle_queue(dd, NULL);
  1352. return;
  1353. }
  1354. if (test_bit(FLAGS_CPU, &dd->flags)) {
  1355. if (test_and_clear_bit(FLAGS_OUTPUT_READY, &dd->flags)) {
  1356. /* hash or semi-hash ready */
  1357. err = omap_sham_update_cpu(dd);
  1358. if (err != -EINPROGRESS)
  1359. goto finish;
  1360. }
  1361. } else if (test_bit(FLAGS_DMA_READY, &dd->flags)) {
  1362. if (test_and_clear_bit(FLAGS_DMA_ACTIVE, &dd->flags)) {
  1363. omap_sham_update_dma_stop(dd);
  1364. if (dd->err) {
  1365. err = dd->err;
  1366. goto finish;
  1367. }
  1368. }
  1369. if (test_and_clear_bit(FLAGS_OUTPUT_READY, &dd->flags)) {
  1370. /* hash or semi-hash ready */
  1371. clear_bit(FLAGS_DMA_READY, &dd->flags);
  1372. err = omap_sham_update_dma_start(dd);
  1373. if (err != -EINPROGRESS)
  1374. goto finish;
  1375. }
  1376. }
  1377. return;
  1378. finish:
  1379. dev_dbg(dd->dev, "update done: err: %d\n", err);
  1380. /* finish curent request */
  1381. omap_sham_finish_req(dd->req, err);
  1382. }
  1383. static irqreturn_t omap_sham_irq_common(struct omap_sham_dev *dd)
  1384. {
  1385. if (!test_bit(FLAGS_BUSY, &dd->flags)) {
  1386. dev_warn(dd->dev, "Interrupt when no active requests.\n");
  1387. } else {
  1388. set_bit(FLAGS_OUTPUT_READY, &dd->flags);
  1389. tasklet_schedule(&dd->done_task);
  1390. }
  1391. return IRQ_HANDLED;
  1392. }
  1393. static irqreturn_t omap_sham_irq_omap2(int irq, void *dev_id)
  1394. {
  1395. struct omap_sham_dev *dd = dev_id;
  1396. if (unlikely(test_bit(FLAGS_FINAL, &dd->flags)))
  1397. /* final -> allow device to go to power-saving mode */
  1398. omap_sham_write_mask(dd, SHA_REG_CTRL, 0, SHA_REG_CTRL_LENGTH);
  1399. omap_sham_write_mask(dd, SHA_REG_CTRL, SHA_REG_CTRL_OUTPUT_READY,
  1400. SHA_REG_CTRL_OUTPUT_READY);
  1401. omap_sham_read(dd, SHA_REG_CTRL);
  1402. return omap_sham_irq_common(dd);
  1403. }
  1404. static irqreturn_t omap_sham_irq_omap4(int irq, void *dev_id)
  1405. {
  1406. struct omap_sham_dev *dd = dev_id;
  1407. omap_sham_write_mask(dd, SHA_REG_MASK(dd), 0, SHA_REG_MASK_IT_EN);
  1408. return omap_sham_irq_common(dd);
  1409. }
  1410. static struct omap_sham_algs_info omap_sham_algs_info_omap2[] = {
  1411. {
  1412. .algs_list = algs_sha1_md5,
  1413. .size = ARRAY_SIZE(algs_sha1_md5),
  1414. },
  1415. };
  1416. static const struct omap_sham_pdata omap_sham_pdata_omap2 = {
  1417. .algs_info = omap_sham_algs_info_omap2,
  1418. .algs_info_size = ARRAY_SIZE(omap_sham_algs_info_omap2),
  1419. .flags = BIT(FLAGS_BE32_SHA1),
  1420. .digest_size = SHA1_DIGEST_SIZE,
  1421. .copy_hash = omap_sham_copy_hash_omap2,
  1422. .write_ctrl = omap_sham_write_ctrl_omap2,
  1423. .trigger = omap_sham_trigger_omap2,
  1424. .poll_irq = omap_sham_poll_irq_omap2,
  1425. .intr_hdlr = omap_sham_irq_omap2,
  1426. .idigest_ofs = 0x00,
  1427. .din_ofs = 0x1c,
  1428. .digcnt_ofs = 0x14,
  1429. .rev_ofs = 0x5c,
  1430. .mask_ofs = 0x60,
  1431. .sysstatus_ofs = 0x64,
  1432. .major_mask = 0xf0,
  1433. .major_shift = 4,
  1434. .minor_mask = 0x0f,
  1435. .minor_shift = 0,
  1436. };
  1437. #ifdef CONFIG_OF
  1438. static struct omap_sham_algs_info omap_sham_algs_info_omap4[] = {
  1439. {
  1440. .algs_list = algs_sha1_md5,
  1441. .size = ARRAY_SIZE(algs_sha1_md5),
  1442. },
  1443. {
  1444. .algs_list = algs_sha224_sha256,
  1445. .size = ARRAY_SIZE(algs_sha224_sha256),
  1446. },
  1447. };
  1448. static const struct omap_sham_pdata omap_sham_pdata_omap4 = {
  1449. .algs_info = omap_sham_algs_info_omap4,
  1450. .algs_info_size = ARRAY_SIZE(omap_sham_algs_info_omap4),
  1451. .flags = BIT(FLAGS_AUTO_XOR),
  1452. .digest_size = SHA256_DIGEST_SIZE,
  1453. .copy_hash = omap_sham_copy_hash_omap4,
  1454. .write_ctrl = omap_sham_write_ctrl_omap4,
  1455. .trigger = omap_sham_trigger_omap4,
  1456. .poll_irq = omap_sham_poll_irq_omap4,
  1457. .intr_hdlr = omap_sham_irq_omap4,
  1458. .idigest_ofs = 0x020,
  1459. .odigest_ofs = 0x0,
  1460. .din_ofs = 0x080,
  1461. .digcnt_ofs = 0x040,
  1462. .rev_ofs = 0x100,
  1463. .mask_ofs = 0x110,
  1464. .sysstatus_ofs = 0x114,
  1465. .mode_ofs = 0x44,
  1466. .length_ofs = 0x48,
  1467. .major_mask = 0x0700,
  1468. .major_shift = 8,
  1469. .minor_mask = 0x003f,
  1470. .minor_shift = 0,
  1471. };
  1472. static struct omap_sham_algs_info omap_sham_algs_info_omap5[] = {
  1473. {
  1474. .algs_list = algs_sha1_md5,
  1475. .size = ARRAY_SIZE(algs_sha1_md5),
  1476. },
  1477. {
  1478. .algs_list = algs_sha224_sha256,
  1479. .size = ARRAY_SIZE(algs_sha224_sha256),
  1480. },
  1481. {
  1482. .algs_list = algs_sha384_sha512,
  1483. .size = ARRAY_SIZE(algs_sha384_sha512),
  1484. },
  1485. };
  1486. static const struct omap_sham_pdata omap_sham_pdata_omap5 = {
  1487. .algs_info = omap_sham_algs_info_omap5,
  1488. .algs_info_size = ARRAY_SIZE(omap_sham_algs_info_omap5),
  1489. .flags = BIT(FLAGS_AUTO_XOR),
  1490. .digest_size = SHA512_DIGEST_SIZE,
  1491. .copy_hash = omap_sham_copy_hash_omap4,
  1492. .write_ctrl = omap_sham_write_ctrl_omap4,
  1493. .trigger = omap_sham_trigger_omap4,
  1494. .poll_irq = omap_sham_poll_irq_omap4,
  1495. .intr_hdlr = omap_sham_irq_omap4,
  1496. .idigest_ofs = 0x240,
  1497. .odigest_ofs = 0x200,
  1498. .din_ofs = 0x080,
  1499. .digcnt_ofs = 0x280,
  1500. .rev_ofs = 0x100,
  1501. .mask_ofs = 0x110,
  1502. .sysstatus_ofs = 0x114,
  1503. .mode_ofs = 0x284,
  1504. .length_ofs = 0x288,
  1505. .major_mask = 0x0700,
  1506. .major_shift = 8,
  1507. .minor_mask = 0x003f,
  1508. .minor_shift = 0,
  1509. };
  1510. static const struct of_device_id omap_sham_of_match[] = {
  1511. {
  1512. .compatible = "ti,omap2-sham",
  1513. .data = &omap_sham_pdata_omap2,
  1514. },
  1515. {
  1516. .compatible = "ti,omap4-sham",
  1517. .data = &omap_sham_pdata_omap4,
  1518. },
  1519. {
  1520. .compatible = "ti,omap5-sham",
  1521. .data = &omap_sham_pdata_omap5,
  1522. },
  1523. {},
  1524. };
  1525. MODULE_DEVICE_TABLE(of, omap_sham_of_match);
  1526. static int omap_sham_get_res_of(struct omap_sham_dev *dd,
  1527. struct device *dev, struct resource *res)
  1528. {
  1529. struct device_node *node = dev->of_node;
  1530. const struct of_device_id *match;
  1531. int err = 0;
  1532. match = of_match_device(of_match_ptr(omap_sham_of_match), dev);
  1533. if (!match) {
  1534. dev_err(dev, "no compatible OF match\n");
  1535. err = -EINVAL;
  1536. goto err;
  1537. }
  1538. err = of_address_to_resource(node, 0, res);
  1539. if (err < 0) {
  1540. dev_err(dev, "can't translate OF node address\n");
  1541. err = -EINVAL;
  1542. goto err;
  1543. }
  1544. dd->irq = of_irq_to_resource(node, 0, NULL);
  1545. if (!dd->irq) {
  1546. dev_err(dev, "can't translate OF irq value\n");
  1547. err = -EINVAL;
  1548. goto err;
  1549. }
  1550. dd->dma = -1; /* Dummy value that's unused */
  1551. dd->pdata = match->data;
  1552. err:
  1553. return err;
  1554. }
  1555. #else
  1556. static const struct of_device_id omap_sham_of_match[] = {
  1557. {},
  1558. };
  1559. static int omap_sham_get_res_of(struct omap_sham_dev *dd,
  1560. struct device *dev, struct resource *res)
  1561. {
  1562. return -EINVAL;
  1563. }
  1564. #endif
  1565. static int omap_sham_get_res_pdev(struct omap_sham_dev *dd,
  1566. struct platform_device *pdev, struct resource *res)
  1567. {
  1568. struct device *dev = &pdev->dev;
  1569. struct resource *r;
  1570. int err = 0;
  1571. /* Get the base address */
  1572. r = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  1573. if (!r) {
  1574. dev_err(dev, "no MEM resource info\n");
  1575. err = -ENODEV;
  1576. goto err;
  1577. }
  1578. memcpy(res, r, sizeof(*res));
  1579. /* Get the IRQ */
  1580. dd->irq = platform_get_irq(pdev, 0);
  1581. if (dd->irq < 0) {
  1582. dev_err(dev, "no IRQ resource info\n");
  1583. err = dd->irq;
  1584. goto err;
  1585. }
  1586. /* Get the DMA */
  1587. r = platform_get_resource(pdev, IORESOURCE_DMA, 0);
  1588. if (!r) {
  1589. dev_err(dev, "no DMA resource info\n");
  1590. err = -ENODEV;
  1591. goto err;
  1592. }
  1593. dd->dma = r->start;
  1594. /* Only OMAP2/3 can be non-DT */
  1595. dd->pdata = &omap_sham_pdata_omap2;
  1596. err:
  1597. return err;
  1598. }
  1599. static int omap_sham_probe(struct platform_device *pdev)
  1600. {
  1601. struct omap_sham_dev *dd;
  1602. struct device *dev = &pdev->dev;
  1603. struct resource res;
  1604. dma_cap_mask_t mask;
  1605. int err, i, j;
  1606. u32 rev;
  1607. dd = devm_kzalloc(dev, sizeof(struct omap_sham_dev), GFP_KERNEL);
  1608. if (dd == NULL) {
  1609. dev_err(dev, "unable to alloc data struct.\n");
  1610. err = -ENOMEM;
  1611. goto data_err;
  1612. }
  1613. dd->dev = dev;
  1614. platform_set_drvdata(pdev, dd);
  1615. INIT_LIST_HEAD(&dd->list);
  1616. spin_lock_init(&dd->lock);
  1617. tasklet_init(&dd->done_task, omap_sham_done_task, (unsigned long)dd);
  1618. crypto_init_queue(&dd->queue, OMAP_SHAM_QUEUE_LENGTH);
  1619. err = (dev->of_node) ? omap_sham_get_res_of(dd, dev, &res) :
  1620. omap_sham_get_res_pdev(dd, pdev, &res);
  1621. if (err)
  1622. goto data_err;
  1623. dd->io_base = devm_ioremap_resource(dev, &res);
  1624. if (IS_ERR(dd->io_base)) {
  1625. err = PTR_ERR(dd->io_base);
  1626. goto data_err;
  1627. }
  1628. dd->phys_base = res.start;
  1629. err = devm_request_irq(dev, dd->irq, dd->pdata->intr_hdlr,
  1630. IRQF_TRIGGER_NONE, dev_name(dev), dd);
  1631. if (err) {
  1632. dev_err(dev, "unable to request irq %d, err = %d\n",
  1633. dd->irq, err);
  1634. goto data_err;
  1635. }
  1636. dma_cap_zero(mask);
  1637. dma_cap_set(DMA_SLAVE, mask);
  1638. dd->dma_lch = dma_request_slave_channel_compat(mask, omap_dma_filter_fn,
  1639. &dd->dma, dev, "rx");
  1640. if (!dd->dma_lch) {
  1641. dd->polling_mode = 1;
  1642. dev_dbg(dev, "using polling mode instead of dma\n");
  1643. }
  1644. dd->flags |= dd->pdata->flags;
  1645. pm_runtime_enable(dev);
  1646. pm_runtime_get_sync(dev);
  1647. rev = omap_sham_read(dd, SHA_REG_REV(dd));
  1648. pm_runtime_put_sync(&pdev->dev);
  1649. dev_info(dev, "hw accel on OMAP rev %u.%u\n",
  1650. (rev & dd->pdata->major_mask) >> dd->pdata->major_shift,
  1651. (rev & dd->pdata->minor_mask) >> dd->pdata->minor_shift);
  1652. spin_lock(&sham.lock);
  1653. list_add_tail(&dd->list, &sham.dev_list);
  1654. spin_unlock(&sham.lock);
  1655. for (i = 0; i < dd->pdata->algs_info_size; i++) {
  1656. for (j = 0; j < dd->pdata->algs_info[i].size; j++) {
  1657. err = crypto_register_ahash(
  1658. &dd->pdata->algs_info[i].algs_list[j]);
  1659. if (err)
  1660. goto err_algs;
  1661. dd->pdata->algs_info[i].registered++;
  1662. }
  1663. }
  1664. return 0;
  1665. err_algs:
  1666. for (i = dd->pdata->algs_info_size - 1; i >= 0; i--)
  1667. for (j = dd->pdata->algs_info[i].registered - 1; j >= 0; j--)
  1668. crypto_unregister_ahash(
  1669. &dd->pdata->algs_info[i].algs_list[j]);
  1670. pm_runtime_disable(dev);
  1671. dma_release_channel(dd->dma_lch);
  1672. data_err:
  1673. dev_err(dev, "initialization failed.\n");
  1674. return err;
  1675. }
  1676. static int omap_sham_remove(struct platform_device *pdev)
  1677. {
  1678. static struct omap_sham_dev *dd;
  1679. int i, j;
  1680. dd = platform_get_drvdata(pdev);
  1681. if (!dd)
  1682. return -ENODEV;
  1683. spin_lock(&sham.lock);
  1684. list_del(&dd->list);
  1685. spin_unlock(&sham.lock);
  1686. for (i = dd->pdata->algs_info_size - 1; i >= 0; i--)
  1687. for (j = dd->pdata->algs_info[i].registered - 1; j >= 0; j--)
  1688. crypto_unregister_ahash(
  1689. &dd->pdata->algs_info[i].algs_list[j]);
  1690. tasklet_kill(&dd->done_task);
  1691. pm_runtime_disable(&pdev->dev);
  1692. dma_release_channel(dd->dma_lch);
  1693. return 0;
  1694. }
  1695. #ifdef CONFIG_PM_SLEEP
  1696. static int omap_sham_suspend(struct device *dev)
  1697. {
  1698. pm_runtime_put_sync(dev);
  1699. return 0;
  1700. }
  1701. static int omap_sham_resume(struct device *dev)
  1702. {
  1703. pm_runtime_get_sync(dev);
  1704. return 0;
  1705. }
  1706. #endif
  1707. static const struct dev_pm_ops omap_sham_pm_ops = {
  1708. SET_SYSTEM_SLEEP_PM_OPS(omap_sham_suspend, omap_sham_resume)
  1709. };
  1710. static struct platform_driver omap_sham_driver = {
  1711. .probe = omap_sham_probe,
  1712. .remove = omap_sham_remove,
  1713. .driver = {
  1714. .name = "omap-sham",
  1715. .owner = THIS_MODULE,
  1716. .pm = &omap_sham_pm_ops,
  1717. .of_match_table = omap_sham_of_match,
  1718. },
  1719. };
  1720. module_platform_driver(omap_sham_driver);
  1721. MODULE_DESCRIPTION("OMAP SHA1/MD5 hw acceleration support.");
  1722. MODULE_LICENSE("GPL v2");
  1723. MODULE_AUTHOR("Dmitry Kasatkin");