qlge.h 41 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611
  1. /*
  2. * QLogic QLA41xx NIC HBA Driver
  3. * Copyright (c) 2003-2006 QLogic Corporation
  4. *
  5. * See LICENSE.qlge for copyright and licensing details.
  6. */
  7. #ifndef _QLGE_H_
  8. #define _QLGE_H_
  9. #include <linux/pci.h>
  10. #include <linux/netdevice.h>
  11. /*
  12. * General definitions...
  13. */
  14. #define DRV_NAME "qlge"
  15. #define DRV_STRING "QLogic 10 Gigabit PCI-E Ethernet Driver "
  16. #define DRV_VERSION "v1.00.00-b3"
  17. #define PFX "qlge: "
  18. #define QPRINTK(qdev, nlevel, klevel, fmt, args...) \
  19. do { \
  20. if (!((qdev)->msg_enable & NETIF_MSG_##nlevel)) \
  21. ; \
  22. else \
  23. dev_printk(KERN_##klevel, &((qdev)->pdev->dev), \
  24. "%s: " fmt, __func__, ##args); \
  25. } while (0)
  26. #define QLGE_VENDOR_ID 0x1077
  27. #define QLGE_DEVICE_ID 0x8012
  28. #define MAX_CPUS 8
  29. #define MAX_TX_RINGS MAX_CPUS
  30. #define MAX_RX_RINGS ((MAX_CPUS * 2) + 1)
  31. #define NUM_TX_RING_ENTRIES 256
  32. #define NUM_RX_RING_ENTRIES 256
  33. #define NUM_SMALL_BUFFERS 512
  34. #define NUM_LARGE_BUFFERS 512
  35. #define SMALL_BUFFER_SIZE 256
  36. #define LARGE_BUFFER_SIZE PAGE_SIZE
  37. #define MAX_SPLIT_SIZE 1023
  38. #define QLGE_SB_PAD 32
  39. #define MAX_CQ 128
  40. #define DFLT_COALESCE_WAIT 100 /* 100 usec wait for coalescing */
  41. #define MAX_INTER_FRAME_WAIT 10 /* 10 usec max interframe-wait for coalescing */
  42. #define DFLT_INTER_FRAME_WAIT (MAX_INTER_FRAME_WAIT/2)
  43. #define UDELAY_COUNT 3
  44. #define UDELAY_DELAY 10
  45. #define TX_DESC_PER_IOCB 8
  46. /* The maximum number of frags we handle is based
  47. * on PAGE_SIZE...
  48. */
  49. #if (PAGE_SHIFT == 12) || (PAGE_SHIFT == 13) /* 4k & 8k pages */
  50. #define TX_DESC_PER_OAL ((MAX_SKB_FRAGS - TX_DESC_PER_IOCB) + 2)
  51. #else /* all other page sizes */
  52. #define TX_DESC_PER_OAL 0
  53. #endif
  54. #define DB_PAGE_SIZE 4096
  55. /*
  56. * Processor Address Register (PROC_ADDR) bit definitions.
  57. */
  58. enum {
  59. /* Misc. stuff */
  60. MAILBOX_COUNT = 16,
  61. PROC_ADDR_RDY = (1 << 31),
  62. PROC_ADDR_R = (1 << 30),
  63. PROC_ADDR_ERR = (1 << 29),
  64. PROC_ADDR_DA = (1 << 28),
  65. PROC_ADDR_FUNC0_MBI = 0x00001180,
  66. PROC_ADDR_FUNC0_MBO = (PROC_ADDR_FUNC0_MBI + MAILBOX_COUNT),
  67. PROC_ADDR_FUNC0_CTL = 0x000011a1,
  68. PROC_ADDR_FUNC2_MBI = 0x00001280,
  69. PROC_ADDR_FUNC2_MBO = (PROC_ADDR_FUNC2_MBI + MAILBOX_COUNT),
  70. PROC_ADDR_FUNC2_CTL = 0x000012a1,
  71. PROC_ADDR_MPI_RISC = 0x00000000,
  72. PROC_ADDR_MDE = 0x00010000,
  73. PROC_ADDR_REGBLOCK = 0x00020000,
  74. PROC_ADDR_RISC_REG = 0x00030000,
  75. };
  76. /*
  77. * System Register (SYS) bit definitions.
  78. */
  79. enum {
  80. SYS_EFE = (1 << 0),
  81. SYS_FAE = (1 << 1),
  82. SYS_MDC = (1 << 2),
  83. SYS_DST = (1 << 3),
  84. SYS_DWC = (1 << 4),
  85. SYS_EVW = (1 << 5),
  86. SYS_OMP_DLY_MASK = 0x3f000000,
  87. /*
  88. * There are no values defined as of edit #15.
  89. */
  90. SYS_ODI = (1 << 14),
  91. };
  92. /*
  93. * Reset/Failover Register (RST_FO) bit definitions.
  94. */
  95. enum {
  96. RST_FO_TFO = (1 << 0),
  97. RST_FO_RR_MASK = 0x00060000,
  98. RST_FO_RR_CQ_CAM = 0x00000000,
  99. RST_FO_RR_DROP = 0x00000001,
  100. RST_FO_RR_DQ = 0x00000002,
  101. RST_FO_RR_RCV_FUNC_CQ = 0x00000003,
  102. RST_FO_FRB = (1 << 12),
  103. RST_FO_MOP = (1 << 13),
  104. RST_FO_REG = (1 << 14),
  105. RST_FO_FR = (1 << 15),
  106. };
  107. /*
  108. * Function Specific Control Register (FSC) bit definitions.
  109. */
  110. enum {
  111. FSC_DBRST_MASK = 0x00070000,
  112. FSC_DBRST_256 = 0x00000000,
  113. FSC_DBRST_512 = 0x00000001,
  114. FSC_DBRST_768 = 0x00000002,
  115. FSC_DBRST_1024 = 0x00000003,
  116. FSC_DBL_MASK = 0x00180000,
  117. FSC_DBL_DBRST = 0x00000000,
  118. FSC_DBL_MAX_PLD = 0x00000008,
  119. FSC_DBL_MAX_BRST = 0x00000010,
  120. FSC_DBL_128_BYTES = 0x00000018,
  121. FSC_EC = (1 << 5),
  122. FSC_EPC_MASK = 0x00c00000,
  123. FSC_EPC_INBOUND = (1 << 6),
  124. FSC_EPC_OUTBOUND = (1 << 7),
  125. FSC_VM_PAGESIZE_MASK = 0x07000000,
  126. FSC_VM_PAGE_2K = 0x00000100,
  127. FSC_VM_PAGE_4K = 0x00000200,
  128. FSC_VM_PAGE_8K = 0x00000300,
  129. FSC_VM_PAGE_64K = 0x00000600,
  130. FSC_SH = (1 << 11),
  131. FSC_DSB = (1 << 12),
  132. FSC_STE = (1 << 13),
  133. FSC_FE = (1 << 15),
  134. };
  135. /*
  136. * Host Command Status Register (CSR) bit definitions.
  137. */
  138. enum {
  139. CSR_ERR_STS_MASK = 0x0000003f,
  140. /*
  141. * There are no valued defined as of edit #15.
  142. */
  143. CSR_RR = (1 << 8),
  144. CSR_HRI = (1 << 9),
  145. CSR_RP = (1 << 10),
  146. CSR_CMD_PARM_SHIFT = 22,
  147. CSR_CMD_NOP = 0x00000000,
  148. CSR_CMD_SET_RST = 0x10000000,
  149. CSR_CMD_CLR_RST = 0x20000000,
  150. CSR_CMD_SET_PAUSE = 0x30000000,
  151. CSR_CMD_CLR_PAUSE = 0x40000000,
  152. CSR_CMD_SET_H2R_INT = 0x50000000,
  153. CSR_CMD_CLR_H2R_INT = 0x60000000,
  154. CSR_CMD_PAR_EN = 0x70000000,
  155. CSR_CMD_SET_BAD_PAR = 0x80000000,
  156. CSR_CMD_CLR_BAD_PAR = 0x90000000,
  157. CSR_CMD_CLR_R2PCI_INT = 0xa0000000,
  158. };
  159. /*
  160. * Configuration Register (CFG) bit definitions.
  161. */
  162. enum {
  163. CFG_LRQ = (1 << 0),
  164. CFG_DRQ = (1 << 1),
  165. CFG_LR = (1 << 2),
  166. CFG_DR = (1 << 3),
  167. CFG_LE = (1 << 5),
  168. CFG_LCQ = (1 << 6),
  169. CFG_DCQ = (1 << 7),
  170. CFG_Q_SHIFT = 8,
  171. CFG_Q_MASK = 0x7f000000,
  172. };
  173. /*
  174. * Status Register (STS) bit definitions.
  175. */
  176. enum {
  177. STS_FE = (1 << 0),
  178. STS_PI = (1 << 1),
  179. STS_PL0 = (1 << 2),
  180. STS_PL1 = (1 << 3),
  181. STS_PI0 = (1 << 4),
  182. STS_PI1 = (1 << 5),
  183. STS_FUNC_ID_MASK = 0x000000c0,
  184. STS_FUNC_ID_SHIFT = 6,
  185. STS_F0E = (1 << 8),
  186. STS_F1E = (1 << 9),
  187. STS_F2E = (1 << 10),
  188. STS_F3E = (1 << 11),
  189. STS_NFE = (1 << 12),
  190. };
  191. /*
  192. * Interrupt Enable Register (INTR_EN) bit definitions.
  193. */
  194. enum {
  195. INTR_EN_INTR_MASK = 0x007f0000,
  196. INTR_EN_TYPE_MASK = 0x03000000,
  197. INTR_EN_TYPE_ENABLE = 0x00000100,
  198. INTR_EN_TYPE_DISABLE = 0x00000200,
  199. INTR_EN_TYPE_READ = 0x00000300,
  200. INTR_EN_IHD = (1 << 13),
  201. INTR_EN_IHD_MASK = (INTR_EN_IHD << 16),
  202. INTR_EN_EI = (1 << 14),
  203. INTR_EN_EN = (1 << 15),
  204. };
  205. /*
  206. * Interrupt Mask Register (INTR_MASK) bit definitions.
  207. */
  208. enum {
  209. INTR_MASK_PI = (1 << 0),
  210. INTR_MASK_HL0 = (1 << 1),
  211. INTR_MASK_LH0 = (1 << 2),
  212. INTR_MASK_HL1 = (1 << 3),
  213. INTR_MASK_LH1 = (1 << 4),
  214. INTR_MASK_SE = (1 << 5),
  215. INTR_MASK_LSC = (1 << 6),
  216. INTR_MASK_MC = (1 << 7),
  217. INTR_MASK_LINK_IRQS = INTR_MASK_LSC | INTR_MASK_SE | INTR_MASK_MC,
  218. };
  219. /*
  220. * Register (REV_ID) bit definitions.
  221. */
  222. enum {
  223. REV_ID_MASK = 0x0000000f,
  224. REV_ID_NICROLL_SHIFT = 0,
  225. REV_ID_NICREV_SHIFT = 4,
  226. REV_ID_XGROLL_SHIFT = 8,
  227. REV_ID_XGREV_SHIFT = 12,
  228. REV_ID_CHIPREV_SHIFT = 28,
  229. };
  230. /*
  231. * Force ECC Error Register (FRC_ECC_ERR) bit definitions.
  232. */
  233. enum {
  234. FRC_ECC_ERR_VW = (1 << 12),
  235. FRC_ECC_ERR_VB = (1 << 13),
  236. FRC_ECC_ERR_NI = (1 << 14),
  237. FRC_ECC_ERR_NO = (1 << 15),
  238. FRC_ECC_PFE_SHIFT = 16,
  239. FRC_ECC_ERR_DO = (1 << 18),
  240. FRC_ECC_P14 = (1 << 19),
  241. };
  242. /*
  243. * Error Status Register (ERR_STS) bit definitions.
  244. */
  245. enum {
  246. ERR_STS_NOF = (1 << 0),
  247. ERR_STS_NIF = (1 << 1),
  248. ERR_STS_DRP = (1 << 2),
  249. ERR_STS_XGP = (1 << 3),
  250. ERR_STS_FOU = (1 << 4),
  251. ERR_STS_FOC = (1 << 5),
  252. ERR_STS_FOF = (1 << 6),
  253. ERR_STS_FIU = (1 << 7),
  254. ERR_STS_FIC = (1 << 8),
  255. ERR_STS_FIF = (1 << 9),
  256. ERR_STS_MOF = (1 << 10),
  257. ERR_STS_TA = (1 << 11),
  258. ERR_STS_MA = (1 << 12),
  259. ERR_STS_MPE = (1 << 13),
  260. ERR_STS_SCE = (1 << 14),
  261. ERR_STS_STE = (1 << 15),
  262. ERR_STS_FOW = (1 << 16),
  263. ERR_STS_UE = (1 << 17),
  264. ERR_STS_MCH = (1 << 26),
  265. ERR_STS_LOC_SHIFT = 27,
  266. };
  267. /*
  268. * RAM Debug Address Register (RAM_DBG_ADDR) bit definitions.
  269. */
  270. enum {
  271. RAM_DBG_ADDR_FW = (1 << 30),
  272. RAM_DBG_ADDR_FR = (1 << 31),
  273. };
  274. /*
  275. * Semaphore Register (SEM) bit definitions.
  276. */
  277. enum {
  278. /*
  279. * Example:
  280. * reg = SEM_XGMAC0_MASK | (SEM_SET << SEM_XGMAC0_SHIFT)
  281. */
  282. SEM_CLEAR = 0,
  283. SEM_SET = 1,
  284. SEM_FORCE = 3,
  285. SEM_XGMAC0_SHIFT = 0,
  286. SEM_XGMAC1_SHIFT = 2,
  287. SEM_ICB_SHIFT = 4,
  288. SEM_MAC_ADDR_SHIFT = 6,
  289. SEM_FLASH_SHIFT = 8,
  290. SEM_PROBE_SHIFT = 10,
  291. SEM_RT_IDX_SHIFT = 12,
  292. SEM_PROC_REG_SHIFT = 14,
  293. SEM_XGMAC0_MASK = 0x00030000,
  294. SEM_XGMAC1_MASK = 0x000c0000,
  295. SEM_ICB_MASK = 0x00300000,
  296. SEM_MAC_ADDR_MASK = 0x00c00000,
  297. SEM_FLASH_MASK = 0x03000000,
  298. SEM_PROBE_MASK = 0x0c000000,
  299. SEM_RT_IDX_MASK = 0x30000000,
  300. SEM_PROC_REG_MASK = 0xc0000000,
  301. };
  302. /*
  303. * 10G MAC Address Register (XGMAC_ADDR) bit definitions.
  304. */
  305. enum {
  306. XGMAC_ADDR_RDY = (1 << 31),
  307. XGMAC_ADDR_R = (1 << 30),
  308. XGMAC_ADDR_XME = (1 << 29),
  309. /* XGMAC control registers */
  310. PAUSE_SRC_LO = 0x00000100,
  311. PAUSE_SRC_HI = 0x00000104,
  312. GLOBAL_CFG = 0x00000108,
  313. GLOBAL_CFG_RESET = (1 << 0),
  314. GLOBAL_CFG_JUMBO = (1 << 6),
  315. GLOBAL_CFG_TX_STAT_EN = (1 << 10),
  316. GLOBAL_CFG_RX_STAT_EN = (1 << 11),
  317. TX_CFG = 0x0000010c,
  318. TX_CFG_RESET = (1 << 0),
  319. TX_CFG_EN = (1 << 1),
  320. TX_CFG_PREAM = (1 << 2),
  321. RX_CFG = 0x00000110,
  322. RX_CFG_RESET = (1 << 0),
  323. RX_CFG_EN = (1 << 1),
  324. RX_CFG_PREAM = (1 << 2),
  325. FLOW_CTL = 0x0000011c,
  326. PAUSE_OPCODE = 0x00000120,
  327. PAUSE_TIMER = 0x00000124,
  328. PAUSE_FRM_DEST_LO = 0x00000128,
  329. PAUSE_FRM_DEST_HI = 0x0000012c,
  330. MAC_TX_PARAMS = 0x00000134,
  331. MAC_TX_PARAMS_JUMBO = (1 << 31),
  332. MAC_TX_PARAMS_SIZE_SHIFT = 16,
  333. MAC_RX_PARAMS = 0x00000138,
  334. MAC_SYS_INT = 0x00000144,
  335. MAC_SYS_INT_MASK = 0x00000148,
  336. MAC_MGMT_INT = 0x0000014c,
  337. MAC_MGMT_IN_MASK = 0x00000150,
  338. EXT_ARB_MODE = 0x000001fc,
  339. /* XGMAC TX statistics registers */
  340. TX_PKTS = 0x00000200,
  341. TX_BYTES = 0x00000208,
  342. TX_MCAST_PKTS = 0x00000210,
  343. TX_BCAST_PKTS = 0x00000218,
  344. TX_UCAST_PKTS = 0x00000220,
  345. TX_CTL_PKTS = 0x00000228,
  346. TX_PAUSE_PKTS = 0x00000230,
  347. TX_64_PKT = 0x00000238,
  348. TX_65_TO_127_PKT = 0x00000240,
  349. TX_128_TO_255_PKT = 0x00000248,
  350. TX_256_511_PKT = 0x00000250,
  351. TX_512_TO_1023_PKT = 0x00000258,
  352. TX_1024_TO_1518_PKT = 0x00000260,
  353. TX_1519_TO_MAX_PKT = 0x00000268,
  354. TX_UNDERSIZE_PKT = 0x00000270,
  355. TX_OVERSIZE_PKT = 0x00000278,
  356. /* XGMAC statistics control registers */
  357. RX_HALF_FULL_DET = 0x000002a0,
  358. TX_HALF_FULL_DET = 0x000002a4,
  359. RX_OVERFLOW_DET = 0x000002a8,
  360. TX_OVERFLOW_DET = 0x000002ac,
  361. RX_HALF_FULL_MASK = 0x000002b0,
  362. TX_HALF_FULL_MASK = 0x000002b4,
  363. RX_OVERFLOW_MASK = 0x000002b8,
  364. TX_OVERFLOW_MASK = 0x000002bc,
  365. STAT_CNT_CTL = 0x000002c0,
  366. STAT_CNT_CTL_CLEAR_TX = (1 << 0),
  367. STAT_CNT_CTL_CLEAR_RX = (1 << 1),
  368. AUX_RX_HALF_FULL_DET = 0x000002d0,
  369. AUX_TX_HALF_FULL_DET = 0x000002d4,
  370. AUX_RX_OVERFLOW_DET = 0x000002d8,
  371. AUX_TX_OVERFLOW_DET = 0x000002dc,
  372. AUX_RX_HALF_FULL_MASK = 0x000002f0,
  373. AUX_TX_HALF_FULL_MASK = 0x000002f4,
  374. AUX_RX_OVERFLOW_MASK = 0x000002f8,
  375. AUX_TX_OVERFLOW_MASK = 0x000002fc,
  376. /* XGMAC RX statistics registers */
  377. RX_BYTES = 0x00000300,
  378. RX_BYTES_OK = 0x00000308,
  379. RX_PKTS = 0x00000310,
  380. RX_PKTS_OK = 0x00000318,
  381. RX_BCAST_PKTS = 0x00000320,
  382. RX_MCAST_PKTS = 0x00000328,
  383. RX_UCAST_PKTS = 0x00000330,
  384. RX_UNDERSIZE_PKTS = 0x00000338,
  385. RX_OVERSIZE_PKTS = 0x00000340,
  386. RX_JABBER_PKTS = 0x00000348,
  387. RX_UNDERSIZE_FCERR_PKTS = 0x00000350,
  388. RX_DROP_EVENTS = 0x00000358,
  389. RX_FCERR_PKTS = 0x00000360,
  390. RX_ALIGN_ERR = 0x00000368,
  391. RX_SYMBOL_ERR = 0x00000370,
  392. RX_MAC_ERR = 0x00000378,
  393. RX_CTL_PKTS = 0x00000380,
  394. RX_PAUSE_PKTS = 0x00000388,
  395. RX_64_PKTS = 0x00000390,
  396. RX_65_TO_127_PKTS = 0x00000398,
  397. RX_128_255_PKTS = 0x000003a0,
  398. RX_256_511_PKTS = 0x000003a8,
  399. RX_512_TO_1023_PKTS = 0x000003b0,
  400. RX_1024_TO_1518_PKTS = 0x000003b8,
  401. RX_1519_TO_MAX_PKTS = 0x000003c0,
  402. RX_LEN_ERR_PKTS = 0x000003c8,
  403. /* XGMAC MDIO control registers */
  404. MDIO_TX_DATA = 0x00000400,
  405. MDIO_RX_DATA = 0x00000410,
  406. MDIO_CMD = 0x00000420,
  407. MDIO_PHY_ADDR = 0x00000430,
  408. MDIO_PORT = 0x00000440,
  409. MDIO_STATUS = 0x00000450,
  410. /* XGMAC AUX statistics registers */
  411. };
  412. /*
  413. * Enhanced Transmission Schedule Registers (NIC_ETS,CNA_ETS) bit definitions.
  414. */
  415. enum {
  416. ETS_QUEUE_SHIFT = 29,
  417. ETS_REF = (1 << 26),
  418. ETS_RS = (1 << 27),
  419. ETS_P = (1 << 28),
  420. ETS_FC_COS_SHIFT = 23,
  421. };
  422. /*
  423. * Flash Address Register (FLASH_ADDR) bit definitions.
  424. */
  425. enum {
  426. FLASH_ADDR_RDY = (1 << 31),
  427. FLASH_ADDR_R = (1 << 30),
  428. FLASH_ADDR_ERR = (1 << 29),
  429. };
  430. /*
  431. * Stop CQ Processing Register (CQ_STOP) bit definitions.
  432. */
  433. enum {
  434. CQ_STOP_QUEUE_MASK = (0x007f0000),
  435. CQ_STOP_TYPE_MASK = (0x03000000),
  436. CQ_STOP_TYPE_START = 0x00000100,
  437. CQ_STOP_TYPE_STOP = 0x00000200,
  438. CQ_STOP_TYPE_READ = 0x00000300,
  439. CQ_STOP_EN = (1 << 15),
  440. };
  441. /*
  442. * MAC Protocol Address Index Register (MAC_ADDR_IDX) bit definitions.
  443. */
  444. enum {
  445. MAC_ADDR_IDX_SHIFT = 4,
  446. MAC_ADDR_TYPE_SHIFT = 16,
  447. MAC_ADDR_TYPE_MASK = 0x000f0000,
  448. MAC_ADDR_TYPE_CAM_MAC = 0x00000000,
  449. MAC_ADDR_TYPE_MULTI_MAC = 0x00010000,
  450. MAC_ADDR_TYPE_VLAN = 0x00020000,
  451. MAC_ADDR_TYPE_MULTI_FLTR = 0x00030000,
  452. MAC_ADDR_TYPE_FC_MAC = 0x00040000,
  453. MAC_ADDR_TYPE_MGMT_MAC = 0x00050000,
  454. MAC_ADDR_TYPE_MGMT_VLAN = 0x00060000,
  455. MAC_ADDR_TYPE_MGMT_V4 = 0x00070000,
  456. MAC_ADDR_TYPE_MGMT_V6 = 0x00080000,
  457. MAC_ADDR_TYPE_MGMT_TU_DP = 0x00090000,
  458. MAC_ADDR_ADR = (1 << 25),
  459. MAC_ADDR_RS = (1 << 26),
  460. MAC_ADDR_E = (1 << 27),
  461. MAC_ADDR_MR = (1 << 30),
  462. MAC_ADDR_MW = (1 << 31),
  463. MAX_MULTICAST_ENTRIES = 32,
  464. };
  465. /*
  466. * MAC Protocol Address Index Register (SPLT_HDR) bit definitions.
  467. */
  468. enum {
  469. SPLT_HDR_EP = (1 << 31),
  470. };
  471. /*
  472. * FCoE Receive Configuration Register (FC_RCV_CFG) bit definitions.
  473. */
  474. enum {
  475. FC_RCV_CFG_ECT = (1 << 15),
  476. FC_RCV_CFG_DFH = (1 << 20),
  477. FC_RCV_CFG_DVF = (1 << 21),
  478. FC_RCV_CFG_RCE = (1 << 27),
  479. FC_RCV_CFG_RFE = (1 << 28),
  480. FC_RCV_CFG_TEE = (1 << 29),
  481. FC_RCV_CFG_TCE = (1 << 30),
  482. FC_RCV_CFG_TFE = (1 << 31),
  483. };
  484. /*
  485. * NIC Receive Configuration Register (NIC_RCV_CFG) bit definitions.
  486. */
  487. enum {
  488. NIC_RCV_CFG_PPE = (1 << 0),
  489. NIC_RCV_CFG_VLAN_MASK = 0x00060000,
  490. NIC_RCV_CFG_VLAN_ALL = 0x00000000,
  491. NIC_RCV_CFG_VLAN_MATCH_ONLY = 0x00000002,
  492. NIC_RCV_CFG_VLAN_MATCH_AND_NON = 0x00000004,
  493. NIC_RCV_CFG_VLAN_NONE_AND_NON = 0x00000006,
  494. NIC_RCV_CFG_RV = (1 << 3),
  495. NIC_RCV_CFG_DFQ_MASK = (0x7f000000),
  496. NIC_RCV_CFG_DFQ_SHIFT = 8,
  497. NIC_RCV_CFG_DFQ = 0, /* HARDCODE default queue to 0. */
  498. };
  499. /*
  500. * Mgmt Receive Configuration Register (MGMT_RCV_CFG) bit definitions.
  501. */
  502. enum {
  503. MGMT_RCV_CFG_ARP = (1 << 0),
  504. MGMT_RCV_CFG_DHC = (1 << 1),
  505. MGMT_RCV_CFG_DHS = (1 << 2),
  506. MGMT_RCV_CFG_NP = (1 << 3),
  507. MGMT_RCV_CFG_I6N = (1 << 4),
  508. MGMT_RCV_CFG_I6R = (1 << 5),
  509. MGMT_RCV_CFG_DH6 = (1 << 6),
  510. MGMT_RCV_CFG_UD1 = (1 << 7),
  511. MGMT_RCV_CFG_UD0 = (1 << 8),
  512. MGMT_RCV_CFG_BCT = (1 << 9),
  513. MGMT_RCV_CFG_MCT = (1 << 10),
  514. MGMT_RCV_CFG_DM = (1 << 11),
  515. MGMT_RCV_CFG_RM = (1 << 12),
  516. MGMT_RCV_CFG_STL = (1 << 13),
  517. MGMT_RCV_CFG_VLAN_MASK = 0xc0000000,
  518. MGMT_RCV_CFG_VLAN_ALL = 0x00000000,
  519. MGMT_RCV_CFG_VLAN_MATCH_ONLY = 0x00004000,
  520. MGMT_RCV_CFG_VLAN_MATCH_AND_NON = 0x00008000,
  521. MGMT_RCV_CFG_VLAN_NONE_AND_NON = 0x0000c000,
  522. };
  523. /*
  524. * Routing Index Register (RT_IDX) bit definitions.
  525. */
  526. enum {
  527. RT_IDX_IDX_SHIFT = 8,
  528. RT_IDX_TYPE_MASK = 0x000f0000,
  529. RT_IDX_TYPE_RT = 0x00000000,
  530. RT_IDX_TYPE_RT_INV = 0x00010000,
  531. RT_IDX_TYPE_NICQ = 0x00020000,
  532. RT_IDX_TYPE_NICQ_INV = 0x00030000,
  533. RT_IDX_DST_MASK = 0x00700000,
  534. RT_IDX_DST_RSS = 0x00000000,
  535. RT_IDX_DST_CAM_Q = 0x00100000,
  536. RT_IDX_DST_COS_Q = 0x00200000,
  537. RT_IDX_DST_DFLT_Q = 0x00300000,
  538. RT_IDX_DST_DEST_Q = 0x00400000,
  539. RT_IDX_RS = (1 << 26),
  540. RT_IDX_E = (1 << 27),
  541. RT_IDX_MR = (1 << 30),
  542. RT_IDX_MW = (1 << 31),
  543. /* Nic Queue format - type 2 bits */
  544. RT_IDX_BCAST = (1 << 0),
  545. RT_IDX_MCAST = (1 << 1),
  546. RT_IDX_MCAST_MATCH = (1 << 2),
  547. RT_IDX_MCAST_REG_MATCH = (1 << 3),
  548. RT_IDX_MCAST_HASH_MATCH = (1 << 4),
  549. RT_IDX_FC_MACH = (1 << 5),
  550. RT_IDX_ETH_FCOE = (1 << 6),
  551. RT_IDX_CAM_HIT = (1 << 7),
  552. RT_IDX_CAM_BIT0 = (1 << 8),
  553. RT_IDX_CAM_BIT1 = (1 << 9),
  554. RT_IDX_VLAN_TAG = (1 << 10),
  555. RT_IDX_VLAN_MATCH = (1 << 11),
  556. RT_IDX_VLAN_FILTER = (1 << 12),
  557. RT_IDX_ETH_SKIP1 = (1 << 13),
  558. RT_IDX_ETH_SKIP2 = (1 << 14),
  559. RT_IDX_BCAST_MCAST_MATCH = (1 << 15),
  560. RT_IDX_802_3 = (1 << 16),
  561. RT_IDX_LLDP = (1 << 17),
  562. RT_IDX_UNUSED018 = (1 << 18),
  563. RT_IDX_UNUSED019 = (1 << 19),
  564. RT_IDX_UNUSED20 = (1 << 20),
  565. RT_IDX_UNUSED21 = (1 << 21),
  566. RT_IDX_ERR = (1 << 22),
  567. RT_IDX_VALID = (1 << 23),
  568. RT_IDX_TU_CSUM_ERR = (1 << 24),
  569. RT_IDX_IP_CSUM_ERR = (1 << 25),
  570. RT_IDX_MAC_ERR = (1 << 26),
  571. RT_IDX_RSS_TCP6 = (1 << 27),
  572. RT_IDX_RSS_TCP4 = (1 << 28),
  573. RT_IDX_RSS_IPV6 = (1 << 29),
  574. RT_IDX_RSS_IPV4 = (1 << 30),
  575. RT_IDX_RSS_MATCH = (1 << 31),
  576. /* Hierarchy for the NIC Queue Mask */
  577. RT_IDX_ALL_ERR_SLOT = 0,
  578. RT_IDX_MAC_ERR_SLOT = 0,
  579. RT_IDX_IP_CSUM_ERR_SLOT = 1,
  580. RT_IDX_TCP_UDP_CSUM_ERR_SLOT = 2,
  581. RT_IDX_BCAST_SLOT = 3,
  582. RT_IDX_MCAST_MATCH_SLOT = 4,
  583. RT_IDX_ALLMULTI_SLOT = 5,
  584. RT_IDX_UNUSED6_SLOT = 6,
  585. RT_IDX_UNUSED7_SLOT = 7,
  586. RT_IDX_RSS_MATCH_SLOT = 8,
  587. RT_IDX_RSS_IPV4_SLOT = 8,
  588. RT_IDX_RSS_IPV6_SLOT = 9,
  589. RT_IDX_RSS_TCP4_SLOT = 10,
  590. RT_IDX_RSS_TCP6_SLOT = 11,
  591. RT_IDX_CAM_HIT_SLOT = 12,
  592. RT_IDX_UNUSED013 = 13,
  593. RT_IDX_UNUSED014 = 14,
  594. RT_IDX_PROMISCUOUS_SLOT = 15,
  595. RT_IDX_MAX_SLOTS = 16,
  596. };
  597. /*
  598. * Control Register Set Map
  599. */
  600. enum {
  601. PROC_ADDR = 0, /* Use semaphore */
  602. PROC_DATA = 0x04, /* Use semaphore */
  603. SYS = 0x08,
  604. RST_FO = 0x0c,
  605. FSC = 0x10,
  606. CSR = 0x14,
  607. LED = 0x18,
  608. ICB_RID = 0x1c, /* Use semaphore */
  609. ICB_L = 0x20, /* Use semaphore */
  610. ICB_H = 0x24, /* Use semaphore */
  611. CFG = 0x28,
  612. BIOS_ADDR = 0x2c,
  613. STS = 0x30,
  614. INTR_EN = 0x34,
  615. INTR_MASK = 0x38,
  616. ISR1 = 0x3c,
  617. ISR2 = 0x40,
  618. ISR3 = 0x44,
  619. ISR4 = 0x48,
  620. REV_ID = 0x4c,
  621. FRC_ECC_ERR = 0x50,
  622. ERR_STS = 0x54,
  623. RAM_DBG_ADDR = 0x58,
  624. RAM_DBG_DATA = 0x5c,
  625. ECC_ERR_CNT = 0x60,
  626. SEM = 0x64,
  627. GPIO_1 = 0x68, /* Use semaphore */
  628. GPIO_2 = 0x6c, /* Use semaphore */
  629. GPIO_3 = 0x70, /* Use semaphore */
  630. RSVD2 = 0x74,
  631. XGMAC_ADDR = 0x78, /* Use semaphore */
  632. XGMAC_DATA = 0x7c, /* Use semaphore */
  633. NIC_ETS = 0x80,
  634. CNA_ETS = 0x84,
  635. FLASH_ADDR = 0x88, /* Use semaphore */
  636. FLASH_DATA = 0x8c, /* Use semaphore */
  637. CQ_STOP = 0x90,
  638. PAGE_TBL_RID = 0x94,
  639. WQ_PAGE_TBL_LO = 0x98,
  640. WQ_PAGE_TBL_HI = 0x9c,
  641. CQ_PAGE_TBL_LO = 0xa0,
  642. CQ_PAGE_TBL_HI = 0xa4,
  643. MAC_ADDR_IDX = 0xa8, /* Use semaphore */
  644. MAC_ADDR_DATA = 0xac, /* Use semaphore */
  645. COS_DFLT_CQ1 = 0xb0,
  646. COS_DFLT_CQ2 = 0xb4,
  647. ETYPE_SKIP1 = 0xb8,
  648. ETYPE_SKIP2 = 0xbc,
  649. SPLT_HDR = 0xc0,
  650. FC_PAUSE_THRES = 0xc4,
  651. NIC_PAUSE_THRES = 0xc8,
  652. FC_ETHERTYPE = 0xcc,
  653. FC_RCV_CFG = 0xd0,
  654. NIC_RCV_CFG = 0xd4,
  655. FC_COS_TAGS = 0xd8,
  656. NIC_COS_TAGS = 0xdc,
  657. MGMT_RCV_CFG = 0xe0,
  658. RT_IDX = 0xe4,
  659. RT_DATA = 0xe8,
  660. RSVD7 = 0xec,
  661. XG_SERDES_ADDR = 0xf0,
  662. XG_SERDES_DATA = 0xf4,
  663. PRB_MX_ADDR = 0xf8, /* Use semaphore */
  664. PRB_MX_DATA = 0xfc, /* Use semaphore */
  665. };
  666. /*
  667. * CAM output format.
  668. */
  669. enum {
  670. CAM_OUT_ROUTE_FC = 0,
  671. CAM_OUT_ROUTE_NIC = 1,
  672. CAM_OUT_FUNC_SHIFT = 2,
  673. CAM_OUT_RV = (1 << 4),
  674. CAM_OUT_SH = (1 << 15),
  675. CAM_OUT_CQ_ID_SHIFT = 5,
  676. };
  677. /*
  678. * Mailbox definitions
  679. */
  680. enum {
  681. /* Asynchronous Event Notifications */
  682. AEN_SYS_ERR = 0x00008002,
  683. AEN_LINK_UP = 0x00008011,
  684. AEN_LINK_DOWN = 0x00008012,
  685. AEN_IDC_CMPLT = 0x00008100,
  686. AEN_IDC_REQ = 0x00008101,
  687. AEN_IDC_EXT = 0x00008102,
  688. AEN_DCBX_CHG = 0x00008110,
  689. AEN_AEN_LOST = 0x00008120,
  690. AEN_AEN_SFP_IN = 0x00008130,
  691. AEN_AEN_SFP_OUT = 0x00008131,
  692. AEN_FW_INIT_DONE = 0x00008400,
  693. AEN_FW_INIT_FAIL = 0x00008401,
  694. /* Mailbox Command Opcodes. */
  695. MB_CMD_NOP = 0x00000000,
  696. MB_CMD_EX_FW = 0x00000002,
  697. MB_CMD_MB_TEST = 0x00000006,
  698. MB_CMD_CSUM_TEST = 0x00000007, /* Verify Checksum */
  699. MB_CMD_ABOUT_FW = 0x00000008,
  700. MB_CMD_COPY_RISC_RAM = 0x0000000a,
  701. MB_CMD_LOAD_RISC_RAM = 0x0000000b,
  702. MB_CMD_DUMP_RISC_RAM = 0x0000000c,
  703. MB_CMD_WRITE_RAM = 0x0000000d,
  704. MB_CMD_INIT_RISC_RAM = 0x0000000e,
  705. MB_CMD_READ_RAM = 0x0000000f,
  706. MB_CMD_STOP_FW = 0x00000014,
  707. MB_CMD_MAKE_SYS_ERR = 0x0000002a,
  708. MB_CMD_WRITE_SFP = 0x00000030,
  709. MB_CMD_READ_SFP = 0x00000031,
  710. MB_CMD_INIT_FW = 0x00000060,
  711. MB_CMD_GET_IFCB = 0x00000061,
  712. MB_CMD_GET_FW_STATE = 0x00000069,
  713. MB_CMD_IDC_REQ = 0x00000100, /* Inter-Driver Communication */
  714. MB_CMD_IDC_ACK = 0x00000101, /* Inter-Driver Communication */
  715. MB_CMD_SET_WOL_MODE = 0x00000110, /* Wake On Lan */
  716. MB_WOL_DISABLE = 0,
  717. MB_WOL_MAGIC_PKT = (1 << 1),
  718. MB_WOL_FLTR = (1 << 2),
  719. MB_WOL_UCAST = (1 << 3),
  720. MB_WOL_MCAST = (1 << 4),
  721. MB_WOL_BCAST = (1 << 5),
  722. MB_WOL_LINK_UP = (1 << 6),
  723. MB_WOL_LINK_DOWN = (1 << 7),
  724. MB_CMD_SET_WOL_FLTR = 0x00000111, /* Wake On Lan Filter */
  725. MB_CMD_CLEAR_WOL_FLTR = 0x00000112, /* Wake On Lan Filter */
  726. MB_CMD_SET_WOL_MAGIC = 0x00000113, /* Wake On Lan Magic Packet */
  727. MB_CMD_CLEAR_WOL_MAGIC = 0x00000114,/* Wake On Lan Magic Packet */
  728. MB_CMD_SET_WOL_IMMED = 0x00000115,
  729. MB_CMD_PORT_RESET = 0x00000120,
  730. MB_CMD_SET_PORT_CFG = 0x00000122,
  731. MB_CMD_GET_PORT_CFG = 0x00000123,
  732. MB_CMD_GET_LINK_STS = 0x00000124,
  733. /* Mailbox Command Status. */
  734. MB_CMD_STS_GOOD = 0x00004000, /* Success. */
  735. MB_CMD_STS_INTRMDT = 0x00001000, /* Intermediate Complete. */
  736. MB_CMD_STS_INVLD_CMD = 0x00004001, /* Invalid. */
  737. MB_CMD_STS_XFC_ERR = 0x00004002, /* Interface Error. */
  738. MB_CMD_STS_CSUM_ERR = 0x00004003, /* Csum Error. */
  739. MB_CMD_STS_ERR = 0x00004005, /* System Error. */
  740. MB_CMD_STS_PARAM_ERR = 0x00004006, /* Parameter Error. */
  741. };
  742. struct mbox_params {
  743. u32 mbox_in[MAILBOX_COUNT];
  744. u32 mbox_out[MAILBOX_COUNT];
  745. int in_count;
  746. int out_count;
  747. };
  748. struct flash_params {
  749. u8 dev_id_str[4];
  750. __le16 size;
  751. __le16 csum;
  752. __le16 ver;
  753. __le16 sub_dev_id;
  754. u8 mac_addr[6];
  755. __le16 res;
  756. };
  757. /*
  758. * doorbell space for the rx ring context
  759. */
  760. struct rx_doorbell_context {
  761. u32 cnsmr_idx; /* 0x00 */
  762. u32 valid; /* 0x04 */
  763. u32 reserved[4]; /* 0x08-0x14 */
  764. u32 lbq_prod_idx; /* 0x18 */
  765. u32 sbq_prod_idx; /* 0x1c */
  766. };
  767. /*
  768. * doorbell space for the tx ring context
  769. */
  770. struct tx_doorbell_context {
  771. u32 prod_idx; /* 0x00 */
  772. u32 valid; /* 0x04 */
  773. u32 reserved[4]; /* 0x08-0x14 */
  774. u32 lbq_prod_idx; /* 0x18 */
  775. u32 sbq_prod_idx; /* 0x1c */
  776. };
  777. /* DATA STRUCTURES SHARED WITH HARDWARE. */
  778. struct tx_buf_desc {
  779. __le64 addr;
  780. __le32 len;
  781. #define TX_DESC_LEN_MASK 0x000fffff
  782. #define TX_DESC_C 0x40000000
  783. #define TX_DESC_E 0x80000000
  784. } __attribute((packed));
  785. /*
  786. * IOCB Definitions...
  787. */
  788. #define OPCODE_OB_MAC_IOCB 0x01
  789. #define OPCODE_OB_MAC_TSO_IOCB 0x02
  790. #define OPCODE_IB_MAC_IOCB 0x20
  791. #define OPCODE_IB_MPI_IOCB 0x21
  792. #define OPCODE_IB_AE_IOCB 0x3f
  793. struct ob_mac_iocb_req {
  794. u8 opcode;
  795. u8 flags1;
  796. #define OB_MAC_IOCB_REQ_OI 0x01
  797. #define OB_MAC_IOCB_REQ_I 0x02
  798. #define OB_MAC_IOCB_REQ_D 0x08
  799. #define OB_MAC_IOCB_REQ_F 0x10
  800. u8 flags2;
  801. u8 flags3;
  802. #define OB_MAC_IOCB_DFP 0x02
  803. #define OB_MAC_IOCB_V 0x04
  804. __le32 reserved1[2];
  805. __le16 frame_len;
  806. #define OB_MAC_IOCB_LEN_MASK 0x3ffff
  807. __le16 reserved2;
  808. u32 tid;
  809. u32 txq_idx;
  810. __le32 reserved3;
  811. __le16 vlan_tci;
  812. __le16 reserved4;
  813. struct tx_buf_desc tbd[TX_DESC_PER_IOCB];
  814. } __attribute((packed));
  815. struct ob_mac_iocb_rsp {
  816. u8 opcode; /* */
  817. u8 flags1; /* */
  818. #define OB_MAC_IOCB_RSP_OI 0x01 /* */
  819. #define OB_MAC_IOCB_RSP_I 0x02 /* */
  820. #define OB_MAC_IOCB_RSP_E 0x08 /* */
  821. #define OB_MAC_IOCB_RSP_S 0x10 /* too Short */
  822. #define OB_MAC_IOCB_RSP_L 0x20 /* too Large */
  823. #define OB_MAC_IOCB_RSP_P 0x40 /* Padded */
  824. u8 flags2; /* */
  825. u8 flags3; /* */
  826. #define OB_MAC_IOCB_RSP_B 0x80 /* */
  827. u32 tid;
  828. u32 txq_idx;
  829. __le32 reserved[13];
  830. } __attribute((packed));
  831. struct ob_mac_tso_iocb_req {
  832. u8 opcode;
  833. u8 flags1;
  834. #define OB_MAC_TSO_IOCB_OI 0x01
  835. #define OB_MAC_TSO_IOCB_I 0x02
  836. #define OB_MAC_TSO_IOCB_D 0x08
  837. #define OB_MAC_TSO_IOCB_IP4 0x40
  838. #define OB_MAC_TSO_IOCB_IP6 0x80
  839. u8 flags2;
  840. #define OB_MAC_TSO_IOCB_LSO 0x20
  841. #define OB_MAC_TSO_IOCB_UC 0x40
  842. #define OB_MAC_TSO_IOCB_TC 0x80
  843. u8 flags3;
  844. #define OB_MAC_TSO_IOCB_IC 0x01
  845. #define OB_MAC_TSO_IOCB_DFP 0x02
  846. #define OB_MAC_TSO_IOCB_V 0x04
  847. __le32 reserved1[2];
  848. __le32 frame_len;
  849. u32 tid;
  850. u32 txq_idx;
  851. __le16 total_hdrs_len;
  852. __le16 net_trans_offset;
  853. #define OB_MAC_TRANSPORT_HDR_SHIFT 6
  854. __le16 vlan_tci;
  855. __le16 mss;
  856. struct tx_buf_desc tbd[TX_DESC_PER_IOCB];
  857. } __attribute((packed));
  858. struct ob_mac_tso_iocb_rsp {
  859. u8 opcode;
  860. u8 flags1;
  861. #define OB_MAC_TSO_IOCB_RSP_OI 0x01
  862. #define OB_MAC_TSO_IOCB_RSP_I 0x02
  863. #define OB_MAC_TSO_IOCB_RSP_E 0x08
  864. #define OB_MAC_TSO_IOCB_RSP_S 0x10
  865. #define OB_MAC_TSO_IOCB_RSP_L 0x20
  866. #define OB_MAC_TSO_IOCB_RSP_P 0x40
  867. u8 flags2; /* */
  868. u8 flags3; /* */
  869. #define OB_MAC_TSO_IOCB_RSP_B 0x8000
  870. u32 tid;
  871. u32 txq_idx;
  872. __le32 reserved2[13];
  873. } __attribute((packed));
  874. struct ib_mac_iocb_rsp {
  875. u8 opcode; /* 0x20 */
  876. u8 flags1;
  877. #define IB_MAC_IOCB_RSP_OI 0x01 /* Overide intr delay */
  878. #define IB_MAC_IOCB_RSP_I 0x02 /* Disble Intr Generation */
  879. #define IB_MAC_IOCB_RSP_TE 0x04 /* Checksum error */
  880. #define IB_MAC_IOCB_RSP_NU 0x08 /* No checksum rcvd */
  881. #define IB_MAC_IOCB_RSP_IE 0x10 /* IPv4 checksum error */
  882. #define IB_MAC_IOCB_RSP_M_MASK 0x60 /* Multicast info */
  883. #define IB_MAC_IOCB_RSP_M_NONE 0x00 /* Not mcast frame */
  884. #define IB_MAC_IOCB_RSP_M_HASH 0x20 /* HASH mcast frame */
  885. #define IB_MAC_IOCB_RSP_M_REG 0x40 /* Registered mcast frame */
  886. #define IB_MAC_IOCB_RSP_M_PROM 0x60 /* Promiscuous mcast frame */
  887. #define IB_MAC_IOCB_RSP_B 0x80 /* Broadcast frame */
  888. u8 flags2;
  889. #define IB_MAC_IOCB_RSP_P 0x01 /* Promiscuous frame */
  890. #define IB_MAC_IOCB_RSP_V 0x02 /* Vlan tag present */
  891. #define IB_MAC_IOCB_RSP_ERR_MASK 0x1c /* */
  892. #define IB_MAC_IOCB_RSP_ERR_CODE_ERR 0x04
  893. #define IB_MAC_IOCB_RSP_ERR_OVERSIZE 0x08
  894. #define IB_MAC_IOCB_RSP_ERR_UNDERSIZE 0x10
  895. #define IB_MAC_IOCB_RSP_ERR_PREAMBLE 0x14
  896. #define IB_MAC_IOCB_RSP_ERR_FRAME_LEN 0x18
  897. #define IB_MAC_IOCB_RSP_ERR_CRC 0x1c
  898. #define IB_MAC_IOCB_RSP_U 0x20 /* UDP packet */
  899. #define IB_MAC_IOCB_RSP_T 0x40 /* TCP packet */
  900. #define IB_MAC_IOCB_RSP_FO 0x80 /* Failover port */
  901. u8 flags3;
  902. #define IB_MAC_IOCB_RSP_RSS_MASK 0x07 /* RSS mask */
  903. #define IB_MAC_IOCB_RSP_M_NONE 0x00 /* No RSS match */
  904. #define IB_MAC_IOCB_RSP_M_IPV4 0x04 /* IPv4 RSS match */
  905. #define IB_MAC_IOCB_RSP_M_IPV6 0x02 /* IPv6 RSS match */
  906. #define IB_MAC_IOCB_RSP_M_TCP_V4 0x05 /* TCP with IPv4 */
  907. #define IB_MAC_IOCB_RSP_M_TCP_V6 0x03 /* TCP with IPv6 */
  908. #define IB_MAC_IOCB_RSP_V4 0x08 /* IPV4 */
  909. #define IB_MAC_IOCB_RSP_V6 0x10 /* IPV6 */
  910. #define IB_MAC_IOCB_RSP_IH 0x20 /* Split after IP header */
  911. #define IB_MAC_IOCB_RSP_DS 0x40 /* data is in small buffer */
  912. #define IB_MAC_IOCB_RSP_DL 0x80 /* data is in large buffer */
  913. __le32 data_len; /* */
  914. __le64 data_addr; /* */
  915. __le32 rss; /* */
  916. __le16 vlan_id; /* 12 bits */
  917. #define IB_MAC_IOCB_RSP_C 0x1000 /* VLAN CFI bit */
  918. #define IB_MAC_IOCB_RSP_COS_SHIFT 12 /* class of service value */
  919. #define IB_MAC_IOCB_RSP_VLAN_MASK 0x0ffff
  920. __le16 reserved1;
  921. __le32 reserved2[6];
  922. u8 reserved3[3];
  923. u8 flags4;
  924. #define IB_MAC_IOCB_RSP_HV 0x20
  925. #define IB_MAC_IOCB_RSP_HS 0x40
  926. #define IB_MAC_IOCB_RSP_HL 0x80
  927. __le32 hdr_len; /* */
  928. __le64 hdr_addr; /* */
  929. } __attribute((packed));
  930. struct ib_ae_iocb_rsp {
  931. u8 opcode;
  932. u8 flags1;
  933. #define IB_AE_IOCB_RSP_OI 0x01
  934. #define IB_AE_IOCB_RSP_I 0x02
  935. u8 event;
  936. #define LINK_UP_EVENT 0x00
  937. #define LINK_DOWN_EVENT 0x01
  938. #define CAM_LOOKUP_ERR_EVENT 0x06
  939. #define SOFT_ECC_ERROR_EVENT 0x07
  940. #define MGMT_ERR_EVENT 0x08
  941. #define TEN_GIG_MAC_EVENT 0x09
  942. #define GPI0_H2L_EVENT 0x10
  943. #define GPI0_L2H_EVENT 0x20
  944. #define GPI1_H2L_EVENT 0x11
  945. #define GPI1_L2H_EVENT 0x21
  946. #define PCI_ERR_ANON_BUF_RD 0x40
  947. u8 q_id;
  948. __le32 reserved[15];
  949. } __attribute((packed));
  950. /*
  951. * These three structures are for generic
  952. * handling of ib and ob iocbs.
  953. */
  954. struct ql_net_rsp_iocb {
  955. u8 opcode;
  956. u8 flags0;
  957. __le16 length;
  958. __le32 tid;
  959. __le32 reserved[14];
  960. } __attribute((packed));
  961. struct net_req_iocb {
  962. u8 opcode;
  963. u8 flags0;
  964. __le16 flags1;
  965. __le32 tid;
  966. __le32 reserved1[30];
  967. } __attribute((packed));
  968. /*
  969. * tx ring initialization control block for chip.
  970. * It is defined as:
  971. * "Work Queue Initialization Control Block"
  972. */
  973. struct wqicb {
  974. __le16 len;
  975. #define Q_LEN_V (1 << 4)
  976. #define Q_LEN_CPP_CONT 0x0000
  977. #define Q_LEN_CPP_16 0x0001
  978. #define Q_LEN_CPP_32 0x0002
  979. #define Q_LEN_CPP_64 0x0003
  980. #define Q_LEN_CPP_512 0x0006
  981. __le16 flags;
  982. #define Q_PRI_SHIFT 1
  983. #define Q_FLAGS_LC 0x1000
  984. #define Q_FLAGS_LB 0x2000
  985. #define Q_FLAGS_LI 0x4000
  986. #define Q_FLAGS_LO 0x8000
  987. __le16 cq_id_rss;
  988. #define Q_CQ_ID_RSS_RV 0x8000
  989. __le16 rid;
  990. __le64 addr;
  991. __le64 cnsmr_idx_addr;
  992. } __attribute((packed));
  993. /*
  994. * rx ring initialization control block for chip.
  995. * It is defined as:
  996. * "Completion Queue Initialization Control Block"
  997. */
  998. struct cqicb {
  999. u8 msix_vect;
  1000. u8 reserved1;
  1001. u8 reserved2;
  1002. u8 flags;
  1003. #define FLAGS_LV 0x08
  1004. #define FLAGS_LS 0x10
  1005. #define FLAGS_LL 0x20
  1006. #define FLAGS_LI 0x40
  1007. #define FLAGS_LC 0x80
  1008. __le16 len;
  1009. #define LEN_V (1 << 4)
  1010. #define LEN_CPP_CONT 0x0000
  1011. #define LEN_CPP_32 0x0001
  1012. #define LEN_CPP_64 0x0002
  1013. #define LEN_CPP_128 0x0003
  1014. __le16 rid;
  1015. __le64 addr;
  1016. __le64 prod_idx_addr;
  1017. __le16 pkt_delay;
  1018. __le16 irq_delay;
  1019. __le64 lbq_addr;
  1020. __le16 lbq_buf_size;
  1021. __le16 lbq_len; /* entry count */
  1022. __le64 sbq_addr;
  1023. __le16 sbq_buf_size;
  1024. __le16 sbq_len; /* entry count */
  1025. } __attribute((packed));
  1026. struct ricb {
  1027. u8 base_cq;
  1028. #define RSS_L4K 0x80
  1029. u8 flags;
  1030. #define RSS_L6K 0x01
  1031. #define RSS_LI 0x02
  1032. #define RSS_LB 0x04
  1033. #define RSS_LM 0x08
  1034. #define RSS_RI4 0x10
  1035. #define RSS_RT4 0x20
  1036. #define RSS_RI6 0x40
  1037. #define RSS_RT6 0x80
  1038. __le16 mask;
  1039. __le32 hash_cq_id[256];
  1040. __le32 ipv6_hash_key[10];
  1041. __le32 ipv4_hash_key[4];
  1042. } __attribute((packed));
  1043. /* SOFTWARE/DRIVER DATA STRUCTURES. */
  1044. struct oal {
  1045. struct tx_buf_desc oal[TX_DESC_PER_OAL];
  1046. };
  1047. struct map_list {
  1048. DECLARE_PCI_UNMAP_ADDR(mapaddr);
  1049. DECLARE_PCI_UNMAP_LEN(maplen);
  1050. };
  1051. struct tx_ring_desc {
  1052. struct sk_buff *skb;
  1053. struct ob_mac_iocb_req *queue_entry;
  1054. u32 index;
  1055. struct oal oal;
  1056. struct map_list map[MAX_SKB_FRAGS + 1];
  1057. int map_cnt;
  1058. struct tx_ring_desc *next;
  1059. };
  1060. struct bq_desc {
  1061. union {
  1062. struct page *lbq_page;
  1063. struct sk_buff *skb;
  1064. } p;
  1065. __le64 *addr;
  1066. u32 index;
  1067. DECLARE_PCI_UNMAP_ADDR(mapaddr);
  1068. DECLARE_PCI_UNMAP_LEN(maplen);
  1069. };
  1070. #define QL_TXQ_IDX(qdev, skb) (smp_processor_id()%(qdev->tx_ring_count))
  1071. struct tx_ring {
  1072. /*
  1073. * queue info.
  1074. */
  1075. struct wqicb wqicb; /* structure used to inform chip of new queue */
  1076. void *wq_base; /* pci_alloc:virtual addr for tx */
  1077. dma_addr_t wq_base_dma; /* pci_alloc:dma addr for tx */
  1078. __le32 *cnsmr_idx_sh_reg; /* shadow copy of consumer idx */
  1079. dma_addr_t cnsmr_idx_sh_reg_dma; /* dma-shadow copy of consumer */
  1080. u32 wq_size; /* size in bytes of queue area */
  1081. u32 wq_len; /* number of entries in queue */
  1082. void __iomem *prod_idx_db_reg; /* doorbell area index reg at offset 0x00 */
  1083. void __iomem *valid_db_reg; /* doorbell area valid reg at offset 0x04 */
  1084. u16 prod_idx; /* current value for prod idx */
  1085. u16 cq_id; /* completion (rx) queue for tx completions */
  1086. u8 wq_id; /* queue id for this entry */
  1087. u8 reserved1[3];
  1088. struct tx_ring_desc *q; /* descriptor list for the queue */
  1089. spinlock_t lock;
  1090. atomic_t tx_count; /* counts down for every outstanding IO */
  1091. atomic_t queue_stopped; /* Turns queue off when full. */
  1092. struct delayed_work tx_work;
  1093. struct ql_adapter *qdev;
  1094. };
  1095. /*
  1096. * Type of inbound queue.
  1097. */
  1098. enum {
  1099. DEFAULT_Q = 2, /* Handles slow queue and chip/MPI events. */
  1100. TX_Q = 3, /* Handles outbound completions. */
  1101. RX_Q = 4, /* Handles inbound completions. */
  1102. };
  1103. struct rx_ring {
  1104. struct cqicb cqicb; /* The chip's completion queue init control block. */
  1105. /* Completion queue elements. */
  1106. void *cq_base;
  1107. dma_addr_t cq_base_dma;
  1108. u32 cq_size;
  1109. u32 cq_len;
  1110. u16 cq_id;
  1111. __le32 *prod_idx_sh_reg; /* Shadowed producer register. */
  1112. dma_addr_t prod_idx_sh_reg_dma;
  1113. void __iomem *cnsmr_idx_db_reg; /* PCI doorbell mem area + 0 */
  1114. u32 cnsmr_idx; /* current sw idx */
  1115. struct ql_net_rsp_iocb *curr_entry; /* next entry on queue */
  1116. void __iomem *valid_db_reg; /* PCI doorbell mem area + 0x04 */
  1117. /* Large buffer queue elements. */
  1118. u32 lbq_len; /* entry count */
  1119. u32 lbq_size; /* size in bytes of queue */
  1120. u32 lbq_buf_size;
  1121. void *lbq_base;
  1122. dma_addr_t lbq_base_dma;
  1123. void *lbq_base_indirect;
  1124. dma_addr_t lbq_base_indirect_dma;
  1125. struct bq_desc *lbq; /* array of control blocks */
  1126. void __iomem *lbq_prod_idx_db_reg; /* PCI doorbell mem area + 0x18 */
  1127. u32 lbq_prod_idx; /* current sw prod idx */
  1128. u32 lbq_curr_idx; /* next entry we expect */
  1129. u32 lbq_clean_idx; /* beginning of new descs */
  1130. u32 lbq_free_cnt; /* free buffer desc cnt */
  1131. /* Small buffer queue elements. */
  1132. u32 sbq_len; /* entry count */
  1133. u32 sbq_size; /* size in bytes of queue */
  1134. u32 sbq_buf_size;
  1135. void *sbq_base;
  1136. dma_addr_t sbq_base_dma;
  1137. void *sbq_base_indirect;
  1138. dma_addr_t sbq_base_indirect_dma;
  1139. struct bq_desc *sbq; /* array of control blocks */
  1140. void __iomem *sbq_prod_idx_db_reg; /* PCI doorbell mem area + 0x1c */
  1141. u32 sbq_prod_idx; /* current sw prod idx */
  1142. u32 sbq_curr_idx; /* next entry we expect */
  1143. u32 sbq_clean_idx; /* beginning of new descs */
  1144. u32 sbq_free_cnt; /* free buffer desc cnt */
  1145. /* Misc. handler elements. */
  1146. u32 type; /* Type of queue, tx, rx, or default. */
  1147. u32 irq; /* Which vector this ring is assigned. */
  1148. u32 cpu; /* Which CPU this should run on. */
  1149. char name[IFNAMSIZ + 5];
  1150. struct napi_struct napi;
  1151. struct delayed_work rx_work;
  1152. u8 reserved;
  1153. struct ql_adapter *qdev;
  1154. };
  1155. /*
  1156. * RSS Initialization Control Block
  1157. */
  1158. struct hash_id {
  1159. u8 value[4];
  1160. };
  1161. struct nic_stats {
  1162. /*
  1163. * These stats come from offset 200h to 278h
  1164. * in the XGMAC register.
  1165. */
  1166. u64 tx_pkts;
  1167. u64 tx_bytes;
  1168. u64 tx_mcast_pkts;
  1169. u64 tx_bcast_pkts;
  1170. u64 tx_ucast_pkts;
  1171. u64 tx_ctl_pkts;
  1172. u64 tx_pause_pkts;
  1173. u64 tx_64_pkt;
  1174. u64 tx_65_to_127_pkt;
  1175. u64 tx_128_to_255_pkt;
  1176. u64 tx_256_511_pkt;
  1177. u64 tx_512_to_1023_pkt;
  1178. u64 tx_1024_to_1518_pkt;
  1179. u64 tx_1519_to_max_pkt;
  1180. u64 tx_undersize_pkt;
  1181. u64 tx_oversize_pkt;
  1182. /*
  1183. * These stats come from offset 300h to 3C8h
  1184. * in the XGMAC register.
  1185. */
  1186. u64 rx_bytes;
  1187. u64 rx_bytes_ok;
  1188. u64 rx_pkts;
  1189. u64 rx_pkts_ok;
  1190. u64 rx_bcast_pkts;
  1191. u64 rx_mcast_pkts;
  1192. u64 rx_ucast_pkts;
  1193. u64 rx_undersize_pkts;
  1194. u64 rx_oversize_pkts;
  1195. u64 rx_jabber_pkts;
  1196. u64 rx_undersize_fcerr_pkts;
  1197. u64 rx_drop_events;
  1198. u64 rx_fcerr_pkts;
  1199. u64 rx_align_err;
  1200. u64 rx_symbol_err;
  1201. u64 rx_mac_err;
  1202. u64 rx_ctl_pkts;
  1203. u64 rx_pause_pkts;
  1204. u64 rx_64_pkts;
  1205. u64 rx_65_to_127_pkts;
  1206. u64 rx_128_255_pkts;
  1207. u64 rx_256_511_pkts;
  1208. u64 rx_512_to_1023_pkts;
  1209. u64 rx_1024_to_1518_pkts;
  1210. u64 rx_1519_to_max_pkts;
  1211. u64 rx_len_err_pkts;
  1212. };
  1213. /*
  1214. * intr_context structure is used during initialization
  1215. * to hook the interrupts. It is also used in a single
  1216. * irq environment as a context to the ISR.
  1217. */
  1218. struct intr_context {
  1219. struct ql_adapter *qdev;
  1220. u32 intr;
  1221. u32 hooked;
  1222. u32 intr_en_mask; /* value/mask used to enable this intr */
  1223. u32 intr_dis_mask; /* value/mask used to disable this intr */
  1224. u32 intr_read_mask; /* value/mask used to read this intr */
  1225. char name[IFNAMSIZ * 2];
  1226. atomic_t irq_cnt; /* irq_cnt is used in single vector
  1227. * environment. It's incremented for each
  1228. * irq handler that is scheduled. When each
  1229. * handler finishes it decrements irq_cnt and
  1230. * enables interrupts if it's zero. */
  1231. irq_handler_t handler;
  1232. };
  1233. /* adapter flags definitions. */
  1234. enum {
  1235. QL_ADAPTER_UP = (1 << 0), /* Adapter has been brought up. */
  1236. QL_LEGACY_ENABLED = (1 << 3),
  1237. QL_MSI_ENABLED = (1 << 3),
  1238. QL_MSIX_ENABLED = (1 << 4),
  1239. QL_DMA64 = (1 << 5),
  1240. QL_PROMISCUOUS = (1 << 6),
  1241. QL_ALLMULTI = (1 << 7),
  1242. QL_PORT_CFG = (1 << 8),
  1243. QL_CAM_RT_SET = (1 << 9),
  1244. };
  1245. /* link_status bit definitions */
  1246. enum {
  1247. STS_LOOPBACK_MASK = 0x00000700,
  1248. STS_LOOPBACK_PCS = 0x00000100,
  1249. STS_LOOPBACK_HSS = 0x00000200,
  1250. STS_LOOPBACK_EXT = 0x00000300,
  1251. STS_PAUSE_MASK = 0x000000c0,
  1252. STS_PAUSE_STD = 0x00000040,
  1253. STS_PAUSE_PRI = 0x00000080,
  1254. STS_SPEED_MASK = 0x00000038,
  1255. STS_SPEED_100Mb = 0x00000000,
  1256. STS_SPEED_1Gb = 0x00000008,
  1257. STS_SPEED_10Gb = 0x00000010,
  1258. STS_LINK_TYPE_MASK = 0x00000007,
  1259. STS_LINK_TYPE_XFI = 0x00000001,
  1260. STS_LINK_TYPE_XAUI = 0x00000002,
  1261. STS_LINK_TYPE_XFI_BP = 0x00000003,
  1262. STS_LINK_TYPE_XAUI_BP = 0x00000004,
  1263. STS_LINK_TYPE_10GBASET = 0x00000005,
  1264. };
  1265. /* link_config bit definitions */
  1266. enum {
  1267. CFG_JUMBO_FRAME_SIZE = 0x00010000,
  1268. CFG_PAUSE_MASK = 0x00000060,
  1269. CFG_PAUSE_STD = 0x00000020,
  1270. CFG_PAUSE_PRI = 0x00000040,
  1271. CFG_DCBX = 0x00000010,
  1272. CFG_LOOPBACK_MASK = 0x00000007,
  1273. CFG_LOOPBACK_PCS = 0x00000002,
  1274. CFG_LOOPBACK_HSS = 0x00000004,
  1275. CFG_LOOPBACK_EXT = 0x00000006,
  1276. CFG_DEFAULT_MAX_FRAME_SIZE = 0x00002580,
  1277. };
  1278. /*
  1279. * The main Adapter structure definition.
  1280. * This structure has all fields relevant to the hardware.
  1281. */
  1282. struct ql_adapter {
  1283. struct ricb ricb;
  1284. unsigned long flags;
  1285. u32 wol;
  1286. struct nic_stats nic_stats;
  1287. struct vlan_group *vlgrp;
  1288. /* PCI Configuration information for this device */
  1289. struct pci_dev *pdev;
  1290. struct net_device *ndev; /* Parent NET device */
  1291. /* Hardware information */
  1292. u32 chip_rev_id;
  1293. u32 func; /* PCI function for this adapter */
  1294. spinlock_t adapter_lock;
  1295. spinlock_t hw_lock;
  1296. spinlock_t stats_lock;
  1297. /* PCI Bus Relative Register Addresses */
  1298. void __iomem *reg_base;
  1299. void __iomem *doorbell_area;
  1300. u32 doorbell_area_size;
  1301. u32 msg_enable;
  1302. /* Page for Shadow Registers */
  1303. void *rx_ring_shadow_reg_area;
  1304. dma_addr_t rx_ring_shadow_reg_dma;
  1305. void *tx_ring_shadow_reg_area;
  1306. dma_addr_t tx_ring_shadow_reg_dma;
  1307. u32 mailbox_in;
  1308. u32 mailbox_out;
  1309. int tx_ring_size;
  1310. int rx_ring_size;
  1311. u32 intr_count;
  1312. struct msix_entry *msi_x_entry;
  1313. struct intr_context intr_context[MAX_RX_RINGS];
  1314. int tx_ring_count; /* One per online CPU. */
  1315. u32 rss_ring_first_cq_id;/* index of first inbound (rss) rx_ring */
  1316. u32 rss_ring_count; /* One per online CPU. */
  1317. /*
  1318. * rx_ring_count =
  1319. * one default queue +
  1320. * (CPU count * outbound completion rx_ring) +
  1321. * (CPU count * inbound (RSS) completion rx_ring)
  1322. */
  1323. int rx_ring_count;
  1324. int ring_mem_size;
  1325. void *ring_mem;
  1326. struct rx_ring rx_ring[MAX_RX_RINGS];
  1327. struct tx_ring tx_ring[MAX_TX_RINGS];
  1328. int rx_csum;
  1329. u32 default_rx_queue;
  1330. u16 rx_coalesce_usecs; /* cqicb->int_delay */
  1331. u16 rx_max_coalesced_frames; /* cqicb->pkt_int_delay */
  1332. u16 tx_coalesce_usecs; /* cqicb->int_delay */
  1333. u16 tx_max_coalesced_frames; /* cqicb->pkt_int_delay */
  1334. u32 xg_sem_mask;
  1335. u32 port_link_up;
  1336. u32 port_init;
  1337. u32 link_status;
  1338. struct flash_params flash;
  1339. struct net_device_stats stats;
  1340. struct workqueue_struct *q_workqueue;
  1341. struct workqueue_struct *workqueue;
  1342. struct delayed_work asic_reset_work;
  1343. struct delayed_work mpi_reset_work;
  1344. struct delayed_work mpi_work;
  1345. };
  1346. /*
  1347. * Typical Register accessor for memory mapped device.
  1348. */
  1349. static inline u32 ql_read32(const struct ql_adapter *qdev, int reg)
  1350. {
  1351. return readl(qdev->reg_base + reg);
  1352. }
  1353. /*
  1354. * Typical Register accessor for memory mapped device.
  1355. */
  1356. static inline void ql_write32(const struct ql_adapter *qdev, int reg, u32 val)
  1357. {
  1358. writel(val, qdev->reg_base + reg);
  1359. }
  1360. /*
  1361. * Doorbell Registers:
  1362. * Doorbell registers are virtual registers in the PCI memory space.
  1363. * The space is allocated by the chip during PCI initialization. The
  1364. * device driver finds the doorbell address in BAR 3 in PCI config space.
  1365. * The registers are used to control outbound and inbound queues. For
  1366. * example, the producer index for an outbound queue. Each queue uses
  1367. * 1 4k chunk of memory. The lower half of the space is for outbound
  1368. * queues. The upper half is for inbound queues.
  1369. */
  1370. static inline void ql_write_db_reg(u32 val, void __iomem *addr)
  1371. {
  1372. writel(val, addr);
  1373. mmiowb();
  1374. }
  1375. /*
  1376. * Shadow Registers:
  1377. * Outbound queues have a consumer index that is maintained by the chip.
  1378. * Inbound queues have a producer index that is maintained by the chip.
  1379. * For lower overhead, these registers are "shadowed" to host memory
  1380. * which allows the device driver to track the queue progress without
  1381. * PCI reads. When an entry is placed on an inbound queue, the chip will
  1382. * update the relevant index register and then copy the value to the
  1383. * shadow register in host memory.
  1384. */
  1385. static inline u32 ql_read_sh_reg(__le32 *addr)
  1386. {
  1387. u32 reg;
  1388. reg = le32_to_cpu(*addr);
  1389. rmb();
  1390. return reg;
  1391. }
  1392. extern char qlge_driver_name[];
  1393. extern const char qlge_driver_version[];
  1394. extern const struct ethtool_ops qlge_ethtool_ops;
  1395. extern int ql_sem_spinlock(struct ql_adapter *qdev, u32 sem_mask);
  1396. extern void ql_sem_unlock(struct ql_adapter *qdev, u32 sem_mask);
  1397. extern int ql_read_xgmac_reg(struct ql_adapter *qdev, u32 reg, u32 *data);
  1398. extern int ql_get_mac_addr_reg(struct ql_adapter *qdev, u32 type, u16 index,
  1399. u32 *value);
  1400. extern int ql_get_routing_reg(struct ql_adapter *qdev, u32 index, u32 *value);
  1401. extern int ql_write_cfg(struct ql_adapter *qdev, void *ptr, int size, u32 bit,
  1402. u16 q_id);
  1403. void ql_queue_fw_error(struct ql_adapter *qdev);
  1404. void ql_mpi_work(struct work_struct *work);
  1405. void ql_mpi_reset_work(struct work_struct *work);
  1406. int ql_wait_reg_rdy(struct ql_adapter *qdev, u32 reg, u32 bit, u32 ebit);
  1407. void ql_queue_asic_error(struct ql_adapter *qdev);
  1408. u32 ql_enable_completion_interrupt(struct ql_adapter *qdev, u32 intr);
  1409. void ql_set_ethtool_ops(struct net_device *ndev);
  1410. int ql_read_xgmac_reg64(struct ql_adapter *qdev, u32 reg, u64 *data);
  1411. #if 1
  1412. #define QL_ALL_DUMP
  1413. #define QL_REG_DUMP
  1414. #define QL_DEV_DUMP
  1415. #define QL_CB_DUMP
  1416. /* #define QL_IB_DUMP */
  1417. /* #define QL_OB_DUMP */
  1418. #endif
  1419. #ifdef QL_REG_DUMP
  1420. extern void ql_dump_xgmac_control_regs(struct ql_adapter *qdev);
  1421. extern void ql_dump_routing_entries(struct ql_adapter *qdev);
  1422. extern void ql_dump_regs(struct ql_adapter *qdev);
  1423. #define QL_DUMP_REGS(qdev) ql_dump_regs(qdev)
  1424. #define QL_DUMP_ROUTE(qdev) ql_dump_routing_entries(qdev)
  1425. #define QL_DUMP_XGMAC_CONTROL_REGS(qdev) ql_dump_xgmac_control_regs(qdev)
  1426. #else
  1427. #define QL_DUMP_REGS(qdev)
  1428. #define QL_DUMP_ROUTE(qdev)
  1429. #define QL_DUMP_XGMAC_CONTROL_REGS(qdev)
  1430. #endif
  1431. #ifdef QL_STAT_DUMP
  1432. extern void ql_dump_stat(struct ql_adapter *qdev);
  1433. #define QL_DUMP_STAT(qdev) ql_dump_stat(qdev)
  1434. #else
  1435. #define QL_DUMP_STAT(qdev)
  1436. #endif
  1437. #ifdef QL_DEV_DUMP
  1438. extern void ql_dump_qdev(struct ql_adapter *qdev);
  1439. #define QL_DUMP_QDEV(qdev) ql_dump_qdev(qdev)
  1440. #else
  1441. #define QL_DUMP_QDEV(qdev)
  1442. #endif
  1443. #ifdef QL_CB_DUMP
  1444. extern void ql_dump_wqicb(struct wqicb *wqicb);
  1445. extern void ql_dump_tx_ring(struct tx_ring *tx_ring);
  1446. extern void ql_dump_ricb(struct ricb *ricb);
  1447. extern void ql_dump_cqicb(struct cqicb *cqicb);
  1448. extern void ql_dump_rx_ring(struct rx_ring *rx_ring);
  1449. extern void ql_dump_hw_cb(struct ql_adapter *qdev, int size, u32 bit, u16 q_id);
  1450. #define QL_DUMP_RICB(ricb) ql_dump_ricb(ricb)
  1451. #define QL_DUMP_WQICB(wqicb) ql_dump_wqicb(wqicb)
  1452. #define QL_DUMP_TX_RING(tx_ring) ql_dump_tx_ring(tx_ring)
  1453. #define QL_DUMP_CQICB(cqicb) ql_dump_cqicb(cqicb)
  1454. #define QL_DUMP_RX_RING(rx_ring) ql_dump_rx_ring(rx_ring)
  1455. #define QL_DUMP_HW_CB(qdev, size, bit, q_id) \
  1456. ql_dump_hw_cb(qdev, size, bit, q_id)
  1457. #else
  1458. #define QL_DUMP_RICB(ricb)
  1459. #define QL_DUMP_WQICB(wqicb)
  1460. #define QL_DUMP_TX_RING(tx_ring)
  1461. #define QL_DUMP_CQICB(cqicb)
  1462. #define QL_DUMP_RX_RING(rx_ring)
  1463. #define QL_DUMP_HW_CB(qdev, size, bit, q_id)
  1464. #endif
  1465. #ifdef QL_OB_DUMP
  1466. extern void ql_dump_tx_desc(struct tx_buf_desc *tbd);
  1467. extern void ql_dump_ob_mac_iocb(struct ob_mac_iocb_req *ob_mac_iocb);
  1468. extern void ql_dump_ob_mac_rsp(struct ob_mac_iocb_rsp *ob_mac_rsp);
  1469. #define QL_DUMP_OB_MAC_IOCB(ob_mac_iocb) ql_dump_ob_mac_iocb(ob_mac_iocb)
  1470. #define QL_DUMP_OB_MAC_RSP(ob_mac_rsp) ql_dump_ob_mac_rsp(ob_mac_rsp)
  1471. #else
  1472. #define QL_DUMP_OB_MAC_IOCB(ob_mac_iocb)
  1473. #define QL_DUMP_OB_MAC_RSP(ob_mac_rsp)
  1474. #endif
  1475. #ifdef QL_IB_DUMP
  1476. extern void ql_dump_ib_mac_rsp(struct ib_mac_iocb_rsp *ib_mac_rsp);
  1477. #define QL_DUMP_IB_MAC_RSP(ib_mac_rsp) ql_dump_ib_mac_rsp(ib_mac_rsp)
  1478. #else
  1479. #define QL_DUMP_IB_MAC_RSP(ib_mac_rsp)
  1480. #endif
  1481. #ifdef QL_ALL_DUMP
  1482. extern void ql_dump_all(struct ql_adapter *qdev);
  1483. #define QL_DUMP_ALL(qdev) ql_dump_all(qdev)
  1484. #else
  1485. #define QL_DUMP_ALL(qdev)
  1486. #endif
  1487. #endif /* _QLGE_H_ */