processor.h 9.8 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366
  1. /*
  2. * This file is subject to the terms and conditions of the GNU General Public
  3. * License. See the file "COPYING" in the main directory of this archive
  4. * for more details.
  5. *
  6. * Copyright (C) 1994 Waldorf GMBH
  7. * Copyright (C) 1995, 1996, 1997, 1998, 1999, 2001, 2002, 2003 Ralf Baechle
  8. * Copyright (C) 1996 Paul M. Antoine
  9. * Copyright (C) 1999, 2000 Silicon Graphics, Inc.
  10. */
  11. #ifndef _ASM_PROCESSOR_H
  12. #define _ASM_PROCESSOR_H
  13. #include <linux/cpumask.h>
  14. #include <linux/threads.h>
  15. #include <asm/cachectl.h>
  16. #include <asm/cpu.h>
  17. #include <asm/cpu-info.h>
  18. #include <asm/mipsregs.h>
  19. #include <asm/prefetch.h>
  20. /*
  21. * Return current * instruction pointer ("program counter").
  22. */
  23. #define current_text_addr() ({ __label__ _l; _l: &&_l;})
  24. /*
  25. * System setup and hardware flags..
  26. */
  27. extern void (*cpu_wait)(void);
  28. extern unsigned int vced_count, vcei_count;
  29. /*
  30. * MIPS does have an arch_pick_mmap_layout()
  31. */
  32. #define HAVE_ARCH_PICK_MMAP_LAYOUT 1
  33. /*
  34. * A special page (the vdso) is mapped into all processes at the very
  35. * top of the virtual memory space.
  36. */
  37. #define SPECIAL_PAGES_SIZE PAGE_SIZE
  38. #ifdef CONFIG_32BIT
  39. /*
  40. * User space process size: 2GB. This is hardcoded into a few places,
  41. * so don't change it unless you know what you are doing.
  42. */
  43. #define TASK_SIZE 0x7fff8000UL
  44. #ifdef __KERNEL__
  45. #define STACK_TOP_MAX TASK_SIZE
  46. #endif
  47. #define TASK_IS_32BIT_ADDR 1
  48. #endif
  49. #ifdef CONFIG_64BIT
  50. /*
  51. * User space process size: 1TB. This is hardcoded into a few places,
  52. * so don't change it unless you know what you are doing. TASK_SIZE
  53. * is limited to 1TB by the R4000 architecture; R10000 and better can
  54. * support 16TB; the architectural reserve for future expansion is
  55. * 8192EB ...
  56. */
  57. #define TASK_SIZE32 0x7fff8000UL
  58. #define TASK_SIZE64 0x10000000000UL
  59. #define TASK_SIZE (test_thread_flag(TIF_32BIT_ADDR) ? TASK_SIZE32 : TASK_SIZE64)
  60. #ifdef __KERNEL__
  61. #define STACK_TOP_MAX TASK_SIZE64
  62. #endif
  63. #define TASK_SIZE_OF(tsk) \
  64. (test_tsk_thread_flag(tsk, TIF_32BIT_ADDR) ? TASK_SIZE32 : TASK_SIZE64)
  65. #define TASK_IS_32BIT_ADDR test_thread_flag(TIF_32BIT_ADDR)
  66. #endif
  67. #define STACK_TOP ((TASK_SIZE & PAGE_MASK) - SPECIAL_PAGES_SIZE)
  68. /*
  69. * This decides where the kernel will search for a free chunk of vm
  70. * space during mmap's.
  71. */
  72. #define TASK_UNMAPPED_BASE PAGE_ALIGN(TASK_SIZE / 3)
  73. #define NUM_FPU_REGS 32
  74. typedef __u64 fpureg_t;
  75. /*
  76. * It would be nice to add some more fields for emulator statistics, but there
  77. * are a number of fixed offsets in offset.h and elsewhere that would have to
  78. * be recalculated by hand. So the additional information will be private to
  79. * the FPU emulator for now. See asm-mips/fpu_emulator.h.
  80. */
  81. struct mips_fpu_struct {
  82. fpureg_t fpr[NUM_FPU_REGS];
  83. unsigned int fcr31;
  84. };
  85. #define NUM_DSP_REGS 6
  86. typedef __u32 dspreg_t;
  87. struct mips_dsp_state {
  88. dspreg_t dspr[NUM_DSP_REGS];
  89. unsigned int dspcontrol;
  90. };
  91. #define INIT_CPUMASK { \
  92. {0,} \
  93. }
  94. struct mips3264_watch_reg_state {
  95. /* The width of watchlo is 32 in a 32 bit kernel and 64 in a
  96. 64 bit kernel. We use unsigned long as it has the same
  97. property. */
  98. unsigned long watchlo[NUM_WATCH_REGS];
  99. /* Only the mask and IRW bits from watchhi. */
  100. u16 watchhi[NUM_WATCH_REGS];
  101. };
  102. union mips_watch_reg_state {
  103. struct mips3264_watch_reg_state mips3264;
  104. };
  105. #ifdef CONFIG_CPU_CAVIUM_OCTEON
  106. struct octeon_cop2_state {
  107. /* DMFC2 rt, 0x0201 */
  108. unsigned long cop2_crc_iv;
  109. /* DMFC2 rt, 0x0202 (Set with DMTC2 rt, 0x1202) */
  110. unsigned long cop2_crc_length;
  111. /* DMFC2 rt, 0x0200 (set with DMTC2 rt, 0x4200) */
  112. unsigned long cop2_crc_poly;
  113. /* DMFC2 rt, 0x0402; DMFC2 rt, 0x040A */
  114. unsigned long cop2_llm_dat[2];
  115. /* DMFC2 rt, 0x0084 */
  116. unsigned long cop2_3des_iv;
  117. /* DMFC2 rt, 0x0080; DMFC2 rt, 0x0081; DMFC2 rt, 0x0082 */
  118. unsigned long cop2_3des_key[3];
  119. /* DMFC2 rt, 0x0088 (Set with DMTC2 rt, 0x0098) */
  120. unsigned long cop2_3des_result;
  121. /* DMFC2 rt, 0x0111 (FIXME: Read Pass1 Errata) */
  122. unsigned long cop2_aes_inp0;
  123. /* DMFC2 rt, 0x0102; DMFC2 rt, 0x0103 */
  124. unsigned long cop2_aes_iv[2];
  125. /* DMFC2 rt, 0x0104; DMFC2 rt, 0x0105; DMFC2 rt, 0x0106; DMFC2
  126. * rt, 0x0107 */
  127. unsigned long cop2_aes_key[4];
  128. /* DMFC2 rt, 0x0110 */
  129. unsigned long cop2_aes_keylen;
  130. /* DMFC2 rt, 0x0100; DMFC2 rt, 0x0101 */
  131. unsigned long cop2_aes_result[2];
  132. /* DMFC2 rt, 0x0240; DMFC2 rt, 0x0241; DMFC2 rt, 0x0242; DMFC2
  133. * rt, 0x0243; DMFC2 rt, 0x0244; DMFC2 rt, 0x0245; DMFC2 rt,
  134. * 0x0246; DMFC2 rt, 0x0247; DMFC2 rt, 0x0248; DMFC2 rt,
  135. * 0x0249; DMFC2 rt, 0x024A; DMFC2 rt, 0x024B; DMFC2 rt,
  136. * 0x024C; DMFC2 rt, 0x024D; DMFC2 rt, 0x024E - Pass2 */
  137. unsigned long cop2_hsh_datw[15];
  138. /* DMFC2 rt, 0x0250; DMFC2 rt, 0x0251; DMFC2 rt, 0x0252; DMFC2
  139. * rt, 0x0253; DMFC2 rt, 0x0254; DMFC2 rt, 0x0255; DMFC2 rt,
  140. * 0x0256; DMFC2 rt, 0x0257 - Pass2 */
  141. unsigned long cop2_hsh_ivw[8];
  142. /* DMFC2 rt, 0x0258; DMFC2 rt, 0x0259 - Pass2 */
  143. unsigned long cop2_gfm_mult[2];
  144. /* DMFC2 rt, 0x025E - Pass2 */
  145. unsigned long cop2_gfm_poly;
  146. /* DMFC2 rt, 0x025A; DMFC2 rt, 0x025B - Pass2 */
  147. unsigned long cop2_gfm_result[2];
  148. };
  149. #define INIT_OCTEON_COP2 {0,}
  150. struct octeon_cvmseg_state {
  151. unsigned long cvmseg[CONFIG_CAVIUM_OCTEON_CVMSEG_SIZE]
  152. [cpu_dcache_line_size() / sizeof(unsigned long)];
  153. };
  154. #endif
  155. typedef struct {
  156. unsigned long seg;
  157. } mm_segment_t;
  158. #define ARCH_MIN_TASKALIGN 8
  159. struct mips_abi;
  160. /*
  161. * If you change thread_struct remember to change the #defines below too!
  162. */
  163. struct thread_struct {
  164. /* Saved main processor registers. */
  165. unsigned long reg16;
  166. unsigned long reg17, reg18, reg19, reg20, reg21, reg22, reg23;
  167. unsigned long reg29, reg30, reg31;
  168. /* Saved cp0 stuff. */
  169. unsigned long cp0_status;
  170. /* Saved fpu/fpu emulator stuff. */
  171. struct mips_fpu_struct fpu;
  172. #ifdef CONFIG_MIPS_MT_FPAFF
  173. /* Emulated instruction count */
  174. unsigned long emulated_fp;
  175. /* Saved per-thread scheduler affinity mask */
  176. cpumask_t user_cpus_allowed;
  177. #endif /* CONFIG_MIPS_MT_FPAFF */
  178. /* Saved state of the DSP ASE, if available. */
  179. struct mips_dsp_state dsp;
  180. /* Saved watch register state, if available. */
  181. union mips_watch_reg_state watch;
  182. /* Other stuff associated with the thread. */
  183. unsigned long cp0_badvaddr; /* Last user fault */
  184. unsigned long cp0_baduaddr; /* Last kernel fault accessing USEG */
  185. unsigned long error_code;
  186. unsigned long irix_trampoline; /* Wheee... */
  187. unsigned long irix_oldctx;
  188. #ifdef CONFIG_CPU_CAVIUM_OCTEON
  189. struct octeon_cop2_state cp2 __attribute__ ((__aligned__(128)));
  190. struct octeon_cvmseg_state cvmseg __attribute__ ((__aligned__(128)));
  191. #endif
  192. struct mips_abi *abi;
  193. };
  194. #ifdef CONFIG_MIPS_MT_FPAFF
  195. #define FPAFF_INIT \
  196. .emulated_fp = 0, \
  197. .user_cpus_allowed = INIT_CPUMASK,
  198. #else
  199. #define FPAFF_INIT
  200. #endif /* CONFIG_MIPS_MT_FPAFF */
  201. #ifdef CONFIG_CPU_CAVIUM_OCTEON
  202. #define OCTEON_INIT \
  203. .cp2 = INIT_OCTEON_COP2,
  204. #else
  205. #define OCTEON_INIT
  206. #endif /* CONFIG_CPU_CAVIUM_OCTEON */
  207. #define INIT_THREAD { \
  208. /* \
  209. * Saved main processor registers \
  210. */ \
  211. .reg16 = 0, \
  212. .reg17 = 0, \
  213. .reg18 = 0, \
  214. .reg19 = 0, \
  215. .reg20 = 0, \
  216. .reg21 = 0, \
  217. .reg22 = 0, \
  218. .reg23 = 0, \
  219. .reg29 = 0, \
  220. .reg30 = 0, \
  221. .reg31 = 0, \
  222. /* \
  223. * Saved cp0 stuff \
  224. */ \
  225. .cp0_status = 0, \
  226. /* \
  227. * Saved FPU/FPU emulator stuff \
  228. */ \
  229. .fpu = { \
  230. .fpr = {0,}, \
  231. .fcr31 = 0, \
  232. }, \
  233. /* \
  234. * FPU affinity state (null if not FPAFF) \
  235. */ \
  236. FPAFF_INIT \
  237. /* \
  238. * Saved DSP stuff \
  239. */ \
  240. .dsp = { \
  241. .dspr = {0, }, \
  242. .dspcontrol = 0, \
  243. }, \
  244. /* \
  245. * saved watch register stuff \
  246. */ \
  247. .watch = {{{0,},},}, \
  248. /* \
  249. * Other stuff associated with the process \
  250. */ \
  251. .cp0_badvaddr = 0, \
  252. .cp0_baduaddr = 0, \
  253. .error_code = 0, \
  254. .irix_trampoline = 0, \
  255. .irix_oldctx = 0, \
  256. /* \
  257. * Cavium Octeon specifics (null if not Octeon) \
  258. */ \
  259. OCTEON_INIT \
  260. }
  261. struct task_struct;
  262. /* Free all resources held by a thread. */
  263. #define release_thread(thread) do { } while(0)
  264. /* Prepare to copy thread state - unlazy all lazy status */
  265. #define prepare_to_copy(tsk) do { } while (0)
  266. extern long kernel_thread(int (*fn)(void *), void * arg, unsigned long flags);
  267. extern unsigned long thread_saved_pc(struct task_struct *tsk);
  268. /*
  269. * Do necessary setup to start up a newly executed thread.
  270. */
  271. extern void start_thread(struct pt_regs * regs, unsigned long pc, unsigned long sp);
  272. unsigned long get_wchan(struct task_struct *p);
  273. #define __KSTK_TOS(tsk) ((unsigned long)task_stack_page(tsk) + \
  274. THREAD_SIZE - 32 - sizeof(struct pt_regs))
  275. #define task_pt_regs(tsk) ((struct pt_regs *)__KSTK_TOS(tsk))
  276. #define KSTK_EIP(tsk) (task_pt_regs(tsk)->cp0_epc)
  277. #define KSTK_ESP(tsk) (task_pt_regs(tsk)->regs[29])
  278. #define KSTK_STATUS(tsk) (task_pt_regs(tsk)->cp0_status)
  279. #define cpu_relax() barrier()
  280. /*
  281. * Return_address is a replacement for __builtin_return_address(count)
  282. * which on certain architectures cannot reasonably be implemented in GCC
  283. * (MIPS, Alpha) or is unusable with -fomit-frame-pointer (i386).
  284. * Note that __builtin_return_address(x>=1) is forbidden because GCC
  285. * aborts compilation on some CPUs. It's simply not possible to unwind
  286. * some CPU's stackframes.
  287. *
  288. * __builtin_return_address works only for non-leaf functions. We avoid the
  289. * overhead of a function call by forcing the compiler to save the return
  290. * address register on the stack.
  291. */
  292. #define return_address() ({__asm__ __volatile__("":::"$31");__builtin_return_address(0);})
  293. #ifdef CONFIG_CPU_HAS_PREFETCH
  294. #define ARCH_HAS_PREFETCH
  295. #define prefetch(x) __builtin_prefetch((x), 0, 1)
  296. #define ARCH_HAS_PREFETCHW
  297. #define prefetchw(x) __builtin_prefetch((x), 1, 1)
  298. /*
  299. * See Documentation/scheduler/sched-arch.txt; prevents deadlock on SMP
  300. * systems.
  301. */
  302. #define __ARCH_WANT_UNLOCKED_CTXSW
  303. #endif
  304. #endif /* _ASM_PROCESSOR_H */