dw_dmac.c 47 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861
  1. /*
  2. * Core driver for the Synopsys DesignWare DMA Controller
  3. *
  4. * Copyright (C) 2007-2008 Atmel Corporation
  5. * Copyright (C) 2010-2011 ST Microelectronics
  6. *
  7. * This program is free software; you can redistribute it and/or modify
  8. * it under the terms of the GNU General Public License version 2 as
  9. * published by the Free Software Foundation.
  10. */
  11. #include <linux/bitops.h>
  12. #include <linux/clk.h>
  13. #include <linux/delay.h>
  14. #include <linux/dmaengine.h>
  15. #include <linux/dma-mapping.h>
  16. #include <linux/init.h>
  17. #include <linux/interrupt.h>
  18. #include <linux/io.h>
  19. #include <linux/of.h>
  20. #include <linux/mm.h>
  21. #include <linux/module.h>
  22. #include <linux/platform_device.h>
  23. #include <linux/slab.h>
  24. #include "dw_dmac_regs.h"
  25. #include "dmaengine.h"
  26. /*
  27. * This supports the Synopsys "DesignWare AHB Central DMA Controller",
  28. * (DW_ahb_dmac) which is used with various AMBA 2.0 systems (not all
  29. * of which use ARM any more). See the "Databook" from Synopsys for
  30. * information beyond what licensees probably provide.
  31. *
  32. * The driver has currently been tested only with the Atmel AT32AP7000,
  33. * which does not support descriptor writeback.
  34. */
  35. static inline unsigned int dwc_get_dms(struct dw_dma_slave *slave)
  36. {
  37. return slave ? slave->dst_master : 0;
  38. }
  39. static inline unsigned int dwc_get_sms(struct dw_dma_slave *slave)
  40. {
  41. return slave ? slave->src_master : 1;
  42. }
  43. #define DWC_DEFAULT_CTLLO(_chan) ({ \
  44. struct dw_dma_slave *__slave = (_chan->private); \
  45. struct dw_dma_chan *_dwc = to_dw_dma_chan(_chan); \
  46. struct dma_slave_config *_sconfig = &_dwc->dma_sconfig; \
  47. int _dms = dwc_get_dms(__slave); \
  48. int _sms = dwc_get_sms(__slave); \
  49. u8 _smsize = __slave ? _sconfig->src_maxburst : \
  50. DW_DMA_MSIZE_16; \
  51. u8 _dmsize = __slave ? _sconfig->dst_maxburst : \
  52. DW_DMA_MSIZE_16; \
  53. \
  54. (DWC_CTLL_DST_MSIZE(_dmsize) \
  55. | DWC_CTLL_SRC_MSIZE(_smsize) \
  56. | DWC_CTLL_LLP_D_EN \
  57. | DWC_CTLL_LLP_S_EN \
  58. | DWC_CTLL_DMS(_dms) \
  59. | DWC_CTLL_SMS(_sms)); \
  60. })
  61. /*
  62. * Number of descriptors to allocate for each channel. This should be
  63. * made configurable somehow; preferably, the clients (at least the
  64. * ones using slave transfers) should be able to give us a hint.
  65. */
  66. #define NR_DESCS_PER_CHANNEL 64
  67. /*----------------------------------------------------------------------*/
  68. /*
  69. * Because we're not relying on writeback from the controller (it may not
  70. * even be configured into the core!) we don't need to use dma_pool. These
  71. * descriptors -- and associated data -- are cacheable. We do need to make
  72. * sure their dcache entries are written back before handing them off to
  73. * the controller, though.
  74. */
  75. static struct device *chan2dev(struct dma_chan *chan)
  76. {
  77. return &chan->dev->device;
  78. }
  79. static struct device *chan2parent(struct dma_chan *chan)
  80. {
  81. return chan->dev->device.parent;
  82. }
  83. static struct dw_desc *dwc_first_active(struct dw_dma_chan *dwc)
  84. {
  85. return list_entry(dwc->active_list.next, struct dw_desc, desc_node);
  86. }
  87. static struct dw_desc *dwc_desc_get(struct dw_dma_chan *dwc)
  88. {
  89. struct dw_desc *desc, *_desc;
  90. struct dw_desc *ret = NULL;
  91. unsigned int i = 0;
  92. unsigned long flags;
  93. spin_lock_irqsave(&dwc->lock, flags);
  94. list_for_each_entry_safe(desc, _desc, &dwc->free_list, desc_node) {
  95. i++;
  96. if (async_tx_test_ack(&desc->txd)) {
  97. list_del(&desc->desc_node);
  98. ret = desc;
  99. break;
  100. }
  101. dev_dbg(chan2dev(&dwc->chan), "desc %p not ACKed\n", desc);
  102. }
  103. spin_unlock_irqrestore(&dwc->lock, flags);
  104. dev_vdbg(chan2dev(&dwc->chan), "scanned %u descriptors on freelist\n", i);
  105. return ret;
  106. }
  107. static void dwc_sync_desc_for_cpu(struct dw_dma_chan *dwc, struct dw_desc *desc)
  108. {
  109. struct dw_desc *child;
  110. list_for_each_entry(child, &desc->tx_list, desc_node)
  111. dma_sync_single_for_cpu(chan2parent(&dwc->chan),
  112. child->txd.phys, sizeof(child->lli),
  113. DMA_TO_DEVICE);
  114. dma_sync_single_for_cpu(chan2parent(&dwc->chan),
  115. desc->txd.phys, sizeof(desc->lli),
  116. DMA_TO_DEVICE);
  117. }
  118. /*
  119. * Move a descriptor, including any children, to the free list.
  120. * `desc' must not be on any lists.
  121. */
  122. static void dwc_desc_put(struct dw_dma_chan *dwc, struct dw_desc *desc)
  123. {
  124. unsigned long flags;
  125. if (desc) {
  126. struct dw_desc *child;
  127. dwc_sync_desc_for_cpu(dwc, desc);
  128. spin_lock_irqsave(&dwc->lock, flags);
  129. list_for_each_entry(child, &desc->tx_list, desc_node)
  130. dev_vdbg(chan2dev(&dwc->chan),
  131. "moving child desc %p to freelist\n",
  132. child);
  133. list_splice_init(&desc->tx_list, &dwc->free_list);
  134. dev_vdbg(chan2dev(&dwc->chan), "moving desc %p to freelist\n", desc);
  135. list_add(&desc->desc_node, &dwc->free_list);
  136. spin_unlock_irqrestore(&dwc->lock, flags);
  137. }
  138. }
  139. static void dwc_initialize(struct dw_dma_chan *dwc)
  140. {
  141. struct dw_dma *dw = to_dw_dma(dwc->chan.device);
  142. struct dw_dma_slave *dws = dwc->chan.private;
  143. u32 cfghi = DWC_CFGH_FIFO_MODE;
  144. u32 cfglo = DWC_CFGL_CH_PRIOR(dwc->priority);
  145. if (dwc->initialized == true)
  146. return;
  147. if (dws) {
  148. /*
  149. * We need controller-specific data to set up slave
  150. * transfers.
  151. */
  152. BUG_ON(!dws->dma_dev || dws->dma_dev != dw->dma.dev);
  153. cfghi = dws->cfg_hi;
  154. cfglo |= dws->cfg_lo & ~DWC_CFGL_CH_PRIOR_MASK;
  155. } else {
  156. if (dwc->dma_sconfig.direction == DMA_MEM_TO_DEV)
  157. cfghi = DWC_CFGH_DST_PER(dwc->dma_sconfig.slave_id);
  158. else if (dwc->dma_sconfig.direction == DMA_DEV_TO_MEM)
  159. cfghi = DWC_CFGH_SRC_PER(dwc->dma_sconfig.slave_id);
  160. }
  161. channel_writel(dwc, CFG_LO, cfglo);
  162. channel_writel(dwc, CFG_HI, cfghi);
  163. /* Enable interrupts */
  164. channel_set_bit(dw, MASK.XFER, dwc->mask);
  165. channel_set_bit(dw, MASK.ERROR, dwc->mask);
  166. dwc->initialized = true;
  167. }
  168. /*----------------------------------------------------------------------*/
  169. static inline unsigned int dwc_fast_fls(unsigned long long v)
  170. {
  171. /*
  172. * We can be a lot more clever here, but this should take care
  173. * of the most common optimization.
  174. */
  175. if (!(v & 7))
  176. return 3;
  177. else if (!(v & 3))
  178. return 2;
  179. else if (!(v & 1))
  180. return 1;
  181. return 0;
  182. }
  183. static inline void dwc_dump_chan_regs(struct dw_dma_chan *dwc)
  184. {
  185. dev_err(chan2dev(&dwc->chan),
  186. " SAR: 0x%x DAR: 0x%x LLP: 0x%x CTL: 0x%x:%08x\n",
  187. channel_readl(dwc, SAR),
  188. channel_readl(dwc, DAR),
  189. channel_readl(dwc, LLP),
  190. channel_readl(dwc, CTL_HI),
  191. channel_readl(dwc, CTL_LO));
  192. }
  193. static inline void dwc_chan_disable(struct dw_dma *dw, struct dw_dma_chan *dwc)
  194. {
  195. channel_clear_bit(dw, CH_EN, dwc->mask);
  196. while (dma_readl(dw, CH_EN) & dwc->mask)
  197. cpu_relax();
  198. }
  199. /*----------------------------------------------------------------------*/
  200. /* Perform single block transfer */
  201. static inline void dwc_do_single_block(struct dw_dma_chan *dwc,
  202. struct dw_desc *desc)
  203. {
  204. struct dw_dma *dw = to_dw_dma(dwc->chan.device);
  205. u32 ctllo;
  206. /* Software emulation of LLP mode relies on interrupts to continue
  207. * multi block transfer. */
  208. ctllo = desc->lli.ctllo | DWC_CTLL_INT_EN;
  209. channel_writel(dwc, SAR, desc->lli.sar);
  210. channel_writel(dwc, DAR, desc->lli.dar);
  211. channel_writel(dwc, CTL_LO, ctllo);
  212. channel_writel(dwc, CTL_HI, desc->lli.ctlhi);
  213. channel_set_bit(dw, CH_EN, dwc->mask);
  214. }
  215. /* Called with dwc->lock held and bh disabled */
  216. static void dwc_dostart(struct dw_dma_chan *dwc, struct dw_desc *first)
  217. {
  218. struct dw_dma *dw = to_dw_dma(dwc->chan.device);
  219. unsigned long was_soft_llp;
  220. /* ASSERT: channel is idle */
  221. if (dma_readl(dw, CH_EN) & dwc->mask) {
  222. dev_err(chan2dev(&dwc->chan),
  223. "BUG: Attempted to start non-idle channel\n");
  224. dwc_dump_chan_regs(dwc);
  225. /* The tasklet will hopefully advance the queue... */
  226. return;
  227. }
  228. if (dwc->nollp) {
  229. was_soft_llp = test_and_set_bit(DW_DMA_IS_SOFT_LLP,
  230. &dwc->flags);
  231. if (was_soft_llp) {
  232. dev_err(chan2dev(&dwc->chan),
  233. "BUG: Attempted to start new LLP transfer "
  234. "inside ongoing one\n");
  235. return;
  236. }
  237. dwc_initialize(dwc);
  238. dwc->tx_list = &first->tx_list;
  239. dwc->tx_node_active = first->tx_list.next;
  240. dwc_do_single_block(dwc, first);
  241. return;
  242. }
  243. dwc_initialize(dwc);
  244. channel_writel(dwc, LLP, first->txd.phys);
  245. channel_writel(dwc, CTL_LO,
  246. DWC_CTLL_LLP_D_EN | DWC_CTLL_LLP_S_EN);
  247. channel_writel(dwc, CTL_HI, 0);
  248. channel_set_bit(dw, CH_EN, dwc->mask);
  249. }
  250. /*----------------------------------------------------------------------*/
  251. static void
  252. dwc_descriptor_complete(struct dw_dma_chan *dwc, struct dw_desc *desc,
  253. bool callback_required)
  254. {
  255. dma_async_tx_callback callback = NULL;
  256. void *param = NULL;
  257. struct dma_async_tx_descriptor *txd = &desc->txd;
  258. struct dw_desc *child;
  259. unsigned long flags;
  260. dev_vdbg(chan2dev(&dwc->chan), "descriptor %u complete\n", txd->cookie);
  261. spin_lock_irqsave(&dwc->lock, flags);
  262. dma_cookie_complete(txd);
  263. if (callback_required) {
  264. callback = txd->callback;
  265. param = txd->callback_param;
  266. }
  267. dwc_sync_desc_for_cpu(dwc, desc);
  268. /* async_tx_ack */
  269. list_for_each_entry(child, &desc->tx_list, desc_node)
  270. async_tx_ack(&child->txd);
  271. async_tx_ack(&desc->txd);
  272. list_splice_init(&desc->tx_list, &dwc->free_list);
  273. list_move(&desc->desc_node, &dwc->free_list);
  274. if (!dwc->chan.private) {
  275. struct device *parent = chan2parent(&dwc->chan);
  276. if (!(txd->flags & DMA_COMPL_SKIP_DEST_UNMAP)) {
  277. if (txd->flags & DMA_COMPL_DEST_UNMAP_SINGLE)
  278. dma_unmap_single(parent, desc->lli.dar,
  279. desc->len, DMA_FROM_DEVICE);
  280. else
  281. dma_unmap_page(parent, desc->lli.dar,
  282. desc->len, DMA_FROM_DEVICE);
  283. }
  284. if (!(txd->flags & DMA_COMPL_SKIP_SRC_UNMAP)) {
  285. if (txd->flags & DMA_COMPL_SRC_UNMAP_SINGLE)
  286. dma_unmap_single(parent, desc->lli.sar,
  287. desc->len, DMA_TO_DEVICE);
  288. else
  289. dma_unmap_page(parent, desc->lli.sar,
  290. desc->len, DMA_TO_DEVICE);
  291. }
  292. }
  293. spin_unlock_irqrestore(&dwc->lock, flags);
  294. if (callback_required && callback)
  295. callback(param);
  296. }
  297. static void dwc_complete_all(struct dw_dma *dw, struct dw_dma_chan *dwc)
  298. {
  299. struct dw_desc *desc, *_desc;
  300. LIST_HEAD(list);
  301. unsigned long flags;
  302. spin_lock_irqsave(&dwc->lock, flags);
  303. if (dma_readl(dw, CH_EN) & dwc->mask) {
  304. dev_err(chan2dev(&dwc->chan),
  305. "BUG: XFER bit set, but channel not idle!\n");
  306. /* Try to continue after resetting the channel... */
  307. dwc_chan_disable(dw, dwc);
  308. }
  309. /*
  310. * Submit queued descriptors ASAP, i.e. before we go through
  311. * the completed ones.
  312. */
  313. list_splice_init(&dwc->active_list, &list);
  314. if (!list_empty(&dwc->queue)) {
  315. list_move(dwc->queue.next, &dwc->active_list);
  316. dwc_dostart(dwc, dwc_first_active(dwc));
  317. }
  318. spin_unlock_irqrestore(&dwc->lock, flags);
  319. list_for_each_entry_safe(desc, _desc, &list, desc_node)
  320. dwc_descriptor_complete(dwc, desc, true);
  321. }
  322. static void dwc_scan_descriptors(struct dw_dma *dw, struct dw_dma_chan *dwc)
  323. {
  324. dma_addr_t llp;
  325. struct dw_desc *desc, *_desc;
  326. struct dw_desc *child;
  327. u32 status_xfer;
  328. unsigned long flags;
  329. spin_lock_irqsave(&dwc->lock, flags);
  330. llp = channel_readl(dwc, LLP);
  331. status_xfer = dma_readl(dw, RAW.XFER);
  332. if (status_xfer & dwc->mask) {
  333. /* Everything we've submitted is done */
  334. dma_writel(dw, CLEAR.XFER, dwc->mask);
  335. spin_unlock_irqrestore(&dwc->lock, flags);
  336. dwc_complete_all(dw, dwc);
  337. return;
  338. }
  339. if (list_empty(&dwc->active_list)) {
  340. spin_unlock_irqrestore(&dwc->lock, flags);
  341. return;
  342. }
  343. dev_vdbg(chan2dev(&dwc->chan), "%s: llp=0x%llx\n", __func__,
  344. (unsigned long long)llp);
  345. list_for_each_entry_safe(desc, _desc, &dwc->active_list, desc_node) {
  346. /* check first descriptors addr */
  347. if (desc->txd.phys == llp) {
  348. spin_unlock_irqrestore(&dwc->lock, flags);
  349. return;
  350. }
  351. /* check first descriptors llp */
  352. if (desc->lli.llp == llp) {
  353. /* This one is currently in progress */
  354. spin_unlock_irqrestore(&dwc->lock, flags);
  355. return;
  356. }
  357. list_for_each_entry(child, &desc->tx_list, desc_node)
  358. if (child->lli.llp == llp) {
  359. /* Currently in progress */
  360. spin_unlock_irqrestore(&dwc->lock, flags);
  361. return;
  362. }
  363. /*
  364. * No descriptors so far seem to be in progress, i.e.
  365. * this one must be done.
  366. */
  367. spin_unlock_irqrestore(&dwc->lock, flags);
  368. dwc_descriptor_complete(dwc, desc, true);
  369. spin_lock_irqsave(&dwc->lock, flags);
  370. }
  371. dev_err(chan2dev(&dwc->chan),
  372. "BUG: All descriptors done, but channel not idle!\n");
  373. /* Try to continue after resetting the channel... */
  374. dwc_chan_disable(dw, dwc);
  375. if (!list_empty(&dwc->queue)) {
  376. list_move(dwc->queue.next, &dwc->active_list);
  377. dwc_dostart(dwc, dwc_first_active(dwc));
  378. }
  379. spin_unlock_irqrestore(&dwc->lock, flags);
  380. }
  381. static inline void dwc_dump_lli(struct dw_dma_chan *dwc, struct dw_lli *lli)
  382. {
  383. dev_printk(KERN_CRIT, chan2dev(&dwc->chan),
  384. " desc: s0x%x d0x%x l0x%x c0x%x:%x\n",
  385. lli->sar, lli->dar, lli->llp, lli->ctlhi, lli->ctllo);
  386. }
  387. static void dwc_handle_error(struct dw_dma *dw, struct dw_dma_chan *dwc)
  388. {
  389. struct dw_desc *bad_desc;
  390. struct dw_desc *child;
  391. unsigned long flags;
  392. dwc_scan_descriptors(dw, dwc);
  393. spin_lock_irqsave(&dwc->lock, flags);
  394. /*
  395. * The descriptor currently at the head of the active list is
  396. * borked. Since we don't have any way to report errors, we'll
  397. * just have to scream loudly and try to carry on.
  398. */
  399. bad_desc = dwc_first_active(dwc);
  400. list_del_init(&bad_desc->desc_node);
  401. list_move(dwc->queue.next, dwc->active_list.prev);
  402. /* Clear the error flag and try to restart the controller */
  403. dma_writel(dw, CLEAR.ERROR, dwc->mask);
  404. if (!list_empty(&dwc->active_list))
  405. dwc_dostart(dwc, dwc_first_active(dwc));
  406. /*
  407. * KERN_CRITICAL may seem harsh, but since this only happens
  408. * when someone submits a bad physical address in a
  409. * descriptor, we should consider ourselves lucky that the
  410. * controller flagged an error instead of scribbling over
  411. * random memory locations.
  412. */
  413. dev_printk(KERN_CRIT, chan2dev(&dwc->chan),
  414. "Bad descriptor submitted for DMA!\n");
  415. dev_printk(KERN_CRIT, chan2dev(&dwc->chan),
  416. " cookie: %d\n", bad_desc->txd.cookie);
  417. dwc_dump_lli(dwc, &bad_desc->lli);
  418. list_for_each_entry(child, &bad_desc->tx_list, desc_node)
  419. dwc_dump_lli(dwc, &child->lli);
  420. spin_unlock_irqrestore(&dwc->lock, flags);
  421. /* Pretend the descriptor completed successfully */
  422. dwc_descriptor_complete(dwc, bad_desc, true);
  423. }
  424. /* --------------------- Cyclic DMA API extensions -------------------- */
  425. inline dma_addr_t dw_dma_get_src_addr(struct dma_chan *chan)
  426. {
  427. struct dw_dma_chan *dwc = to_dw_dma_chan(chan);
  428. return channel_readl(dwc, SAR);
  429. }
  430. EXPORT_SYMBOL(dw_dma_get_src_addr);
  431. inline dma_addr_t dw_dma_get_dst_addr(struct dma_chan *chan)
  432. {
  433. struct dw_dma_chan *dwc = to_dw_dma_chan(chan);
  434. return channel_readl(dwc, DAR);
  435. }
  436. EXPORT_SYMBOL(dw_dma_get_dst_addr);
  437. /* called with dwc->lock held and all DMAC interrupts disabled */
  438. static void dwc_handle_cyclic(struct dw_dma *dw, struct dw_dma_chan *dwc,
  439. u32 status_err, u32 status_xfer)
  440. {
  441. unsigned long flags;
  442. if (dwc->mask) {
  443. void (*callback)(void *param);
  444. void *callback_param;
  445. dev_vdbg(chan2dev(&dwc->chan), "new cyclic period llp 0x%08x\n",
  446. channel_readl(dwc, LLP));
  447. callback = dwc->cdesc->period_callback;
  448. callback_param = dwc->cdesc->period_callback_param;
  449. if (callback)
  450. callback(callback_param);
  451. }
  452. /*
  453. * Error and transfer complete are highly unlikely, and will most
  454. * likely be due to a configuration error by the user.
  455. */
  456. if (unlikely(status_err & dwc->mask) ||
  457. unlikely(status_xfer & dwc->mask)) {
  458. int i;
  459. dev_err(chan2dev(&dwc->chan), "cyclic DMA unexpected %s "
  460. "interrupt, stopping DMA transfer\n",
  461. status_xfer ? "xfer" : "error");
  462. spin_lock_irqsave(&dwc->lock, flags);
  463. dwc_dump_chan_regs(dwc);
  464. dwc_chan_disable(dw, dwc);
  465. /* make sure DMA does not restart by loading a new list */
  466. channel_writel(dwc, LLP, 0);
  467. channel_writel(dwc, CTL_LO, 0);
  468. channel_writel(dwc, CTL_HI, 0);
  469. dma_writel(dw, CLEAR.ERROR, dwc->mask);
  470. dma_writel(dw, CLEAR.XFER, dwc->mask);
  471. for (i = 0; i < dwc->cdesc->periods; i++)
  472. dwc_dump_lli(dwc, &dwc->cdesc->desc[i]->lli);
  473. spin_unlock_irqrestore(&dwc->lock, flags);
  474. }
  475. }
  476. /* ------------------------------------------------------------------------- */
  477. static void dw_dma_tasklet(unsigned long data)
  478. {
  479. struct dw_dma *dw = (struct dw_dma *)data;
  480. struct dw_dma_chan *dwc;
  481. u32 status_xfer;
  482. u32 status_err;
  483. int i;
  484. status_xfer = dma_readl(dw, RAW.XFER);
  485. status_err = dma_readl(dw, RAW.ERROR);
  486. dev_vdbg(dw->dma.dev, "%s: status_err=%x\n", __func__, status_err);
  487. for (i = 0; i < dw->dma.chancnt; i++) {
  488. dwc = &dw->chan[i];
  489. if (test_bit(DW_DMA_IS_CYCLIC, &dwc->flags))
  490. dwc_handle_cyclic(dw, dwc, status_err, status_xfer);
  491. else if (status_err & (1 << i))
  492. dwc_handle_error(dw, dwc);
  493. else if (status_xfer & (1 << i)) {
  494. unsigned long flags;
  495. spin_lock_irqsave(&dwc->lock, flags);
  496. if (test_bit(DW_DMA_IS_SOFT_LLP, &dwc->flags)) {
  497. if (dwc->tx_node_active != dwc->tx_list) {
  498. struct dw_desc *desc =
  499. list_entry(dwc->tx_node_active,
  500. struct dw_desc,
  501. desc_node);
  502. dma_writel(dw, CLEAR.XFER, dwc->mask);
  503. /* move pointer to next descriptor */
  504. dwc->tx_node_active =
  505. dwc->tx_node_active->next;
  506. dwc_do_single_block(dwc, desc);
  507. spin_unlock_irqrestore(&dwc->lock, flags);
  508. continue;
  509. } else {
  510. /* we are done here */
  511. clear_bit(DW_DMA_IS_SOFT_LLP, &dwc->flags);
  512. }
  513. }
  514. spin_unlock_irqrestore(&dwc->lock, flags);
  515. dwc_scan_descriptors(dw, dwc);
  516. }
  517. }
  518. /*
  519. * Re-enable interrupts.
  520. */
  521. channel_set_bit(dw, MASK.XFER, dw->all_chan_mask);
  522. channel_set_bit(dw, MASK.ERROR, dw->all_chan_mask);
  523. }
  524. static irqreturn_t dw_dma_interrupt(int irq, void *dev_id)
  525. {
  526. struct dw_dma *dw = dev_id;
  527. u32 status;
  528. dev_vdbg(dw->dma.dev, "%s: status=0x%x\n", __func__,
  529. dma_readl(dw, STATUS_INT));
  530. /*
  531. * Just disable the interrupts. We'll turn them back on in the
  532. * softirq handler.
  533. */
  534. channel_clear_bit(dw, MASK.XFER, dw->all_chan_mask);
  535. channel_clear_bit(dw, MASK.ERROR, dw->all_chan_mask);
  536. status = dma_readl(dw, STATUS_INT);
  537. if (status) {
  538. dev_err(dw->dma.dev,
  539. "BUG: Unexpected interrupts pending: 0x%x\n",
  540. status);
  541. /* Try to recover */
  542. channel_clear_bit(dw, MASK.XFER, (1 << 8) - 1);
  543. channel_clear_bit(dw, MASK.SRC_TRAN, (1 << 8) - 1);
  544. channel_clear_bit(dw, MASK.DST_TRAN, (1 << 8) - 1);
  545. channel_clear_bit(dw, MASK.ERROR, (1 << 8) - 1);
  546. }
  547. tasklet_schedule(&dw->tasklet);
  548. return IRQ_HANDLED;
  549. }
  550. /*----------------------------------------------------------------------*/
  551. static dma_cookie_t dwc_tx_submit(struct dma_async_tx_descriptor *tx)
  552. {
  553. struct dw_desc *desc = txd_to_dw_desc(tx);
  554. struct dw_dma_chan *dwc = to_dw_dma_chan(tx->chan);
  555. dma_cookie_t cookie;
  556. unsigned long flags;
  557. spin_lock_irqsave(&dwc->lock, flags);
  558. cookie = dma_cookie_assign(tx);
  559. /*
  560. * REVISIT: We should attempt to chain as many descriptors as
  561. * possible, perhaps even appending to those already submitted
  562. * for DMA. But this is hard to do in a race-free manner.
  563. */
  564. if (list_empty(&dwc->active_list)) {
  565. dev_vdbg(chan2dev(tx->chan), "%s: started %u\n", __func__,
  566. desc->txd.cookie);
  567. list_add_tail(&desc->desc_node, &dwc->active_list);
  568. dwc_dostart(dwc, dwc_first_active(dwc));
  569. } else {
  570. dev_vdbg(chan2dev(tx->chan), "%s: queued %u\n", __func__,
  571. desc->txd.cookie);
  572. list_add_tail(&desc->desc_node, &dwc->queue);
  573. }
  574. spin_unlock_irqrestore(&dwc->lock, flags);
  575. return cookie;
  576. }
  577. static struct dma_async_tx_descriptor *
  578. dwc_prep_dma_memcpy(struct dma_chan *chan, dma_addr_t dest, dma_addr_t src,
  579. size_t len, unsigned long flags)
  580. {
  581. struct dw_dma_chan *dwc = to_dw_dma_chan(chan);
  582. struct dw_dma_slave *dws = chan->private;
  583. struct dw_desc *desc;
  584. struct dw_desc *first;
  585. struct dw_desc *prev;
  586. size_t xfer_count;
  587. size_t offset;
  588. unsigned int src_width;
  589. unsigned int dst_width;
  590. unsigned int data_width;
  591. u32 ctllo;
  592. dev_vdbg(chan2dev(chan),
  593. "%s: d0x%llx s0x%llx l0x%zx f0x%lx\n", __func__,
  594. (unsigned long long)dest, (unsigned long long)src,
  595. len, flags);
  596. if (unlikely(!len)) {
  597. dev_dbg(chan2dev(chan), "%s: length is zero!\n", __func__);
  598. return NULL;
  599. }
  600. data_width = min_t(unsigned int, dwc->dw->data_width[dwc_get_sms(dws)],
  601. dwc->dw->data_width[dwc_get_dms(dws)]);
  602. src_width = dst_width = min_t(unsigned int, data_width,
  603. dwc_fast_fls(src | dest | len));
  604. ctllo = DWC_DEFAULT_CTLLO(chan)
  605. | DWC_CTLL_DST_WIDTH(dst_width)
  606. | DWC_CTLL_SRC_WIDTH(src_width)
  607. | DWC_CTLL_DST_INC
  608. | DWC_CTLL_SRC_INC
  609. | DWC_CTLL_FC_M2M;
  610. prev = first = NULL;
  611. for (offset = 0; offset < len; offset += xfer_count << src_width) {
  612. xfer_count = min_t(size_t, (len - offset) >> src_width,
  613. dwc->block_size);
  614. desc = dwc_desc_get(dwc);
  615. if (!desc)
  616. goto err_desc_get;
  617. desc->lli.sar = src + offset;
  618. desc->lli.dar = dest + offset;
  619. desc->lli.ctllo = ctllo;
  620. desc->lli.ctlhi = xfer_count;
  621. if (!first) {
  622. first = desc;
  623. } else {
  624. prev->lli.llp = desc->txd.phys;
  625. dma_sync_single_for_device(chan2parent(chan),
  626. prev->txd.phys, sizeof(prev->lli),
  627. DMA_TO_DEVICE);
  628. list_add_tail(&desc->desc_node,
  629. &first->tx_list);
  630. }
  631. prev = desc;
  632. }
  633. if (flags & DMA_PREP_INTERRUPT)
  634. /* Trigger interrupt after last block */
  635. prev->lli.ctllo |= DWC_CTLL_INT_EN;
  636. prev->lli.llp = 0;
  637. dma_sync_single_for_device(chan2parent(chan),
  638. prev->txd.phys, sizeof(prev->lli),
  639. DMA_TO_DEVICE);
  640. first->txd.flags = flags;
  641. first->len = len;
  642. return &first->txd;
  643. err_desc_get:
  644. dwc_desc_put(dwc, first);
  645. return NULL;
  646. }
  647. static struct dma_async_tx_descriptor *
  648. dwc_prep_slave_sg(struct dma_chan *chan, struct scatterlist *sgl,
  649. unsigned int sg_len, enum dma_transfer_direction direction,
  650. unsigned long flags, void *context)
  651. {
  652. struct dw_dma_chan *dwc = to_dw_dma_chan(chan);
  653. struct dw_dma_slave *dws = chan->private;
  654. struct dma_slave_config *sconfig = &dwc->dma_sconfig;
  655. struct dw_desc *prev;
  656. struct dw_desc *first;
  657. u32 ctllo;
  658. dma_addr_t reg;
  659. unsigned int reg_width;
  660. unsigned int mem_width;
  661. unsigned int data_width;
  662. unsigned int i;
  663. struct scatterlist *sg;
  664. size_t total_len = 0;
  665. dev_vdbg(chan2dev(chan), "%s\n", __func__);
  666. if (unlikely(!dws || !sg_len))
  667. return NULL;
  668. prev = first = NULL;
  669. switch (direction) {
  670. case DMA_MEM_TO_DEV:
  671. reg_width = __fls(sconfig->dst_addr_width);
  672. reg = sconfig->dst_addr;
  673. ctllo = (DWC_DEFAULT_CTLLO(chan)
  674. | DWC_CTLL_DST_WIDTH(reg_width)
  675. | DWC_CTLL_DST_FIX
  676. | DWC_CTLL_SRC_INC);
  677. ctllo |= sconfig->device_fc ? DWC_CTLL_FC(DW_DMA_FC_P_M2P) :
  678. DWC_CTLL_FC(DW_DMA_FC_D_M2P);
  679. data_width = dwc->dw->data_width[dwc_get_sms(dws)];
  680. for_each_sg(sgl, sg, sg_len, i) {
  681. struct dw_desc *desc;
  682. u32 len, dlen, mem;
  683. mem = sg_dma_address(sg);
  684. len = sg_dma_len(sg);
  685. mem_width = min_t(unsigned int,
  686. data_width, dwc_fast_fls(mem | len));
  687. slave_sg_todev_fill_desc:
  688. desc = dwc_desc_get(dwc);
  689. if (!desc) {
  690. dev_err(chan2dev(chan),
  691. "not enough descriptors available\n");
  692. goto err_desc_get;
  693. }
  694. desc->lli.sar = mem;
  695. desc->lli.dar = reg;
  696. desc->lli.ctllo = ctllo | DWC_CTLL_SRC_WIDTH(mem_width);
  697. if ((len >> mem_width) > dwc->block_size) {
  698. dlen = dwc->block_size << mem_width;
  699. mem += dlen;
  700. len -= dlen;
  701. } else {
  702. dlen = len;
  703. len = 0;
  704. }
  705. desc->lli.ctlhi = dlen >> mem_width;
  706. if (!first) {
  707. first = desc;
  708. } else {
  709. prev->lli.llp = desc->txd.phys;
  710. dma_sync_single_for_device(chan2parent(chan),
  711. prev->txd.phys,
  712. sizeof(prev->lli),
  713. DMA_TO_DEVICE);
  714. list_add_tail(&desc->desc_node,
  715. &first->tx_list);
  716. }
  717. prev = desc;
  718. total_len += dlen;
  719. if (len)
  720. goto slave_sg_todev_fill_desc;
  721. }
  722. break;
  723. case DMA_DEV_TO_MEM:
  724. reg_width = __fls(sconfig->src_addr_width);
  725. reg = sconfig->src_addr;
  726. ctllo = (DWC_DEFAULT_CTLLO(chan)
  727. | DWC_CTLL_SRC_WIDTH(reg_width)
  728. | DWC_CTLL_DST_INC
  729. | DWC_CTLL_SRC_FIX);
  730. ctllo |= sconfig->device_fc ? DWC_CTLL_FC(DW_DMA_FC_P_P2M) :
  731. DWC_CTLL_FC(DW_DMA_FC_D_P2M);
  732. data_width = dwc->dw->data_width[dwc_get_dms(dws)];
  733. for_each_sg(sgl, sg, sg_len, i) {
  734. struct dw_desc *desc;
  735. u32 len, dlen, mem;
  736. mem = sg_dma_address(sg);
  737. len = sg_dma_len(sg);
  738. mem_width = min_t(unsigned int,
  739. data_width, dwc_fast_fls(mem | len));
  740. slave_sg_fromdev_fill_desc:
  741. desc = dwc_desc_get(dwc);
  742. if (!desc) {
  743. dev_err(chan2dev(chan),
  744. "not enough descriptors available\n");
  745. goto err_desc_get;
  746. }
  747. desc->lli.sar = reg;
  748. desc->lli.dar = mem;
  749. desc->lli.ctllo = ctllo | DWC_CTLL_DST_WIDTH(mem_width);
  750. if ((len >> reg_width) > dwc->block_size) {
  751. dlen = dwc->block_size << reg_width;
  752. mem += dlen;
  753. len -= dlen;
  754. } else {
  755. dlen = len;
  756. len = 0;
  757. }
  758. desc->lli.ctlhi = dlen >> reg_width;
  759. if (!first) {
  760. first = desc;
  761. } else {
  762. prev->lli.llp = desc->txd.phys;
  763. dma_sync_single_for_device(chan2parent(chan),
  764. prev->txd.phys,
  765. sizeof(prev->lli),
  766. DMA_TO_DEVICE);
  767. list_add_tail(&desc->desc_node,
  768. &first->tx_list);
  769. }
  770. prev = desc;
  771. total_len += dlen;
  772. if (len)
  773. goto slave_sg_fromdev_fill_desc;
  774. }
  775. break;
  776. default:
  777. return NULL;
  778. }
  779. if (flags & DMA_PREP_INTERRUPT)
  780. /* Trigger interrupt after last block */
  781. prev->lli.ctllo |= DWC_CTLL_INT_EN;
  782. prev->lli.llp = 0;
  783. dma_sync_single_for_device(chan2parent(chan),
  784. prev->txd.phys, sizeof(prev->lli),
  785. DMA_TO_DEVICE);
  786. first->len = total_len;
  787. return &first->txd;
  788. err_desc_get:
  789. dwc_desc_put(dwc, first);
  790. return NULL;
  791. }
  792. /*
  793. * Fix sconfig's burst size according to dw_dmac. We need to convert them as:
  794. * 1 -> 0, 4 -> 1, 8 -> 2, 16 -> 3.
  795. *
  796. * NOTE: burst size 2 is not supported by controller.
  797. *
  798. * This can be done by finding least significant bit set: n & (n - 1)
  799. */
  800. static inline void convert_burst(u32 *maxburst)
  801. {
  802. if (*maxburst > 1)
  803. *maxburst = fls(*maxburst) - 2;
  804. else
  805. *maxburst = 0;
  806. }
  807. static int
  808. set_runtime_config(struct dma_chan *chan, struct dma_slave_config *sconfig)
  809. {
  810. struct dw_dma_chan *dwc = to_dw_dma_chan(chan);
  811. /* Check if it is chan is configured for slave transfers */
  812. if (!chan->private)
  813. return -EINVAL;
  814. memcpy(&dwc->dma_sconfig, sconfig, sizeof(*sconfig));
  815. convert_burst(&dwc->dma_sconfig.src_maxburst);
  816. convert_burst(&dwc->dma_sconfig.dst_maxburst);
  817. return 0;
  818. }
  819. static int dwc_control(struct dma_chan *chan, enum dma_ctrl_cmd cmd,
  820. unsigned long arg)
  821. {
  822. struct dw_dma_chan *dwc = to_dw_dma_chan(chan);
  823. struct dw_dma *dw = to_dw_dma(chan->device);
  824. struct dw_desc *desc, *_desc;
  825. unsigned long flags;
  826. u32 cfglo;
  827. LIST_HEAD(list);
  828. if (cmd == DMA_PAUSE) {
  829. spin_lock_irqsave(&dwc->lock, flags);
  830. cfglo = channel_readl(dwc, CFG_LO);
  831. channel_writel(dwc, CFG_LO, cfglo | DWC_CFGL_CH_SUSP);
  832. while (!(channel_readl(dwc, CFG_LO) & DWC_CFGL_FIFO_EMPTY))
  833. cpu_relax();
  834. dwc->paused = true;
  835. spin_unlock_irqrestore(&dwc->lock, flags);
  836. } else if (cmd == DMA_RESUME) {
  837. if (!dwc->paused)
  838. return 0;
  839. spin_lock_irqsave(&dwc->lock, flags);
  840. cfglo = channel_readl(dwc, CFG_LO);
  841. channel_writel(dwc, CFG_LO, cfglo & ~DWC_CFGL_CH_SUSP);
  842. dwc->paused = false;
  843. spin_unlock_irqrestore(&dwc->lock, flags);
  844. } else if (cmd == DMA_TERMINATE_ALL) {
  845. spin_lock_irqsave(&dwc->lock, flags);
  846. clear_bit(DW_DMA_IS_SOFT_LLP, &dwc->flags);
  847. dwc_chan_disable(dw, dwc);
  848. dwc->paused = false;
  849. /* active_list entries will end up before queued entries */
  850. list_splice_init(&dwc->queue, &list);
  851. list_splice_init(&dwc->active_list, &list);
  852. spin_unlock_irqrestore(&dwc->lock, flags);
  853. /* Flush all pending and queued descriptors */
  854. list_for_each_entry_safe(desc, _desc, &list, desc_node)
  855. dwc_descriptor_complete(dwc, desc, false);
  856. } else if (cmd == DMA_SLAVE_CONFIG) {
  857. return set_runtime_config(chan, (struct dma_slave_config *)arg);
  858. } else {
  859. return -ENXIO;
  860. }
  861. return 0;
  862. }
  863. static enum dma_status
  864. dwc_tx_status(struct dma_chan *chan,
  865. dma_cookie_t cookie,
  866. struct dma_tx_state *txstate)
  867. {
  868. struct dw_dma_chan *dwc = to_dw_dma_chan(chan);
  869. enum dma_status ret;
  870. ret = dma_cookie_status(chan, cookie, txstate);
  871. if (ret != DMA_SUCCESS) {
  872. dwc_scan_descriptors(to_dw_dma(chan->device), dwc);
  873. ret = dma_cookie_status(chan, cookie, txstate);
  874. }
  875. if (ret != DMA_SUCCESS)
  876. dma_set_residue(txstate, dwc_first_active(dwc)->len);
  877. if (dwc->paused)
  878. return DMA_PAUSED;
  879. return ret;
  880. }
  881. static void dwc_issue_pending(struct dma_chan *chan)
  882. {
  883. struct dw_dma_chan *dwc = to_dw_dma_chan(chan);
  884. if (!list_empty(&dwc->queue))
  885. dwc_scan_descriptors(to_dw_dma(chan->device), dwc);
  886. }
  887. static int dwc_alloc_chan_resources(struct dma_chan *chan)
  888. {
  889. struct dw_dma_chan *dwc = to_dw_dma_chan(chan);
  890. struct dw_dma *dw = to_dw_dma(chan->device);
  891. struct dw_desc *desc;
  892. int i;
  893. unsigned long flags;
  894. dev_vdbg(chan2dev(chan), "%s\n", __func__);
  895. /* ASSERT: channel is idle */
  896. if (dma_readl(dw, CH_EN) & dwc->mask) {
  897. dev_dbg(chan2dev(chan), "DMA channel not idle?\n");
  898. return -EIO;
  899. }
  900. dma_cookie_init(chan);
  901. /*
  902. * NOTE: some controllers may have additional features that we
  903. * need to initialize here, like "scatter-gather" (which
  904. * doesn't mean what you think it means), and status writeback.
  905. */
  906. spin_lock_irqsave(&dwc->lock, flags);
  907. i = dwc->descs_allocated;
  908. while (dwc->descs_allocated < NR_DESCS_PER_CHANNEL) {
  909. spin_unlock_irqrestore(&dwc->lock, flags);
  910. desc = kzalloc(sizeof(struct dw_desc), GFP_KERNEL);
  911. if (!desc) {
  912. dev_info(chan2dev(chan),
  913. "only allocated %d descriptors\n", i);
  914. spin_lock_irqsave(&dwc->lock, flags);
  915. break;
  916. }
  917. INIT_LIST_HEAD(&desc->tx_list);
  918. dma_async_tx_descriptor_init(&desc->txd, chan);
  919. desc->txd.tx_submit = dwc_tx_submit;
  920. desc->txd.flags = DMA_CTRL_ACK;
  921. desc->txd.phys = dma_map_single(chan2parent(chan), &desc->lli,
  922. sizeof(desc->lli), DMA_TO_DEVICE);
  923. dwc_desc_put(dwc, desc);
  924. spin_lock_irqsave(&dwc->lock, flags);
  925. i = ++dwc->descs_allocated;
  926. }
  927. spin_unlock_irqrestore(&dwc->lock, flags);
  928. dev_dbg(chan2dev(chan), "%s: allocated %d descriptors\n", __func__, i);
  929. return i;
  930. }
  931. static void dwc_free_chan_resources(struct dma_chan *chan)
  932. {
  933. struct dw_dma_chan *dwc = to_dw_dma_chan(chan);
  934. struct dw_dma *dw = to_dw_dma(chan->device);
  935. struct dw_desc *desc, *_desc;
  936. unsigned long flags;
  937. LIST_HEAD(list);
  938. dev_dbg(chan2dev(chan), "%s: descs allocated=%u\n", __func__,
  939. dwc->descs_allocated);
  940. /* ASSERT: channel is idle */
  941. BUG_ON(!list_empty(&dwc->active_list));
  942. BUG_ON(!list_empty(&dwc->queue));
  943. BUG_ON(dma_readl(to_dw_dma(chan->device), CH_EN) & dwc->mask);
  944. spin_lock_irqsave(&dwc->lock, flags);
  945. list_splice_init(&dwc->free_list, &list);
  946. dwc->descs_allocated = 0;
  947. dwc->initialized = false;
  948. /* Disable interrupts */
  949. channel_clear_bit(dw, MASK.XFER, dwc->mask);
  950. channel_clear_bit(dw, MASK.ERROR, dwc->mask);
  951. spin_unlock_irqrestore(&dwc->lock, flags);
  952. list_for_each_entry_safe(desc, _desc, &list, desc_node) {
  953. dev_vdbg(chan2dev(chan), " freeing descriptor %p\n", desc);
  954. dma_unmap_single(chan2parent(chan), desc->txd.phys,
  955. sizeof(desc->lli), DMA_TO_DEVICE);
  956. kfree(desc);
  957. }
  958. dev_vdbg(chan2dev(chan), "%s: done\n", __func__);
  959. }
  960. bool dw_dma_generic_filter(struct dma_chan *chan, void *param)
  961. {
  962. struct dw_dma *dw = to_dw_dma(chan->device);
  963. static struct dw_dma *last_dw;
  964. static char *last_bus_id;
  965. int i = -1;
  966. /*
  967. * dmaengine framework calls this routine for all channels of all dma
  968. * controller, until true is returned. If 'param' bus_id is not
  969. * registered with a dma controller (dw), then there is no need of
  970. * running below function for all channels of dw.
  971. *
  972. * This block of code does this by saving the parameters of last
  973. * failure. If dw and param are same, i.e. trying on same dw with
  974. * different channel, return false.
  975. */
  976. if ((last_dw == dw) && (last_bus_id == param))
  977. return false;
  978. /*
  979. * Return true:
  980. * - If dw_dma's platform data is not filled with slave info, then all
  981. * dma controllers are fine for transfer.
  982. * - Or if param is NULL
  983. */
  984. if (!dw->sd || !param)
  985. return true;
  986. while (++i < dw->sd_count) {
  987. if (!strcmp(dw->sd[i].bus_id, param)) {
  988. chan->private = &dw->sd[i];
  989. last_dw = NULL;
  990. last_bus_id = NULL;
  991. return true;
  992. }
  993. }
  994. last_dw = dw;
  995. last_bus_id = param;
  996. return false;
  997. }
  998. EXPORT_SYMBOL(dw_dma_generic_filter);
  999. /* --------------------- Cyclic DMA API extensions -------------------- */
  1000. /**
  1001. * dw_dma_cyclic_start - start the cyclic DMA transfer
  1002. * @chan: the DMA channel to start
  1003. *
  1004. * Must be called with soft interrupts disabled. Returns zero on success or
  1005. * -errno on failure.
  1006. */
  1007. int dw_dma_cyclic_start(struct dma_chan *chan)
  1008. {
  1009. struct dw_dma_chan *dwc = to_dw_dma_chan(chan);
  1010. struct dw_dma *dw = to_dw_dma(dwc->chan.device);
  1011. unsigned long flags;
  1012. if (!test_bit(DW_DMA_IS_CYCLIC, &dwc->flags)) {
  1013. dev_err(chan2dev(&dwc->chan), "missing prep for cyclic DMA\n");
  1014. return -ENODEV;
  1015. }
  1016. spin_lock_irqsave(&dwc->lock, flags);
  1017. /* assert channel is idle */
  1018. if (dma_readl(dw, CH_EN) & dwc->mask) {
  1019. dev_err(chan2dev(&dwc->chan),
  1020. "BUG: Attempted to start non-idle channel\n");
  1021. dwc_dump_chan_regs(dwc);
  1022. spin_unlock_irqrestore(&dwc->lock, flags);
  1023. return -EBUSY;
  1024. }
  1025. dma_writel(dw, CLEAR.ERROR, dwc->mask);
  1026. dma_writel(dw, CLEAR.XFER, dwc->mask);
  1027. /* setup DMAC channel registers */
  1028. channel_writel(dwc, LLP, dwc->cdesc->desc[0]->txd.phys);
  1029. channel_writel(dwc, CTL_LO, DWC_CTLL_LLP_D_EN | DWC_CTLL_LLP_S_EN);
  1030. channel_writel(dwc, CTL_HI, 0);
  1031. channel_set_bit(dw, CH_EN, dwc->mask);
  1032. spin_unlock_irqrestore(&dwc->lock, flags);
  1033. return 0;
  1034. }
  1035. EXPORT_SYMBOL(dw_dma_cyclic_start);
  1036. /**
  1037. * dw_dma_cyclic_stop - stop the cyclic DMA transfer
  1038. * @chan: the DMA channel to stop
  1039. *
  1040. * Must be called with soft interrupts disabled.
  1041. */
  1042. void dw_dma_cyclic_stop(struct dma_chan *chan)
  1043. {
  1044. struct dw_dma_chan *dwc = to_dw_dma_chan(chan);
  1045. struct dw_dma *dw = to_dw_dma(dwc->chan.device);
  1046. unsigned long flags;
  1047. spin_lock_irqsave(&dwc->lock, flags);
  1048. dwc_chan_disable(dw, dwc);
  1049. spin_unlock_irqrestore(&dwc->lock, flags);
  1050. }
  1051. EXPORT_SYMBOL(dw_dma_cyclic_stop);
  1052. /**
  1053. * dw_dma_cyclic_prep - prepare the cyclic DMA transfer
  1054. * @chan: the DMA channel to prepare
  1055. * @buf_addr: physical DMA address where the buffer starts
  1056. * @buf_len: total number of bytes for the entire buffer
  1057. * @period_len: number of bytes for each period
  1058. * @direction: transfer direction, to or from device
  1059. *
  1060. * Must be called before trying to start the transfer. Returns a valid struct
  1061. * dw_cyclic_desc if successful or an ERR_PTR(-errno) if not successful.
  1062. */
  1063. struct dw_cyclic_desc *dw_dma_cyclic_prep(struct dma_chan *chan,
  1064. dma_addr_t buf_addr, size_t buf_len, size_t period_len,
  1065. enum dma_transfer_direction direction)
  1066. {
  1067. struct dw_dma_chan *dwc = to_dw_dma_chan(chan);
  1068. struct dma_slave_config *sconfig = &dwc->dma_sconfig;
  1069. struct dw_cyclic_desc *cdesc;
  1070. struct dw_cyclic_desc *retval = NULL;
  1071. struct dw_desc *desc;
  1072. struct dw_desc *last = NULL;
  1073. unsigned long was_cyclic;
  1074. unsigned int reg_width;
  1075. unsigned int periods;
  1076. unsigned int i;
  1077. unsigned long flags;
  1078. spin_lock_irqsave(&dwc->lock, flags);
  1079. if (dwc->nollp) {
  1080. spin_unlock_irqrestore(&dwc->lock, flags);
  1081. dev_dbg(chan2dev(&dwc->chan),
  1082. "channel doesn't support LLP transfers\n");
  1083. return ERR_PTR(-EINVAL);
  1084. }
  1085. if (!list_empty(&dwc->queue) || !list_empty(&dwc->active_list)) {
  1086. spin_unlock_irqrestore(&dwc->lock, flags);
  1087. dev_dbg(chan2dev(&dwc->chan),
  1088. "queue and/or active list are not empty\n");
  1089. return ERR_PTR(-EBUSY);
  1090. }
  1091. was_cyclic = test_and_set_bit(DW_DMA_IS_CYCLIC, &dwc->flags);
  1092. spin_unlock_irqrestore(&dwc->lock, flags);
  1093. if (was_cyclic) {
  1094. dev_dbg(chan2dev(&dwc->chan),
  1095. "channel already prepared for cyclic DMA\n");
  1096. return ERR_PTR(-EBUSY);
  1097. }
  1098. retval = ERR_PTR(-EINVAL);
  1099. if (direction == DMA_MEM_TO_DEV)
  1100. reg_width = __ffs(sconfig->dst_addr_width);
  1101. else
  1102. reg_width = __ffs(sconfig->src_addr_width);
  1103. periods = buf_len / period_len;
  1104. /* Check for too big/unaligned periods and unaligned DMA buffer. */
  1105. if (period_len > (dwc->block_size << reg_width))
  1106. goto out_err;
  1107. if (unlikely(period_len & ((1 << reg_width) - 1)))
  1108. goto out_err;
  1109. if (unlikely(buf_addr & ((1 << reg_width) - 1)))
  1110. goto out_err;
  1111. if (unlikely(!(direction & (DMA_MEM_TO_DEV | DMA_DEV_TO_MEM))))
  1112. goto out_err;
  1113. retval = ERR_PTR(-ENOMEM);
  1114. if (periods > NR_DESCS_PER_CHANNEL)
  1115. goto out_err;
  1116. cdesc = kzalloc(sizeof(struct dw_cyclic_desc), GFP_KERNEL);
  1117. if (!cdesc)
  1118. goto out_err;
  1119. cdesc->desc = kzalloc(sizeof(struct dw_desc *) * periods, GFP_KERNEL);
  1120. if (!cdesc->desc)
  1121. goto out_err_alloc;
  1122. for (i = 0; i < periods; i++) {
  1123. desc = dwc_desc_get(dwc);
  1124. if (!desc)
  1125. goto out_err_desc_get;
  1126. switch (direction) {
  1127. case DMA_MEM_TO_DEV:
  1128. desc->lli.dar = sconfig->dst_addr;
  1129. desc->lli.sar = buf_addr + (period_len * i);
  1130. desc->lli.ctllo = (DWC_DEFAULT_CTLLO(chan)
  1131. | DWC_CTLL_DST_WIDTH(reg_width)
  1132. | DWC_CTLL_SRC_WIDTH(reg_width)
  1133. | DWC_CTLL_DST_FIX
  1134. | DWC_CTLL_SRC_INC
  1135. | DWC_CTLL_INT_EN);
  1136. desc->lli.ctllo |= sconfig->device_fc ?
  1137. DWC_CTLL_FC(DW_DMA_FC_P_M2P) :
  1138. DWC_CTLL_FC(DW_DMA_FC_D_M2P);
  1139. break;
  1140. case DMA_DEV_TO_MEM:
  1141. desc->lli.dar = buf_addr + (period_len * i);
  1142. desc->lli.sar = sconfig->src_addr;
  1143. desc->lli.ctllo = (DWC_DEFAULT_CTLLO(chan)
  1144. | DWC_CTLL_SRC_WIDTH(reg_width)
  1145. | DWC_CTLL_DST_WIDTH(reg_width)
  1146. | DWC_CTLL_DST_INC
  1147. | DWC_CTLL_SRC_FIX
  1148. | DWC_CTLL_INT_EN);
  1149. desc->lli.ctllo |= sconfig->device_fc ?
  1150. DWC_CTLL_FC(DW_DMA_FC_P_P2M) :
  1151. DWC_CTLL_FC(DW_DMA_FC_D_P2M);
  1152. break;
  1153. default:
  1154. break;
  1155. }
  1156. desc->lli.ctlhi = (period_len >> reg_width);
  1157. cdesc->desc[i] = desc;
  1158. if (last) {
  1159. last->lli.llp = desc->txd.phys;
  1160. dma_sync_single_for_device(chan2parent(chan),
  1161. last->txd.phys, sizeof(last->lli),
  1162. DMA_TO_DEVICE);
  1163. }
  1164. last = desc;
  1165. }
  1166. /* lets make a cyclic list */
  1167. last->lli.llp = cdesc->desc[0]->txd.phys;
  1168. dma_sync_single_for_device(chan2parent(chan), last->txd.phys,
  1169. sizeof(last->lli), DMA_TO_DEVICE);
  1170. dev_dbg(chan2dev(&dwc->chan), "cyclic prepared buf 0x%llx len %zu "
  1171. "period %zu periods %d\n", (unsigned long long)buf_addr,
  1172. buf_len, period_len, periods);
  1173. cdesc->periods = periods;
  1174. dwc->cdesc = cdesc;
  1175. return cdesc;
  1176. out_err_desc_get:
  1177. while (i--)
  1178. dwc_desc_put(dwc, cdesc->desc[i]);
  1179. out_err_alloc:
  1180. kfree(cdesc);
  1181. out_err:
  1182. clear_bit(DW_DMA_IS_CYCLIC, &dwc->flags);
  1183. return (struct dw_cyclic_desc *)retval;
  1184. }
  1185. EXPORT_SYMBOL(dw_dma_cyclic_prep);
  1186. /**
  1187. * dw_dma_cyclic_free - free a prepared cyclic DMA transfer
  1188. * @chan: the DMA channel to free
  1189. */
  1190. void dw_dma_cyclic_free(struct dma_chan *chan)
  1191. {
  1192. struct dw_dma_chan *dwc = to_dw_dma_chan(chan);
  1193. struct dw_dma *dw = to_dw_dma(dwc->chan.device);
  1194. struct dw_cyclic_desc *cdesc = dwc->cdesc;
  1195. int i;
  1196. unsigned long flags;
  1197. dev_dbg(chan2dev(&dwc->chan), "%s\n", __func__);
  1198. if (!cdesc)
  1199. return;
  1200. spin_lock_irqsave(&dwc->lock, flags);
  1201. dwc_chan_disable(dw, dwc);
  1202. dma_writel(dw, CLEAR.ERROR, dwc->mask);
  1203. dma_writel(dw, CLEAR.XFER, dwc->mask);
  1204. spin_unlock_irqrestore(&dwc->lock, flags);
  1205. for (i = 0; i < cdesc->periods; i++)
  1206. dwc_desc_put(dwc, cdesc->desc[i]);
  1207. kfree(cdesc->desc);
  1208. kfree(cdesc);
  1209. clear_bit(DW_DMA_IS_CYCLIC, &dwc->flags);
  1210. }
  1211. EXPORT_SYMBOL(dw_dma_cyclic_free);
  1212. /*----------------------------------------------------------------------*/
  1213. static void dw_dma_off(struct dw_dma *dw)
  1214. {
  1215. int i;
  1216. dma_writel(dw, CFG, 0);
  1217. channel_clear_bit(dw, MASK.XFER, dw->all_chan_mask);
  1218. channel_clear_bit(dw, MASK.SRC_TRAN, dw->all_chan_mask);
  1219. channel_clear_bit(dw, MASK.DST_TRAN, dw->all_chan_mask);
  1220. channel_clear_bit(dw, MASK.ERROR, dw->all_chan_mask);
  1221. while (dma_readl(dw, CFG) & DW_CFG_DMA_EN)
  1222. cpu_relax();
  1223. for (i = 0; i < dw->dma.chancnt; i++)
  1224. dw->chan[i].initialized = false;
  1225. }
  1226. #ifdef CONFIG_OF
  1227. static struct dw_dma_platform_data *
  1228. dw_dma_parse_dt(struct platform_device *pdev)
  1229. {
  1230. struct device_node *sn, *cn, *np = pdev->dev.of_node;
  1231. struct dw_dma_platform_data *pdata;
  1232. struct dw_dma_slave *sd;
  1233. u32 tmp, arr[4];
  1234. if (!np) {
  1235. dev_err(&pdev->dev, "Missing DT data\n");
  1236. return NULL;
  1237. }
  1238. pdata = devm_kzalloc(&pdev->dev, sizeof(*pdata), GFP_KERNEL);
  1239. if (!pdata)
  1240. return NULL;
  1241. if (of_property_read_u32(np, "nr_channels", &pdata->nr_channels))
  1242. return NULL;
  1243. if (of_property_read_bool(np, "is_private"))
  1244. pdata->is_private = true;
  1245. if (!of_property_read_u32(np, "chan_allocation_order", &tmp))
  1246. pdata->chan_allocation_order = (unsigned char)tmp;
  1247. if (!of_property_read_u32(np, "chan_priority", &tmp))
  1248. pdata->chan_priority = tmp;
  1249. if (!of_property_read_u32(np, "block_size", &tmp))
  1250. pdata->block_size = tmp;
  1251. if (!of_property_read_u32(np, "nr_masters", &tmp)) {
  1252. if (tmp > 4)
  1253. return NULL;
  1254. pdata->nr_masters = tmp;
  1255. }
  1256. if (!of_property_read_u32_array(np, "data_width", arr,
  1257. pdata->nr_masters))
  1258. for (tmp = 0; tmp < pdata->nr_masters; tmp++)
  1259. pdata->data_width[tmp] = arr[tmp];
  1260. /* parse slave data */
  1261. sn = of_find_node_by_name(np, "slave_info");
  1262. if (!sn)
  1263. return pdata;
  1264. /* calculate number of slaves */
  1265. tmp = of_get_child_count(sn);
  1266. if (!tmp)
  1267. return NULL;
  1268. sd = devm_kzalloc(&pdev->dev, sizeof(*sd) * tmp, GFP_KERNEL);
  1269. if (!sd)
  1270. return NULL;
  1271. pdata->sd = sd;
  1272. pdata->sd_count = tmp;
  1273. for_each_child_of_node(sn, cn) {
  1274. sd->dma_dev = &pdev->dev;
  1275. of_property_read_string(cn, "bus_id", &sd->bus_id);
  1276. of_property_read_u32(cn, "cfg_hi", &sd->cfg_hi);
  1277. of_property_read_u32(cn, "cfg_lo", &sd->cfg_lo);
  1278. if (!of_property_read_u32(cn, "src_master", &tmp))
  1279. sd->src_master = tmp;
  1280. if (!of_property_read_u32(cn, "dst_master", &tmp))
  1281. sd->dst_master = tmp;
  1282. sd++;
  1283. }
  1284. return pdata;
  1285. }
  1286. #else
  1287. static inline struct dw_dma_platform_data *
  1288. dw_dma_parse_dt(struct platform_device *pdev)
  1289. {
  1290. return NULL;
  1291. }
  1292. #endif
  1293. static int dw_probe(struct platform_device *pdev)
  1294. {
  1295. struct dw_dma_platform_data *pdata;
  1296. struct resource *io;
  1297. struct dw_dma *dw;
  1298. size_t size;
  1299. void __iomem *regs;
  1300. bool autocfg;
  1301. unsigned int dw_params;
  1302. unsigned int nr_channels;
  1303. unsigned int max_blk_size = 0;
  1304. int irq;
  1305. int err;
  1306. int i;
  1307. pdata = dev_get_platdata(&pdev->dev);
  1308. if (!pdata)
  1309. pdata = dw_dma_parse_dt(pdev);
  1310. if (!pdata || pdata->nr_channels > DW_DMA_MAX_NR_CHANNELS)
  1311. return -EINVAL;
  1312. io = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  1313. if (!io)
  1314. return -EINVAL;
  1315. irq = platform_get_irq(pdev, 0);
  1316. if (irq < 0)
  1317. return irq;
  1318. regs = devm_request_and_ioremap(&pdev->dev, io);
  1319. if (!regs)
  1320. return -EBUSY;
  1321. dw_params = dma_read_byaddr(regs, DW_PARAMS);
  1322. autocfg = dw_params >> DW_PARAMS_EN & 0x1;
  1323. if (autocfg)
  1324. nr_channels = (dw_params >> DW_PARAMS_NR_CHAN & 0x7) + 1;
  1325. else
  1326. nr_channels = pdata->nr_channels;
  1327. size = sizeof(struct dw_dma) + nr_channels * sizeof(struct dw_dma_chan);
  1328. dw = devm_kzalloc(&pdev->dev, size, GFP_KERNEL);
  1329. if (!dw)
  1330. return -ENOMEM;
  1331. dw->clk = devm_clk_get(&pdev->dev, "hclk");
  1332. if (IS_ERR(dw->clk))
  1333. return PTR_ERR(dw->clk);
  1334. clk_prepare_enable(dw->clk);
  1335. dw->regs = regs;
  1336. dw->sd = pdata->sd;
  1337. dw->sd_count = pdata->sd_count;
  1338. /* get hardware configuration parameters */
  1339. if (autocfg) {
  1340. max_blk_size = dma_readl(dw, MAX_BLK_SIZE);
  1341. dw->nr_masters = (dw_params >> DW_PARAMS_NR_MASTER & 3) + 1;
  1342. for (i = 0; i < dw->nr_masters; i++) {
  1343. dw->data_width[i] =
  1344. (dw_params >> DW_PARAMS_DATA_WIDTH(i) & 3) + 2;
  1345. }
  1346. } else {
  1347. dw->nr_masters = pdata->nr_masters;
  1348. memcpy(dw->data_width, pdata->data_width, 4);
  1349. }
  1350. /* Calculate all channel mask before DMA setup */
  1351. dw->all_chan_mask = (1 << nr_channels) - 1;
  1352. /* force dma off, just in case */
  1353. dw_dma_off(dw);
  1354. /* disable BLOCK interrupts as well */
  1355. channel_clear_bit(dw, MASK.BLOCK, dw->all_chan_mask);
  1356. err = devm_request_irq(&pdev->dev, irq, dw_dma_interrupt, 0,
  1357. "dw_dmac", dw);
  1358. if (err)
  1359. return err;
  1360. platform_set_drvdata(pdev, dw);
  1361. tasklet_init(&dw->tasklet, dw_dma_tasklet, (unsigned long)dw);
  1362. INIT_LIST_HEAD(&dw->dma.channels);
  1363. for (i = 0; i < nr_channels; i++) {
  1364. struct dw_dma_chan *dwc = &dw->chan[i];
  1365. int r = nr_channels - i - 1;
  1366. dwc->chan.device = &dw->dma;
  1367. dma_cookie_init(&dwc->chan);
  1368. if (pdata->chan_allocation_order == CHAN_ALLOCATION_ASCENDING)
  1369. list_add_tail(&dwc->chan.device_node,
  1370. &dw->dma.channels);
  1371. else
  1372. list_add(&dwc->chan.device_node, &dw->dma.channels);
  1373. /* 7 is highest priority & 0 is lowest. */
  1374. if (pdata->chan_priority == CHAN_PRIORITY_ASCENDING)
  1375. dwc->priority = r;
  1376. else
  1377. dwc->priority = i;
  1378. dwc->ch_regs = &__dw_regs(dw)->CHAN[i];
  1379. spin_lock_init(&dwc->lock);
  1380. dwc->mask = 1 << i;
  1381. INIT_LIST_HEAD(&dwc->active_list);
  1382. INIT_LIST_HEAD(&dwc->queue);
  1383. INIT_LIST_HEAD(&dwc->free_list);
  1384. channel_clear_bit(dw, CH_EN, dwc->mask);
  1385. dwc->dw = dw;
  1386. /* hardware configuration */
  1387. if (autocfg) {
  1388. unsigned int dwc_params;
  1389. dwc_params = dma_read_byaddr(regs + r * sizeof(u32),
  1390. DWC_PARAMS);
  1391. /* Decode maximum block size for given channel. The
  1392. * stored 4 bit value represents blocks from 0x00 for 3
  1393. * up to 0x0a for 4095. */
  1394. dwc->block_size =
  1395. (4 << ((max_blk_size >> 4 * i) & 0xf)) - 1;
  1396. dwc->nollp =
  1397. (dwc_params >> DWC_PARAMS_MBLK_EN & 0x1) == 0;
  1398. } else {
  1399. dwc->block_size = pdata->block_size;
  1400. /* Check if channel supports multi block transfer */
  1401. channel_writel(dwc, LLP, 0xfffffffc);
  1402. dwc->nollp =
  1403. (channel_readl(dwc, LLP) & 0xfffffffc) == 0;
  1404. channel_writel(dwc, LLP, 0);
  1405. }
  1406. }
  1407. /* Clear all interrupts on all channels. */
  1408. dma_writel(dw, CLEAR.XFER, dw->all_chan_mask);
  1409. dma_writel(dw, CLEAR.BLOCK, dw->all_chan_mask);
  1410. dma_writel(dw, CLEAR.SRC_TRAN, dw->all_chan_mask);
  1411. dma_writel(dw, CLEAR.DST_TRAN, dw->all_chan_mask);
  1412. dma_writel(dw, CLEAR.ERROR, dw->all_chan_mask);
  1413. dma_cap_set(DMA_MEMCPY, dw->dma.cap_mask);
  1414. dma_cap_set(DMA_SLAVE, dw->dma.cap_mask);
  1415. if (pdata->is_private)
  1416. dma_cap_set(DMA_PRIVATE, dw->dma.cap_mask);
  1417. dw->dma.dev = &pdev->dev;
  1418. dw->dma.device_alloc_chan_resources = dwc_alloc_chan_resources;
  1419. dw->dma.device_free_chan_resources = dwc_free_chan_resources;
  1420. dw->dma.device_prep_dma_memcpy = dwc_prep_dma_memcpy;
  1421. dw->dma.device_prep_slave_sg = dwc_prep_slave_sg;
  1422. dw->dma.device_control = dwc_control;
  1423. dw->dma.device_tx_status = dwc_tx_status;
  1424. dw->dma.device_issue_pending = dwc_issue_pending;
  1425. dma_writel(dw, CFG, DW_CFG_DMA_EN);
  1426. printk(KERN_INFO "%s: DesignWare DMA Controller, %d channels\n",
  1427. dev_name(&pdev->dev), nr_channels);
  1428. dma_async_device_register(&dw->dma);
  1429. return 0;
  1430. }
  1431. static int __devexit dw_remove(struct platform_device *pdev)
  1432. {
  1433. struct dw_dma *dw = platform_get_drvdata(pdev);
  1434. struct dw_dma_chan *dwc, *_dwc;
  1435. dw_dma_off(dw);
  1436. dma_async_device_unregister(&dw->dma);
  1437. tasklet_kill(&dw->tasklet);
  1438. list_for_each_entry_safe(dwc, _dwc, &dw->dma.channels,
  1439. chan.device_node) {
  1440. list_del(&dwc->chan.device_node);
  1441. channel_clear_bit(dw, CH_EN, dwc->mask);
  1442. }
  1443. return 0;
  1444. }
  1445. static void dw_shutdown(struct platform_device *pdev)
  1446. {
  1447. struct dw_dma *dw = platform_get_drvdata(pdev);
  1448. dw_dma_off(platform_get_drvdata(pdev));
  1449. clk_disable_unprepare(dw->clk);
  1450. }
  1451. static int dw_suspend_noirq(struct device *dev)
  1452. {
  1453. struct platform_device *pdev = to_platform_device(dev);
  1454. struct dw_dma *dw = platform_get_drvdata(pdev);
  1455. dw_dma_off(platform_get_drvdata(pdev));
  1456. clk_disable_unprepare(dw->clk);
  1457. return 0;
  1458. }
  1459. static int dw_resume_noirq(struct device *dev)
  1460. {
  1461. struct platform_device *pdev = to_platform_device(dev);
  1462. struct dw_dma *dw = platform_get_drvdata(pdev);
  1463. clk_prepare_enable(dw->clk);
  1464. dma_writel(dw, CFG, DW_CFG_DMA_EN);
  1465. return 0;
  1466. }
  1467. static const struct dev_pm_ops dw_dev_pm_ops = {
  1468. .suspend_noirq = dw_suspend_noirq,
  1469. .resume_noirq = dw_resume_noirq,
  1470. .freeze_noirq = dw_suspend_noirq,
  1471. .thaw_noirq = dw_resume_noirq,
  1472. .restore_noirq = dw_resume_noirq,
  1473. .poweroff_noirq = dw_suspend_noirq,
  1474. };
  1475. #ifdef CONFIG_OF
  1476. static const struct of_device_id dw_dma_id_table[] = {
  1477. { .compatible = "snps,dma-spear1340" },
  1478. {}
  1479. };
  1480. MODULE_DEVICE_TABLE(of, dw_dma_id_table);
  1481. #endif
  1482. static struct platform_driver dw_driver = {
  1483. .remove = dw_remove,
  1484. .shutdown = dw_shutdown,
  1485. .driver = {
  1486. .name = "dw_dmac",
  1487. .pm = &dw_dev_pm_ops,
  1488. .of_match_table = of_match_ptr(dw_dma_id_table),
  1489. },
  1490. };
  1491. static int __init dw_init(void)
  1492. {
  1493. return platform_driver_probe(&dw_driver, dw_probe);
  1494. }
  1495. subsys_initcall(dw_init);
  1496. static void __exit dw_exit(void)
  1497. {
  1498. platform_driver_unregister(&dw_driver);
  1499. }
  1500. module_exit(dw_exit);
  1501. MODULE_LICENSE("GPL v2");
  1502. MODULE_DESCRIPTION("Synopsys DesignWare DMA Controller driver");
  1503. MODULE_AUTHOR("Haavard Skinnemoen (Atmel)");
  1504. MODULE_AUTHOR("Viresh Kumar <viresh.linux@gmail.com>");