tegra-cpufreq.c 5.8 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261
  1. /*
  2. * Copyright (C) 2010 Google, Inc.
  3. *
  4. * Author:
  5. * Colin Cross <ccross@google.com>
  6. * Based on arch/arm/plat-omap/cpu-omap.c, (C) 2005 Nokia Corporation
  7. *
  8. * This software is licensed under the terms of the GNU General Public
  9. * License version 2, as published by the Free Software Foundation, and
  10. * may be copied, distributed, and modified under those terms.
  11. *
  12. * This program is distributed in the hope that it will be useful,
  13. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  14. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  15. * GNU General Public License for more details.
  16. *
  17. */
  18. #include <linux/kernel.h>
  19. #include <linux/module.h>
  20. #include <linux/types.h>
  21. #include <linux/sched.h>
  22. #include <linux/cpufreq.h>
  23. #include <linux/delay.h>
  24. #include <linux/init.h>
  25. #include <linux/err.h>
  26. #include <linux/clk.h>
  27. #include <linux/io.h>
  28. #include <linux/suspend.h>
  29. static struct cpufreq_frequency_table freq_table[] = {
  30. { .frequency = 216000 },
  31. { .frequency = 312000 },
  32. { .frequency = 456000 },
  33. { .frequency = 608000 },
  34. { .frequency = 760000 },
  35. { .frequency = 816000 },
  36. { .frequency = 912000 },
  37. { .frequency = 1000000 },
  38. { .frequency = CPUFREQ_TABLE_END },
  39. };
  40. #define NUM_CPUS 2
  41. static struct clk *cpu_clk;
  42. static struct clk *pll_x_clk;
  43. static struct clk *pll_p_clk;
  44. static struct clk *emc_clk;
  45. static unsigned long target_cpu_speed[NUM_CPUS];
  46. static DEFINE_MUTEX(tegra_cpu_lock);
  47. static bool is_suspended;
  48. static unsigned int tegra_getspeed(unsigned int cpu)
  49. {
  50. unsigned long rate;
  51. if (cpu >= NUM_CPUS)
  52. return 0;
  53. rate = clk_get_rate(cpu_clk) / 1000;
  54. return rate;
  55. }
  56. static int tegra_cpu_clk_set_rate(unsigned long rate)
  57. {
  58. int ret;
  59. /*
  60. * Take an extra reference to the main pll so it doesn't turn
  61. * off when we move the cpu off of it
  62. */
  63. clk_prepare_enable(pll_x_clk);
  64. ret = clk_set_parent(cpu_clk, pll_p_clk);
  65. if (ret) {
  66. pr_err("Failed to switch cpu to clock pll_p\n");
  67. goto out;
  68. }
  69. if (rate == clk_get_rate(pll_p_clk))
  70. goto out;
  71. ret = clk_set_rate(pll_x_clk, rate);
  72. if (ret) {
  73. pr_err("Failed to change pll_x to %lu\n", rate);
  74. goto out;
  75. }
  76. ret = clk_set_parent(cpu_clk, pll_x_clk);
  77. if (ret) {
  78. pr_err("Failed to switch cpu to clock pll_x\n");
  79. goto out;
  80. }
  81. out:
  82. clk_disable_unprepare(pll_x_clk);
  83. return ret;
  84. }
  85. static int tegra_update_cpu_speed(struct cpufreq_policy *policy,
  86. unsigned long rate)
  87. {
  88. int ret = 0;
  89. if (tegra_getspeed(0) == rate)
  90. return ret;
  91. /*
  92. * Vote on memory bus frequency based on cpu frequency
  93. * This sets the minimum frequency, display or avp may request higher
  94. */
  95. if (rate >= 816000)
  96. clk_set_rate(emc_clk, 600000000); /* cpu 816 MHz, emc max */
  97. else if (rate >= 456000)
  98. clk_set_rate(emc_clk, 300000000); /* cpu 456 MHz, emc 150Mhz */
  99. else
  100. clk_set_rate(emc_clk, 100000000); /* emc 50Mhz */
  101. ret = tegra_cpu_clk_set_rate(rate * 1000);
  102. if (ret)
  103. pr_err("cpu-tegra: Failed to set cpu frequency to %lu kHz\n",
  104. rate);
  105. return ret;
  106. }
  107. static unsigned long tegra_cpu_highest_speed(void)
  108. {
  109. unsigned long rate = 0;
  110. int i;
  111. for_each_online_cpu(i)
  112. rate = max(rate, target_cpu_speed[i]);
  113. return rate;
  114. }
  115. static int tegra_target(struct cpufreq_policy *policy, unsigned int index)
  116. {
  117. unsigned int freq;
  118. int ret = 0;
  119. mutex_lock(&tegra_cpu_lock);
  120. if (is_suspended)
  121. goto out;
  122. freq = freq_table[index].frequency;
  123. target_cpu_speed[policy->cpu] = freq;
  124. ret = tegra_update_cpu_speed(policy, tegra_cpu_highest_speed());
  125. out:
  126. mutex_unlock(&tegra_cpu_lock);
  127. return ret;
  128. }
  129. static int tegra_pm_notify(struct notifier_block *nb, unsigned long event,
  130. void *dummy)
  131. {
  132. mutex_lock(&tegra_cpu_lock);
  133. if (event == PM_SUSPEND_PREPARE) {
  134. struct cpufreq_policy *policy = cpufreq_cpu_get(0);
  135. is_suspended = true;
  136. pr_info("Tegra cpufreq suspend: setting frequency to %d kHz\n",
  137. freq_table[0].frequency);
  138. tegra_update_cpu_speed(policy, freq_table[0].frequency);
  139. cpufreq_cpu_put(policy);
  140. } else if (event == PM_POST_SUSPEND) {
  141. is_suspended = false;
  142. }
  143. mutex_unlock(&tegra_cpu_lock);
  144. return NOTIFY_OK;
  145. }
  146. static struct notifier_block tegra_cpu_pm_notifier = {
  147. .notifier_call = tegra_pm_notify,
  148. };
  149. static int tegra_cpu_init(struct cpufreq_policy *policy)
  150. {
  151. int ret;
  152. if (policy->cpu >= NUM_CPUS)
  153. return -EINVAL;
  154. clk_prepare_enable(emc_clk);
  155. clk_prepare_enable(cpu_clk);
  156. target_cpu_speed[policy->cpu] = tegra_getspeed(policy->cpu);
  157. /* FIXME: what's the actual transition time? */
  158. ret = cpufreq_generic_init(policy, freq_table, 300 * 1000);
  159. if (ret) {
  160. clk_disable_unprepare(cpu_clk);
  161. clk_disable_unprepare(emc_clk);
  162. return ret;
  163. }
  164. if (policy->cpu == 0)
  165. register_pm_notifier(&tegra_cpu_pm_notifier);
  166. return 0;
  167. }
  168. static int tegra_cpu_exit(struct cpufreq_policy *policy)
  169. {
  170. cpufreq_frequency_table_put_attr(policy->cpu);
  171. clk_disable_unprepare(cpu_clk);
  172. clk_disable_unprepare(emc_clk);
  173. return 0;
  174. }
  175. static struct cpufreq_driver tegra_cpufreq_driver = {
  176. .verify = cpufreq_generic_frequency_table_verify,
  177. .target_index = tegra_target,
  178. .get = tegra_getspeed,
  179. .init = tegra_cpu_init,
  180. .exit = tegra_cpu_exit,
  181. .name = "tegra",
  182. .attr = cpufreq_generic_attr,
  183. };
  184. static int __init tegra_cpufreq_init(void)
  185. {
  186. cpu_clk = clk_get_sys(NULL, "cclk");
  187. if (IS_ERR(cpu_clk))
  188. return PTR_ERR(cpu_clk);
  189. pll_x_clk = clk_get_sys(NULL, "pll_x");
  190. if (IS_ERR(pll_x_clk))
  191. return PTR_ERR(pll_x_clk);
  192. pll_p_clk = clk_get_sys(NULL, "pll_p");
  193. if (IS_ERR(pll_p_clk))
  194. return PTR_ERR(pll_p_clk);
  195. emc_clk = clk_get_sys("cpu", "emc");
  196. if (IS_ERR(emc_clk)) {
  197. clk_put(cpu_clk);
  198. return PTR_ERR(emc_clk);
  199. }
  200. return cpufreq_register_driver(&tegra_cpufreq_driver);
  201. }
  202. static void __exit tegra_cpufreq_exit(void)
  203. {
  204. cpufreq_unregister_driver(&tegra_cpufreq_driver);
  205. clk_put(emc_clk);
  206. clk_put(cpu_clk);
  207. }
  208. MODULE_AUTHOR("Colin Cross <ccross@android.com>");
  209. MODULE_DESCRIPTION("cpufreq driver for Nvidia Tegra2");
  210. MODULE_LICENSE("GPL");
  211. module_init(tegra_cpufreq_init);
  212. module_exit(tegra_cpufreq_exit);