mthca_srq.c 17 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717
  1. /*
  2. * Copyright (c) 2005 Cisco Systems. All rights reserved.
  3. *
  4. * This software is available to you under a choice of one of two
  5. * licenses. You may choose to be licensed under the terms of the GNU
  6. * General Public License (GPL) Version 2, available from the file
  7. * COPYING in the main directory of this source tree, or the
  8. * OpenIB.org BSD license below:
  9. *
  10. * Redistribution and use in source and binary forms, with or
  11. * without modification, are permitted provided that the following
  12. * conditions are met:
  13. *
  14. * - Redistributions of source code must retain the above
  15. * copyright notice, this list of conditions and the following
  16. * disclaimer.
  17. *
  18. * - Redistributions in binary form must reproduce the above
  19. * copyright notice, this list of conditions and the following
  20. * disclaimer in the documentation and/or other materials
  21. * provided with the distribution.
  22. *
  23. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
  24. * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
  25. * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
  26. * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
  27. * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
  28. * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
  29. * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
  30. * SOFTWARE.
  31. *
  32. * $Id: mthca_srq.c 3047 2005-08-10 03:59:35Z roland $
  33. */
  34. #include <linux/slab.h>
  35. #include <linux/string.h>
  36. #include <linux/sched.h>
  37. #include <asm/io.h>
  38. #include "mthca_dev.h"
  39. #include "mthca_cmd.h"
  40. #include "mthca_memfree.h"
  41. #include "mthca_wqe.h"
  42. enum {
  43. MTHCA_MAX_DIRECT_SRQ_SIZE = 4 * PAGE_SIZE
  44. };
  45. struct mthca_tavor_srq_context {
  46. __be64 wqe_base_ds; /* low 6 bits is descriptor size */
  47. __be32 state_pd;
  48. __be32 lkey;
  49. __be32 uar;
  50. __be16 limit_watermark;
  51. __be16 wqe_cnt;
  52. u32 reserved[2];
  53. };
  54. struct mthca_arbel_srq_context {
  55. __be32 state_logsize_srqn;
  56. __be32 lkey;
  57. __be32 db_index;
  58. __be32 logstride_usrpage;
  59. __be64 wqe_base;
  60. __be32 eq_pd;
  61. __be16 limit_watermark;
  62. __be16 wqe_cnt;
  63. u16 reserved1;
  64. __be16 wqe_counter;
  65. u32 reserved2[3];
  66. };
  67. static void *get_wqe(struct mthca_srq *srq, int n)
  68. {
  69. if (srq->is_direct)
  70. return srq->queue.direct.buf + (n << srq->wqe_shift);
  71. else
  72. return srq->queue.page_list[(n << srq->wqe_shift) >> PAGE_SHIFT].buf +
  73. ((n << srq->wqe_shift) & (PAGE_SIZE - 1));
  74. }
  75. /*
  76. * Return a pointer to the location within a WQE that we're using as a
  77. * link when the WQE is in the free list. We use the imm field
  78. * because in the Tavor case, posting a WQE may overwrite the next
  79. * segment of the previous WQE, but a receive WQE will never touch the
  80. * imm field. This avoids corrupting our free list if the previous
  81. * WQE has already completed and been put on the free list when we
  82. * post the next WQE.
  83. */
  84. static inline int *wqe_to_link(void *wqe)
  85. {
  86. return (int *) (wqe + offsetof(struct mthca_next_seg, imm));
  87. }
  88. static void mthca_tavor_init_srq_context(struct mthca_dev *dev,
  89. struct mthca_pd *pd,
  90. struct mthca_srq *srq,
  91. struct mthca_tavor_srq_context *context)
  92. {
  93. memset(context, 0, sizeof *context);
  94. context->wqe_base_ds = cpu_to_be64(1 << (srq->wqe_shift - 4));
  95. context->state_pd = cpu_to_be32(pd->pd_num);
  96. context->lkey = cpu_to_be32(srq->mr.ibmr.lkey);
  97. if (pd->ibpd.uobject)
  98. context->uar =
  99. cpu_to_be32(to_mucontext(pd->ibpd.uobject->context)->uar.index);
  100. else
  101. context->uar = cpu_to_be32(dev->driver_uar.index);
  102. }
  103. static void mthca_arbel_init_srq_context(struct mthca_dev *dev,
  104. struct mthca_pd *pd,
  105. struct mthca_srq *srq,
  106. struct mthca_arbel_srq_context *context)
  107. {
  108. int logsize, max;
  109. memset(context, 0, sizeof *context);
  110. /*
  111. * Put max in a temporary variable to work around gcc bug
  112. * triggered by ilog2() on sparc64.
  113. */
  114. max = srq->max;
  115. logsize = ilog2(max);
  116. context->state_logsize_srqn = cpu_to_be32(logsize << 24 | srq->srqn);
  117. context->lkey = cpu_to_be32(srq->mr.ibmr.lkey);
  118. context->db_index = cpu_to_be32(srq->db_index);
  119. context->logstride_usrpage = cpu_to_be32((srq->wqe_shift - 4) << 29);
  120. if (pd->ibpd.uobject)
  121. context->logstride_usrpage |=
  122. cpu_to_be32(to_mucontext(pd->ibpd.uobject->context)->uar.index);
  123. else
  124. context->logstride_usrpage |= cpu_to_be32(dev->driver_uar.index);
  125. context->eq_pd = cpu_to_be32(MTHCA_EQ_ASYNC << 24 | pd->pd_num);
  126. }
  127. static void mthca_free_srq_buf(struct mthca_dev *dev, struct mthca_srq *srq)
  128. {
  129. mthca_buf_free(dev, srq->max << srq->wqe_shift, &srq->queue,
  130. srq->is_direct, &srq->mr);
  131. kfree(srq->wrid);
  132. }
  133. static int mthca_alloc_srq_buf(struct mthca_dev *dev, struct mthca_pd *pd,
  134. struct mthca_srq *srq)
  135. {
  136. struct mthca_data_seg *scatter;
  137. void *wqe;
  138. int err;
  139. int i;
  140. if (pd->ibpd.uobject)
  141. return 0;
  142. srq->wrid = kmalloc(srq->max * sizeof (u64), GFP_KERNEL);
  143. if (!srq->wrid)
  144. return -ENOMEM;
  145. err = mthca_buf_alloc(dev, srq->max << srq->wqe_shift,
  146. MTHCA_MAX_DIRECT_SRQ_SIZE,
  147. &srq->queue, &srq->is_direct, pd, 1, &srq->mr);
  148. if (err) {
  149. kfree(srq->wrid);
  150. return err;
  151. }
  152. /*
  153. * Now initialize the SRQ buffer so that all of the WQEs are
  154. * linked into the list of free WQEs. In addition, set the
  155. * scatter list L_Keys to the sentry value of 0x100.
  156. */
  157. for (i = 0; i < srq->max; ++i) {
  158. struct mthca_next_seg *next;
  159. next = wqe = get_wqe(srq, i);
  160. if (i < srq->max - 1) {
  161. *wqe_to_link(wqe) = i + 1;
  162. next->nda_op = htonl(((i + 1) << srq->wqe_shift) | 1);
  163. } else {
  164. *wqe_to_link(wqe) = -1;
  165. next->nda_op = 0;
  166. }
  167. for (scatter = wqe + sizeof (struct mthca_next_seg);
  168. (void *) scatter < wqe + (1 << srq->wqe_shift);
  169. ++scatter)
  170. scatter->lkey = cpu_to_be32(MTHCA_INVAL_LKEY);
  171. }
  172. srq->last = get_wqe(srq, srq->max - 1);
  173. return 0;
  174. }
  175. int mthca_alloc_srq(struct mthca_dev *dev, struct mthca_pd *pd,
  176. struct ib_srq_attr *attr, struct mthca_srq *srq)
  177. {
  178. struct mthca_mailbox *mailbox;
  179. u8 status;
  180. int ds;
  181. int err;
  182. /* Sanity check SRQ size before proceeding */
  183. if (attr->max_wr > dev->limits.max_srq_wqes ||
  184. attr->max_sge > dev->limits.max_srq_sge)
  185. return -EINVAL;
  186. srq->max = attr->max_wr;
  187. srq->max_gs = attr->max_sge;
  188. srq->counter = 0;
  189. if (mthca_is_memfree(dev))
  190. srq->max = roundup_pow_of_two(srq->max + 1);
  191. else
  192. srq->max = srq->max + 1;
  193. ds = max(64UL,
  194. roundup_pow_of_two(sizeof (struct mthca_next_seg) +
  195. srq->max_gs * sizeof (struct mthca_data_seg)));
  196. if (!mthca_is_memfree(dev) && (ds > dev->limits.max_desc_sz))
  197. return -EINVAL;
  198. srq->wqe_shift = ilog2(ds);
  199. srq->srqn = mthca_alloc(&dev->srq_table.alloc);
  200. if (srq->srqn == -1)
  201. return -ENOMEM;
  202. if (mthca_is_memfree(dev)) {
  203. err = mthca_table_get(dev, dev->srq_table.table, srq->srqn);
  204. if (err)
  205. goto err_out;
  206. if (!pd->ibpd.uobject) {
  207. srq->db_index = mthca_alloc_db(dev, MTHCA_DB_TYPE_SRQ,
  208. srq->srqn, &srq->db);
  209. if (srq->db_index < 0) {
  210. err = -ENOMEM;
  211. goto err_out_icm;
  212. }
  213. }
  214. }
  215. mailbox = mthca_alloc_mailbox(dev, GFP_KERNEL);
  216. if (IS_ERR(mailbox)) {
  217. err = PTR_ERR(mailbox);
  218. goto err_out_db;
  219. }
  220. err = mthca_alloc_srq_buf(dev, pd, srq);
  221. if (err)
  222. goto err_out_mailbox;
  223. spin_lock_init(&srq->lock);
  224. srq->refcount = 1;
  225. init_waitqueue_head(&srq->wait);
  226. mutex_init(&srq->mutex);
  227. if (mthca_is_memfree(dev))
  228. mthca_arbel_init_srq_context(dev, pd, srq, mailbox->buf);
  229. else
  230. mthca_tavor_init_srq_context(dev, pd, srq, mailbox->buf);
  231. err = mthca_SW2HW_SRQ(dev, mailbox, srq->srqn, &status);
  232. if (err) {
  233. mthca_warn(dev, "SW2HW_SRQ failed (%d)\n", err);
  234. goto err_out_free_buf;
  235. }
  236. if (status) {
  237. mthca_warn(dev, "SW2HW_SRQ returned status 0x%02x\n",
  238. status);
  239. err = -EINVAL;
  240. goto err_out_free_buf;
  241. }
  242. spin_lock_irq(&dev->srq_table.lock);
  243. if (mthca_array_set(&dev->srq_table.srq,
  244. srq->srqn & (dev->limits.num_srqs - 1),
  245. srq)) {
  246. spin_unlock_irq(&dev->srq_table.lock);
  247. goto err_out_free_srq;
  248. }
  249. spin_unlock_irq(&dev->srq_table.lock);
  250. mthca_free_mailbox(dev, mailbox);
  251. srq->first_free = 0;
  252. srq->last_free = srq->max - 1;
  253. attr->max_wr = srq->max - 1;
  254. attr->max_sge = srq->max_gs;
  255. return 0;
  256. err_out_free_srq:
  257. err = mthca_HW2SW_SRQ(dev, mailbox, srq->srqn, &status);
  258. if (err)
  259. mthca_warn(dev, "HW2SW_SRQ failed (%d)\n", err);
  260. else if (status)
  261. mthca_warn(dev, "HW2SW_SRQ returned status 0x%02x\n", status);
  262. err_out_free_buf:
  263. if (!pd->ibpd.uobject)
  264. mthca_free_srq_buf(dev, srq);
  265. err_out_mailbox:
  266. mthca_free_mailbox(dev, mailbox);
  267. err_out_db:
  268. if (!pd->ibpd.uobject && mthca_is_memfree(dev))
  269. mthca_free_db(dev, MTHCA_DB_TYPE_SRQ, srq->db_index);
  270. err_out_icm:
  271. mthca_table_put(dev, dev->srq_table.table, srq->srqn);
  272. err_out:
  273. mthca_free(&dev->srq_table.alloc, srq->srqn);
  274. return err;
  275. }
  276. static inline int get_srq_refcount(struct mthca_dev *dev, struct mthca_srq *srq)
  277. {
  278. int c;
  279. spin_lock_irq(&dev->srq_table.lock);
  280. c = srq->refcount;
  281. spin_unlock_irq(&dev->srq_table.lock);
  282. return c;
  283. }
  284. void mthca_free_srq(struct mthca_dev *dev, struct mthca_srq *srq)
  285. {
  286. struct mthca_mailbox *mailbox;
  287. int err;
  288. u8 status;
  289. mailbox = mthca_alloc_mailbox(dev, GFP_KERNEL);
  290. if (IS_ERR(mailbox)) {
  291. mthca_warn(dev, "No memory for mailbox to free SRQ.\n");
  292. return;
  293. }
  294. err = mthca_HW2SW_SRQ(dev, mailbox, srq->srqn, &status);
  295. if (err)
  296. mthca_warn(dev, "HW2SW_SRQ failed (%d)\n", err);
  297. else if (status)
  298. mthca_warn(dev, "HW2SW_SRQ returned status 0x%02x\n", status);
  299. spin_lock_irq(&dev->srq_table.lock);
  300. mthca_array_clear(&dev->srq_table.srq,
  301. srq->srqn & (dev->limits.num_srqs - 1));
  302. --srq->refcount;
  303. spin_unlock_irq(&dev->srq_table.lock);
  304. wait_event(srq->wait, !get_srq_refcount(dev, srq));
  305. if (!srq->ibsrq.uobject) {
  306. mthca_free_srq_buf(dev, srq);
  307. if (mthca_is_memfree(dev))
  308. mthca_free_db(dev, MTHCA_DB_TYPE_SRQ, srq->db_index);
  309. }
  310. mthca_table_put(dev, dev->srq_table.table, srq->srqn);
  311. mthca_free(&dev->srq_table.alloc, srq->srqn);
  312. mthca_free_mailbox(dev, mailbox);
  313. }
  314. int mthca_modify_srq(struct ib_srq *ibsrq, struct ib_srq_attr *attr,
  315. enum ib_srq_attr_mask attr_mask, struct ib_udata *udata)
  316. {
  317. struct mthca_dev *dev = to_mdev(ibsrq->device);
  318. struct mthca_srq *srq = to_msrq(ibsrq);
  319. int ret;
  320. u8 status;
  321. /* We don't support resizing SRQs (yet?) */
  322. if (attr_mask & IB_SRQ_MAX_WR)
  323. return -EINVAL;
  324. if (attr_mask & IB_SRQ_LIMIT) {
  325. u32 max_wr = mthca_is_memfree(dev) ? srq->max - 1 : srq->max;
  326. if (attr->srq_limit > max_wr)
  327. return -EINVAL;
  328. mutex_lock(&srq->mutex);
  329. ret = mthca_ARM_SRQ(dev, srq->srqn, attr->srq_limit, &status);
  330. mutex_unlock(&srq->mutex);
  331. if (ret)
  332. return ret;
  333. if (status)
  334. return -EINVAL;
  335. }
  336. return 0;
  337. }
  338. int mthca_query_srq(struct ib_srq *ibsrq, struct ib_srq_attr *srq_attr)
  339. {
  340. struct mthca_dev *dev = to_mdev(ibsrq->device);
  341. struct mthca_srq *srq = to_msrq(ibsrq);
  342. struct mthca_mailbox *mailbox;
  343. struct mthca_arbel_srq_context *arbel_ctx;
  344. struct mthca_tavor_srq_context *tavor_ctx;
  345. u8 status;
  346. int err;
  347. mailbox = mthca_alloc_mailbox(dev, GFP_KERNEL);
  348. if (IS_ERR(mailbox))
  349. return PTR_ERR(mailbox);
  350. err = mthca_QUERY_SRQ(dev, srq->srqn, mailbox, &status);
  351. if (err)
  352. goto out;
  353. if (mthca_is_memfree(dev)) {
  354. arbel_ctx = mailbox->buf;
  355. srq_attr->srq_limit = be16_to_cpu(arbel_ctx->limit_watermark);
  356. } else {
  357. tavor_ctx = mailbox->buf;
  358. srq_attr->srq_limit = be16_to_cpu(tavor_ctx->limit_watermark);
  359. }
  360. srq_attr->max_wr = srq->max - 1;
  361. srq_attr->max_sge = srq->max_gs;
  362. out:
  363. mthca_free_mailbox(dev, mailbox);
  364. return err;
  365. }
  366. void mthca_srq_event(struct mthca_dev *dev, u32 srqn,
  367. enum ib_event_type event_type)
  368. {
  369. struct mthca_srq *srq;
  370. struct ib_event event;
  371. spin_lock(&dev->srq_table.lock);
  372. srq = mthca_array_get(&dev->srq_table.srq, srqn & (dev->limits.num_srqs - 1));
  373. if (srq)
  374. ++srq->refcount;
  375. spin_unlock(&dev->srq_table.lock);
  376. if (!srq) {
  377. mthca_warn(dev, "Async event for bogus SRQ %08x\n", srqn);
  378. return;
  379. }
  380. if (!srq->ibsrq.event_handler)
  381. goto out;
  382. event.device = &dev->ib_dev;
  383. event.event = event_type;
  384. event.element.srq = &srq->ibsrq;
  385. srq->ibsrq.event_handler(&event, srq->ibsrq.srq_context);
  386. out:
  387. spin_lock(&dev->srq_table.lock);
  388. if (!--srq->refcount)
  389. wake_up(&srq->wait);
  390. spin_unlock(&dev->srq_table.lock);
  391. }
  392. /*
  393. * This function must be called with IRQs disabled.
  394. */
  395. void mthca_free_srq_wqe(struct mthca_srq *srq, u32 wqe_addr)
  396. {
  397. int ind;
  398. struct mthca_next_seg *last_free;
  399. ind = wqe_addr >> srq->wqe_shift;
  400. spin_lock(&srq->lock);
  401. last_free = get_wqe(srq, srq->last_free);
  402. *wqe_to_link(last_free) = ind;
  403. last_free->nda_op = htonl((ind << srq->wqe_shift) | 1);
  404. *wqe_to_link(get_wqe(srq, ind)) = -1;
  405. srq->last_free = ind;
  406. spin_unlock(&srq->lock);
  407. }
  408. int mthca_tavor_post_srq_recv(struct ib_srq *ibsrq, struct ib_recv_wr *wr,
  409. struct ib_recv_wr **bad_wr)
  410. {
  411. struct mthca_dev *dev = to_mdev(ibsrq->device);
  412. struct mthca_srq *srq = to_msrq(ibsrq);
  413. unsigned long flags;
  414. int err = 0;
  415. int first_ind;
  416. int ind;
  417. int next_ind;
  418. int nreq;
  419. int i;
  420. void *wqe;
  421. void *prev_wqe;
  422. spin_lock_irqsave(&srq->lock, flags);
  423. first_ind = srq->first_free;
  424. for (nreq = 0; wr; wr = wr->next) {
  425. ind = srq->first_free;
  426. wqe = get_wqe(srq, ind);
  427. next_ind = *wqe_to_link(wqe);
  428. if (unlikely(next_ind < 0)) {
  429. mthca_err(dev, "SRQ %06x full\n", srq->srqn);
  430. err = -ENOMEM;
  431. *bad_wr = wr;
  432. break;
  433. }
  434. prev_wqe = srq->last;
  435. srq->last = wqe;
  436. ((struct mthca_next_seg *) wqe)->ee_nds = 0;
  437. /* flags field will always remain 0 */
  438. wqe += sizeof (struct mthca_next_seg);
  439. if (unlikely(wr->num_sge > srq->max_gs)) {
  440. err = -EINVAL;
  441. *bad_wr = wr;
  442. srq->last = prev_wqe;
  443. break;
  444. }
  445. for (i = 0; i < wr->num_sge; ++i) {
  446. mthca_set_data_seg(wqe, wr->sg_list + i);
  447. wqe += sizeof (struct mthca_data_seg);
  448. }
  449. if (i < srq->max_gs)
  450. mthca_set_data_seg_inval(wqe);
  451. ((struct mthca_next_seg *) prev_wqe)->ee_nds =
  452. cpu_to_be32(MTHCA_NEXT_DBD);
  453. srq->wrid[ind] = wr->wr_id;
  454. srq->first_free = next_ind;
  455. ++nreq;
  456. if (unlikely(nreq == MTHCA_TAVOR_MAX_WQES_PER_RECV_DB)) {
  457. nreq = 0;
  458. /*
  459. * Make sure that descriptors are written
  460. * before doorbell is rung.
  461. */
  462. wmb();
  463. mthca_write64(first_ind << srq->wqe_shift, srq->srqn << 8,
  464. dev->kar + MTHCA_RECEIVE_DOORBELL,
  465. MTHCA_GET_DOORBELL_LOCK(&dev->doorbell_lock));
  466. first_ind = srq->first_free;
  467. }
  468. }
  469. if (likely(nreq)) {
  470. /*
  471. * Make sure that descriptors are written before
  472. * doorbell is rung.
  473. */
  474. wmb();
  475. mthca_write64(first_ind << srq->wqe_shift, (srq->srqn << 8) | nreq,
  476. dev->kar + MTHCA_RECEIVE_DOORBELL,
  477. MTHCA_GET_DOORBELL_LOCK(&dev->doorbell_lock));
  478. }
  479. /*
  480. * Make sure doorbells don't leak out of SRQ spinlock and
  481. * reach the HCA out of order:
  482. */
  483. mmiowb();
  484. spin_unlock_irqrestore(&srq->lock, flags);
  485. return err;
  486. }
  487. int mthca_arbel_post_srq_recv(struct ib_srq *ibsrq, struct ib_recv_wr *wr,
  488. struct ib_recv_wr **bad_wr)
  489. {
  490. struct mthca_dev *dev = to_mdev(ibsrq->device);
  491. struct mthca_srq *srq = to_msrq(ibsrq);
  492. unsigned long flags;
  493. int err = 0;
  494. int ind;
  495. int next_ind;
  496. int nreq;
  497. int i;
  498. void *wqe;
  499. spin_lock_irqsave(&srq->lock, flags);
  500. for (nreq = 0; wr; ++nreq, wr = wr->next) {
  501. ind = srq->first_free;
  502. wqe = get_wqe(srq, ind);
  503. next_ind = *wqe_to_link(wqe);
  504. if (unlikely(next_ind < 0)) {
  505. mthca_err(dev, "SRQ %06x full\n", srq->srqn);
  506. err = -ENOMEM;
  507. *bad_wr = wr;
  508. break;
  509. }
  510. ((struct mthca_next_seg *) wqe)->ee_nds = 0;
  511. /* flags field will always remain 0 */
  512. wqe += sizeof (struct mthca_next_seg);
  513. if (unlikely(wr->num_sge > srq->max_gs)) {
  514. err = -EINVAL;
  515. *bad_wr = wr;
  516. break;
  517. }
  518. for (i = 0; i < wr->num_sge; ++i) {
  519. mthca_set_data_seg(wqe, wr->sg_list + i);
  520. wqe += sizeof (struct mthca_data_seg);
  521. }
  522. if (i < srq->max_gs)
  523. mthca_set_data_seg_inval(wqe);
  524. srq->wrid[ind] = wr->wr_id;
  525. srq->first_free = next_ind;
  526. }
  527. if (likely(nreq)) {
  528. srq->counter += nreq;
  529. /*
  530. * Make sure that descriptors are written before
  531. * we write doorbell record.
  532. */
  533. wmb();
  534. *srq->db = cpu_to_be32(srq->counter);
  535. }
  536. spin_unlock_irqrestore(&srq->lock, flags);
  537. return err;
  538. }
  539. int mthca_max_srq_sge(struct mthca_dev *dev)
  540. {
  541. if (mthca_is_memfree(dev))
  542. return dev->limits.max_sg;
  543. /*
  544. * SRQ allocations are based on powers of 2 for Tavor,
  545. * (although they only need to be multiples of 16 bytes).
  546. *
  547. * Therefore, we need to base the max number of sg entries on
  548. * the largest power of 2 descriptor size that is <= to the
  549. * actual max WQE descriptor size, rather than return the
  550. * max_sg value given by the firmware (which is based on WQE
  551. * sizes as multiples of 16, not powers of 2).
  552. *
  553. * If SRQ implementation is changed for Tavor to be based on
  554. * multiples of 16, the calculation below can be deleted and
  555. * the FW max_sg value returned.
  556. */
  557. return min_t(int, dev->limits.max_sg,
  558. ((1 << (fls(dev->limits.max_desc_sz) - 1)) -
  559. sizeof (struct mthca_next_seg)) /
  560. sizeof (struct mthca_data_seg));
  561. }
  562. int mthca_init_srq_table(struct mthca_dev *dev)
  563. {
  564. int err;
  565. if (!(dev->mthca_flags & MTHCA_FLAG_SRQ))
  566. return 0;
  567. spin_lock_init(&dev->srq_table.lock);
  568. err = mthca_alloc_init(&dev->srq_table.alloc,
  569. dev->limits.num_srqs,
  570. dev->limits.num_srqs - 1,
  571. dev->limits.reserved_srqs);
  572. if (err)
  573. return err;
  574. err = mthca_array_init(&dev->srq_table.srq,
  575. dev->limits.num_srqs);
  576. if (err)
  577. mthca_alloc_cleanup(&dev->srq_table.alloc);
  578. return err;
  579. }
  580. void mthca_cleanup_srq_table(struct mthca_dev *dev)
  581. {
  582. if (!(dev->mthca_flags & MTHCA_FLAG_SRQ))
  583. return;
  584. mthca_array_cleanup(&dev->srq_table.srq, dev->limits.num_srqs);
  585. mthca_alloc_cleanup(&dev->srq_table.alloc);
  586. }