iwl-tx.c 43 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501
  1. /******************************************************************************
  2. *
  3. * Copyright(c) 2003 - 2009 Intel Corporation. All rights reserved.
  4. *
  5. * Portions of this file are derived from the ipw3945 project, as well
  6. * as portions of the ieee80211 subsystem header files.
  7. *
  8. * This program is free software; you can redistribute it and/or modify it
  9. * under the terms of version 2 of the GNU General Public License as
  10. * published by the Free Software Foundation.
  11. *
  12. * This program is distributed in the hope that it will be useful, but WITHOUT
  13. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  14. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  15. * more details.
  16. *
  17. * You should have received a copy of the GNU General Public License along with
  18. * this program; if not, write to the Free Software Foundation, Inc.,
  19. * 51 Franklin Street, Fifth Floor, Boston, MA 02110, USA
  20. *
  21. * The full GNU General Public License is included in this distribution in the
  22. * file called LICENSE.
  23. *
  24. * Contact Information:
  25. * Intel Linux Wireless <ilw@linux.intel.com>
  26. * Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497
  27. *
  28. *****************************************************************************/
  29. #include <linux/etherdevice.h>
  30. #include <net/mac80211.h>
  31. #include "iwl-eeprom.h"
  32. #include "iwl-dev.h"
  33. #include "iwl-core.h"
  34. #include "iwl-sta.h"
  35. #include "iwl-io.h"
  36. #include "iwl-helpers.h"
  37. static const u16 default_tid_to_tx_fifo[] = {
  38. IWL_TX_FIFO_AC1,
  39. IWL_TX_FIFO_AC0,
  40. IWL_TX_FIFO_AC0,
  41. IWL_TX_FIFO_AC1,
  42. IWL_TX_FIFO_AC2,
  43. IWL_TX_FIFO_AC2,
  44. IWL_TX_FIFO_AC3,
  45. IWL_TX_FIFO_AC3,
  46. IWL_TX_FIFO_NONE,
  47. IWL_TX_FIFO_NONE,
  48. IWL_TX_FIFO_NONE,
  49. IWL_TX_FIFO_NONE,
  50. IWL_TX_FIFO_NONE,
  51. IWL_TX_FIFO_NONE,
  52. IWL_TX_FIFO_NONE,
  53. IWL_TX_FIFO_NONE,
  54. IWL_TX_FIFO_AC3
  55. };
  56. static inline int iwl_alloc_dma_ptr(struct iwl_priv *priv,
  57. struct iwl_dma_ptr *ptr, size_t size)
  58. {
  59. ptr->addr = pci_alloc_consistent(priv->pci_dev, size, &ptr->dma);
  60. if (!ptr->addr)
  61. return -ENOMEM;
  62. ptr->size = size;
  63. return 0;
  64. }
  65. static inline void iwl_free_dma_ptr(struct iwl_priv *priv,
  66. struct iwl_dma_ptr *ptr)
  67. {
  68. if (unlikely(!ptr->addr))
  69. return;
  70. pci_free_consistent(priv->pci_dev, ptr->size, ptr->addr, ptr->dma);
  71. memset(ptr, 0, sizeof(*ptr));
  72. }
  73. /**
  74. * iwl_txq_update_write_ptr - Send new write index to hardware
  75. */
  76. int iwl_txq_update_write_ptr(struct iwl_priv *priv, struct iwl_tx_queue *txq)
  77. {
  78. u32 reg = 0;
  79. int ret = 0;
  80. int txq_id = txq->q.id;
  81. if (txq->need_update == 0)
  82. return ret;
  83. /* if we're trying to save power */
  84. if (test_bit(STATUS_POWER_PMI, &priv->status)) {
  85. /* wake up nic if it's powered down ...
  86. * uCode will wake up, and interrupt us again, so next
  87. * time we'll skip this part. */
  88. reg = iwl_read32(priv, CSR_UCODE_DRV_GP1);
  89. if (reg & CSR_UCODE_DRV_GP1_BIT_MAC_SLEEP) {
  90. IWL_DEBUG_INFO(priv, "Requesting wakeup, GP1 = 0x%x\n", reg);
  91. iwl_set_bit(priv, CSR_GP_CNTRL,
  92. CSR_GP_CNTRL_REG_FLAG_MAC_ACCESS_REQ);
  93. return ret;
  94. }
  95. iwl_write_direct32(priv, HBUS_TARG_WRPTR,
  96. txq->q.write_ptr | (txq_id << 8));
  97. /* else not in power-save mode, uCode will never sleep when we're
  98. * trying to tx (during RFKILL, we're not trying to tx). */
  99. } else
  100. iwl_write32(priv, HBUS_TARG_WRPTR,
  101. txq->q.write_ptr | (txq_id << 8));
  102. txq->need_update = 0;
  103. return ret;
  104. }
  105. EXPORT_SYMBOL(iwl_txq_update_write_ptr);
  106. /**
  107. * iwl_tx_queue_free - Deallocate DMA queue.
  108. * @txq: Transmit queue to deallocate.
  109. *
  110. * Empty queue by removing and destroying all BD's.
  111. * Free all buffers.
  112. * 0-fill, but do not free "txq" descriptor structure.
  113. */
  114. void iwl_tx_queue_free(struct iwl_priv *priv, int txq_id)
  115. {
  116. struct iwl_tx_queue *txq = &priv->txq[txq_id];
  117. struct iwl_queue *q = &txq->q;
  118. struct pci_dev *dev = priv->pci_dev;
  119. int i, len;
  120. if (q->n_bd == 0)
  121. return;
  122. /* first, empty all BD's */
  123. for (; q->write_ptr != q->read_ptr;
  124. q->read_ptr = iwl_queue_inc_wrap(q->read_ptr, q->n_bd))
  125. priv->cfg->ops->lib->txq_free_tfd(priv, txq);
  126. len = sizeof(struct iwl_device_cmd) * q->n_window;
  127. /* De-alloc array of command/tx buffers */
  128. for (i = 0; i < TFD_TX_CMD_SLOTS; i++)
  129. kfree(txq->cmd[i]);
  130. /* De-alloc circular buffer of TFDs */
  131. if (txq->q.n_bd)
  132. pci_free_consistent(dev, priv->hw_params.tfd_size *
  133. txq->q.n_bd, txq->tfds, txq->q.dma_addr);
  134. /* De-alloc array of per-TFD driver data */
  135. kfree(txq->txb);
  136. txq->txb = NULL;
  137. /* deallocate arrays */
  138. kfree(txq->cmd);
  139. kfree(txq->meta);
  140. txq->cmd = NULL;
  141. txq->meta = NULL;
  142. /* 0-fill queue descriptor structure */
  143. memset(txq, 0, sizeof(*txq));
  144. }
  145. EXPORT_SYMBOL(iwl_tx_queue_free);
  146. /**
  147. * iwl_cmd_queue_free - Deallocate DMA queue.
  148. * @txq: Transmit queue to deallocate.
  149. *
  150. * Empty queue by removing and destroying all BD's.
  151. * Free all buffers.
  152. * 0-fill, but do not free "txq" descriptor structure.
  153. */
  154. void iwl_cmd_queue_free(struct iwl_priv *priv)
  155. {
  156. struct iwl_tx_queue *txq = &priv->txq[IWL_CMD_QUEUE_NUM];
  157. struct iwl_queue *q = &txq->q;
  158. struct pci_dev *dev = priv->pci_dev;
  159. int i, len;
  160. if (q->n_bd == 0)
  161. return;
  162. len = sizeof(struct iwl_device_cmd) * q->n_window;
  163. len += IWL_MAX_SCAN_SIZE;
  164. /* De-alloc array of command/tx buffers */
  165. for (i = 0; i <= TFD_CMD_SLOTS; i++)
  166. kfree(txq->cmd[i]);
  167. /* De-alloc circular buffer of TFDs */
  168. if (txq->q.n_bd)
  169. pci_free_consistent(dev, priv->hw_params.tfd_size *
  170. txq->q.n_bd, txq->tfds, txq->q.dma_addr);
  171. /* 0-fill queue descriptor structure */
  172. memset(txq, 0, sizeof(*txq));
  173. }
  174. EXPORT_SYMBOL(iwl_cmd_queue_free);
  175. /*************** DMA-QUEUE-GENERAL-FUNCTIONS *****
  176. * DMA services
  177. *
  178. * Theory of operation
  179. *
  180. * A Tx or Rx queue resides in host DRAM, and is comprised of a circular buffer
  181. * of buffer descriptors, each of which points to one or more data buffers for
  182. * the device to read from or fill. Driver and device exchange status of each
  183. * queue via "read" and "write" pointers. Driver keeps minimum of 2 empty
  184. * entries in each circular buffer, to protect against confusing empty and full
  185. * queue states.
  186. *
  187. * The device reads or writes the data in the queues via the device's several
  188. * DMA/FIFO channels. Each queue is mapped to a single DMA channel.
  189. *
  190. * For Tx queue, there are low mark and high mark limits. If, after queuing
  191. * the packet for Tx, free space become < low mark, Tx queue stopped. When
  192. * reclaiming packets (on 'tx done IRQ), if free space become > high mark,
  193. * Tx queue resumed.
  194. *
  195. * See more detailed info in iwl-4965-hw.h.
  196. ***************************************************/
  197. int iwl_queue_space(const struct iwl_queue *q)
  198. {
  199. int s = q->read_ptr - q->write_ptr;
  200. if (q->read_ptr > q->write_ptr)
  201. s -= q->n_bd;
  202. if (s <= 0)
  203. s += q->n_window;
  204. /* keep some reserve to not confuse empty and full situations */
  205. s -= 2;
  206. if (s < 0)
  207. s = 0;
  208. return s;
  209. }
  210. EXPORT_SYMBOL(iwl_queue_space);
  211. /**
  212. * iwl_queue_init - Initialize queue's high/low-water and read/write indexes
  213. */
  214. static int iwl_queue_init(struct iwl_priv *priv, struct iwl_queue *q,
  215. int count, int slots_num, u32 id)
  216. {
  217. q->n_bd = count;
  218. q->n_window = slots_num;
  219. q->id = id;
  220. /* count must be power-of-two size, otherwise iwl_queue_inc_wrap
  221. * and iwl_queue_dec_wrap are broken. */
  222. BUG_ON(!is_power_of_2(count));
  223. /* slots_num must be power-of-two size, otherwise
  224. * get_cmd_index is broken. */
  225. BUG_ON(!is_power_of_2(slots_num));
  226. q->low_mark = q->n_window / 4;
  227. if (q->low_mark < 4)
  228. q->low_mark = 4;
  229. q->high_mark = q->n_window / 8;
  230. if (q->high_mark < 2)
  231. q->high_mark = 2;
  232. q->write_ptr = q->read_ptr = 0;
  233. return 0;
  234. }
  235. /**
  236. * iwl_tx_queue_alloc - Alloc driver data and TFD CB for one Tx/cmd queue
  237. */
  238. static int iwl_tx_queue_alloc(struct iwl_priv *priv,
  239. struct iwl_tx_queue *txq, u32 id)
  240. {
  241. struct pci_dev *dev = priv->pci_dev;
  242. size_t tfd_sz = priv->hw_params.tfd_size * TFD_QUEUE_SIZE_MAX;
  243. /* Driver private data, only for Tx (not command) queues,
  244. * not shared with device. */
  245. if (id != IWL_CMD_QUEUE_NUM) {
  246. txq->txb = kmalloc(sizeof(txq->txb[0]) *
  247. TFD_QUEUE_SIZE_MAX, GFP_KERNEL);
  248. if (!txq->txb) {
  249. IWL_ERR(priv, "kmalloc for auxiliary BD "
  250. "structures failed\n");
  251. goto error;
  252. }
  253. } else {
  254. txq->txb = NULL;
  255. }
  256. /* Circular buffer of transmit frame descriptors (TFDs),
  257. * shared with device */
  258. txq->tfds = pci_alloc_consistent(dev, tfd_sz, &txq->q.dma_addr);
  259. if (!txq->tfds) {
  260. IWL_ERR(priv, "pci_alloc_consistent(%zd) failed\n", tfd_sz);
  261. goto error;
  262. }
  263. txq->q.id = id;
  264. return 0;
  265. error:
  266. kfree(txq->txb);
  267. txq->txb = NULL;
  268. return -ENOMEM;
  269. }
  270. /**
  271. * iwl_tx_queue_init - Allocate and initialize one tx/cmd queue
  272. */
  273. int iwl_tx_queue_init(struct iwl_priv *priv, struct iwl_tx_queue *txq,
  274. int slots_num, u32 txq_id)
  275. {
  276. int i, len;
  277. int ret;
  278. int actual_slots = slots_num;
  279. /*
  280. * Alloc buffer array for commands (Tx or other types of commands).
  281. * For the command queue (#4), allocate command space + one big
  282. * command for scan, since scan command is very huge; the system will
  283. * not have two scans at the same time, so only one is needed.
  284. * For normal Tx queues (all other queues), no super-size command
  285. * space is needed.
  286. */
  287. if (txq_id == IWL_CMD_QUEUE_NUM)
  288. actual_slots++;
  289. txq->meta = kzalloc(sizeof(struct iwl_cmd_meta) * actual_slots,
  290. GFP_KERNEL);
  291. txq->cmd = kzalloc(sizeof(struct iwl_device_cmd *) * actual_slots,
  292. GFP_KERNEL);
  293. if (!txq->meta || !txq->cmd)
  294. goto out_free_arrays;
  295. len = sizeof(struct iwl_device_cmd);
  296. for (i = 0; i < actual_slots; i++) {
  297. /* only happens for cmd queue */
  298. if (i == slots_num)
  299. len += IWL_MAX_SCAN_SIZE;
  300. txq->cmd[i] = kmalloc(len, GFP_KERNEL);
  301. if (!txq->cmd[i])
  302. goto err;
  303. }
  304. /* Alloc driver data array and TFD circular buffer */
  305. ret = iwl_tx_queue_alloc(priv, txq, txq_id);
  306. if (ret)
  307. goto err;
  308. txq->need_update = 0;
  309. /* aggregation TX queues will get their ID when aggregation begins */
  310. if (txq_id <= IWL_TX_FIFO_AC3)
  311. txq->swq_id = txq_id;
  312. /* TFD_QUEUE_SIZE_MAX must be power-of-two size, otherwise
  313. * iwl_queue_inc_wrap and iwl_queue_dec_wrap are broken. */
  314. BUILD_BUG_ON(TFD_QUEUE_SIZE_MAX & (TFD_QUEUE_SIZE_MAX - 1));
  315. /* Initialize queue's high/low-water marks, and head/tail indexes */
  316. iwl_queue_init(priv, &txq->q, TFD_QUEUE_SIZE_MAX, slots_num, txq_id);
  317. /* Tell device where to find queue */
  318. priv->cfg->ops->lib->txq_init(priv, txq);
  319. return 0;
  320. err:
  321. for (i = 0; i < actual_slots; i++)
  322. kfree(txq->cmd[i]);
  323. out_free_arrays:
  324. kfree(txq->meta);
  325. kfree(txq->cmd);
  326. return -ENOMEM;
  327. }
  328. EXPORT_SYMBOL(iwl_tx_queue_init);
  329. /**
  330. * iwl_hw_txq_ctx_free - Free TXQ Context
  331. *
  332. * Destroy all TX DMA queues and structures
  333. */
  334. void iwl_hw_txq_ctx_free(struct iwl_priv *priv)
  335. {
  336. int txq_id;
  337. /* Tx queues */
  338. for (txq_id = 0; txq_id < priv->hw_params.max_txq_num; txq_id++)
  339. if (txq_id == IWL_CMD_QUEUE_NUM)
  340. iwl_cmd_queue_free(priv);
  341. else
  342. iwl_tx_queue_free(priv, txq_id);
  343. iwl_free_dma_ptr(priv, &priv->kw);
  344. iwl_free_dma_ptr(priv, &priv->scd_bc_tbls);
  345. }
  346. EXPORT_SYMBOL(iwl_hw_txq_ctx_free);
  347. /**
  348. * iwl_txq_ctx_reset - Reset TX queue context
  349. * Destroys all DMA structures and initialize them again
  350. *
  351. * @param priv
  352. * @return error code
  353. */
  354. int iwl_txq_ctx_reset(struct iwl_priv *priv)
  355. {
  356. int ret = 0;
  357. int txq_id, slots_num;
  358. unsigned long flags;
  359. /* Free all tx/cmd queues and keep-warm buffer */
  360. iwl_hw_txq_ctx_free(priv);
  361. ret = iwl_alloc_dma_ptr(priv, &priv->scd_bc_tbls,
  362. priv->hw_params.scd_bc_tbls_size);
  363. if (ret) {
  364. IWL_ERR(priv, "Scheduler BC Table allocation failed\n");
  365. goto error_bc_tbls;
  366. }
  367. /* Alloc keep-warm buffer */
  368. ret = iwl_alloc_dma_ptr(priv, &priv->kw, IWL_KW_SIZE);
  369. if (ret) {
  370. IWL_ERR(priv, "Keep Warm allocation failed\n");
  371. goto error_kw;
  372. }
  373. spin_lock_irqsave(&priv->lock, flags);
  374. /* Turn off all Tx DMA fifos */
  375. priv->cfg->ops->lib->txq_set_sched(priv, 0);
  376. /* Tell NIC where to find the "keep warm" buffer */
  377. iwl_write_direct32(priv, FH_KW_MEM_ADDR_REG, priv->kw.dma >> 4);
  378. spin_unlock_irqrestore(&priv->lock, flags);
  379. /* Alloc and init all Tx queues, including the command queue (#4) */
  380. for (txq_id = 0; txq_id < priv->hw_params.max_txq_num; txq_id++) {
  381. slots_num = (txq_id == IWL_CMD_QUEUE_NUM) ?
  382. TFD_CMD_SLOTS : TFD_TX_CMD_SLOTS;
  383. ret = iwl_tx_queue_init(priv, &priv->txq[txq_id], slots_num,
  384. txq_id);
  385. if (ret) {
  386. IWL_ERR(priv, "Tx %d queue init failed\n", txq_id);
  387. goto error;
  388. }
  389. }
  390. return ret;
  391. error:
  392. iwl_hw_txq_ctx_free(priv);
  393. iwl_free_dma_ptr(priv, &priv->kw);
  394. error_kw:
  395. iwl_free_dma_ptr(priv, &priv->scd_bc_tbls);
  396. error_bc_tbls:
  397. return ret;
  398. }
  399. /**
  400. * iwl_txq_ctx_stop - Stop all Tx DMA channels, free Tx queue memory
  401. */
  402. void iwl_txq_ctx_stop(struct iwl_priv *priv)
  403. {
  404. int ch;
  405. unsigned long flags;
  406. /* Turn off all Tx DMA fifos */
  407. spin_lock_irqsave(&priv->lock, flags);
  408. priv->cfg->ops->lib->txq_set_sched(priv, 0);
  409. /* Stop each Tx DMA channel, and wait for it to be idle */
  410. for (ch = 0; ch < priv->hw_params.dma_chnl_num; ch++) {
  411. iwl_write_direct32(priv, FH_TCSR_CHNL_TX_CONFIG_REG(ch), 0x0);
  412. iwl_poll_direct_bit(priv, FH_TSSR_TX_STATUS_REG,
  413. FH_TSSR_TX_STATUS_REG_MSK_CHNL_IDLE(ch),
  414. 1000);
  415. }
  416. spin_unlock_irqrestore(&priv->lock, flags);
  417. /* Deallocate memory for all Tx queues */
  418. iwl_hw_txq_ctx_free(priv);
  419. }
  420. EXPORT_SYMBOL(iwl_txq_ctx_stop);
  421. /*
  422. * handle build REPLY_TX command notification.
  423. */
  424. static void iwl_tx_cmd_build_basic(struct iwl_priv *priv,
  425. struct iwl_tx_cmd *tx_cmd,
  426. struct ieee80211_tx_info *info,
  427. struct ieee80211_hdr *hdr,
  428. u8 std_id)
  429. {
  430. __le16 fc = hdr->frame_control;
  431. __le32 tx_flags = tx_cmd->tx_flags;
  432. tx_cmd->stop_time.life_time = TX_CMD_LIFE_TIME_INFINITE;
  433. if (!(info->flags & IEEE80211_TX_CTL_NO_ACK)) {
  434. tx_flags |= TX_CMD_FLG_ACK_MSK;
  435. if (ieee80211_is_mgmt(fc))
  436. tx_flags |= TX_CMD_FLG_SEQ_CTL_MSK;
  437. if (ieee80211_is_probe_resp(fc) &&
  438. !(le16_to_cpu(hdr->seq_ctrl) & 0xf))
  439. tx_flags |= TX_CMD_FLG_TSF_MSK;
  440. } else {
  441. tx_flags &= (~TX_CMD_FLG_ACK_MSK);
  442. tx_flags |= TX_CMD_FLG_SEQ_CTL_MSK;
  443. }
  444. if (ieee80211_is_back_req(fc))
  445. tx_flags |= TX_CMD_FLG_ACK_MSK | TX_CMD_FLG_IMM_BA_RSP_MASK;
  446. tx_cmd->sta_id = std_id;
  447. if (ieee80211_has_morefrags(fc))
  448. tx_flags |= TX_CMD_FLG_MORE_FRAG_MSK;
  449. if (ieee80211_is_data_qos(fc)) {
  450. u8 *qc = ieee80211_get_qos_ctl(hdr);
  451. tx_cmd->tid_tspec = qc[0] & 0xf;
  452. tx_flags &= ~TX_CMD_FLG_SEQ_CTL_MSK;
  453. } else {
  454. tx_flags |= TX_CMD_FLG_SEQ_CTL_MSK;
  455. }
  456. priv->cfg->ops->utils->rts_tx_cmd_flag(info, &tx_flags);
  457. if ((tx_flags & TX_CMD_FLG_RTS_MSK) || (tx_flags & TX_CMD_FLG_CTS_MSK))
  458. tx_flags |= TX_CMD_FLG_FULL_TXOP_PROT_MSK;
  459. tx_flags &= ~(TX_CMD_FLG_ANT_SEL_MSK);
  460. if (ieee80211_is_mgmt(fc)) {
  461. if (ieee80211_is_assoc_req(fc) || ieee80211_is_reassoc_req(fc))
  462. tx_cmd->timeout.pm_frame_timeout = cpu_to_le16(3);
  463. else
  464. tx_cmd->timeout.pm_frame_timeout = cpu_to_le16(2);
  465. } else {
  466. tx_cmd->timeout.pm_frame_timeout = 0;
  467. }
  468. tx_cmd->driver_txop = 0;
  469. tx_cmd->tx_flags = tx_flags;
  470. tx_cmd->next_frame_len = 0;
  471. }
  472. #define RTS_HCCA_RETRY_LIMIT 3
  473. #define RTS_DFAULT_RETRY_LIMIT 60
  474. static void iwl_tx_cmd_build_rate(struct iwl_priv *priv,
  475. struct iwl_tx_cmd *tx_cmd,
  476. struct ieee80211_tx_info *info,
  477. __le16 fc, int sta_id,
  478. int is_hcca)
  479. {
  480. u32 rate_flags = 0;
  481. int rate_idx;
  482. u8 rts_retry_limit = 0;
  483. u8 data_retry_limit = 0;
  484. u8 rate_plcp;
  485. rate_idx = min(ieee80211_get_tx_rate(priv->hw, info)->hw_value & 0xffff,
  486. IWL_RATE_COUNT - 1);
  487. rate_plcp = iwl_rates[rate_idx].plcp;
  488. rts_retry_limit = (is_hcca) ?
  489. RTS_HCCA_RETRY_LIMIT : RTS_DFAULT_RETRY_LIMIT;
  490. if ((rate_idx >= IWL_FIRST_CCK_RATE) && (rate_idx <= IWL_LAST_CCK_RATE))
  491. rate_flags |= RATE_MCS_CCK_MSK;
  492. if (ieee80211_is_probe_resp(fc)) {
  493. data_retry_limit = 3;
  494. if (data_retry_limit < rts_retry_limit)
  495. rts_retry_limit = data_retry_limit;
  496. } else
  497. data_retry_limit = IWL_DEFAULT_TX_RETRY;
  498. if (priv->data_retry_limit != -1)
  499. data_retry_limit = priv->data_retry_limit;
  500. if (ieee80211_is_data(fc)) {
  501. tx_cmd->initial_rate_index = 0;
  502. tx_cmd->tx_flags |= TX_CMD_FLG_STA_RATE_MSK;
  503. } else {
  504. switch (fc & cpu_to_le16(IEEE80211_FCTL_STYPE)) {
  505. case cpu_to_le16(IEEE80211_STYPE_AUTH):
  506. case cpu_to_le16(IEEE80211_STYPE_DEAUTH):
  507. case cpu_to_le16(IEEE80211_STYPE_ASSOC_REQ):
  508. case cpu_to_le16(IEEE80211_STYPE_REASSOC_REQ):
  509. if (tx_cmd->tx_flags & TX_CMD_FLG_RTS_MSK) {
  510. tx_cmd->tx_flags &= ~TX_CMD_FLG_RTS_MSK;
  511. tx_cmd->tx_flags |= TX_CMD_FLG_CTS_MSK;
  512. }
  513. break;
  514. default:
  515. break;
  516. }
  517. priv->mgmt_tx_ant = iwl_toggle_tx_ant(priv, priv->mgmt_tx_ant);
  518. rate_flags |= iwl_ant_idx_to_flags(priv->mgmt_tx_ant);
  519. }
  520. tx_cmd->rts_retry_limit = rts_retry_limit;
  521. tx_cmd->data_retry_limit = data_retry_limit;
  522. tx_cmd->rate_n_flags = iwl_hw_set_rate_n_flags(rate_plcp, rate_flags);
  523. }
  524. static void iwl_tx_cmd_build_hwcrypto(struct iwl_priv *priv,
  525. struct ieee80211_tx_info *info,
  526. struct iwl_tx_cmd *tx_cmd,
  527. struct sk_buff *skb_frag,
  528. int sta_id)
  529. {
  530. struct ieee80211_key_conf *keyconf = info->control.hw_key;
  531. switch (keyconf->alg) {
  532. case ALG_CCMP:
  533. tx_cmd->sec_ctl = TX_CMD_SEC_CCM;
  534. memcpy(tx_cmd->key, keyconf->key, keyconf->keylen);
  535. if (info->flags & IEEE80211_TX_CTL_AMPDU)
  536. tx_cmd->tx_flags |= TX_CMD_FLG_AGG_CCMP_MSK;
  537. IWL_DEBUG_TX(priv, "tx_cmd with AES hwcrypto\n");
  538. break;
  539. case ALG_TKIP:
  540. tx_cmd->sec_ctl = TX_CMD_SEC_TKIP;
  541. ieee80211_get_tkip_key(keyconf, skb_frag,
  542. IEEE80211_TKIP_P2_KEY, tx_cmd->key);
  543. IWL_DEBUG_TX(priv, "tx_cmd with tkip hwcrypto\n");
  544. break;
  545. case ALG_WEP:
  546. tx_cmd->sec_ctl |= (TX_CMD_SEC_WEP |
  547. (keyconf->keyidx & TX_CMD_SEC_MSK) << TX_CMD_SEC_SHIFT);
  548. if (keyconf->keylen == WEP_KEY_LEN_128)
  549. tx_cmd->sec_ctl |= TX_CMD_SEC_KEY128;
  550. memcpy(&tx_cmd->key[3], keyconf->key, keyconf->keylen);
  551. IWL_DEBUG_TX(priv, "Configuring packet for WEP encryption "
  552. "with key %d\n", keyconf->keyidx);
  553. break;
  554. default:
  555. IWL_ERR(priv, "Unknown encode alg %d\n", keyconf->alg);
  556. break;
  557. }
  558. }
  559. /*
  560. * start REPLY_TX command process
  561. */
  562. int iwl_tx_skb(struct iwl_priv *priv, struct sk_buff *skb)
  563. {
  564. struct ieee80211_hdr *hdr = (struct ieee80211_hdr *)skb->data;
  565. struct ieee80211_tx_info *info = IEEE80211_SKB_CB(skb);
  566. struct iwl_tx_queue *txq;
  567. struct iwl_queue *q;
  568. struct iwl_device_cmd *out_cmd;
  569. struct iwl_cmd_meta *out_meta;
  570. struct iwl_tx_cmd *tx_cmd;
  571. int swq_id, txq_id;
  572. dma_addr_t phys_addr;
  573. dma_addr_t txcmd_phys;
  574. dma_addr_t scratch_phys;
  575. u16 len, len_org;
  576. u16 seq_number = 0;
  577. __le16 fc;
  578. u8 hdr_len;
  579. u8 sta_id;
  580. u8 wait_write_ptr = 0;
  581. u8 tid = 0;
  582. u8 *qc = NULL;
  583. unsigned long flags;
  584. int ret;
  585. spin_lock_irqsave(&priv->lock, flags);
  586. if (iwl_is_rfkill(priv)) {
  587. IWL_DEBUG_DROP(priv, "Dropping - RF KILL\n");
  588. goto drop_unlock;
  589. }
  590. if ((ieee80211_get_tx_rate(priv->hw, info)->hw_value & 0xFF) ==
  591. IWL_INVALID_RATE) {
  592. IWL_ERR(priv, "ERROR: No TX rate available.\n");
  593. goto drop_unlock;
  594. }
  595. fc = hdr->frame_control;
  596. #ifdef CONFIG_IWLWIFI_DEBUG
  597. if (ieee80211_is_auth(fc))
  598. IWL_DEBUG_TX(priv, "Sending AUTH frame\n");
  599. else if (ieee80211_is_assoc_req(fc))
  600. IWL_DEBUG_TX(priv, "Sending ASSOC frame\n");
  601. else if (ieee80211_is_reassoc_req(fc))
  602. IWL_DEBUG_TX(priv, "Sending REASSOC frame\n");
  603. #endif
  604. /* drop all non-injected data frame if we are not associated */
  605. if (ieee80211_is_data(fc) &&
  606. !(info->flags & IEEE80211_TX_CTL_INJECTED) &&
  607. (!iwl_is_associated(priv) ||
  608. ((priv->iw_mode == NL80211_IFTYPE_STATION) && !priv->assoc_id) ||
  609. !priv->assoc_station_added)) {
  610. IWL_DEBUG_DROP(priv, "Dropping - !iwl_is_associated\n");
  611. goto drop_unlock;
  612. }
  613. hdr_len = ieee80211_hdrlen(fc);
  614. /* Find (or create) index into station table for destination station */
  615. if (info->flags & IEEE80211_TX_CTL_INJECTED)
  616. sta_id = priv->hw_params.bcast_sta_id;
  617. else
  618. sta_id = iwl_get_sta_id(priv, hdr);
  619. if (sta_id == IWL_INVALID_STATION) {
  620. IWL_DEBUG_DROP(priv, "Dropping - INVALID STATION: %pM\n",
  621. hdr->addr1);
  622. goto drop_unlock;
  623. }
  624. IWL_DEBUG_TX(priv, "station Id %d\n", sta_id);
  625. txq_id = skb_get_queue_mapping(skb);
  626. if (ieee80211_is_data_qos(fc)) {
  627. qc = ieee80211_get_qos_ctl(hdr);
  628. tid = qc[0] & IEEE80211_QOS_CTL_TID_MASK;
  629. if (unlikely(tid >= MAX_TID_COUNT))
  630. goto drop_unlock;
  631. seq_number = priv->stations[sta_id].tid[tid].seq_number;
  632. seq_number &= IEEE80211_SCTL_SEQ;
  633. hdr->seq_ctrl = hdr->seq_ctrl &
  634. cpu_to_le16(IEEE80211_SCTL_FRAG);
  635. hdr->seq_ctrl |= cpu_to_le16(seq_number);
  636. seq_number += 0x10;
  637. /* aggregation is on for this <sta,tid> */
  638. if (info->flags & IEEE80211_TX_CTL_AMPDU)
  639. txq_id = priv->stations[sta_id].tid[tid].agg.txq_id;
  640. }
  641. txq = &priv->txq[txq_id];
  642. swq_id = txq->swq_id;
  643. q = &txq->q;
  644. if (unlikely(iwl_queue_space(q) < q->high_mark))
  645. goto drop_unlock;
  646. if (ieee80211_is_data_qos(fc))
  647. priv->stations[sta_id].tid[tid].tfds_in_queue++;
  648. /* Set up driver data for this TFD */
  649. memset(&(txq->txb[q->write_ptr]), 0, sizeof(struct iwl_tx_info));
  650. txq->txb[q->write_ptr].skb[0] = skb;
  651. /* Set up first empty entry in queue's array of Tx/cmd buffers */
  652. out_cmd = txq->cmd[q->write_ptr];
  653. out_meta = &txq->meta[q->write_ptr];
  654. tx_cmd = &out_cmd->cmd.tx;
  655. memset(&out_cmd->hdr, 0, sizeof(out_cmd->hdr));
  656. memset(tx_cmd, 0, sizeof(struct iwl_tx_cmd));
  657. /*
  658. * Set up the Tx-command (not MAC!) header.
  659. * Store the chosen Tx queue and TFD index within the sequence field;
  660. * after Tx, uCode's Tx response will return this value so driver can
  661. * locate the frame within the tx queue and do post-tx processing.
  662. */
  663. out_cmd->hdr.cmd = REPLY_TX;
  664. out_cmd->hdr.sequence = cpu_to_le16((u16)(QUEUE_TO_SEQ(txq_id) |
  665. INDEX_TO_SEQ(q->write_ptr)));
  666. /* Copy MAC header from skb into command buffer */
  667. memcpy(tx_cmd->hdr, hdr, hdr_len);
  668. /* Total # bytes to be transmitted */
  669. len = (u16)skb->len;
  670. tx_cmd->len = cpu_to_le16(len);
  671. if (info->control.hw_key)
  672. iwl_tx_cmd_build_hwcrypto(priv, info, tx_cmd, skb, sta_id);
  673. /* TODO need this for burst mode later on */
  674. iwl_tx_cmd_build_basic(priv, tx_cmd, info, hdr, sta_id);
  675. iwl_dbg_log_tx_data_frame(priv, len, hdr);
  676. /* set is_hcca to 0; it probably will never be implemented */
  677. iwl_tx_cmd_build_rate(priv, tx_cmd, info, fc, sta_id, 0);
  678. iwl_update_stats(priv, true, fc, len);
  679. /*
  680. * Use the first empty entry in this queue's command buffer array
  681. * to contain the Tx command and MAC header concatenated together
  682. * (payload data will be in another buffer).
  683. * Size of this varies, due to varying MAC header length.
  684. * If end is not dword aligned, we'll have 2 extra bytes at the end
  685. * of the MAC header (device reads on dword boundaries).
  686. * We'll tell device about this padding later.
  687. */
  688. len = sizeof(struct iwl_tx_cmd) +
  689. sizeof(struct iwl_cmd_header) + hdr_len;
  690. len_org = len;
  691. len = (len + 3) & ~3;
  692. if (len_org != len)
  693. len_org = 1;
  694. else
  695. len_org = 0;
  696. /* Tell NIC about any 2-byte padding after MAC header */
  697. if (len_org)
  698. tx_cmd->tx_flags |= TX_CMD_FLG_MH_PAD_MSK;
  699. /* Physical address of this Tx command's header (not MAC header!),
  700. * within command buffer array. */
  701. txcmd_phys = pci_map_single(priv->pci_dev,
  702. &out_cmd->hdr, len,
  703. PCI_DMA_BIDIRECTIONAL);
  704. pci_unmap_addr_set(out_meta, mapping, txcmd_phys);
  705. pci_unmap_len_set(out_meta, len, len);
  706. /* Add buffer containing Tx command and MAC(!) header to TFD's
  707. * first entry */
  708. priv->cfg->ops->lib->txq_attach_buf_to_tfd(priv, txq,
  709. txcmd_phys, len, 1, 0);
  710. if (!ieee80211_has_morefrags(hdr->frame_control)) {
  711. txq->need_update = 1;
  712. if (qc)
  713. priv->stations[sta_id].tid[tid].seq_number = seq_number;
  714. } else {
  715. wait_write_ptr = 1;
  716. txq->need_update = 0;
  717. }
  718. /* Set up TFD's 2nd entry to point directly to remainder of skb,
  719. * if any (802.11 null frames have no payload). */
  720. len = skb->len - hdr_len;
  721. if (len) {
  722. phys_addr = pci_map_single(priv->pci_dev, skb->data + hdr_len,
  723. len, PCI_DMA_TODEVICE);
  724. priv->cfg->ops->lib->txq_attach_buf_to_tfd(priv, txq,
  725. phys_addr, len,
  726. 0, 0);
  727. }
  728. scratch_phys = txcmd_phys + sizeof(struct iwl_cmd_header) +
  729. offsetof(struct iwl_tx_cmd, scratch);
  730. len = sizeof(struct iwl_tx_cmd) +
  731. sizeof(struct iwl_cmd_header) + hdr_len;
  732. /* take back ownership of DMA buffer to enable update */
  733. pci_dma_sync_single_for_cpu(priv->pci_dev, txcmd_phys,
  734. len, PCI_DMA_BIDIRECTIONAL);
  735. tx_cmd->dram_lsb_ptr = cpu_to_le32(scratch_phys);
  736. tx_cmd->dram_msb_ptr = iwl_get_dma_hi_addr(scratch_phys);
  737. IWL_DEBUG_TX(priv, "sequence nr = 0X%x \n",
  738. le16_to_cpu(out_cmd->hdr.sequence));
  739. IWL_DEBUG_TX(priv, "tx_flags = 0X%x \n", le32_to_cpu(tx_cmd->tx_flags));
  740. iwl_print_hex_dump(priv, IWL_DL_TX, (u8 *)tx_cmd, sizeof(*tx_cmd));
  741. iwl_print_hex_dump(priv, IWL_DL_TX, (u8 *)tx_cmd->hdr, hdr_len);
  742. /* Set up entry for this TFD in Tx byte-count array */
  743. if (info->flags & IEEE80211_TX_CTL_AMPDU)
  744. priv->cfg->ops->lib->txq_update_byte_cnt_tbl(priv, txq,
  745. le16_to_cpu(tx_cmd->len));
  746. pci_dma_sync_single_for_device(priv->pci_dev, txcmd_phys,
  747. len, PCI_DMA_BIDIRECTIONAL);
  748. /* Tell device the write index *just past* this latest filled TFD */
  749. q->write_ptr = iwl_queue_inc_wrap(q->write_ptr, q->n_bd);
  750. ret = iwl_txq_update_write_ptr(priv, txq);
  751. spin_unlock_irqrestore(&priv->lock, flags);
  752. if (ret)
  753. return ret;
  754. if ((iwl_queue_space(q) < q->high_mark) && priv->mac80211_registered) {
  755. if (wait_write_ptr) {
  756. spin_lock_irqsave(&priv->lock, flags);
  757. txq->need_update = 1;
  758. iwl_txq_update_write_ptr(priv, txq);
  759. spin_unlock_irqrestore(&priv->lock, flags);
  760. } else {
  761. iwl_stop_queue(priv, txq->swq_id);
  762. }
  763. }
  764. return 0;
  765. drop_unlock:
  766. spin_unlock_irqrestore(&priv->lock, flags);
  767. return -1;
  768. }
  769. EXPORT_SYMBOL(iwl_tx_skb);
  770. /*************** HOST COMMAND QUEUE FUNCTIONS *****/
  771. /**
  772. * iwl_enqueue_hcmd - enqueue a uCode command
  773. * @priv: device private data point
  774. * @cmd: a point to the ucode command structure
  775. *
  776. * The function returns < 0 values to indicate the operation is
  777. * failed. On success, it turns the index (> 0) of command in the
  778. * command queue.
  779. */
  780. int iwl_enqueue_hcmd(struct iwl_priv *priv, struct iwl_host_cmd *cmd)
  781. {
  782. struct iwl_tx_queue *txq = &priv->txq[IWL_CMD_QUEUE_NUM];
  783. struct iwl_queue *q = &txq->q;
  784. struct iwl_device_cmd *out_cmd;
  785. struct iwl_cmd_meta *out_meta;
  786. dma_addr_t phys_addr;
  787. unsigned long flags;
  788. int len, ret;
  789. u32 idx;
  790. u16 fix_size;
  791. cmd->len = priv->cfg->ops->utils->get_hcmd_size(cmd->id, cmd->len);
  792. fix_size = (u16)(cmd->len + sizeof(out_cmd->hdr));
  793. /* If any of the command structures end up being larger than
  794. * the TFD_MAX_PAYLOAD_SIZE, and it sent as a 'small' command then
  795. * we will need to increase the size of the TFD entries */
  796. BUG_ON((fix_size > TFD_MAX_PAYLOAD_SIZE) &&
  797. !(cmd->flags & CMD_SIZE_HUGE));
  798. if (iwl_is_rfkill(priv)) {
  799. IWL_DEBUG_INFO(priv, "Not sending command - RF KILL\n");
  800. return -EIO;
  801. }
  802. if (iwl_queue_space(q) < ((cmd->flags & CMD_ASYNC) ? 2 : 1)) {
  803. IWL_ERR(priv, "No space for Tx\n");
  804. return -ENOSPC;
  805. }
  806. spin_lock_irqsave(&priv->hcmd_lock, flags);
  807. idx = get_cmd_index(q, q->write_ptr, cmd->flags & CMD_SIZE_HUGE);
  808. out_cmd = txq->cmd[idx];
  809. out_meta = &txq->meta[idx];
  810. memset(out_meta, 0, sizeof(*out_meta)); /* re-initialize to NULL */
  811. out_meta->flags = cmd->flags;
  812. if (cmd->flags & CMD_WANT_SKB)
  813. out_meta->source = cmd;
  814. if (cmd->flags & CMD_ASYNC)
  815. out_meta->callback = cmd->callback;
  816. out_cmd->hdr.cmd = cmd->id;
  817. memcpy(&out_cmd->cmd.payload, cmd->data, cmd->len);
  818. /* At this point, the out_cmd now has all of the incoming cmd
  819. * information */
  820. out_cmd->hdr.flags = 0;
  821. out_cmd->hdr.sequence = cpu_to_le16(QUEUE_TO_SEQ(IWL_CMD_QUEUE_NUM) |
  822. INDEX_TO_SEQ(q->write_ptr));
  823. if (cmd->flags & CMD_SIZE_HUGE)
  824. out_cmd->hdr.sequence |= SEQ_HUGE_FRAME;
  825. len = sizeof(struct iwl_device_cmd);
  826. len += (idx == TFD_CMD_SLOTS) ? IWL_MAX_SCAN_SIZE : 0;
  827. #ifdef CONFIG_IWLWIFI_DEBUG
  828. switch (out_cmd->hdr.cmd) {
  829. case REPLY_TX_LINK_QUALITY_CMD:
  830. case SENSITIVITY_CMD:
  831. IWL_DEBUG_HC_DUMP(priv, "Sending command %s (#%x), seq: 0x%04X, "
  832. "%d bytes at %d[%d]:%d\n",
  833. get_cmd_string(out_cmd->hdr.cmd),
  834. out_cmd->hdr.cmd,
  835. le16_to_cpu(out_cmd->hdr.sequence), fix_size,
  836. q->write_ptr, idx, IWL_CMD_QUEUE_NUM);
  837. break;
  838. default:
  839. IWL_DEBUG_HC(priv, "Sending command %s (#%x), seq: 0x%04X, "
  840. "%d bytes at %d[%d]:%d\n",
  841. get_cmd_string(out_cmd->hdr.cmd),
  842. out_cmd->hdr.cmd,
  843. le16_to_cpu(out_cmd->hdr.sequence), fix_size,
  844. q->write_ptr, idx, IWL_CMD_QUEUE_NUM);
  845. }
  846. #endif
  847. txq->need_update = 1;
  848. if (priv->cfg->ops->lib->txq_update_byte_cnt_tbl)
  849. /* Set up entry in queue's byte count circular buffer */
  850. priv->cfg->ops->lib->txq_update_byte_cnt_tbl(priv, txq, 0);
  851. phys_addr = pci_map_single(priv->pci_dev, &out_cmd->hdr,
  852. fix_size, PCI_DMA_BIDIRECTIONAL);
  853. pci_unmap_addr_set(out_meta, mapping, phys_addr);
  854. pci_unmap_len_set(out_meta, len, fix_size);
  855. priv->cfg->ops->lib->txq_attach_buf_to_tfd(priv, txq,
  856. phys_addr, fix_size, 1,
  857. U32_PAD(cmd->len));
  858. /* Increment and update queue's write index */
  859. q->write_ptr = iwl_queue_inc_wrap(q->write_ptr, q->n_bd);
  860. ret = iwl_txq_update_write_ptr(priv, txq);
  861. spin_unlock_irqrestore(&priv->hcmd_lock, flags);
  862. return ret ? ret : idx;
  863. }
  864. int iwl_tx_queue_reclaim(struct iwl_priv *priv, int txq_id, int index)
  865. {
  866. struct iwl_tx_queue *txq = &priv->txq[txq_id];
  867. struct iwl_queue *q = &txq->q;
  868. struct iwl_tx_info *tx_info;
  869. int nfreed = 0;
  870. if ((index >= q->n_bd) || (iwl_queue_used(q, index) == 0)) {
  871. IWL_ERR(priv, "Read index for DMA queue txq id (%d), index %d, "
  872. "is out of range [0-%d] %d %d.\n", txq_id,
  873. index, q->n_bd, q->write_ptr, q->read_ptr);
  874. return 0;
  875. }
  876. for (index = iwl_queue_inc_wrap(index, q->n_bd);
  877. q->read_ptr != index;
  878. q->read_ptr = iwl_queue_inc_wrap(q->read_ptr, q->n_bd)) {
  879. tx_info = &txq->txb[txq->q.read_ptr];
  880. ieee80211_tx_status_irqsafe(priv->hw, tx_info->skb[0]);
  881. tx_info->skb[0] = NULL;
  882. if (priv->cfg->ops->lib->txq_inval_byte_cnt_tbl)
  883. priv->cfg->ops->lib->txq_inval_byte_cnt_tbl(priv, txq);
  884. priv->cfg->ops->lib->txq_free_tfd(priv, txq);
  885. nfreed++;
  886. }
  887. return nfreed;
  888. }
  889. EXPORT_SYMBOL(iwl_tx_queue_reclaim);
  890. /**
  891. * iwl_hcmd_queue_reclaim - Reclaim TX command queue entries already Tx'd
  892. *
  893. * When FW advances 'R' index, all entries between old and new 'R' index
  894. * need to be reclaimed. As result, some free space forms. If there is
  895. * enough free space (> low mark), wake the stack that feeds us.
  896. */
  897. static void iwl_hcmd_queue_reclaim(struct iwl_priv *priv, int txq_id,
  898. int idx, int cmd_idx)
  899. {
  900. struct iwl_tx_queue *txq = &priv->txq[txq_id];
  901. struct iwl_queue *q = &txq->q;
  902. int nfreed = 0;
  903. if ((idx >= q->n_bd) || (iwl_queue_used(q, idx) == 0)) {
  904. IWL_ERR(priv, "Read index for DMA queue txq id (%d), index %d, "
  905. "is out of range [0-%d] %d %d.\n", txq_id,
  906. idx, q->n_bd, q->write_ptr, q->read_ptr);
  907. return;
  908. }
  909. pci_unmap_single(priv->pci_dev,
  910. pci_unmap_addr(&txq->meta[cmd_idx], mapping),
  911. pci_unmap_len(&txq->meta[cmd_idx], len),
  912. PCI_DMA_BIDIRECTIONAL);
  913. for (idx = iwl_queue_inc_wrap(idx, q->n_bd); q->read_ptr != idx;
  914. q->read_ptr = iwl_queue_inc_wrap(q->read_ptr, q->n_bd)) {
  915. if (nfreed++ > 0) {
  916. IWL_ERR(priv, "HCMD skipped: index (%d) %d %d\n", idx,
  917. q->write_ptr, q->read_ptr);
  918. queue_work(priv->workqueue, &priv->restart);
  919. }
  920. }
  921. }
  922. /**
  923. * iwl_tx_cmd_complete - Pull unused buffers off the queue and reclaim them
  924. * @rxb: Rx buffer to reclaim
  925. *
  926. * If an Rx buffer has an async callback associated with it the callback
  927. * will be executed. The attached skb (if present) will only be freed
  928. * if the callback returns 1
  929. */
  930. void iwl_tx_cmd_complete(struct iwl_priv *priv, struct iwl_rx_mem_buffer *rxb)
  931. {
  932. struct iwl_rx_packet *pkt = (struct iwl_rx_packet *)rxb->skb->data;
  933. u16 sequence = le16_to_cpu(pkt->hdr.sequence);
  934. int txq_id = SEQ_TO_QUEUE(sequence);
  935. int index = SEQ_TO_INDEX(sequence);
  936. int cmd_index;
  937. bool huge = !!(pkt->hdr.sequence & SEQ_HUGE_FRAME);
  938. struct iwl_device_cmd *cmd;
  939. struct iwl_cmd_meta *meta;
  940. /* If a Tx command is being handled and it isn't in the actual
  941. * command queue then there a command routing bug has been introduced
  942. * in the queue management code. */
  943. if (WARN(txq_id != IWL_CMD_QUEUE_NUM,
  944. "wrong command queue %d, sequence 0x%X readp=%d writep=%d\n",
  945. txq_id, sequence,
  946. priv->txq[IWL_CMD_QUEUE_NUM].q.read_ptr,
  947. priv->txq[IWL_CMD_QUEUE_NUM].q.write_ptr)) {
  948. iwl_print_hex_error(priv, pkt, 32);
  949. return;
  950. }
  951. cmd_index = get_cmd_index(&priv->txq[IWL_CMD_QUEUE_NUM].q, index, huge);
  952. cmd = priv->txq[IWL_CMD_QUEUE_NUM].cmd[cmd_index];
  953. meta = &priv->txq[IWL_CMD_QUEUE_NUM].meta[cmd_index];
  954. /* Input error checking is done when commands are added to queue. */
  955. if (meta->flags & CMD_WANT_SKB) {
  956. meta->source->reply_skb = rxb->skb;
  957. rxb->skb = NULL;
  958. } else if (meta->callback)
  959. meta->callback(priv, cmd, rxb->skb);
  960. iwl_hcmd_queue_reclaim(priv, txq_id, index, cmd_index);
  961. if (!(meta->flags & CMD_ASYNC)) {
  962. clear_bit(STATUS_HCMD_ACTIVE, &priv->status);
  963. wake_up_interruptible(&priv->wait_command_queue);
  964. }
  965. }
  966. EXPORT_SYMBOL(iwl_tx_cmd_complete);
  967. /*
  968. * Find first available (lowest unused) Tx Queue, mark it "active".
  969. * Called only when finding queue for aggregation.
  970. * Should never return anything < 7, because they should already
  971. * be in use as EDCA AC (0-3), Command (4), HCCA (5, 6).
  972. */
  973. static int iwl_txq_ctx_activate_free(struct iwl_priv *priv)
  974. {
  975. int txq_id;
  976. for (txq_id = 0; txq_id < priv->hw_params.max_txq_num; txq_id++)
  977. if (!test_and_set_bit(txq_id, &priv->txq_ctx_active_msk))
  978. return txq_id;
  979. return -1;
  980. }
  981. int iwl_tx_agg_start(struct iwl_priv *priv, const u8 *ra, u16 tid, u16 *ssn)
  982. {
  983. int sta_id;
  984. int tx_fifo;
  985. int txq_id;
  986. int ret;
  987. unsigned long flags;
  988. struct iwl_tid_data *tid_data;
  989. if (likely(tid < ARRAY_SIZE(default_tid_to_tx_fifo)))
  990. tx_fifo = default_tid_to_tx_fifo[tid];
  991. else
  992. return -EINVAL;
  993. IWL_WARN(priv, "%s on ra = %pM tid = %d\n",
  994. __func__, ra, tid);
  995. sta_id = iwl_find_station(priv, ra);
  996. if (sta_id == IWL_INVALID_STATION) {
  997. IWL_ERR(priv, "Start AGG on invalid station\n");
  998. return -ENXIO;
  999. }
  1000. if (unlikely(tid >= MAX_TID_COUNT))
  1001. return -EINVAL;
  1002. if (priv->stations[sta_id].tid[tid].agg.state != IWL_AGG_OFF) {
  1003. IWL_ERR(priv, "Start AGG when state is not IWL_AGG_OFF !\n");
  1004. return -ENXIO;
  1005. }
  1006. txq_id = iwl_txq_ctx_activate_free(priv);
  1007. if (txq_id == -1) {
  1008. IWL_ERR(priv, "No free aggregation queue available\n");
  1009. return -ENXIO;
  1010. }
  1011. spin_lock_irqsave(&priv->sta_lock, flags);
  1012. tid_data = &priv->stations[sta_id].tid[tid];
  1013. *ssn = SEQ_TO_SN(tid_data->seq_number);
  1014. tid_data->agg.txq_id = txq_id;
  1015. priv->txq[txq_id].swq_id = iwl_virtual_agg_queue_num(tx_fifo, txq_id);
  1016. spin_unlock_irqrestore(&priv->sta_lock, flags);
  1017. ret = priv->cfg->ops->lib->txq_agg_enable(priv, txq_id, tx_fifo,
  1018. sta_id, tid, *ssn);
  1019. if (ret)
  1020. return ret;
  1021. if (tid_data->tfds_in_queue == 0) {
  1022. IWL_DEBUG_HT(priv, "HW queue is empty\n");
  1023. tid_data->agg.state = IWL_AGG_ON;
  1024. ieee80211_start_tx_ba_cb_irqsafe(priv->hw, ra, tid);
  1025. } else {
  1026. IWL_DEBUG_HT(priv, "HW queue is NOT empty: %d packets in HW queue\n",
  1027. tid_data->tfds_in_queue);
  1028. tid_data->agg.state = IWL_EMPTYING_HW_QUEUE_ADDBA;
  1029. }
  1030. return ret;
  1031. }
  1032. EXPORT_SYMBOL(iwl_tx_agg_start);
  1033. int iwl_tx_agg_stop(struct iwl_priv *priv , const u8 *ra, u16 tid)
  1034. {
  1035. int tx_fifo_id, txq_id, sta_id, ssn = -1;
  1036. struct iwl_tid_data *tid_data;
  1037. int ret, write_ptr, read_ptr;
  1038. unsigned long flags;
  1039. if (!ra) {
  1040. IWL_ERR(priv, "ra = NULL\n");
  1041. return -EINVAL;
  1042. }
  1043. if (unlikely(tid >= MAX_TID_COUNT))
  1044. return -EINVAL;
  1045. if (likely(tid < ARRAY_SIZE(default_tid_to_tx_fifo)))
  1046. tx_fifo_id = default_tid_to_tx_fifo[tid];
  1047. else
  1048. return -EINVAL;
  1049. sta_id = iwl_find_station(priv, ra);
  1050. if (sta_id == IWL_INVALID_STATION) {
  1051. IWL_ERR(priv, "Invalid station for AGG tid %d\n", tid);
  1052. return -ENXIO;
  1053. }
  1054. if (priv->stations[sta_id].tid[tid].agg.state != IWL_AGG_ON)
  1055. IWL_WARN(priv, "Stopping AGG while state not IWL_AGG_ON\n");
  1056. tid_data = &priv->stations[sta_id].tid[tid];
  1057. ssn = (tid_data->seq_number & IEEE80211_SCTL_SEQ) >> 4;
  1058. txq_id = tid_data->agg.txq_id;
  1059. write_ptr = priv->txq[txq_id].q.write_ptr;
  1060. read_ptr = priv->txq[txq_id].q.read_ptr;
  1061. /* The queue is not empty */
  1062. if (write_ptr != read_ptr) {
  1063. IWL_DEBUG_HT(priv, "Stopping a non empty AGG HW QUEUE\n");
  1064. priv->stations[sta_id].tid[tid].agg.state =
  1065. IWL_EMPTYING_HW_QUEUE_DELBA;
  1066. return 0;
  1067. }
  1068. IWL_DEBUG_HT(priv, "HW queue is empty\n");
  1069. priv->stations[sta_id].tid[tid].agg.state = IWL_AGG_OFF;
  1070. spin_lock_irqsave(&priv->lock, flags);
  1071. ret = priv->cfg->ops->lib->txq_agg_disable(priv, txq_id, ssn,
  1072. tx_fifo_id);
  1073. spin_unlock_irqrestore(&priv->lock, flags);
  1074. if (ret)
  1075. return ret;
  1076. ieee80211_stop_tx_ba_cb_irqsafe(priv->hw, ra, tid);
  1077. return 0;
  1078. }
  1079. EXPORT_SYMBOL(iwl_tx_agg_stop);
  1080. int iwl_txq_check_empty(struct iwl_priv *priv, int sta_id, u8 tid, int txq_id)
  1081. {
  1082. struct iwl_queue *q = &priv->txq[txq_id].q;
  1083. u8 *addr = priv->stations[sta_id].sta.sta.addr;
  1084. struct iwl_tid_data *tid_data = &priv->stations[sta_id].tid[tid];
  1085. switch (priv->stations[sta_id].tid[tid].agg.state) {
  1086. case IWL_EMPTYING_HW_QUEUE_DELBA:
  1087. /* We are reclaiming the last packet of the */
  1088. /* aggregated HW queue */
  1089. if ((txq_id == tid_data->agg.txq_id) &&
  1090. (q->read_ptr == q->write_ptr)) {
  1091. u16 ssn = SEQ_TO_SN(tid_data->seq_number);
  1092. int tx_fifo = default_tid_to_tx_fifo[tid];
  1093. IWL_DEBUG_HT(priv, "HW queue empty: continue DELBA flow\n");
  1094. priv->cfg->ops->lib->txq_agg_disable(priv, txq_id,
  1095. ssn, tx_fifo);
  1096. tid_data->agg.state = IWL_AGG_OFF;
  1097. ieee80211_stop_tx_ba_cb_irqsafe(priv->hw, addr, tid);
  1098. }
  1099. break;
  1100. case IWL_EMPTYING_HW_QUEUE_ADDBA:
  1101. /* We are reclaiming the last packet of the queue */
  1102. if (tid_data->tfds_in_queue == 0) {
  1103. IWL_DEBUG_HT(priv, "HW queue empty: continue ADDBA flow\n");
  1104. tid_data->agg.state = IWL_AGG_ON;
  1105. ieee80211_start_tx_ba_cb_irqsafe(priv->hw, addr, tid);
  1106. }
  1107. break;
  1108. }
  1109. return 0;
  1110. }
  1111. EXPORT_SYMBOL(iwl_txq_check_empty);
  1112. /**
  1113. * iwl_tx_status_reply_compressed_ba - Update tx status from block-ack
  1114. *
  1115. * Go through block-ack's bitmap of ACK'd frames, update driver's record of
  1116. * ACK vs. not. This gets sent to mac80211, then to rate scaling algo.
  1117. */
  1118. static int iwl_tx_status_reply_compressed_ba(struct iwl_priv *priv,
  1119. struct iwl_ht_agg *agg,
  1120. struct iwl_compressed_ba_resp *ba_resp)
  1121. {
  1122. int i, sh, ack;
  1123. u16 seq_ctl = le16_to_cpu(ba_resp->seq_ctl);
  1124. u16 scd_flow = le16_to_cpu(ba_resp->scd_flow);
  1125. u64 bitmap;
  1126. int successes = 0;
  1127. struct ieee80211_tx_info *info;
  1128. if (unlikely(!agg->wait_for_ba)) {
  1129. IWL_ERR(priv, "Received BA when not expected\n");
  1130. return -EINVAL;
  1131. }
  1132. /* Mark that the expected block-ack response arrived */
  1133. agg->wait_for_ba = 0;
  1134. IWL_DEBUG_TX_REPLY(priv, "BA %d %d\n", agg->start_idx, ba_resp->seq_ctl);
  1135. /* Calculate shift to align block-ack bits with our Tx window bits */
  1136. sh = agg->start_idx - SEQ_TO_INDEX(seq_ctl >> 4);
  1137. if (sh < 0) /* tbw something is wrong with indices */
  1138. sh += 0x100;
  1139. /* don't use 64-bit values for now */
  1140. bitmap = le64_to_cpu(ba_resp->bitmap) >> sh;
  1141. if (agg->frame_count > (64 - sh)) {
  1142. IWL_DEBUG_TX_REPLY(priv, "more frames than bitmap size");
  1143. return -1;
  1144. }
  1145. /* check for success or failure according to the
  1146. * transmitted bitmap and block-ack bitmap */
  1147. bitmap &= agg->bitmap;
  1148. /* For each frame attempted in aggregation,
  1149. * update driver's record of tx frame's status. */
  1150. for (i = 0; i < agg->frame_count ; i++) {
  1151. ack = bitmap & (1ULL << i);
  1152. successes += !!ack;
  1153. IWL_DEBUG_TX_REPLY(priv, "%s ON i=%d idx=%d raw=%d\n",
  1154. ack ? "ACK" : "NACK", i, (agg->start_idx + i) & 0xff,
  1155. agg->start_idx + i);
  1156. }
  1157. info = IEEE80211_SKB_CB(priv->txq[scd_flow].txb[agg->start_idx].skb[0]);
  1158. memset(&info->status, 0, sizeof(info->status));
  1159. info->flags = IEEE80211_TX_STAT_ACK;
  1160. info->flags |= IEEE80211_TX_STAT_AMPDU;
  1161. info->status.ampdu_ack_map = successes;
  1162. info->status.ampdu_ack_len = agg->frame_count;
  1163. iwl_hwrate_to_tx_control(priv, agg->rate_n_flags, info);
  1164. IWL_DEBUG_TX_REPLY(priv, "Bitmap %llx\n", (unsigned long long)bitmap);
  1165. return 0;
  1166. }
  1167. /**
  1168. * iwl_rx_reply_compressed_ba - Handler for REPLY_COMPRESSED_BA
  1169. *
  1170. * Handles block-acknowledge notification from device, which reports success
  1171. * of frames sent via aggregation.
  1172. */
  1173. void iwl_rx_reply_compressed_ba(struct iwl_priv *priv,
  1174. struct iwl_rx_mem_buffer *rxb)
  1175. {
  1176. struct iwl_rx_packet *pkt = (struct iwl_rx_packet *)rxb->skb->data;
  1177. struct iwl_compressed_ba_resp *ba_resp = &pkt->u.compressed_ba;
  1178. struct iwl_tx_queue *txq = NULL;
  1179. struct iwl_ht_agg *agg;
  1180. int index;
  1181. int sta_id;
  1182. int tid;
  1183. /* "flow" corresponds to Tx queue */
  1184. u16 scd_flow = le16_to_cpu(ba_resp->scd_flow);
  1185. /* "ssn" is start of block-ack Tx window, corresponds to index
  1186. * (in Tx queue's circular buffer) of first TFD/frame in window */
  1187. u16 ba_resp_scd_ssn = le16_to_cpu(ba_resp->scd_ssn);
  1188. if (scd_flow >= priv->hw_params.max_txq_num) {
  1189. IWL_ERR(priv,
  1190. "BUG_ON scd_flow is bigger than number of queues\n");
  1191. return;
  1192. }
  1193. txq = &priv->txq[scd_flow];
  1194. sta_id = ba_resp->sta_id;
  1195. tid = ba_resp->tid;
  1196. agg = &priv->stations[sta_id].tid[tid].agg;
  1197. /* Find index just before block-ack window */
  1198. index = iwl_queue_dec_wrap(ba_resp_scd_ssn & 0xff, txq->q.n_bd);
  1199. /* TODO: Need to get this copy more safely - now good for debug */
  1200. IWL_DEBUG_TX_REPLY(priv, "REPLY_COMPRESSED_BA [%d] Received from %pM, "
  1201. "sta_id = %d\n",
  1202. agg->wait_for_ba,
  1203. (u8 *) &ba_resp->sta_addr_lo32,
  1204. ba_resp->sta_id);
  1205. IWL_DEBUG_TX_REPLY(priv, "TID = %d, SeqCtl = %d, bitmap = 0x%llx, scd_flow = "
  1206. "%d, scd_ssn = %d\n",
  1207. ba_resp->tid,
  1208. ba_resp->seq_ctl,
  1209. (unsigned long long)le64_to_cpu(ba_resp->bitmap),
  1210. ba_resp->scd_flow,
  1211. ba_resp->scd_ssn);
  1212. IWL_DEBUG_TX_REPLY(priv, "DAT start_idx = %d, bitmap = 0x%llx \n",
  1213. agg->start_idx,
  1214. (unsigned long long)agg->bitmap);
  1215. /* Update driver's record of ACK vs. not for each frame in window */
  1216. iwl_tx_status_reply_compressed_ba(priv, agg, ba_resp);
  1217. /* Release all TFDs before the SSN, i.e. all TFDs in front of
  1218. * block-ack window (we assume that they've been successfully
  1219. * transmitted ... if not, it's too late anyway). */
  1220. if (txq->q.read_ptr != (ba_resp_scd_ssn & 0xff)) {
  1221. /* calculate mac80211 ampdu sw queue to wake */
  1222. int freed = iwl_tx_queue_reclaim(priv, scd_flow, index);
  1223. priv->stations[sta_id].tid[tid].tfds_in_queue -= freed;
  1224. if ((iwl_queue_space(&txq->q) > txq->q.low_mark) &&
  1225. priv->mac80211_registered &&
  1226. (agg->state != IWL_EMPTYING_HW_QUEUE_DELBA))
  1227. iwl_wake_queue(priv, txq->swq_id);
  1228. iwl_txq_check_empty(priv, sta_id, tid, scd_flow);
  1229. }
  1230. }
  1231. EXPORT_SYMBOL(iwl_rx_reply_compressed_ba);
  1232. #ifdef CONFIG_IWLWIFI_DEBUG
  1233. #define TX_STATUS_ENTRY(x) case TX_STATUS_FAIL_ ## x: return #x
  1234. const char *iwl_get_tx_fail_reason(u32 status)
  1235. {
  1236. switch (status & TX_STATUS_MSK) {
  1237. case TX_STATUS_SUCCESS:
  1238. return "SUCCESS";
  1239. TX_STATUS_ENTRY(SHORT_LIMIT);
  1240. TX_STATUS_ENTRY(LONG_LIMIT);
  1241. TX_STATUS_ENTRY(FIFO_UNDERRUN);
  1242. TX_STATUS_ENTRY(MGMNT_ABORT);
  1243. TX_STATUS_ENTRY(NEXT_FRAG);
  1244. TX_STATUS_ENTRY(LIFE_EXPIRE);
  1245. TX_STATUS_ENTRY(DEST_PS);
  1246. TX_STATUS_ENTRY(ABORTED);
  1247. TX_STATUS_ENTRY(BT_RETRY);
  1248. TX_STATUS_ENTRY(STA_INVALID);
  1249. TX_STATUS_ENTRY(FRAG_DROPPED);
  1250. TX_STATUS_ENTRY(TID_DISABLE);
  1251. TX_STATUS_ENTRY(FRAME_FLUSHED);
  1252. TX_STATUS_ENTRY(INSUFFICIENT_CF_POLL);
  1253. TX_STATUS_ENTRY(TX_LOCKED);
  1254. TX_STATUS_ENTRY(NO_BEACON_ON_RADAR);
  1255. }
  1256. return "UNKNOWN";
  1257. }
  1258. EXPORT_SYMBOL(iwl_get_tx_fail_reason);
  1259. #endif /* CONFIG_IWLWIFI_DEBUG */