emulate.c 126 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325332633273328332933303331333233333334333533363337333833393340334133423343334433453346334733483349335033513352335333543355335633573358335933603361336233633364336533663367336833693370337133723373337433753376337733783379338033813382338333843385338633873388338933903391339233933394339533963397339833993400340134023403340434053406340734083409341034113412341334143415341634173418341934203421342234233424342534263427342834293430343134323433343434353436343734383439344034413442344334443445344634473448344934503451345234533454345534563457345834593460346134623463346434653466346734683469347034713472347334743475347634773478347934803481348234833484348534863487348834893490349134923493349434953496349734983499350035013502350335043505350635073508350935103511351235133514351535163517351835193520352135223523352435253526352735283529353035313532353335343535353635373538353935403541354235433544354535463547354835493550355135523553355435553556355735583559356035613562356335643565356635673568356935703571357235733574357535763577357835793580358135823583358435853586358735883589359035913592359335943595359635973598359936003601360236033604360536063607360836093610361136123613361436153616361736183619362036213622362336243625362636273628362936303631363236333634363536363637363836393640364136423643364436453646364736483649365036513652365336543655365636573658365936603661366236633664366536663667366836693670367136723673367436753676367736783679368036813682368336843685368636873688368936903691369236933694369536963697369836993700370137023703370437053706370737083709371037113712371337143715371637173718371937203721372237233724372537263727372837293730373137323733373437353736373737383739374037413742374337443745374637473748374937503751375237533754375537563757375837593760376137623763376437653766376737683769377037713772377337743775377637773778377937803781378237833784378537863787378837893790379137923793379437953796379737983799380038013802380338043805380638073808380938103811381238133814381538163817381838193820382138223823382438253826382738283829383038313832383338343835383638373838383938403841384238433844384538463847384838493850385138523853385438553856385738583859386038613862386338643865386638673868386938703871387238733874387538763877387838793880388138823883388438853886388738883889389038913892389338943895389638973898389939003901390239033904390539063907390839093910391139123913391439153916391739183919392039213922392339243925392639273928392939303931393239333934393539363937393839393940394139423943394439453946394739483949395039513952395339543955395639573958395939603961396239633964396539663967396839693970397139723973397439753976397739783979398039813982398339843985398639873988398939903991399239933994399539963997399839994000400140024003400440054006400740084009401040114012401340144015401640174018401940204021402240234024402540264027402840294030403140324033403440354036403740384039404040414042404340444045404640474048404940504051405240534054405540564057405840594060406140624063406440654066406740684069407040714072407340744075407640774078407940804081408240834084408540864087408840894090409140924093409440954096409740984099410041014102410341044105410641074108410941104111411241134114411541164117411841194120412141224123412441254126412741284129413041314132413341344135413641374138413941404141414241434144414541464147414841494150415141524153415441554156415741584159416041614162416341644165416641674168416941704171417241734174417541764177417841794180418141824183418441854186418741884189419041914192419341944195419641974198419942004201420242034204420542064207420842094210421142124213421442154216421742184219422042214222422342244225422642274228422942304231423242334234423542364237423842394240424142424243424442454246424742484249425042514252425342544255425642574258425942604261426242634264426542664267426842694270427142724273427442754276427742784279428042814282428342844285428642874288428942904291429242934294429542964297429842994300430143024303430443054306430743084309431043114312431343144315431643174318431943204321432243234324432543264327432843294330433143324333433443354336433743384339434043414342434343444345434643474348434943504351435243534354435543564357435843594360436143624363436443654366436743684369437043714372437343744375437643774378437943804381438243834384438543864387438843894390439143924393439443954396439743984399440044014402440344044405440644074408440944104411441244134414441544164417441844194420442144224423442444254426442744284429443044314432443344344435443644374438443944404441444244434444444544464447444844494450445144524453445444554456445744584459446044614462446344644465446644674468446944704471447244734474447544764477447844794480448144824483448444854486448744884489449044914492449344944495449644974498449945004501450245034504450545064507450845094510451145124513451445154516451745184519452045214522452345244525452645274528452945304531453245334534453545364537453845394540454145424543454445454546454745484549455045514552455345544555455645574558455945604561456245634564456545664567456845694570457145724573457445754576457745784579458045814582458345844585458645874588458945904591459245934594459545964597459845994600460146024603460446054606460746084609461046114612461346144615461646174618461946204621462246234624462546264627462846294630463146324633463446354636463746384639464046414642464346444645464646474648464946504651465246534654465546564657465846594660466146624663466446654666466746684669467046714672467346744675467646774678467946804681468246834684468546864687468846894690469146924693469446954696469746984699470047014702470347044705470647074708470947104711471247134714471547164717471847194720472147224723472447254726472747284729473047314732473347344735473647374738473947404741474247434744474547464747474847494750475147524753475447554756475747584759476047614762476347644765476647674768476947704771477247734774477547764777477847794780478147824783478447854786478747884789479047914792479347944795479647974798479948004801480248034804480548064807480848094810481148124813481448154816481748184819482048214822482348244825482648274828482948304831483248334834483548364837483848394840484148424843484448454846484748484849485048514852485348544855485648574858485948604861486248634864486548664867486848694870487148724873487448754876487748784879488048814882488348844885488648874888488948904891489248934894489548964897489848994900490149024903490449054906490749084909491049114912491349144915491649174918491949204921492249234924492549264927492849294930
  1. /******************************************************************************
  2. * emulate.c
  3. *
  4. * Generic x86 (32-bit and 64-bit) instruction decoder and emulator.
  5. *
  6. * Copyright (c) 2005 Keir Fraser
  7. *
  8. * Linux coding style, mod r/m decoder, segment base fixes, real-mode
  9. * privileged instructions:
  10. *
  11. * Copyright (C) 2006 Qumranet
  12. * Copyright 2010 Red Hat, Inc. and/or its affiliates.
  13. *
  14. * Avi Kivity <avi@qumranet.com>
  15. * Yaniv Kamay <yaniv@qumranet.com>
  16. *
  17. * This work is licensed under the terms of the GNU GPL, version 2. See
  18. * the COPYING file in the top-level directory.
  19. *
  20. * From: xen-unstable 10676:af9809f51f81a3c43f276f00c81a52ef558afda4
  21. */
  22. #include <linux/kvm_host.h>
  23. #include "kvm_cache_regs.h"
  24. #include <linux/module.h>
  25. #include <asm/kvm_emulate.h>
  26. #include <linux/stringify.h>
  27. #include "x86.h"
  28. #include "tss.h"
  29. /*
  30. * Operand types
  31. */
  32. #define OpNone 0ull
  33. #define OpImplicit 1ull /* No generic decode */
  34. #define OpReg 2ull /* Register */
  35. #define OpMem 3ull /* Memory */
  36. #define OpAcc 4ull /* Accumulator: AL/AX/EAX/RAX */
  37. #define OpDI 5ull /* ES:DI/EDI/RDI */
  38. #define OpMem64 6ull /* Memory, 64-bit */
  39. #define OpImmUByte 7ull /* Zero-extended 8-bit immediate */
  40. #define OpDX 8ull /* DX register */
  41. #define OpCL 9ull /* CL register (for shifts) */
  42. #define OpImmByte 10ull /* 8-bit sign extended immediate */
  43. #define OpOne 11ull /* Implied 1 */
  44. #define OpImm 12ull /* Sign extended up to 32-bit immediate */
  45. #define OpMem16 13ull /* Memory operand (16-bit). */
  46. #define OpMem32 14ull /* Memory operand (32-bit). */
  47. #define OpImmU 15ull /* Immediate operand, zero extended */
  48. #define OpSI 16ull /* SI/ESI/RSI */
  49. #define OpImmFAddr 17ull /* Immediate far address */
  50. #define OpMemFAddr 18ull /* Far address in memory */
  51. #define OpImmU16 19ull /* Immediate operand, 16 bits, zero extended */
  52. #define OpES 20ull /* ES */
  53. #define OpCS 21ull /* CS */
  54. #define OpSS 22ull /* SS */
  55. #define OpDS 23ull /* DS */
  56. #define OpFS 24ull /* FS */
  57. #define OpGS 25ull /* GS */
  58. #define OpMem8 26ull /* 8-bit zero extended memory operand */
  59. #define OpImm64 27ull /* Sign extended 16/32/64-bit immediate */
  60. #define OpBits 5 /* Width of operand field */
  61. #define OpMask ((1ull << OpBits) - 1)
  62. /*
  63. * Opcode effective-address decode tables.
  64. * Note that we only emulate instructions that have at least one memory
  65. * operand (excluding implicit stack references). We assume that stack
  66. * references and instruction fetches will never occur in special memory
  67. * areas that require emulation. So, for example, 'mov <imm>,<reg>' need
  68. * not be handled.
  69. */
  70. /* Operand sizes: 8-bit operands or specified/overridden size. */
  71. #define ByteOp (1<<0) /* 8-bit operands. */
  72. /* Destination operand type. */
  73. #define DstShift 1
  74. #define ImplicitOps (OpImplicit << DstShift)
  75. #define DstReg (OpReg << DstShift)
  76. #define DstMem (OpMem << DstShift)
  77. #define DstAcc (OpAcc << DstShift)
  78. #define DstDI (OpDI << DstShift)
  79. #define DstMem64 (OpMem64 << DstShift)
  80. #define DstImmUByte (OpImmUByte << DstShift)
  81. #define DstDX (OpDX << DstShift)
  82. #define DstMask (OpMask << DstShift)
  83. /* Source operand type. */
  84. #define SrcShift 6
  85. #define SrcNone (OpNone << SrcShift)
  86. #define SrcReg (OpReg << SrcShift)
  87. #define SrcMem (OpMem << SrcShift)
  88. #define SrcMem16 (OpMem16 << SrcShift)
  89. #define SrcMem32 (OpMem32 << SrcShift)
  90. #define SrcImm (OpImm << SrcShift)
  91. #define SrcImmByte (OpImmByte << SrcShift)
  92. #define SrcOne (OpOne << SrcShift)
  93. #define SrcImmUByte (OpImmUByte << SrcShift)
  94. #define SrcImmU (OpImmU << SrcShift)
  95. #define SrcSI (OpSI << SrcShift)
  96. #define SrcImmFAddr (OpImmFAddr << SrcShift)
  97. #define SrcMemFAddr (OpMemFAddr << SrcShift)
  98. #define SrcAcc (OpAcc << SrcShift)
  99. #define SrcImmU16 (OpImmU16 << SrcShift)
  100. #define SrcImm64 (OpImm64 << SrcShift)
  101. #define SrcDX (OpDX << SrcShift)
  102. #define SrcMem8 (OpMem8 << SrcShift)
  103. #define SrcMask (OpMask << SrcShift)
  104. #define BitOp (1<<11)
  105. #define MemAbs (1<<12) /* Memory operand is absolute displacement */
  106. #define String (1<<13) /* String instruction (rep capable) */
  107. #define Stack (1<<14) /* Stack instruction (push/pop) */
  108. #define GroupMask (7<<15) /* Opcode uses one of the group mechanisms */
  109. #define Group (1<<15) /* Bits 3:5 of modrm byte extend opcode */
  110. #define GroupDual (2<<15) /* Alternate decoding of mod == 3 */
  111. #define Prefix (3<<15) /* Instruction varies with 66/f2/f3 prefix */
  112. #define RMExt (4<<15) /* Opcode extension in ModRM r/m if mod == 3 */
  113. #define Escape (5<<15) /* Escape to coprocessor instruction */
  114. #define Sse (1<<18) /* SSE Vector instruction */
  115. /* Generic ModRM decode. */
  116. #define ModRM (1<<19)
  117. /* Destination is only written; never read. */
  118. #define Mov (1<<20)
  119. /* Misc flags */
  120. #define Prot (1<<21) /* instruction generates #UD if not in prot-mode */
  121. #define VendorSpecific (1<<22) /* Vendor specific instruction */
  122. #define NoAccess (1<<23) /* Don't access memory (lea/invlpg/verr etc) */
  123. #define Op3264 (1<<24) /* Operand is 64b in long mode, 32b otherwise */
  124. #define Undefined (1<<25) /* No Such Instruction */
  125. #define Lock (1<<26) /* lock prefix is allowed for the instruction */
  126. #define Priv (1<<27) /* instruction generates #GP if current CPL != 0 */
  127. #define No64 (1<<28)
  128. #define PageTable (1 << 29) /* instruction used to write page table */
  129. /* Source 2 operand type */
  130. #define Src2Shift (30)
  131. #define Src2None (OpNone << Src2Shift)
  132. #define Src2CL (OpCL << Src2Shift)
  133. #define Src2ImmByte (OpImmByte << Src2Shift)
  134. #define Src2One (OpOne << Src2Shift)
  135. #define Src2Imm (OpImm << Src2Shift)
  136. #define Src2ES (OpES << Src2Shift)
  137. #define Src2CS (OpCS << Src2Shift)
  138. #define Src2SS (OpSS << Src2Shift)
  139. #define Src2DS (OpDS << Src2Shift)
  140. #define Src2FS (OpFS << Src2Shift)
  141. #define Src2GS (OpGS << Src2Shift)
  142. #define Src2Mask (OpMask << Src2Shift)
  143. #define Mmx ((u64)1 << 40) /* MMX Vector instruction */
  144. #define Aligned ((u64)1 << 41) /* Explicitly aligned (e.g. MOVDQA) */
  145. #define Unaligned ((u64)1 << 42) /* Explicitly unaligned (e.g. MOVDQU) */
  146. #define Avx ((u64)1 << 43) /* Advanced Vector Extensions */
  147. #define Fastop ((u64)1 << 44) /* Use opcode::u.fastop */
  148. #define X2(x...) x, x
  149. #define X3(x...) X2(x), x
  150. #define X4(x...) X2(x), X2(x)
  151. #define X5(x...) X4(x), x
  152. #define X6(x...) X4(x), X2(x)
  153. #define X7(x...) X4(x), X3(x)
  154. #define X8(x...) X4(x), X4(x)
  155. #define X16(x...) X8(x), X8(x)
  156. #define NR_FASTOP (ilog2(sizeof(ulong)) + 1)
  157. #define FASTOP_SIZE 8
  158. /*
  159. * fastop functions have a special calling convention:
  160. *
  161. * dst: [rdx]:rax (in/out)
  162. * src: rbx (in/out)
  163. * src2: rcx (in)
  164. * flags: rflags (in/out)
  165. *
  166. * Moreover, they are all exactly FASTOP_SIZE bytes long, so functions for
  167. * different operand sizes can be reached by calculation, rather than a jump
  168. * table (which would be bigger than the code).
  169. *
  170. * fastop functions are declared as taking a never-defined fastop parameter,
  171. * so they can't be called from C directly.
  172. */
  173. struct fastop;
  174. struct opcode {
  175. u64 flags : 56;
  176. u64 intercept : 8;
  177. union {
  178. int (*execute)(struct x86_emulate_ctxt *ctxt);
  179. const struct opcode *group;
  180. const struct group_dual *gdual;
  181. const struct gprefix *gprefix;
  182. const struct escape *esc;
  183. void (*fastop)(struct fastop *fake);
  184. } u;
  185. int (*check_perm)(struct x86_emulate_ctxt *ctxt);
  186. };
  187. struct group_dual {
  188. struct opcode mod012[8];
  189. struct opcode mod3[8];
  190. };
  191. struct gprefix {
  192. struct opcode pfx_no;
  193. struct opcode pfx_66;
  194. struct opcode pfx_f2;
  195. struct opcode pfx_f3;
  196. };
  197. struct escape {
  198. struct opcode op[8];
  199. struct opcode high[64];
  200. };
  201. /* EFLAGS bit definitions. */
  202. #define EFLG_ID (1<<21)
  203. #define EFLG_VIP (1<<20)
  204. #define EFLG_VIF (1<<19)
  205. #define EFLG_AC (1<<18)
  206. #define EFLG_VM (1<<17)
  207. #define EFLG_RF (1<<16)
  208. #define EFLG_IOPL (3<<12)
  209. #define EFLG_NT (1<<14)
  210. #define EFLG_OF (1<<11)
  211. #define EFLG_DF (1<<10)
  212. #define EFLG_IF (1<<9)
  213. #define EFLG_TF (1<<8)
  214. #define EFLG_SF (1<<7)
  215. #define EFLG_ZF (1<<6)
  216. #define EFLG_AF (1<<4)
  217. #define EFLG_PF (1<<2)
  218. #define EFLG_CF (1<<0)
  219. #define EFLG_RESERVED_ZEROS_MASK 0xffc0802a
  220. #define EFLG_RESERVED_ONE_MASK 2
  221. static ulong reg_read(struct x86_emulate_ctxt *ctxt, unsigned nr)
  222. {
  223. if (!(ctxt->regs_valid & (1 << nr))) {
  224. ctxt->regs_valid |= 1 << nr;
  225. ctxt->_regs[nr] = ctxt->ops->read_gpr(ctxt, nr);
  226. }
  227. return ctxt->_regs[nr];
  228. }
  229. static ulong *reg_write(struct x86_emulate_ctxt *ctxt, unsigned nr)
  230. {
  231. ctxt->regs_valid |= 1 << nr;
  232. ctxt->regs_dirty |= 1 << nr;
  233. return &ctxt->_regs[nr];
  234. }
  235. static ulong *reg_rmw(struct x86_emulate_ctxt *ctxt, unsigned nr)
  236. {
  237. reg_read(ctxt, nr);
  238. return reg_write(ctxt, nr);
  239. }
  240. static void writeback_registers(struct x86_emulate_ctxt *ctxt)
  241. {
  242. unsigned reg;
  243. for_each_set_bit(reg, (ulong *)&ctxt->regs_dirty, 16)
  244. ctxt->ops->write_gpr(ctxt, reg, ctxt->_regs[reg]);
  245. }
  246. static void invalidate_registers(struct x86_emulate_ctxt *ctxt)
  247. {
  248. ctxt->regs_dirty = 0;
  249. ctxt->regs_valid = 0;
  250. }
  251. /*
  252. * Instruction emulation:
  253. * Most instructions are emulated directly via a fragment of inline assembly
  254. * code. This allows us to save/restore EFLAGS and thus very easily pick up
  255. * any modified flags.
  256. */
  257. #if defined(CONFIG_X86_64)
  258. #define _LO32 "k" /* force 32-bit operand */
  259. #define _STK "%%rsp" /* stack pointer */
  260. #elif defined(__i386__)
  261. #define _LO32 "" /* force 32-bit operand */
  262. #define _STK "%%esp" /* stack pointer */
  263. #endif
  264. /*
  265. * These EFLAGS bits are restored from saved value during emulation, and
  266. * any changes are written back to the saved value after emulation.
  267. */
  268. #define EFLAGS_MASK (EFLG_OF|EFLG_SF|EFLG_ZF|EFLG_AF|EFLG_PF|EFLG_CF)
  269. /* Before executing instruction: restore necessary bits in EFLAGS. */
  270. #define _PRE_EFLAGS(_sav, _msk, _tmp) \
  271. /* EFLAGS = (_sav & _msk) | (EFLAGS & ~_msk); _sav &= ~_msk; */ \
  272. "movl %"_sav",%"_LO32 _tmp"; " \
  273. "push %"_tmp"; " \
  274. "push %"_tmp"; " \
  275. "movl %"_msk",%"_LO32 _tmp"; " \
  276. "andl %"_LO32 _tmp",("_STK"); " \
  277. "pushf; " \
  278. "notl %"_LO32 _tmp"; " \
  279. "andl %"_LO32 _tmp",("_STK"); " \
  280. "andl %"_LO32 _tmp","__stringify(BITS_PER_LONG/4)"("_STK"); " \
  281. "pop %"_tmp"; " \
  282. "orl %"_LO32 _tmp",("_STK"); " \
  283. "popf; " \
  284. "pop %"_sav"; "
  285. /* After executing instruction: write-back necessary bits in EFLAGS. */
  286. #define _POST_EFLAGS(_sav, _msk, _tmp) \
  287. /* _sav |= EFLAGS & _msk; */ \
  288. "pushf; " \
  289. "pop %"_tmp"; " \
  290. "andl %"_msk",%"_LO32 _tmp"; " \
  291. "orl %"_LO32 _tmp",%"_sav"; "
  292. #ifdef CONFIG_X86_64
  293. #define ON64(x) x
  294. #else
  295. #define ON64(x)
  296. #endif
  297. #define ____emulate_2op(ctxt, _op, _x, _y, _suffix, _dsttype) \
  298. do { \
  299. __asm__ __volatile__ ( \
  300. _PRE_EFLAGS("0", "4", "2") \
  301. _op _suffix " %"_x"3,%1; " \
  302. _POST_EFLAGS("0", "4", "2") \
  303. : "=m" ((ctxt)->eflags), \
  304. "+q" (*(_dsttype*)&(ctxt)->dst.val), \
  305. "=&r" (_tmp) \
  306. : _y ((ctxt)->src.val), "i" (EFLAGS_MASK)); \
  307. } while (0)
  308. /* Raw emulation: instruction has two explicit operands. */
  309. #define __emulate_2op_nobyte(ctxt,_op,_wx,_wy,_lx,_ly,_qx,_qy) \
  310. do { \
  311. unsigned long _tmp; \
  312. \
  313. switch ((ctxt)->dst.bytes) { \
  314. case 2: \
  315. ____emulate_2op(ctxt,_op,_wx,_wy,"w",u16); \
  316. break; \
  317. case 4: \
  318. ____emulate_2op(ctxt,_op,_lx,_ly,"l",u32); \
  319. break; \
  320. case 8: \
  321. ON64(____emulate_2op(ctxt,_op,_qx,_qy,"q",u64)); \
  322. break; \
  323. } \
  324. } while (0)
  325. #define __emulate_2op(ctxt,_op,_bx,_by,_wx,_wy,_lx,_ly,_qx,_qy) \
  326. do { \
  327. unsigned long _tmp; \
  328. switch ((ctxt)->dst.bytes) { \
  329. case 1: \
  330. ____emulate_2op(ctxt,_op,_bx,_by,"b",u8); \
  331. break; \
  332. default: \
  333. __emulate_2op_nobyte(ctxt, _op, \
  334. _wx, _wy, _lx, _ly, _qx, _qy); \
  335. break; \
  336. } \
  337. } while (0)
  338. /* Source operand is byte-sized and may be restricted to just %cl. */
  339. #define emulate_2op_SrcB(ctxt, _op) \
  340. __emulate_2op(ctxt, _op, "b", "c", "b", "c", "b", "c", "b", "c")
  341. /* Source operand is byte, word, long or quad sized. */
  342. #define emulate_2op_SrcV(ctxt, _op) \
  343. __emulate_2op(ctxt, _op, "b", "q", "w", "r", _LO32, "r", "", "r")
  344. /* Source operand is word, long or quad sized. */
  345. #define emulate_2op_SrcV_nobyte(ctxt, _op) \
  346. __emulate_2op_nobyte(ctxt, _op, "w", "r", _LO32, "r", "", "r")
  347. /* Instruction has three operands and one operand is stored in ECX register */
  348. #define __emulate_2op_cl(ctxt, _op, _suffix, _type) \
  349. do { \
  350. unsigned long _tmp; \
  351. _type _clv = (ctxt)->src2.val; \
  352. _type _srcv = (ctxt)->src.val; \
  353. _type _dstv = (ctxt)->dst.val; \
  354. \
  355. __asm__ __volatile__ ( \
  356. _PRE_EFLAGS("0", "5", "2") \
  357. _op _suffix " %4,%1 \n" \
  358. _POST_EFLAGS("0", "5", "2") \
  359. : "=m" ((ctxt)->eflags), "+r" (_dstv), "=&r" (_tmp) \
  360. : "c" (_clv) , "r" (_srcv), "i" (EFLAGS_MASK) \
  361. ); \
  362. \
  363. (ctxt)->src2.val = (unsigned long) _clv; \
  364. (ctxt)->src2.val = (unsigned long) _srcv; \
  365. (ctxt)->dst.val = (unsigned long) _dstv; \
  366. } while (0)
  367. #define emulate_2op_cl(ctxt, _op) \
  368. do { \
  369. switch ((ctxt)->dst.bytes) { \
  370. case 2: \
  371. __emulate_2op_cl(ctxt, _op, "w", u16); \
  372. break; \
  373. case 4: \
  374. __emulate_2op_cl(ctxt, _op, "l", u32); \
  375. break; \
  376. case 8: \
  377. ON64(__emulate_2op_cl(ctxt, _op, "q", ulong)); \
  378. break; \
  379. } \
  380. } while (0)
  381. #define __emulate_1op(ctxt, _op, _suffix) \
  382. do { \
  383. unsigned long _tmp; \
  384. \
  385. __asm__ __volatile__ ( \
  386. _PRE_EFLAGS("0", "3", "2") \
  387. _op _suffix " %1; " \
  388. _POST_EFLAGS("0", "3", "2") \
  389. : "=m" ((ctxt)->eflags), "+m" ((ctxt)->dst.val), \
  390. "=&r" (_tmp) \
  391. : "i" (EFLAGS_MASK)); \
  392. } while (0)
  393. /* Instruction has only one explicit operand (no source operand). */
  394. #define emulate_1op(ctxt, _op) \
  395. do { \
  396. switch ((ctxt)->dst.bytes) { \
  397. case 1: __emulate_1op(ctxt, _op, "b"); break; \
  398. case 2: __emulate_1op(ctxt, _op, "w"); break; \
  399. case 4: __emulate_1op(ctxt, _op, "l"); break; \
  400. case 8: ON64(__emulate_1op(ctxt, _op, "q")); break; \
  401. } \
  402. } while (0)
  403. #define FOP_ALIGN ".align " __stringify(FASTOP_SIZE) " \n\t"
  404. #define FOP_RET "ret \n\t"
  405. #define FOP_START(op) \
  406. extern void em_##op(struct fastop *fake); \
  407. asm(".pushsection .text, \"ax\" \n\t" \
  408. ".global em_" #op " \n\t" \
  409. FOP_ALIGN \
  410. "em_" #op ": \n\t"
  411. #define FOP_END \
  412. ".popsection")
  413. #define FOP1E(op, dst) \
  414. FOP_ALIGN #op " %" #dst " \n\t" FOP_RET
  415. #define FASTOP1(op) \
  416. FOP_START(op) \
  417. FOP1E(op##b, al) \
  418. FOP1E(op##w, ax) \
  419. FOP1E(op##l, eax) \
  420. ON64(FOP1E(op##q, rax)) \
  421. FOP_END
  422. #define __emulate_1op_rax_rdx(ctxt, _op, _suffix, _ex) \
  423. do { \
  424. unsigned long _tmp; \
  425. ulong *rax = reg_rmw((ctxt), VCPU_REGS_RAX); \
  426. ulong *rdx = reg_rmw((ctxt), VCPU_REGS_RDX); \
  427. \
  428. __asm__ __volatile__ ( \
  429. _PRE_EFLAGS("0", "5", "1") \
  430. "1: \n\t" \
  431. _op _suffix " %6; " \
  432. "2: \n\t" \
  433. _POST_EFLAGS("0", "5", "1") \
  434. ".pushsection .fixup,\"ax\" \n\t" \
  435. "3: movb $1, %4 \n\t" \
  436. "jmp 2b \n\t" \
  437. ".popsection \n\t" \
  438. _ASM_EXTABLE(1b, 3b) \
  439. : "=m" ((ctxt)->eflags), "=&r" (_tmp), \
  440. "+a" (*rax), "+d" (*rdx), "+qm"(_ex) \
  441. : "i" (EFLAGS_MASK), "m" ((ctxt)->src.val)); \
  442. } while (0)
  443. /* instruction has only one source operand, destination is implicit (e.g. mul, div, imul, idiv) */
  444. #define emulate_1op_rax_rdx(ctxt, _op, _ex) \
  445. do { \
  446. switch((ctxt)->src.bytes) { \
  447. case 1: \
  448. __emulate_1op_rax_rdx(ctxt, _op, "b", _ex); \
  449. break; \
  450. case 2: \
  451. __emulate_1op_rax_rdx(ctxt, _op, "w", _ex); \
  452. break; \
  453. case 4: \
  454. __emulate_1op_rax_rdx(ctxt, _op, "l", _ex); \
  455. break; \
  456. case 8: ON64( \
  457. __emulate_1op_rax_rdx(ctxt, _op, "q", _ex)); \
  458. break; \
  459. } \
  460. } while (0)
  461. static int emulator_check_intercept(struct x86_emulate_ctxt *ctxt,
  462. enum x86_intercept intercept,
  463. enum x86_intercept_stage stage)
  464. {
  465. struct x86_instruction_info info = {
  466. .intercept = intercept,
  467. .rep_prefix = ctxt->rep_prefix,
  468. .modrm_mod = ctxt->modrm_mod,
  469. .modrm_reg = ctxt->modrm_reg,
  470. .modrm_rm = ctxt->modrm_rm,
  471. .src_val = ctxt->src.val64,
  472. .src_bytes = ctxt->src.bytes,
  473. .dst_bytes = ctxt->dst.bytes,
  474. .ad_bytes = ctxt->ad_bytes,
  475. .next_rip = ctxt->eip,
  476. };
  477. return ctxt->ops->intercept(ctxt, &info, stage);
  478. }
  479. static void assign_masked(ulong *dest, ulong src, ulong mask)
  480. {
  481. *dest = (*dest & ~mask) | (src & mask);
  482. }
  483. static inline unsigned long ad_mask(struct x86_emulate_ctxt *ctxt)
  484. {
  485. return (1UL << (ctxt->ad_bytes << 3)) - 1;
  486. }
  487. static ulong stack_mask(struct x86_emulate_ctxt *ctxt)
  488. {
  489. u16 sel;
  490. struct desc_struct ss;
  491. if (ctxt->mode == X86EMUL_MODE_PROT64)
  492. return ~0UL;
  493. ctxt->ops->get_segment(ctxt, &sel, &ss, NULL, VCPU_SREG_SS);
  494. return ~0U >> ((ss.d ^ 1) * 16); /* d=0: 0xffff; d=1: 0xffffffff */
  495. }
  496. static int stack_size(struct x86_emulate_ctxt *ctxt)
  497. {
  498. return (__fls(stack_mask(ctxt)) + 1) >> 3;
  499. }
  500. /* Access/update address held in a register, based on addressing mode. */
  501. static inline unsigned long
  502. address_mask(struct x86_emulate_ctxt *ctxt, unsigned long reg)
  503. {
  504. if (ctxt->ad_bytes == sizeof(unsigned long))
  505. return reg;
  506. else
  507. return reg & ad_mask(ctxt);
  508. }
  509. static inline unsigned long
  510. register_address(struct x86_emulate_ctxt *ctxt, unsigned long reg)
  511. {
  512. return address_mask(ctxt, reg);
  513. }
  514. static void masked_increment(ulong *reg, ulong mask, int inc)
  515. {
  516. assign_masked(reg, *reg + inc, mask);
  517. }
  518. static inline void
  519. register_address_increment(struct x86_emulate_ctxt *ctxt, unsigned long *reg, int inc)
  520. {
  521. ulong mask;
  522. if (ctxt->ad_bytes == sizeof(unsigned long))
  523. mask = ~0UL;
  524. else
  525. mask = ad_mask(ctxt);
  526. masked_increment(reg, mask, inc);
  527. }
  528. static void rsp_increment(struct x86_emulate_ctxt *ctxt, int inc)
  529. {
  530. masked_increment(reg_rmw(ctxt, VCPU_REGS_RSP), stack_mask(ctxt), inc);
  531. }
  532. static inline void jmp_rel(struct x86_emulate_ctxt *ctxt, int rel)
  533. {
  534. register_address_increment(ctxt, &ctxt->_eip, rel);
  535. }
  536. static u32 desc_limit_scaled(struct desc_struct *desc)
  537. {
  538. u32 limit = get_desc_limit(desc);
  539. return desc->g ? (limit << 12) | 0xfff : limit;
  540. }
  541. static void set_seg_override(struct x86_emulate_ctxt *ctxt, int seg)
  542. {
  543. ctxt->has_seg_override = true;
  544. ctxt->seg_override = seg;
  545. }
  546. static unsigned long seg_base(struct x86_emulate_ctxt *ctxt, int seg)
  547. {
  548. if (ctxt->mode == X86EMUL_MODE_PROT64 && seg < VCPU_SREG_FS)
  549. return 0;
  550. return ctxt->ops->get_cached_segment_base(ctxt, seg);
  551. }
  552. static unsigned seg_override(struct x86_emulate_ctxt *ctxt)
  553. {
  554. if (!ctxt->has_seg_override)
  555. return 0;
  556. return ctxt->seg_override;
  557. }
  558. static int emulate_exception(struct x86_emulate_ctxt *ctxt, int vec,
  559. u32 error, bool valid)
  560. {
  561. ctxt->exception.vector = vec;
  562. ctxt->exception.error_code = error;
  563. ctxt->exception.error_code_valid = valid;
  564. return X86EMUL_PROPAGATE_FAULT;
  565. }
  566. static int emulate_db(struct x86_emulate_ctxt *ctxt)
  567. {
  568. return emulate_exception(ctxt, DB_VECTOR, 0, false);
  569. }
  570. static int emulate_gp(struct x86_emulate_ctxt *ctxt, int err)
  571. {
  572. return emulate_exception(ctxt, GP_VECTOR, err, true);
  573. }
  574. static int emulate_ss(struct x86_emulate_ctxt *ctxt, int err)
  575. {
  576. return emulate_exception(ctxt, SS_VECTOR, err, true);
  577. }
  578. static int emulate_ud(struct x86_emulate_ctxt *ctxt)
  579. {
  580. return emulate_exception(ctxt, UD_VECTOR, 0, false);
  581. }
  582. static int emulate_ts(struct x86_emulate_ctxt *ctxt, int err)
  583. {
  584. return emulate_exception(ctxt, TS_VECTOR, err, true);
  585. }
  586. static int emulate_de(struct x86_emulate_ctxt *ctxt)
  587. {
  588. return emulate_exception(ctxt, DE_VECTOR, 0, false);
  589. }
  590. static int emulate_nm(struct x86_emulate_ctxt *ctxt)
  591. {
  592. return emulate_exception(ctxt, NM_VECTOR, 0, false);
  593. }
  594. static u16 get_segment_selector(struct x86_emulate_ctxt *ctxt, unsigned seg)
  595. {
  596. u16 selector;
  597. struct desc_struct desc;
  598. ctxt->ops->get_segment(ctxt, &selector, &desc, NULL, seg);
  599. return selector;
  600. }
  601. static void set_segment_selector(struct x86_emulate_ctxt *ctxt, u16 selector,
  602. unsigned seg)
  603. {
  604. u16 dummy;
  605. u32 base3;
  606. struct desc_struct desc;
  607. ctxt->ops->get_segment(ctxt, &dummy, &desc, &base3, seg);
  608. ctxt->ops->set_segment(ctxt, selector, &desc, base3, seg);
  609. }
  610. /*
  611. * x86 defines three classes of vector instructions: explicitly
  612. * aligned, explicitly unaligned, and the rest, which change behaviour
  613. * depending on whether they're AVX encoded or not.
  614. *
  615. * Also included is CMPXCHG16B which is not a vector instruction, yet it is
  616. * subject to the same check.
  617. */
  618. static bool insn_aligned(struct x86_emulate_ctxt *ctxt, unsigned size)
  619. {
  620. if (likely(size < 16))
  621. return false;
  622. if (ctxt->d & Aligned)
  623. return true;
  624. else if (ctxt->d & Unaligned)
  625. return false;
  626. else if (ctxt->d & Avx)
  627. return false;
  628. else
  629. return true;
  630. }
  631. static int __linearize(struct x86_emulate_ctxt *ctxt,
  632. struct segmented_address addr,
  633. unsigned size, bool write, bool fetch,
  634. ulong *linear)
  635. {
  636. struct desc_struct desc;
  637. bool usable;
  638. ulong la;
  639. u32 lim;
  640. u16 sel;
  641. unsigned cpl;
  642. la = seg_base(ctxt, addr.seg) + addr.ea;
  643. switch (ctxt->mode) {
  644. case X86EMUL_MODE_PROT64:
  645. if (((signed long)la << 16) >> 16 != la)
  646. return emulate_gp(ctxt, 0);
  647. break;
  648. default:
  649. usable = ctxt->ops->get_segment(ctxt, &sel, &desc, NULL,
  650. addr.seg);
  651. if (!usable)
  652. goto bad;
  653. /* code segment in protected mode or read-only data segment */
  654. if ((((ctxt->mode != X86EMUL_MODE_REAL) && (desc.type & 8))
  655. || !(desc.type & 2)) && write)
  656. goto bad;
  657. /* unreadable code segment */
  658. if (!fetch && (desc.type & 8) && !(desc.type & 2))
  659. goto bad;
  660. lim = desc_limit_scaled(&desc);
  661. if ((desc.type & 8) || !(desc.type & 4)) {
  662. /* expand-up segment */
  663. if (addr.ea > lim || (u32)(addr.ea + size - 1) > lim)
  664. goto bad;
  665. } else {
  666. /* expand-down segment */
  667. if (addr.ea <= lim || (u32)(addr.ea + size - 1) <= lim)
  668. goto bad;
  669. lim = desc.d ? 0xffffffff : 0xffff;
  670. if (addr.ea > lim || (u32)(addr.ea + size - 1) > lim)
  671. goto bad;
  672. }
  673. cpl = ctxt->ops->cpl(ctxt);
  674. if (!(desc.type & 8)) {
  675. /* data segment */
  676. if (cpl > desc.dpl)
  677. goto bad;
  678. } else if ((desc.type & 8) && !(desc.type & 4)) {
  679. /* nonconforming code segment */
  680. if (cpl != desc.dpl)
  681. goto bad;
  682. } else if ((desc.type & 8) && (desc.type & 4)) {
  683. /* conforming code segment */
  684. if (cpl < desc.dpl)
  685. goto bad;
  686. }
  687. break;
  688. }
  689. if (fetch ? ctxt->mode != X86EMUL_MODE_PROT64 : ctxt->ad_bytes != 8)
  690. la &= (u32)-1;
  691. if (insn_aligned(ctxt, size) && ((la & (size - 1)) != 0))
  692. return emulate_gp(ctxt, 0);
  693. *linear = la;
  694. return X86EMUL_CONTINUE;
  695. bad:
  696. if (addr.seg == VCPU_SREG_SS)
  697. return emulate_ss(ctxt, sel);
  698. else
  699. return emulate_gp(ctxt, sel);
  700. }
  701. static int linearize(struct x86_emulate_ctxt *ctxt,
  702. struct segmented_address addr,
  703. unsigned size, bool write,
  704. ulong *linear)
  705. {
  706. return __linearize(ctxt, addr, size, write, false, linear);
  707. }
  708. static int segmented_read_std(struct x86_emulate_ctxt *ctxt,
  709. struct segmented_address addr,
  710. void *data,
  711. unsigned size)
  712. {
  713. int rc;
  714. ulong linear;
  715. rc = linearize(ctxt, addr, size, false, &linear);
  716. if (rc != X86EMUL_CONTINUE)
  717. return rc;
  718. return ctxt->ops->read_std(ctxt, linear, data, size, &ctxt->exception);
  719. }
  720. /*
  721. * Fetch the next byte of the instruction being emulated which is pointed to
  722. * by ctxt->_eip, then increment ctxt->_eip.
  723. *
  724. * Also prefetch the remaining bytes of the instruction without crossing page
  725. * boundary if they are not in fetch_cache yet.
  726. */
  727. static int do_insn_fetch_byte(struct x86_emulate_ctxt *ctxt, u8 *dest)
  728. {
  729. struct fetch_cache *fc = &ctxt->fetch;
  730. int rc;
  731. int size, cur_size;
  732. if (ctxt->_eip == fc->end) {
  733. unsigned long linear;
  734. struct segmented_address addr = { .seg = VCPU_SREG_CS,
  735. .ea = ctxt->_eip };
  736. cur_size = fc->end - fc->start;
  737. size = min(15UL - cur_size,
  738. PAGE_SIZE - offset_in_page(ctxt->_eip));
  739. rc = __linearize(ctxt, addr, size, false, true, &linear);
  740. if (unlikely(rc != X86EMUL_CONTINUE))
  741. return rc;
  742. rc = ctxt->ops->fetch(ctxt, linear, fc->data + cur_size,
  743. size, &ctxt->exception);
  744. if (unlikely(rc != X86EMUL_CONTINUE))
  745. return rc;
  746. fc->end += size;
  747. }
  748. *dest = fc->data[ctxt->_eip - fc->start];
  749. ctxt->_eip++;
  750. return X86EMUL_CONTINUE;
  751. }
  752. static int do_insn_fetch(struct x86_emulate_ctxt *ctxt,
  753. void *dest, unsigned size)
  754. {
  755. int rc;
  756. /* x86 instructions are limited to 15 bytes. */
  757. if (unlikely(ctxt->_eip + size - ctxt->eip > 15))
  758. return X86EMUL_UNHANDLEABLE;
  759. while (size--) {
  760. rc = do_insn_fetch_byte(ctxt, dest++);
  761. if (rc != X86EMUL_CONTINUE)
  762. return rc;
  763. }
  764. return X86EMUL_CONTINUE;
  765. }
  766. /* Fetch next part of the instruction being emulated. */
  767. #define insn_fetch(_type, _ctxt) \
  768. ({ unsigned long _x; \
  769. rc = do_insn_fetch(_ctxt, &_x, sizeof(_type)); \
  770. if (rc != X86EMUL_CONTINUE) \
  771. goto done; \
  772. (_type)_x; \
  773. })
  774. #define insn_fetch_arr(_arr, _size, _ctxt) \
  775. ({ rc = do_insn_fetch(_ctxt, _arr, (_size)); \
  776. if (rc != X86EMUL_CONTINUE) \
  777. goto done; \
  778. })
  779. /*
  780. * Given the 'reg' portion of a ModRM byte, and a register block, return a
  781. * pointer into the block that addresses the relevant register.
  782. * @highbyte_regs specifies whether to decode AH,CH,DH,BH.
  783. */
  784. static void *decode_register(struct x86_emulate_ctxt *ctxt, u8 modrm_reg,
  785. int highbyte_regs)
  786. {
  787. void *p;
  788. if (highbyte_regs && modrm_reg >= 4 && modrm_reg < 8)
  789. p = (unsigned char *)reg_rmw(ctxt, modrm_reg & 3) + 1;
  790. else
  791. p = reg_rmw(ctxt, modrm_reg);
  792. return p;
  793. }
  794. static int read_descriptor(struct x86_emulate_ctxt *ctxt,
  795. struct segmented_address addr,
  796. u16 *size, unsigned long *address, int op_bytes)
  797. {
  798. int rc;
  799. if (op_bytes == 2)
  800. op_bytes = 3;
  801. *address = 0;
  802. rc = segmented_read_std(ctxt, addr, size, 2);
  803. if (rc != X86EMUL_CONTINUE)
  804. return rc;
  805. addr.ea += 2;
  806. rc = segmented_read_std(ctxt, addr, address, op_bytes);
  807. return rc;
  808. }
  809. static int test_cc(unsigned int condition, unsigned int flags)
  810. {
  811. int rc = 0;
  812. switch ((condition & 15) >> 1) {
  813. case 0: /* o */
  814. rc |= (flags & EFLG_OF);
  815. break;
  816. case 1: /* b/c/nae */
  817. rc |= (flags & EFLG_CF);
  818. break;
  819. case 2: /* z/e */
  820. rc |= (flags & EFLG_ZF);
  821. break;
  822. case 3: /* be/na */
  823. rc |= (flags & (EFLG_CF|EFLG_ZF));
  824. break;
  825. case 4: /* s */
  826. rc |= (flags & EFLG_SF);
  827. break;
  828. case 5: /* p/pe */
  829. rc |= (flags & EFLG_PF);
  830. break;
  831. case 7: /* le/ng */
  832. rc |= (flags & EFLG_ZF);
  833. /* fall through */
  834. case 6: /* l/nge */
  835. rc |= (!(flags & EFLG_SF) != !(flags & EFLG_OF));
  836. break;
  837. }
  838. /* Odd condition identifiers (lsb == 1) have inverted sense. */
  839. return (!!rc ^ (condition & 1));
  840. }
  841. static void fetch_register_operand(struct operand *op)
  842. {
  843. switch (op->bytes) {
  844. case 1:
  845. op->val = *(u8 *)op->addr.reg;
  846. break;
  847. case 2:
  848. op->val = *(u16 *)op->addr.reg;
  849. break;
  850. case 4:
  851. op->val = *(u32 *)op->addr.reg;
  852. break;
  853. case 8:
  854. op->val = *(u64 *)op->addr.reg;
  855. break;
  856. }
  857. }
  858. static void read_sse_reg(struct x86_emulate_ctxt *ctxt, sse128_t *data, int reg)
  859. {
  860. ctxt->ops->get_fpu(ctxt);
  861. switch (reg) {
  862. case 0: asm("movdqa %%xmm0, %0" : "=m"(*data)); break;
  863. case 1: asm("movdqa %%xmm1, %0" : "=m"(*data)); break;
  864. case 2: asm("movdqa %%xmm2, %0" : "=m"(*data)); break;
  865. case 3: asm("movdqa %%xmm3, %0" : "=m"(*data)); break;
  866. case 4: asm("movdqa %%xmm4, %0" : "=m"(*data)); break;
  867. case 5: asm("movdqa %%xmm5, %0" : "=m"(*data)); break;
  868. case 6: asm("movdqa %%xmm6, %0" : "=m"(*data)); break;
  869. case 7: asm("movdqa %%xmm7, %0" : "=m"(*data)); break;
  870. #ifdef CONFIG_X86_64
  871. case 8: asm("movdqa %%xmm8, %0" : "=m"(*data)); break;
  872. case 9: asm("movdqa %%xmm9, %0" : "=m"(*data)); break;
  873. case 10: asm("movdqa %%xmm10, %0" : "=m"(*data)); break;
  874. case 11: asm("movdqa %%xmm11, %0" : "=m"(*data)); break;
  875. case 12: asm("movdqa %%xmm12, %0" : "=m"(*data)); break;
  876. case 13: asm("movdqa %%xmm13, %0" : "=m"(*data)); break;
  877. case 14: asm("movdqa %%xmm14, %0" : "=m"(*data)); break;
  878. case 15: asm("movdqa %%xmm15, %0" : "=m"(*data)); break;
  879. #endif
  880. default: BUG();
  881. }
  882. ctxt->ops->put_fpu(ctxt);
  883. }
  884. static void write_sse_reg(struct x86_emulate_ctxt *ctxt, sse128_t *data,
  885. int reg)
  886. {
  887. ctxt->ops->get_fpu(ctxt);
  888. switch (reg) {
  889. case 0: asm("movdqa %0, %%xmm0" : : "m"(*data)); break;
  890. case 1: asm("movdqa %0, %%xmm1" : : "m"(*data)); break;
  891. case 2: asm("movdqa %0, %%xmm2" : : "m"(*data)); break;
  892. case 3: asm("movdqa %0, %%xmm3" : : "m"(*data)); break;
  893. case 4: asm("movdqa %0, %%xmm4" : : "m"(*data)); break;
  894. case 5: asm("movdqa %0, %%xmm5" : : "m"(*data)); break;
  895. case 6: asm("movdqa %0, %%xmm6" : : "m"(*data)); break;
  896. case 7: asm("movdqa %0, %%xmm7" : : "m"(*data)); break;
  897. #ifdef CONFIG_X86_64
  898. case 8: asm("movdqa %0, %%xmm8" : : "m"(*data)); break;
  899. case 9: asm("movdqa %0, %%xmm9" : : "m"(*data)); break;
  900. case 10: asm("movdqa %0, %%xmm10" : : "m"(*data)); break;
  901. case 11: asm("movdqa %0, %%xmm11" : : "m"(*data)); break;
  902. case 12: asm("movdqa %0, %%xmm12" : : "m"(*data)); break;
  903. case 13: asm("movdqa %0, %%xmm13" : : "m"(*data)); break;
  904. case 14: asm("movdqa %0, %%xmm14" : : "m"(*data)); break;
  905. case 15: asm("movdqa %0, %%xmm15" : : "m"(*data)); break;
  906. #endif
  907. default: BUG();
  908. }
  909. ctxt->ops->put_fpu(ctxt);
  910. }
  911. static void read_mmx_reg(struct x86_emulate_ctxt *ctxt, u64 *data, int reg)
  912. {
  913. ctxt->ops->get_fpu(ctxt);
  914. switch (reg) {
  915. case 0: asm("movq %%mm0, %0" : "=m"(*data)); break;
  916. case 1: asm("movq %%mm1, %0" : "=m"(*data)); break;
  917. case 2: asm("movq %%mm2, %0" : "=m"(*data)); break;
  918. case 3: asm("movq %%mm3, %0" : "=m"(*data)); break;
  919. case 4: asm("movq %%mm4, %0" : "=m"(*data)); break;
  920. case 5: asm("movq %%mm5, %0" : "=m"(*data)); break;
  921. case 6: asm("movq %%mm6, %0" : "=m"(*data)); break;
  922. case 7: asm("movq %%mm7, %0" : "=m"(*data)); break;
  923. default: BUG();
  924. }
  925. ctxt->ops->put_fpu(ctxt);
  926. }
  927. static void write_mmx_reg(struct x86_emulate_ctxt *ctxt, u64 *data, int reg)
  928. {
  929. ctxt->ops->get_fpu(ctxt);
  930. switch (reg) {
  931. case 0: asm("movq %0, %%mm0" : : "m"(*data)); break;
  932. case 1: asm("movq %0, %%mm1" : : "m"(*data)); break;
  933. case 2: asm("movq %0, %%mm2" : : "m"(*data)); break;
  934. case 3: asm("movq %0, %%mm3" : : "m"(*data)); break;
  935. case 4: asm("movq %0, %%mm4" : : "m"(*data)); break;
  936. case 5: asm("movq %0, %%mm5" : : "m"(*data)); break;
  937. case 6: asm("movq %0, %%mm6" : : "m"(*data)); break;
  938. case 7: asm("movq %0, %%mm7" : : "m"(*data)); break;
  939. default: BUG();
  940. }
  941. ctxt->ops->put_fpu(ctxt);
  942. }
  943. static int em_fninit(struct x86_emulate_ctxt *ctxt)
  944. {
  945. if (ctxt->ops->get_cr(ctxt, 0) & (X86_CR0_TS | X86_CR0_EM))
  946. return emulate_nm(ctxt);
  947. ctxt->ops->get_fpu(ctxt);
  948. asm volatile("fninit");
  949. ctxt->ops->put_fpu(ctxt);
  950. return X86EMUL_CONTINUE;
  951. }
  952. static int em_fnstcw(struct x86_emulate_ctxt *ctxt)
  953. {
  954. u16 fcw;
  955. if (ctxt->ops->get_cr(ctxt, 0) & (X86_CR0_TS | X86_CR0_EM))
  956. return emulate_nm(ctxt);
  957. ctxt->ops->get_fpu(ctxt);
  958. asm volatile("fnstcw %0": "+m"(fcw));
  959. ctxt->ops->put_fpu(ctxt);
  960. /* force 2 byte destination */
  961. ctxt->dst.bytes = 2;
  962. ctxt->dst.val = fcw;
  963. return X86EMUL_CONTINUE;
  964. }
  965. static int em_fnstsw(struct x86_emulate_ctxt *ctxt)
  966. {
  967. u16 fsw;
  968. if (ctxt->ops->get_cr(ctxt, 0) & (X86_CR0_TS | X86_CR0_EM))
  969. return emulate_nm(ctxt);
  970. ctxt->ops->get_fpu(ctxt);
  971. asm volatile("fnstsw %0": "+m"(fsw));
  972. ctxt->ops->put_fpu(ctxt);
  973. /* force 2 byte destination */
  974. ctxt->dst.bytes = 2;
  975. ctxt->dst.val = fsw;
  976. return X86EMUL_CONTINUE;
  977. }
  978. static void decode_register_operand(struct x86_emulate_ctxt *ctxt,
  979. struct operand *op)
  980. {
  981. unsigned reg = ctxt->modrm_reg;
  982. int highbyte_regs = ctxt->rex_prefix == 0;
  983. if (!(ctxt->d & ModRM))
  984. reg = (ctxt->b & 7) | ((ctxt->rex_prefix & 1) << 3);
  985. if (ctxt->d & Sse) {
  986. op->type = OP_XMM;
  987. op->bytes = 16;
  988. op->addr.xmm = reg;
  989. read_sse_reg(ctxt, &op->vec_val, reg);
  990. return;
  991. }
  992. if (ctxt->d & Mmx) {
  993. reg &= 7;
  994. op->type = OP_MM;
  995. op->bytes = 8;
  996. op->addr.mm = reg;
  997. return;
  998. }
  999. op->type = OP_REG;
  1000. if (ctxt->d & ByteOp) {
  1001. op->addr.reg = decode_register(ctxt, reg, highbyte_regs);
  1002. op->bytes = 1;
  1003. } else {
  1004. op->addr.reg = decode_register(ctxt, reg, 0);
  1005. op->bytes = ctxt->op_bytes;
  1006. }
  1007. fetch_register_operand(op);
  1008. op->orig_val = op->val;
  1009. }
  1010. static void adjust_modrm_seg(struct x86_emulate_ctxt *ctxt, int base_reg)
  1011. {
  1012. if (base_reg == VCPU_REGS_RSP || base_reg == VCPU_REGS_RBP)
  1013. ctxt->modrm_seg = VCPU_SREG_SS;
  1014. }
  1015. static int decode_modrm(struct x86_emulate_ctxt *ctxt,
  1016. struct operand *op)
  1017. {
  1018. u8 sib;
  1019. int index_reg = 0, base_reg = 0, scale;
  1020. int rc = X86EMUL_CONTINUE;
  1021. ulong modrm_ea = 0;
  1022. if (ctxt->rex_prefix) {
  1023. ctxt->modrm_reg = (ctxt->rex_prefix & 4) << 1; /* REX.R */
  1024. index_reg = (ctxt->rex_prefix & 2) << 2; /* REX.X */
  1025. ctxt->modrm_rm = base_reg = (ctxt->rex_prefix & 1) << 3; /* REG.B */
  1026. }
  1027. ctxt->modrm_mod |= (ctxt->modrm & 0xc0) >> 6;
  1028. ctxt->modrm_reg |= (ctxt->modrm & 0x38) >> 3;
  1029. ctxt->modrm_rm |= (ctxt->modrm & 0x07);
  1030. ctxt->modrm_seg = VCPU_SREG_DS;
  1031. if (ctxt->modrm_mod == 3) {
  1032. op->type = OP_REG;
  1033. op->bytes = (ctxt->d & ByteOp) ? 1 : ctxt->op_bytes;
  1034. op->addr.reg = decode_register(ctxt, ctxt->modrm_rm, ctxt->d & ByteOp);
  1035. if (ctxt->d & Sse) {
  1036. op->type = OP_XMM;
  1037. op->bytes = 16;
  1038. op->addr.xmm = ctxt->modrm_rm;
  1039. read_sse_reg(ctxt, &op->vec_val, ctxt->modrm_rm);
  1040. return rc;
  1041. }
  1042. if (ctxt->d & Mmx) {
  1043. op->type = OP_MM;
  1044. op->bytes = 8;
  1045. op->addr.xmm = ctxt->modrm_rm & 7;
  1046. return rc;
  1047. }
  1048. fetch_register_operand(op);
  1049. return rc;
  1050. }
  1051. op->type = OP_MEM;
  1052. if (ctxt->ad_bytes == 2) {
  1053. unsigned bx = reg_read(ctxt, VCPU_REGS_RBX);
  1054. unsigned bp = reg_read(ctxt, VCPU_REGS_RBP);
  1055. unsigned si = reg_read(ctxt, VCPU_REGS_RSI);
  1056. unsigned di = reg_read(ctxt, VCPU_REGS_RDI);
  1057. /* 16-bit ModR/M decode. */
  1058. switch (ctxt->modrm_mod) {
  1059. case 0:
  1060. if (ctxt->modrm_rm == 6)
  1061. modrm_ea += insn_fetch(u16, ctxt);
  1062. break;
  1063. case 1:
  1064. modrm_ea += insn_fetch(s8, ctxt);
  1065. break;
  1066. case 2:
  1067. modrm_ea += insn_fetch(u16, ctxt);
  1068. break;
  1069. }
  1070. switch (ctxt->modrm_rm) {
  1071. case 0:
  1072. modrm_ea += bx + si;
  1073. break;
  1074. case 1:
  1075. modrm_ea += bx + di;
  1076. break;
  1077. case 2:
  1078. modrm_ea += bp + si;
  1079. break;
  1080. case 3:
  1081. modrm_ea += bp + di;
  1082. break;
  1083. case 4:
  1084. modrm_ea += si;
  1085. break;
  1086. case 5:
  1087. modrm_ea += di;
  1088. break;
  1089. case 6:
  1090. if (ctxt->modrm_mod != 0)
  1091. modrm_ea += bp;
  1092. break;
  1093. case 7:
  1094. modrm_ea += bx;
  1095. break;
  1096. }
  1097. if (ctxt->modrm_rm == 2 || ctxt->modrm_rm == 3 ||
  1098. (ctxt->modrm_rm == 6 && ctxt->modrm_mod != 0))
  1099. ctxt->modrm_seg = VCPU_SREG_SS;
  1100. modrm_ea = (u16)modrm_ea;
  1101. } else {
  1102. /* 32/64-bit ModR/M decode. */
  1103. if ((ctxt->modrm_rm & 7) == 4) {
  1104. sib = insn_fetch(u8, ctxt);
  1105. index_reg |= (sib >> 3) & 7;
  1106. base_reg |= sib & 7;
  1107. scale = sib >> 6;
  1108. if ((base_reg & 7) == 5 && ctxt->modrm_mod == 0)
  1109. modrm_ea += insn_fetch(s32, ctxt);
  1110. else {
  1111. modrm_ea += reg_read(ctxt, base_reg);
  1112. adjust_modrm_seg(ctxt, base_reg);
  1113. }
  1114. if (index_reg != 4)
  1115. modrm_ea += reg_read(ctxt, index_reg) << scale;
  1116. } else if ((ctxt->modrm_rm & 7) == 5 && ctxt->modrm_mod == 0) {
  1117. if (ctxt->mode == X86EMUL_MODE_PROT64)
  1118. ctxt->rip_relative = 1;
  1119. } else {
  1120. base_reg = ctxt->modrm_rm;
  1121. modrm_ea += reg_read(ctxt, base_reg);
  1122. adjust_modrm_seg(ctxt, base_reg);
  1123. }
  1124. switch (ctxt->modrm_mod) {
  1125. case 0:
  1126. if (ctxt->modrm_rm == 5)
  1127. modrm_ea += insn_fetch(s32, ctxt);
  1128. break;
  1129. case 1:
  1130. modrm_ea += insn_fetch(s8, ctxt);
  1131. break;
  1132. case 2:
  1133. modrm_ea += insn_fetch(s32, ctxt);
  1134. break;
  1135. }
  1136. }
  1137. op->addr.mem.ea = modrm_ea;
  1138. done:
  1139. return rc;
  1140. }
  1141. static int decode_abs(struct x86_emulate_ctxt *ctxt,
  1142. struct operand *op)
  1143. {
  1144. int rc = X86EMUL_CONTINUE;
  1145. op->type = OP_MEM;
  1146. switch (ctxt->ad_bytes) {
  1147. case 2:
  1148. op->addr.mem.ea = insn_fetch(u16, ctxt);
  1149. break;
  1150. case 4:
  1151. op->addr.mem.ea = insn_fetch(u32, ctxt);
  1152. break;
  1153. case 8:
  1154. op->addr.mem.ea = insn_fetch(u64, ctxt);
  1155. break;
  1156. }
  1157. done:
  1158. return rc;
  1159. }
  1160. static void fetch_bit_operand(struct x86_emulate_ctxt *ctxt)
  1161. {
  1162. long sv = 0, mask;
  1163. if (ctxt->dst.type == OP_MEM && ctxt->src.type == OP_REG) {
  1164. mask = ~(ctxt->dst.bytes * 8 - 1);
  1165. if (ctxt->src.bytes == 2)
  1166. sv = (s16)ctxt->src.val & (s16)mask;
  1167. else if (ctxt->src.bytes == 4)
  1168. sv = (s32)ctxt->src.val & (s32)mask;
  1169. ctxt->dst.addr.mem.ea += (sv >> 3);
  1170. }
  1171. /* only subword offset */
  1172. ctxt->src.val &= (ctxt->dst.bytes << 3) - 1;
  1173. }
  1174. static int read_emulated(struct x86_emulate_ctxt *ctxt,
  1175. unsigned long addr, void *dest, unsigned size)
  1176. {
  1177. int rc;
  1178. struct read_cache *mc = &ctxt->mem_read;
  1179. if (mc->pos < mc->end)
  1180. goto read_cached;
  1181. WARN_ON((mc->end + size) >= sizeof(mc->data));
  1182. rc = ctxt->ops->read_emulated(ctxt, addr, mc->data + mc->end, size,
  1183. &ctxt->exception);
  1184. if (rc != X86EMUL_CONTINUE)
  1185. return rc;
  1186. mc->end += size;
  1187. read_cached:
  1188. memcpy(dest, mc->data + mc->pos, size);
  1189. mc->pos += size;
  1190. return X86EMUL_CONTINUE;
  1191. }
  1192. static int segmented_read(struct x86_emulate_ctxt *ctxt,
  1193. struct segmented_address addr,
  1194. void *data,
  1195. unsigned size)
  1196. {
  1197. int rc;
  1198. ulong linear;
  1199. rc = linearize(ctxt, addr, size, false, &linear);
  1200. if (rc != X86EMUL_CONTINUE)
  1201. return rc;
  1202. return read_emulated(ctxt, linear, data, size);
  1203. }
  1204. static int segmented_write(struct x86_emulate_ctxt *ctxt,
  1205. struct segmented_address addr,
  1206. const void *data,
  1207. unsigned size)
  1208. {
  1209. int rc;
  1210. ulong linear;
  1211. rc = linearize(ctxt, addr, size, true, &linear);
  1212. if (rc != X86EMUL_CONTINUE)
  1213. return rc;
  1214. return ctxt->ops->write_emulated(ctxt, linear, data, size,
  1215. &ctxt->exception);
  1216. }
  1217. static int segmented_cmpxchg(struct x86_emulate_ctxt *ctxt,
  1218. struct segmented_address addr,
  1219. const void *orig_data, const void *data,
  1220. unsigned size)
  1221. {
  1222. int rc;
  1223. ulong linear;
  1224. rc = linearize(ctxt, addr, size, true, &linear);
  1225. if (rc != X86EMUL_CONTINUE)
  1226. return rc;
  1227. return ctxt->ops->cmpxchg_emulated(ctxt, linear, orig_data, data,
  1228. size, &ctxt->exception);
  1229. }
  1230. static int pio_in_emulated(struct x86_emulate_ctxt *ctxt,
  1231. unsigned int size, unsigned short port,
  1232. void *dest)
  1233. {
  1234. struct read_cache *rc = &ctxt->io_read;
  1235. if (rc->pos == rc->end) { /* refill pio read ahead */
  1236. unsigned int in_page, n;
  1237. unsigned int count = ctxt->rep_prefix ?
  1238. address_mask(ctxt, reg_read(ctxt, VCPU_REGS_RCX)) : 1;
  1239. in_page = (ctxt->eflags & EFLG_DF) ?
  1240. offset_in_page(reg_read(ctxt, VCPU_REGS_RDI)) :
  1241. PAGE_SIZE - offset_in_page(reg_read(ctxt, VCPU_REGS_RDI));
  1242. n = min(min(in_page, (unsigned int)sizeof(rc->data)) / size,
  1243. count);
  1244. if (n == 0)
  1245. n = 1;
  1246. rc->pos = rc->end = 0;
  1247. if (!ctxt->ops->pio_in_emulated(ctxt, size, port, rc->data, n))
  1248. return 0;
  1249. rc->end = n * size;
  1250. }
  1251. if (ctxt->rep_prefix && !(ctxt->eflags & EFLG_DF)) {
  1252. ctxt->dst.data = rc->data + rc->pos;
  1253. ctxt->dst.type = OP_MEM_STR;
  1254. ctxt->dst.count = (rc->end - rc->pos) / size;
  1255. rc->pos = rc->end;
  1256. } else {
  1257. memcpy(dest, rc->data + rc->pos, size);
  1258. rc->pos += size;
  1259. }
  1260. return 1;
  1261. }
  1262. static int read_interrupt_descriptor(struct x86_emulate_ctxt *ctxt,
  1263. u16 index, struct desc_struct *desc)
  1264. {
  1265. struct desc_ptr dt;
  1266. ulong addr;
  1267. ctxt->ops->get_idt(ctxt, &dt);
  1268. if (dt.size < index * 8 + 7)
  1269. return emulate_gp(ctxt, index << 3 | 0x2);
  1270. addr = dt.address + index * 8;
  1271. return ctxt->ops->read_std(ctxt, addr, desc, sizeof *desc,
  1272. &ctxt->exception);
  1273. }
  1274. static void get_descriptor_table_ptr(struct x86_emulate_ctxt *ctxt,
  1275. u16 selector, struct desc_ptr *dt)
  1276. {
  1277. const struct x86_emulate_ops *ops = ctxt->ops;
  1278. if (selector & 1 << 2) {
  1279. struct desc_struct desc;
  1280. u16 sel;
  1281. memset (dt, 0, sizeof *dt);
  1282. if (!ops->get_segment(ctxt, &sel, &desc, NULL, VCPU_SREG_LDTR))
  1283. return;
  1284. dt->size = desc_limit_scaled(&desc); /* what if limit > 65535? */
  1285. dt->address = get_desc_base(&desc);
  1286. } else
  1287. ops->get_gdt(ctxt, dt);
  1288. }
  1289. /* allowed just for 8 bytes segments */
  1290. static int read_segment_descriptor(struct x86_emulate_ctxt *ctxt,
  1291. u16 selector, struct desc_struct *desc,
  1292. ulong *desc_addr_p)
  1293. {
  1294. struct desc_ptr dt;
  1295. u16 index = selector >> 3;
  1296. ulong addr;
  1297. get_descriptor_table_ptr(ctxt, selector, &dt);
  1298. if (dt.size < index * 8 + 7)
  1299. return emulate_gp(ctxt, selector & 0xfffc);
  1300. *desc_addr_p = addr = dt.address + index * 8;
  1301. return ctxt->ops->read_std(ctxt, addr, desc, sizeof *desc,
  1302. &ctxt->exception);
  1303. }
  1304. /* allowed just for 8 bytes segments */
  1305. static int write_segment_descriptor(struct x86_emulate_ctxt *ctxt,
  1306. u16 selector, struct desc_struct *desc)
  1307. {
  1308. struct desc_ptr dt;
  1309. u16 index = selector >> 3;
  1310. ulong addr;
  1311. get_descriptor_table_ptr(ctxt, selector, &dt);
  1312. if (dt.size < index * 8 + 7)
  1313. return emulate_gp(ctxt, selector & 0xfffc);
  1314. addr = dt.address + index * 8;
  1315. return ctxt->ops->write_std(ctxt, addr, desc, sizeof *desc,
  1316. &ctxt->exception);
  1317. }
  1318. /* Does not support long mode */
  1319. static int load_segment_descriptor(struct x86_emulate_ctxt *ctxt,
  1320. u16 selector, int seg)
  1321. {
  1322. struct desc_struct seg_desc, old_desc;
  1323. u8 dpl, rpl, cpl;
  1324. unsigned err_vec = GP_VECTOR;
  1325. u32 err_code = 0;
  1326. bool null_selector = !(selector & ~0x3); /* 0000-0003 are null */
  1327. ulong desc_addr;
  1328. int ret;
  1329. u16 dummy;
  1330. memset(&seg_desc, 0, sizeof seg_desc);
  1331. if ((seg <= VCPU_SREG_GS && ctxt->mode == X86EMUL_MODE_VM86)
  1332. || ctxt->mode == X86EMUL_MODE_REAL) {
  1333. /* set real mode segment descriptor */
  1334. ctxt->ops->get_segment(ctxt, &dummy, &seg_desc, NULL, seg);
  1335. set_desc_base(&seg_desc, selector << 4);
  1336. goto load;
  1337. }
  1338. rpl = selector & 3;
  1339. cpl = ctxt->ops->cpl(ctxt);
  1340. /* NULL selector is not valid for TR, CS and SS (except for long mode) */
  1341. if ((seg == VCPU_SREG_CS
  1342. || (seg == VCPU_SREG_SS
  1343. && (ctxt->mode != X86EMUL_MODE_PROT64 || rpl != cpl))
  1344. || seg == VCPU_SREG_TR)
  1345. && null_selector)
  1346. goto exception;
  1347. /* TR should be in GDT only */
  1348. if (seg == VCPU_SREG_TR && (selector & (1 << 2)))
  1349. goto exception;
  1350. if (null_selector) /* for NULL selector skip all following checks */
  1351. goto load;
  1352. ret = read_segment_descriptor(ctxt, selector, &seg_desc, &desc_addr);
  1353. if (ret != X86EMUL_CONTINUE)
  1354. return ret;
  1355. err_code = selector & 0xfffc;
  1356. err_vec = GP_VECTOR;
  1357. /* can't load system descriptor into segment selector */
  1358. if (seg <= VCPU_SREG_GS && !seg_desc.s)
  1359. goto exception;
  1360. if (!seg_desc.p) {
  1361. err_vec = (seg == VCPU_SREG_SS) ? SS_VECTOR : NP_VECTOR;
  1362. goto exception;
  1363. }
  1364. dpl = seg_desc.dpl;
  1365. switch (seg) {
  1366. case VCPU_SREG_SS:
  1367. /*
  1368. * segment is not a writable data segment or segment
  1369. * selector's RPL != CPL or segment selector's RPL != CPL
  1370. */
  1371. if (rpl != cpl || (seg_desc.type & 0xa) != 0x2 || dpl != cpl)
  1372. goto exception;
  1373. break;
  1374. case VCPU_SREG_CS:
  1375. if (!(seg_desc.type & 8))
  1376. goto exception;
  1377. if (seg_desc.type & 4) {
  1378. /* conforming */
  1379. if (dpl > cpl)
  1380. goto exception;
  1381. } else {
  1382. /* nonconforming */
  1383. if (rpl > cpl || dpl != cpl)
  1384. goto exception;
  1385. }
  1386. /* CS(RPL) <- CPL */
  1387. selector = (selector & 0xfffc) | cpl;
  1388. break;
  1389. case VCPU_SREG_TR:
  1390. if (seg_desc.s || (seg_desc.type != 1 && seg_desc.type != 9))
  1391. goto exception;
  1392. old_desc = seg_desc;
  1393. seg_desc.type |= 2; /* busy */
  1394. ret = ctxt->ops->cmpxchg_emulated(ctxt, desc_addr, &old_desc, &seg_desc,
  1395. sizeof(seg_desc), &ctxt->exception);
  1396. if (ret != X86EMUL_CONTINUE)
  1397. return ret;
  1398. break;
  1399. case VCPU_SREG_LDTR:
  1400. if (seg_desc.s || seg_desc.type != 2)
  1401. goto exception;
  1402. break;
  1403. default: /* DS, ES, FS, or GS */
  1404. /*
  1405. * segment is not a data or readable code segment or
  1406. * ((segment is a data or nonconforming code segment)
  1407. * and (both RPL and CPL > DPL))
  1408. */
  1409. if ((seg_desc.type & 0xa) == 0x8 ||
  1410. (((seg_desc.type & 0xc) != 0xc) &&
  1411. (rpl > dpl && cpl > dpl)))
  1412. goto exception;
  1413. break;
  1414. }
  1415. if (seg_desc.s) {
  1416. /* mark segment as accessed */
  1417. seg_desc.type |= 1;
  1418. ret = write_segment_descriptor(ctxt, selector, &seg_desc);
  1419. if (ret != X86EMUL_CONTINUE)
  1420. return ret;
  1421. }
  1422. load:
  1423. ctxt->ops->set_segment(ctxt, selector, &seg_desc, 0, seg);
  1424. return X86EMUL_CONTINUE;
  1425. exception:
  1426. emulate_exception(ctxt, err_vec, err_code, true);
  1427. return X86EMUL_PROPAGATE_FAULT;
  1428. }
  1429. static void write_register_operand(struct operand *op)
  1430. {
  1431. /* The 4-byte case *is* correct: in 64-bit mode we zero-extend. */
  1432. switch (op->bytes) {
  1433. case 1:
  1434. *(u8 *)op->addr.reg = (u8)op->val;
  1435. break;
  1436. case 2:
  1437. *(u16 *)op->addr.reg = (u16)op->val;
  1438. break;
  1439. case 4:
  1440. *op->addr.reg = (u32)op->val;
  1441. break; /* 64b: zero-extend */
  1442. case 8:
  1443. *op->addr.reg = op->val;
  1444. break;
  1445. }
  1446. }
  1447. static int writeback(struct x86_emulate_ctxt *ctxt)
  1448. {
  1449. int rc;
  1450. switch (ctxt->dst.type) {
  1451. case OP_REG:
  1452. write_register_operand(&ctxt->dst);
  1453. break;
  1454. case OP_MEM:
  1455. if (ctxt->lock_prefix)
  1456. rc = segmented_cmpxchg(ctxt,
  1457. ctxt->dst.addr.mem,
  1458. &ctxt->dst.orig_val,
  1459. &ctxt->dst.val,
  1460. ctxt->dst.bytes);
  1461. else
  1462. rc = segmented_write(ctxt,
  1463. ctxt->dst.addr.mem,
  1464. &ctxt->dst.val,
  1465. ctxt->dst.bytes);
  1466. if (rc != X86EMUL_CONTINUE)
  1467. return rc;
  1468. break;
  1469. case OP_MEM_STR:
  1470. rc = segmented_write(ctxt,
  1471. ctxt->dst.addr.mem,
  1472. ctxt->dst.data,
  1473. ctxt->dst.bytes * ctxt->dst.count);
  1474. if (rc != X86EMUL_CONTINUE)
  1475. return rc;
  1476. break;
  1477. case OP_XMM:
  1478. write_sse_reg(ctxt, &ctxt->dst.vec_val, ctxt->dst.addr.xmm);
  1479. break;
  1480. case OP_MM:
  1481. write_mmx_reg(ctxt, &ctxt->dst.mm_val, ctxt->dst.addr.mm);
  1482. break;
  1483. case OP_NONE:
  1484. /* no writeback */
  1485. break;
  1486. default:
  1487. break;
  1488. }
  1489. return X86EMUL_CONTINUE;
  1490. }
  1491. static int push(struct x86_emulate_ctxt *ctxt, void *data, int bytes)
  1492. {
  1493. struct segmented_address addr;
  1494. rsp_increment(ctxt, -bytes);
  1495. addr.ea = reg_read(ctxt, VCPU_REGS_RSP) & stack_mask(ctxt);
  1496. addr.seg = VCPU_SREG_SS;
  1497. return segmented_write(ctxt, addr, data, bytes);
  1498. }
  1499. static int em_push(struct x86_emulate_ctxt *ctxt)
  1500. {
  1501. /* Disable writeback. */
  1502. ctxt->dst.type = OP_NONE;
  1503. return push(ctxt, &ctxt->src.val, ctxt->op_bytes);
  1504. }
  1505. static int emulate_pop(struct x86_emulate_ctxt *ctxt,
  1506. void *dest, int len)
  1507. {
  1508. int rc;
  1509. struct segmented_address addr;
  1510. addr.ea = reg_read(ctxt, VCPU_REGS_RSP) & stack_mask(ctxt);
  1511. addr.seg = VCPU_SREG_SS;
  1512. rc = segmented_read(ctxt, addr, dest, len);
  1513. if (rc != X86EMUL_CONTINUE)
  1514. return rc;
  1515. rsp_increment(ctxt, len);
  1516. return rc;
  1517. }
  1518. static int em_pop(struct x86_emulate_ctxt *ctxt)
  1519. {
  1520. return emulate_pop(ctxt, &ctxt->dst.val, ctxt->op_bytes);
  1521. }
  1522. static int emulate_popf(struct x86_emulate_ctxt *ctxt,
  1523. void *dest, int len)
  1524. {
  1525. int rc;
  1526. unsigned long val, change_mask;
  1527. int iopl = (ctxt->eflags & X86_EFLAGS_IOPL) >> IOPL_SHIFT;
  1528. int cpl = ctxt->ops->cpl(ctxt);
  1529. rc = emulate_pop(ctxt, &val, len);
  1530. if (rc != X86EMUL_CONTINUE)
  1531. return rc;
  1532. change_mask = EFLG_CF | EFLG_PF | EFLG_AF | EFLG_ZF | EFLG_SF | EFLG_OF
  1533. | EFLG_TF | EFLG_DF | EFLG_NT | EFLG_RF | EFLG_AC | EFLG_ID;
  1534. switch(ctxt->mode) {
  1535. case X86EMUL_MODE_PROT64:
  1536. case X86EMUL_MODE_PROT32:
  1537. case X86EMUL_MODE_PROT16:
  1538. if (cpl == 0)
  1539. change_mask |= EFLG_IOPL;
  1540. if (cpl <= iopl)
  1541. change_mask |= EFLG_IF;
  1542. break;
  1543. case X86EMUL_MODE_VM86:
  1544. if (iopl < 3)
  1545. return emulate_gp(ctxt, 0);
  1546. change_mask |= EFLG_IF;
  1547. break;
  1548. default: /* real mode */
  1549. change_mask |= (EFLG_IOPL | EFLG_IF);
  1550. break;
  1551. }
  1552. *(unsigned long *)dest =
  1553. (ctxt->eflags & ~change_mask) | (val & change_mask);
  1554. return rc;
  1555. }
  1556. static int em_popf(struct x86_emulate_ctxt *ctxt)
  1557. {
  1558. ctxt->dst.type = OP_REG;
  1559. ctxt->dst.addr.reg = &ctxt->eflags;
  1560. ctxt->dst.bytes = ctxt->op_bytes;
  1561. return emulate_popf(ctxt, &ctxt->dst.val, ctxt->op_bytes);
  1562. }
  1563. static int em_enter(struct x86_emulate_ctxt *ctxt)
  1564. {
  1565. int rc;
  1566. unsigned frame_size = ctxt->src.val;
  1567. unsigned nesting_level = ctxt->src2.val & 31;
  1568. ulong rbp;
  1569. if (nesting_level)
  1570. return X86EMUL_UNHANDLEABLE;
  1571. rbp = reg_read(ctxt, VCPU_REGS_RBP);
  1572. rc = push(ctxt, &rbp, stack_size(ctxt));
  1573. if (rc != X86EMUL_CONTINUE)
  1574. return rc;
  1575. assign_masked(reg_rmw(ctxt, VCPU_REGS_RBP), reg_read(ctxt, VCPU_REGS_RSP),
  1576. stack_mask(ctxt));
  1577. assign_masked(reg_rmw(ctxt, VCPU_REGS_RSP),
  1578. reg_read(ctxt, VCPU_REGS_RSP) - frame_size,
  1579. stack_mask(ctxt));
  1580. return X86EMUL_CONTINUE;
  1581. }
  1582. static int em_leave(struct x86_emulate_ctxt *ctxt)
  1583. {
  1584. assign_masked(reg_rmw(ctxt, VCPU_REGS_RSP), reg_read(ctxt, VCPU_REGS_RBP),
  1585. stack_mask(ctxt));
  1586. return emulate_pop(ctxt, reg_rmw(ctxt, VCPU_REGS_RBP), ctxt->op_bytes);
  1587. }
  1588. static int em_push_sreg(struct x86_emulate_ctxt *ctxt)
  1589. {
  1590. int seg = ctxt->src2.val;
  1591. ctxt->src.val = get_segment_selector(ctxt, seg);
  1592. return em_push(ctxt);
  1593. }
  1594. static int em_pop_sreg(struct x86_emulate_ctxt *ctxt)
  1595. {
  1596. int seg = ctxt->src2.val;
  1597. unsigned long selector;
  1598. int rc;
  1599. rc = emulate_pop(ctxt, &selector, ctxt->op_bytes);
  1600. if (rc != X86EMUL_CONTINUE)
  1601. return rc;
  1602. rc = load_segment_descriptor(ctxt, (u16)selector, seg);
  1603. return rc;
  1604. }
  1605. static int em_pusha(struct x86_emulate_ctxt *ctxt)
  1606. {
  1607. unsigned long old_esp = reg_read(ctxt, VCPU_REGS_RSP);
  1608. int rc = X86EMUL_CONTINUE;
  1609. int reg = VCPU_REGS_RAX;
  1610. while (reg <= VCPU_REGS_RDI) {
  1611. (reg == VCPU_REGS_RSP) ?
  1612. (ctxt->src.val = old_esp) : (ctxt->src.val = reg_read(ctxt, reg));
  1613. rc = em_push(ctxt);
  1614. if (rc != X86EMUL_CONTINUE)
  1615. return rc;
  1616. ++reg;
  1617. }
  1618. return rc;
  1619. }
  1620. static int em_pushf(struct x86_emulate_ctxt *ctxt)
  1621. {
  1622. ctxt->src.val = (unsigned long)ctxt->eflags;
  1623. return em_push(ctxt);
  1624. }
  1625. static int em_popa(struct x86_emulate_ctxt *ctxt)
  1626. {
  1627. int rc = X86EMUL_CONTINUE;
  1628. int reg = VCPU_REGS_RDI;
  1629. while (reg >= VCPU_REGS_RAX) {
  1630. if (reg == VCPU_REGS_RSP) {
  1631. rsp_increment(ctxt, ctxt->op_bytes);
  1632. --reg;
  1633. }
  1634. rc = emulate_pop(ctxt, reg_rmw(ctxt, reg), ctxt->op_bytes);
  1635. if (rc != X86EMUL_CONTINUE)
  1636. break;
  1637. --reg;
  1638. }
  1639. return rc;
  1640. }
  1641. static int __emulate_int_real(struct x86_emulate_ctxt *ctxt, int irq)
  1642. {
  1643. const struct x86_emulate_ops *ops = ctxt->ops;
  1644. int rc;
  1645. struct desc_ptr dt;
  1646. gva_t cs_addr;
  1647. gva_t eip_addr;
  1648. u16 cs, eip;
  1649. /* TODO: Add limit checks */
  1650. ctxt->src.val = ctxt->eflags;
  1651. rc = em_push(ctxt);
  1652. if (rc != X86EMUL_CONTINUE)
  1653. return rc;
  1654. ctxt->eflags &= ~(EFLG_IF | EFLG_TF | EFLG_AC);
  1655. ctxt->src.val = get_segment_selector(ctxt, VCPU_SREG_CS);
  1656. rc = em_push(ctxt);
  1657. if (rc != X86EMUL_CONTINUE)
  1658. return rc;
  1659. ctxt->src.val = ctxt->_eip;
  1660. rc = em_push(ctxt);
  1661. if (rc != X86EMUL_CONTINUE)
  1662. return rc;
  1663. ops->get_idt(ctxt, &dt);
  1664. eip_addr = dt.address + (irq << 2);
  1665. cs_addr = dt.address + (irq << 2) + 2;
  1666. rc = ops->read_std(ctxt, cs_addr, &cs, 2, &ctxt->exception);
  1667. if (rc != X86EMUL_CONTINUE)
  1668. return rc;
  1669. rc = ops->read_std(ctxt, eip_addr, &eip, 2, &ctxt->exception);
  1670. if (rc != X86EMUL_CONTINUE)
  1671. return rc;
  1672. rc = load_segment_descriptor(ctxt, cs, VCPU_SREG_CS);
  1673. if (rc != X86EMUL_CONTINUE)
  1674. return rc;
  1675. ctxt->_eip = eip;
  1676. return rc;
  1677. }
  1678. int emulate_int_real(struct x86_emulate_ctxt *ctxt, int irq)
  1679. {
  1680. int rc;
  1681. invalidate_registers(ctxt);
  1682. rc = __emulate_int_real(ctxt, irq);
  1683. if (rc == X86EMUL_CONTINUE)
  1684. writeback_registers(ctxt);
  1685. return rc;
  1686. }
  1687. static int emulate_int(struct x86_emulate_ctxt *ctxt, int irq)
  1688. {
  1689. switch(ctxt->mode) {
  1690. case X86EMUL_MODE_REAL:
  1691. return __emulate_int_real(ctxt, irq);
  1692. case X86EMUL_MODE_VM86:
  1693. case X86EMUL_MODE_PROT16:
  1694. case X86EMUL_MODE_PROT32:
  1695. case X86EMUL_MODE_PROT64:
  1696. default:
  1697. /* Protected mode interrupts unimplemented yet */
  1698. return X86EMUL_UNHANDLEABLE;
  1699. }
  1700. }
  1701. static int emulate_iret_real(struct x86_emulate_ctxt *ctxt)
  1702. {
  1703. int rc = X86EMUL_CONTINUE;
  1704. unsigned long temp_eip = 0;
  1705. unsigned long temp_eflags = 0;
  1706. unsigned long cs = 0;
  1707. unsigned long mask = EFLG_CF | EFLG_PF | EFLG_AF | EFLG_ZF | EFLG_SF | EFLG_TF |
  1708. EFLG_IF | EFLG_DF | EFLG_OF | EFLG_IOPL | EFLG_NT | EFLG_RF |
  1709. EFLG_AC | EFLG_ID | (1 << 1); /* Last one is the reserved bit */
  1710. unsigned long vm86_mask = EFLG_VM | EFLG_VIF | EFLG_VIP;
  1711. /* TODO: Add stack limit check */
  1712. rc = emulate_pop(ctxt, &temp_eip, ctxt->op_bytes);
  1713. if (rc != X86EMUL_CONTINUE)
  1714. return rc;
  1715. if (temp_eip & ~0xffff)
  1716. return emulate_gp(ctxt, 0);
  1717. rc = emulate_pop(ctxt, &cs, ctxt->op_bytes);
  1718. if (rc != X86EMUL_CONTINUE)
  1719. return rc;
  1720. rc = emulate_pop(ctxt, &temp_eflags, ctxt->op_bytes);
  1721. if (rc != X86EMUL_CONTINUE)
  1722. return rc;
  1723. rc = load_segment_descriptor(ctxt, (u16)cs, VCPU_SREG_CS);
  1724. if (rc != X86EMUL_CONTINUE)
  1725. return rc;
  1726. ctxt->_eip = temp_eip;
  1727. if (ctxt->op_bytes == 4)
  1728. ctxt->eflags = ((temp_eflags & mask) | (ctxt->eflags & vm86_mask));
  1729. else if (ctxt->op_bytes == 2) {
  1730. ctxt->eflags &= ~0xffff;
  1731. ctxt->eflags |= temp_eflags;
  1732. }
  1733. ctxt->eflags &= ~EFLG_RESERVED_ZEROS_MASK; /* Clear reserved zeros */
  1734. ctxt->eflags |= EFLG_RESERVED_ONE_MASK;
  1735. return rc;
  1736. }
  1737. static int em_iret(struct x86_emulate_ctxt *ctxt)
  1738. {
  1739. switch(ctxt->mode) {
  1740. case X86EMUL_MODE_REAL:
  1741. return emulate_iret_real(ctxt);
  1742. case X86EMUL_MODE_VM86:
  1743. case X86EMUL_MODE_PROT16:
  1744. case X86EMUL_MODE_PROT32:
  1745. case X86EMUL_MODE_PROT64:
  1746. default:
  1747. /* iret from protected mode unimplemented yet */
  1748. return X86EMUL_UNHANDLEABLE;
  1749. }
  1750. }
  1751. static int em_jmp_far(struct x86_emulate_ctxt *ctxt)
  1752. {
  1753. int rc;
  1754. unsigned short sel;
  1755. memcpy(&sel, ctxt->src.valptr + ctxt->op_bytes, 2);
  1756. rc = load_segment_descriptor(ctxt, sel, VCPU_SREG_CS);
  1757. if (rc != X86EMUL_CONTINUE)
  1758. return rc;
  1759. ctxt->_eip = 0;
  1760. memcpy(&ctxt->_eip, ctxt->src.valptr, ctxt->op_bytes);
  1761. return X86EMUL_CONTINUE;
  1762. }
  1763. static int em_grp2(struct x86_emulate_ctxt *ctxt)
  1764. {
  1765. switch (ctxt->modrm_reg) {
  1766. case 0: /* rol */
  1767. emulate_2op_SrcB(ctxt, "rol");
  1768. break;
  1769. case 1: /* ror */
  1770. emulate_2op_SrcB(ctxt, "ror");
  1771. break;
  1772. case 2: /* rcl */
  1773. emulate_2op_SrcB(ctxt, "rcl");
  1774. break;
  1775. case 3: /* rcr */
  1776. emulate_2op_SrcB(ctxt, "rcr");
  1777. break;
  1778. case 4: /* sal/shl */
  1779. case 6: /* sal/shl */
  1780. emulate_2op_SrcB(ctxt, "sal");
  1781. break;
  1782. case 5: /* shr */
  1783. emulate_2op_SrcB(ctxt, "shr");
  1784. break;
  1785. case 7: /* sar */
  1786. emulate_2op_SrcB(ctxt, "sar");
  1787. break;
  1788. }
  1789. return X86EMUL_CONTINUE;
  1790. }
  1791. static int em_not(struct x86_emulate_ctxt *ctxt)
  1792. {
  1793. ctxt->dst.val = ~ctxt->dst.val;
  1794. return X86EMUL_CONTINUE;
  1795. }
  1796. static int em_neg(struct x86_emulate_ctxt *ctxt)
  1797. {
  1798. emulate_1op(ctxt, "neg");
  1799. return X86EMUL_CONTINUE;
  1800. }
  1801. static int em_mul_ex(struct x86_emulate_ctxt *ctxt)
  1802. {
  1803. u8 ex = 0;
  1804. emulate_1op_rax_rdx(ctxt, "mul", ex);
  1805. return X86EMUL_CONTINUE;
  1806. }
  1807. static int em_imul_ex(struct x86_emulate_ctxt *ctxt)
  1808. {
  1809. u8 ex = 0;
  1810. emulate_1op_rax_rdx(ctxt, "imul", ex);
  1811. return X86EMUL_CONTINUE;
  1812. }
  1813. static int em_div_ex(struct x86_emulate_ctxt *ctxt)
  1814. {
  1815. u8 de = 0;
  1816. emulate_1op_rax_rdx(ctxt, "div", de);
  1817. if (de)
  1818. return emulate_de(ctxt);
  1819. return X86EMUL_CONTINUE;
  1820. }
  1821. static int em_idiv_ex(struct x86_emulate_ctxt *ctxt)
  1822. {
  1823. u8 de = 0;
  1824. emulate_1op_rax_rdx(ctxt, "idiv", de);
  1825. if (de)
  1826. return emulate_de(ctxt);
  1827. return X86EMUL_CONTINUE;
  1828. }
  1829. static int em_grp45(struct x86_emulate_ctxt *ctxt)
  1830. {
  1831. int rc = X86EMUL_CONTINUE;
  1832. switch (ctxt->modrm_reg) {
  1833. case 0: /* inc */
  1834. emulate_1op(ctxt, "inc");
  1835. break;
  1836. case 1: /* dec */
  1837. emulate_1op(ctxt, "dec");
  1838. break;
  1839. case 2: /* call near abs */ {
  1840. long int old_eip;
  1841. old_eip = ctxt->_eip;
  1842. ctxt->_eip = ctxt->src.val;
  1843. ctxt->src.val = old_eip;
  1844. rc = em_push(ctxt);
  1845. break;
  1846. }
  1847. case 4: /* jmp abs */
  1848. ctxt->_eip = ctxt->src.val;
  1849. break;
  1850. case 5: /* jmp far */
  1851. rc = em_jmp_far(ctxt);
  1852. break;
  1853. case 6: /* push */
  1854. rc = em_push(ctxt);
  1855. break;
  1856. }
  1857. return rc;
  1858. }
  1859. static int em_cmpxchg8b(struct x86_emulate_ctxt *ctxt)
  1860. {
  1861. u64 old = ctxt->dst.orig_val64;
  1862. if (((u32) (old >> 0) != (u32) reg_read(ctxt, VCPU_REGS_RAX)) ||
  1863. ((u32) (old >> 32) != (u32) reg_read(ctxt, VCPU_REGS_RDX))) {
  1864. *reg_write(ctxt, VCPU_REGS_RAX) = (u32) (old >> 0);
  1865. *reg_write(ctxt, VCPU_REGS_RDX) = (u32) (old >> 32);
  1866. ctxt->eflags &= ~EFLG_ZF;
  1867. } else {
  1868. ctxt->dst.val64 = ((u64)reg_read(ctxt, VCPU_REGS_RCX) << 32) |
  1869. (u32) reg_read(ctxt, VCPU_REGS_RBX);
  1870. ctxt->eflags |= EFLG_ZF;
  1871. }
  1872. return X86EMUL_CONTINUE;
  1873. }
  1874. static int em_ret(struct x86_emulate_ctxt *ctxt)
  1875. {
  1876. ctxt->dst.type = OP_REG;
  1877. ctxt->dst.addr.reg = &ctxt->_eip;
  1878. ctxt->dst.bytes = ctxt->op_bytes;
  1879. return em_pop(ctxt);
  1880. }
  1881. static int em_ret_far(struct x86_emulate_ctxt *ctxt)
  1882. {
  1883. int rc;
  1884. unsigned long cs;
  1885. rc = emulate_pop(ctxt, &ctxt->_eip, ctxt->op_bytes);
  1886. if (rc != X86EMUL_CONTINUE)
  1887. return rc;
  1888. if (ctxt->op_bytes == 4)
  1889. ctxt->_eip = (u32)ctxt->_eip;
  1890. rc = emulate_pop(ctxt, &cs, ctxt->op_bytes);
  1891. if (rc != X86EMUL_CONTINUE)
  1892. return rc;
  1893. rc = load_segment_descriptor(ctxt, (u16)cs, VCPU_SREG_CS);
  1894. return rc;
  1895. }
  1896. static int em_cmpxchg(struct x86_emulate_ctxt *ctxt)
  1897. {
  1898. /* Save real source value, then compare EAX against destination. */
  1899. ctxt->src.orig_val = ctxt->src.val;
  1900. ctxt->src.val = reg_read(ctxt, VCPU_REGS_RAX);
  1901. emulate_2op_SrcV(ctxt, "cmp");
  1902. if (ctxt->eflags & EFLG_ZF) {
  1903. /* Success: write back to memory. */
  1904. ctxt->dst.val = ctxt->src.orig_val;
  1905. } else {
  1906. /* Failure: write the value we saw to EAX. */
  1907. ctxt->dst.type = OP_REG;
  1908. ctxt->dst.addr.reg = reg_rmw(ctxt, VCPU_REGS_RAX);
  1909. }
  1910. return X86EMUL_CONTINUE;
  1911. }
  1912. static int em_lseg(struct x86_emulate_ctxt *ctxt)
  1913. {
  1914. int seg = ctxt->src2.val;
  1915. unsigned short sel;
  1916. int rc;
  1917. memcpy(&sel, ctxt->src.valptr + ctxt->op_bytes, 2);
  1918. rc = load_segment_descriptor(ctxt, sel, seg);
  1919. if (rc != X86EMUL_CONTINUE)
  1920. return rc;
  1921. ctxt->dst.val = ctxt->src.val;
  1922. return rc;
  1923. }
  1924. static void
  1925. setup_syscalls_segments(struct x86_emulate_ctxt *ctxt,
  1926. struct desc_struct *cs, struct desc_struct *ss)
  1927. {
  1928. cs->l = 0; /* will be adjusted later */
  1929. set_desc_base(cs, 0); /* flat segment */
  1930. cs->g = 1; /* 4kb granularity */
  1931. set_desc_limit(cs, 0xfffff); /* 4GB limit */
  1932. cs->type = 0x0b; /* Read, Execute, Accessed */
  1933. cs->s = 1;
  1934. cs->dpl = 0; /* will be adjusted later */
  1935. cs->p = 1;
  1936. cs->d = 1;
  1937. cs->avl = 0;
  1938. set_desc_base(ss, 0); /* flat segment */
  1939. set_desc_limit(ss, 0xfffff); /* 4GB limit */
  1940. ss->g = 1; /* 4kb granularity */
  1941. ss->s = 1;
  1942. ss->type = 0x03; /* Read/Write, Accessed */
  1943. ss->d = 1; /* 32bit stack segment */
  1944. ss->dpl = 0;
  1945. ss->p = 1;
  1946. ss->l = 0;
  1947. ss->avl = 0;
  1948. }
  1949. static bool vendor_intel(struct x86_emulate_ctxt *ctxt)
  1950. {
  1951. u32 eax, ebx, ecx, edx;
  1952. eax = ecx = 0;
  1953. ctxt->ops->get_cpuid(ctxt, &eax, &ebx, &ecx, &edx);
  1954. return ebx == X86EMUL_CPUID_VENDOR_GenuineIntel_ebx
  1955. && ecx == X86EMUL_CPUID_VENDOR_GenuineIntel_ecx
  1956. && edx == X86EMUL_CPUID_VENDOR_GenuineIntel_edx;
  1957. }
  1958. static bool em_syscall_is_enabled(struct x86_emulate_ctxt *ctxt)
  1959. {
  1960. const struct x86_emulate_ops *ops = ctxt->ops;
  1961. u32 eax, ebx, ecx, edx;
  1962. /*
  1963. * syscall should always be enabled in longmode - so only become
  1964. * vendor specific (cpuid) if other modes are active...
  1965. */
  1966. if (ctxt->mode == X86EMUL_MODE_PROT64)
  1967. return true;
  1968. eax = 0x00000000;
  1969. ecx = 0x00000000;
  1970. ops->get_cpuid(ctxt, &eax, &ebx, &ecx, &edx);
  1971. /*
  1972. * Intel ("GenuineIntel")
  1973. * remark: Intel CPUs only support "syscall" in 64bit
  1974. * longmode. Also an 64bit guest with a
  1975. * 32bit compat-app running will #UD !! While this
  1976. * behaviour can be fixed (by emulating) into AMD
  1977. * response - CPUs of AMD can't behave like Intel.
  1978. */
  1979. if (ebx == X86EMUL_CPUID_VENDOR_GenuineIntel_ebx &&
  1980. ecx == X86EMUL_CPUID_VENDOR_GenuineIntel_ecx &&
  1981. edx == X86EMUL_CPUID_VENDOR_GenuineIntel_edx)
  1982. return false;
  1983. /* AMD ("AuthenticAMD") */
  1984. if (ebx == X86EMUL_CPUID_VENDOR_AuthenticAMD_ebx &&
  1985. ecx == X86EMUL_CPUID_VENDOR_AuthenticAMD_ecx &&
  1986. edx == X86EMUL_CPUID_VENDOR_AuthenticAMD_edx)
  1987. return true;
  1988. /* AMD ("AMDisbetter!") */
  1989. if (ebx == X86EMUL_CPUID_VENDOR_AMDisbetterI_ebx &&
  1990. ecx == X86EMUL_CPUID_VENDOR_AMDisbetterI_ecx &&
  1991. edx == X86EMUL_CPUID_VENDOR_AMDisbetterI_edx)
  1992. return true;
  1993. /* default: (not Intel, not AMD), apply Intel's stricter rules... */
  1994. return false;
  1995. }
  1996. static int em_syscall(struct x86_emulate_ctxt *ctxt)
  1997. {
  1998. const struct x86_emulate_ops *ops = ctxt->ops;
  1999. struct desc_struct cs, ss;
  2000. u64 msr_data;
  2001. u16 cs_sel, ss_sel;
  2002. u64 efer = 0;
  2003. /* syscall is not available in real mode */
  2004. if (ctxt->mode == X86EMUL_MODE_REAL ||
  2005. ctxt->mode == X86EMUL_MODE_VM86)
  2006. return emulate_ud(ctxt);
  2007. if (!(em_syscall_is_enabled(ctxt)))
  2008. return emulate_ud(ctxt);
  2009. ops->get_msr(ctxt, MSR_EFER, &efer);
  2010. setup_syscalls_segments(ctxt, &cs, &ss);
  2011. if (!(efer & EFER_SCE))
  2012. return emulate_ud(ctxt);
  2013. ops->get_msr(ctxt, MSR_STAR, &msr_data);
  2014. msr_data >>= 32;
  2015. cs_sel = (u16)(msr_data & 0xfffc);
  2016. ss_sel = (u16)(msr_data + 8);
  2017. if (efer & EFER_LMA) {
  2018. cs.d = 0;
  2019. cs.l = 1;
  2020. }
  2021. ops->set_segment(ctxt, cs_sel, &cs, 0, VCPU_SREG_CS);
  2022. ops->set_segment(ctxt, ss_sel, &ss, 0, VCPU_SREG_SS);
  2023. *reg_write(ctxt, VCPU_REGS_RCX) = ctxt->_eip;
  2024. if (efer & EFER_LMA) {
  2025. #ifdef CONFIG_X86_64
  2026. *reg_write(ctxt, VCPU_REGS_R11) = ctxt->eflags & ~EFLG_RF;
  2027. ops->get_msr(ctxt,
  2028. ctxt->mode == X86EMUL_MODE_PROT64 ?
  2029. MSR_LSTAR : MSR_CSTAR, &msr_data);
  2030. ctxt->_eip = msr_data;
  2031. ops->get_msr(ctxt, MSR_SYSCALL_MASK, &msr_data);
  2032. ctxt->eflags &= ~(msr_data | EFLG_RF);
  2033. #endif
  2034. } else {
  2035. /* legacy mode */
  2036. ops->get_msr(ctxt, MSR_STAR, &msr_data);
  2037. ctxt->_eip = (u32)msr_data;
  2038. ctxt->eflags &= ~(EFLG_VM | EFLG_IF | EFLG_RF);
  2039. }
  2040. return X86EMUL_CONTINUE;
  2041. }
  2042. static int em_sysenter(struct x86_emulate_ctxt *ctxt)
  2043. {
  2044. const struct x86_emulate_ops *ops = ctxt->ops;
  2045. struct desc_struct cs, ss;
  2046. u64 msr_data;
  2047. u16 cs_sel, ss_sel;
  2048. u64 efer = 0;
  2049. ops->get_msr(ctxt, MSR_EFER, &efer);
  2050. /* inject #GP if in real mode */
  2051. if (ctxt->mode == X86EMUL_MODE_REAL)
  2052. return emulate_gp(ctxt, 0);
  2053. /*
  2054. * Not recognized on AMD in compat mode (but is recognized in legacy
  2055. * mode).
  2056. */
  2057. if ((ctxt->mode == X86EMUL_MODE_PROT32) && (efer & EFER_LMA)
  2058. && !vendor_intel(ctxt))
  2059. return emulate_ud(ctxt);
  2060. /* XXX sysenter/sysexit have not been tested in 64bit mode.
  2061. * Therefore, we inject an #UD.
  2062. */
  2063. if (ctxt->mode == X86EMUL_MODE_PROT64)
  2064. return emulate_ud(ctxt);
  2065. setup_syscalls_segments(ctxt, &cs, &ss);
  2066. ops->get_msr(ctxt, MSR_IA32_SYSENTER_CS, &msr_data);
  2067. switch (ctxt->mode) {
  2068. case X86EMUL_MODE_PROT32:
  2069. if ((msr_data & 0xfffc) == 0x0)
  2070. return emulate_gp(ctxt, 0);
  2071. break;
  2072. case X86EMUL_MODE_PROT64:
  2073. if (msr_data == 0x0)
  2074. return emulate_gp(ctxt, 0);
  2075. break;
  2076. default:
  2077. break;
  2078. }
  2079. ctxt->eflags &= ~(EFLG_VM | EFLG_IF | EFLG_RF);
  2080. cs_sel = (u16)msr_data;
  2081. cs_sel &= ~SELECTOR_RPL_MASK;
  2082. ss_sel = cs_sel + 8;
  2083. ss_sel &= ~SELECTOR_RPL_MASK;
  2084. if (ctxt->mode == X86EMUL_MODE_PROT64 || (efer & EFER_LMA)) {
  2085. cs.d = 0;
  2086. cs.l = 1;
  2087. }
  2088. ops->set_segment(ctxt, cs_sel, &cs, 0, VCPU_SREG_CS);
  2089. ops->set_segment(ctxt, ss_sel, &ss, 0, VCPU_SREG_SS);
  2090. ops->get_msr(ctxt, MSR_IA32_SYSENTER_EIP, &msr_data);
  2091. ctxt->_eip = msr_data;
  2092. ops->get_msr(ctxt, MSR_IA32_SYSENTER_ESP, &msr_data);
  2093. *reg_write(ctxt, VCPU_REGS_RSP) = msr_data;
  2094. return X86EMUL_CONTINUE;
  2095. }
  2096. static int em_sysexit(struct x86_emulate_ctxt *ctxt)
  2097. {
  2098. const struct x86_emulate_ops *ops = ctxt->ops;
  2099. struct desc_struct cs, ss;
  2100. u64 msr_data;
  2101. int usermode;
  2102. u16 cs_sel = 0, ss_sel = 0;
  2103. /* inject #GP if in real mode or Virtual 8086 mode */
  2104. if (ctxt->mode == X86EMUL_MODE_REAL ||
  2105. ctxt->mode == X86EMUL_MODE_VM86)
  2106. return emulate_gp(ctxt, 0);
  2107. setup_syscalls_segments(ctxt, &cs, &ss);
  2108. if ((ctxt->rex_prefix & 0x8) != 0x0)
  2109. usermode = X86EMUL_MODE_PROT64;
  2110. else
  2111. usermode = X86EMUL_MODE_PROT32;
  2112. cs.dpl = 3;
  2113. ss.dpl = 3;
  2114. ops->get_msr(ctxt, MSR_IA32_SYSENTER_CS, &msr_data);
  2115. switch (usermode) {
  2116. case X86EMUL_MODE_PROT32:
  2117. cs_sel = (u16)(msr_data + 16);
  2118. if ((msr_data & 0xfffc) == 0x0)
  2119. return emulate_gp(ctxt, 0);
  2120. ss_sel = (u16)(msr_data + 24);
  2121. break;
  2122. case X86EMUL_MODE_PROT64:
  2123. cs_sel = (u16)(msr_data + 32);
  2124. if (msr_data == 0x0)
  2125. return emulate_gp(ctxt, 0);
  2126. ss_sel = cs_sel + 8;
  2127. cs.d = 0;
  2128. cs.l = 1;
  2129. break;
  2130. }
  2131. cs_sel |= SELECTOR_RPL_MASK;
  2132. ss_sel |= SELECTOR_RPL_MASK;
  2133. ops->set_segment(ctxt, cs_sel, &cs, 0, VCPU_SREG_CS);
  2134. ops->set_segment(ctxt, ss_sel, &ss, 0, VCPU_SREG_SS);
  2135. ctxt->_eip = reg_read(ctxt, VCPU_REGS_RDX);
  2136. *reg_write(ctxt, VCPU_REGS_RSP) = reg_read(ctxt, VCPU_REGS_RCX);
  2137. return X86EMUL_CONTINUE;
  2138. }
  2139. static bool emulator_bad_iopl(struct x86_emulate_ctxt *ctxt)
  2140. {
  2141. int iopl;
  2142. if (ctxt->mode == X86EMUL_MODE_REAL)
  2143. return false;
  2144. if (ctxt->mode == X86EMUL_MODE_VM86)
  2145. return true;
  2146. iopl = (ctxt->eflags & X86_EFLAGS_IOPL) >> IOPL_SHIFT;
  2147. return ctxt->ops->cpl(ctxt) > iopl;
  2148. }
  2149. static bool emulator_io_port_access_allowed(struct x86_emulate_ctxt *ctxt,
  2150. u16 port, u16 len)
  2151. {
  2152. const struct x86_emulate_ops *ops = ctxt->ops;
  2153. struct desc_struct tr_seg;
  2154. u32 base3;
  2155. int r;
  2156. u16 tr, io_bitmap_ptr, perm, bit_idx = port & 0x7;
  2157. unsigned mask = (1 << len) - 1;
  2158. unsigned long base;
  2159. ops->get_segment(ctxt, &tr, &tr_seg, &base3, VCPU_SREG_TR);
  2160. if (!tr_seg.p)
  2161. return false;
  2162. if (desc_limit_scaled(&tr_seg) < 103)
  2163. return false;
  2164. base = get_desc_base(&tr_seg);
  2165. #ifdef CONFIG_X86_64
  2166. base |= ((u64)base3) << 32;
  2167. #endif
  2168. r = ops->read_std(ctxt, base + 102, &io_bitmap_ptr, 2, NULL);
  2169. if (r != X86EMUL_CONTINUE)
  2170. return false;
  2171. if (io_bitmap_ptr + port/8 > desc_limit_scaled(&tr_seg))
  2172. return false;
  2173. r = ops->read_std(ctxt, base + io_bitmap_ptr + port/8, &perm, 2, NULL);
  2174. if (r != X86EMUL_CONTINUE)
  2175. return false;
  2176. if ((perm >> bit_idx) & mask)
  2177. return false;
  2178. return true;
  2179. }
  2180. static bool emulator_io_permited(struct x86_emulate_ctxt *ctxt,
  2181. u16 port, u16 len)
  2182. {
  2183. if (ctxt->perm_ok)
  2184. return true;
  2185. if (emulator_bad_iopl(ctxt))
  2186. if (!emulator_io_port_access_allowed(ctxt, port, len))
  2187. return false;
  2188. ctxt->perm_ok = true;
  2189. return true;
  2190. }
  2191. static void save_state_to_tss16(struct x86_emulate_ctxt *ctxt,
  2192. struct tss_segment_16 *tss)
  2193. {
  2194. tss->ip = ctxt->_eip;
  2195. tss->flag = ctxt->eflags;
  2196. tss->ax = reg_read(ctxt, VCPU_REGS_RAX);
  2197. tss->cx = reg_read(ctxt, VCPU_REGS_RCX);
  2198. tss->dx = reg_read(ctxt, VCPU_REGS_RDX);
  2199. tss->bx = reg_read(ctxt, VCPU_REGS_RBX);
  2200. tss->sp = reg_read(ctxt, VCPU_REGS_RSP);
  2201. tss->bp = reg_read(ctxt, VCPU_REGS_RBP);
  2202. tss->si = reg_read(ctxt, VCPU_REGS_RSI);
  2203. tss->di = reg_read(ctxt, VCPU_REGS_RDI);
  2204. tss->es = get_segment_selector(ctxt, VCPU_SREG_ES);
  2205. tss->cs = get_segment_selector(ctxt, VCPU_SREG_CS);
  2206. tss->ss = get_segment_selector(ctxt, VCPU_SREG_SS);
  2207. tss->ds = get_segment_selector(ctxt, VCPU_SREG_DS);
  2208. tss->ldt = get_segment_selector(ctxt, VCPU_SREG_LDTR);
  2209. }
  2210. static int load_state_from_tss16(struct x86_emulate_ctxt *ctxt,
  2211. struct tss_segment_16 *tss)
  2212. {
  2213. int ret;
  2214. ctxt->_eip = tss->ip;
  2215. ctxt->eflags = tss->flag | 2;
  2216. *reg_write(ctxt, VCPU_REGS_RAX) = tss->ax;
  2217. *reg_write(ctxt, VCPU_REGS_RCX) = tss->cx;
  2218. *reg_write(ctxt, VCPU_REGS_RDX) = tss->dx;
  2219. *reg_write(ctxt, VCPU_REGS_RBX) = tss->bx;
  2220. *reg_write(ctxt, VCPU_REGS_RSP) = tss->sp;
  2221. *reg_write(ctxt, VCPU_REGS_RBP) = tss->bp;
  2222. *reg_write(ctxt, VCPU_REGS_RSI) = tss->si;
  2223. *reg_write(ctxt, VCPU_REGS_RDI) = tss->di;
  2224. /*
  2225. * SDM says that segment selectors are loaded before segment
  2226. * descriptors
  2227. */
  2228. set_segment_selector(ctxt, tss->ldt, VCPU_SREG_LDTR);
  2229. set_segment_selector(ctxt, tss->es, VCPU_SREG_ES);
  2230. set_segment_selector(ctxt, tss->cs, VCPU_SREG_CS);
  2231. set_segment_selector(ctxt, tss->ss, VCPU_SREG_SS);
  2232. set_segment_selector(ctxt, tss->ds, VCPU_SREG_DS);
  2233. /*
  2234. * Now load segment descriptors. If fault happens at this stage
  2235. * it is handled in a context of new task
  2236. */
  2237. ret = load_segment_descriptor(ctxt, tss->ldt, VCPU_SREG_LDTR);
  2238. if (ret != X86EMUL_CONTINUE)
  2239. return ret;
  2240. ret = load_segment_descriptor(ctxt, tss->es, VCPU_SREG_ES);
  2241. if (ret != X86EMUL_CONTINUE)
  2242. return ret;
  2243. ret = load_segment_descriptor(ctxt, tss->cs, VCPU_SREG_CS);
  2244. if (ret != X86EMUL_CONTINUE)
  2245. return ret;
  2246. ret = load_segment_descriptor(ctxt, tss->ss, VCPU_SREG_SS);
  2247. if (ret != X86EMUL_CONTINUE)
  2248. return ret;
  2249. ret = load_segment_descriptor(ctxt, tss->ds, VCPU_SREG_DS);
  2250. if (ret != X86EMUL_CONTINUE)
  2251. return ret;
  2252. return X86EMUL_CONTINUE;
  2253. }
  2254. static int task_switch_16(struct x86_emulate_ctxt *ctxt,
  2255. u16 tss_selector, u16 old_tss_sel,
  2256. ulong old_tss_base, struct desc_struct *new_desc)
  2257. {
  2258. const struct x86_emulate_ops *ops = ctxt->ops;
  2259. struct tss_segment_16 tss_seg;
  2260. int ret;
  2261. u32 new_tss_base = get_desc_base(new_desc);
  2262. ret = ops->read_std(ctxt, old_tss_base, &tss_seg, sizeof tss_seg,
  2263. &ctxt->exception);
  2264. if (ret != X86EMUL_CONTINUE)
  2265. /* FIXME: need to provide precise fault address */
  2266. return ret;
  2267. save_state_to_tss16(ctxt, &tss_seg);
  2268. ret = ops->write_std(ctxt, old_tss_base, &tss_seg, sizeof tss_seg,
  2269. &ctxt->exception);
  2270. if (ret != X86EMUL_CONTINUE)
  2271. /* FIXME: need to provide precise fault address */
  2272. return ret;
  2273. ret = ops->read_std(ctxt, new_tss_base, &tss_seg, sizeof tss_seg,
  2274. &ctxt->exception);
  2275. if (ret != X86EMUL_CONTINUE)
  2276. /* FIXME: need to provide precise fault address */
  2277. return ret;
  2278. if (old_tss_sel != 0xffff) {
  2279. tss_seg.prev_task_link = old_tss_sel;
  2280. ret = ops->write_std(ctxt, new_tss_base,
  2281. &tss_seg.prev_task_link,
  2282. sizeof tss_seg.prev_task_link,
  2283. &ctxt->exception);
  2284. if (ret != X86EMUL_CONTINUE)
  2285. /* FIXME: need to provide precise fault address */
  2286. return ret;
  2287. }
  2288. return load_state_from_tss16(ctxt, &tss_seg);
  2289. }
  2290. static void save_state_to_tss32(struct x86_emulate_ctxt *ctxt,
  2291. struct tss_segment_32 *tss)
  2292. {
  2293. tss->cr3 = ctxt->ops->get_cr(ctxt, 3);
  2294. tss->eip = ctxt->_eip;
  2295. tss->eflags = ctxt->eflags;
  2296. tss->eax = reg_read(ctxt, VCPU_REGS_RAX);
  2297. tss->ecx = reg_read(ctxt, VCPU_REGS_RCX);
  2298. tss->edx = reg_read(ctxt, VCPU_REGS_RDX);
  2299. tss->ebx = reg_read(ctxt, VCPU_REGS_RBX);
  2300. tss->esp = reg_read(ctxt, VCPU_REGS_RSP);
  2301. tss->ebp = reg_read(ctxt, VCPU_REGS_RBP);
  2302. tss->esi = reg_read(ctxt, VCPU_REGS_RSI);
  2303. tss->edi = reg_read(ctxt, VCPU_REGS_RDI);
  2304. tss->es = get_segment_selector(ctxt, VCPU_SREG_ES);
  2305. tss->cs = get_segment_selector(ctxt, VCPU_SREG_CS);
  2306. tss->ss = get_segment_selector(ctxt, VCPU_SREG_SS);
  2307. tss->ds = get_segment_selector(ctxt, VCPU_SREG_DS);
  2308. tss->fs = get_segment_selector(ctxt, VCPU_SREG_FS);
  2309. tss->gs = get_segment_selector(ctxt, VCPU_SREG_GS);
  2310. tss->ldt_selector = get_segment_selector(ctxt, VCPU_SREG_LDTR);
  2311. }
  2312. static int load_state_from_tss32(struct x86_emulate_ctxt *ctxt,
  2313. struct tss_segment_32 *tss)
  2314. {
  2315. int ret;
  2316. if (ctxt->ops->set_cr(ctxt, 3, tss->cr3))
  2317. return emulate_gp(ctxt, 0);
  2318. ctxt->_eip = tss->eip;
  2319. ctxt->eflags = tss->eflags | 2;
  2320. /* General purpose registers */
  2321. *reg_write(ctxt, VCPU_REGS_RAX) = tss->eax;
  2322. *reg_write(ctxt, VCPU_REGS_RCX) = tss->ecx;
  2323. *reg_write(ctxt, VCPU_REGS_RDX) = tss->edx;
  2324. *reg_write(ctxt, VCPU_REGS_RBX) = tss->ebx;
  2325. *reg_write(ctxt, VCPU_REGS_RSP) = tss->esp;
  2326. *reg_write(ctxt, VCPU_REGS_RBP) = tss->ebp;
  2327. *reg_write(ctxt, VCPU_REGS_RSI) = tss->esi;
  2328. *reg_write(ctxt, VCPU_REGS_RDI) = tss->edi;
  2329. /*
  2330. * SDM says that segment selectors are loaded before segment
  2331. * descriptors
  2332. */
  2333. set_segment_selector(ctxt, tss->ldt_selector, VCPU_SREG_LDTR);
  2334. set_segment_selector(ctxt, tss->es, VCPU_SREG_ES);
  2335. set_segment_selector(ctxt, tss->cs, VCPU_SREG_CS);
  2336. set_segment_selector(ctxt, tss->ss, VCPU_SREG_SS);
  2337. set_segment_selector(ctxt, tss->ds, VCPU_SREG_DS);
  2338. set_segment_selector(ctxt, tss->fs, VCPU_SREG_FS);
  2339. set_segment_selector(ctxt, tss->gs, VCPU_SREG_GS);
  2340. /*
  2341. * If we're switching between Protected Mode and VM86, we need to make
  2342. * sure to update the mode before loading the segment descriptors so
  2343. * that the selectors are interpreted correctly.
  2344. *
  2345. * Need to get rflags to the vcpu struct immediately because it
  2346. * influences the CPL which is checked at least when loading the segment
  2347. * descriptors and when pushing an error code to the new kernel stack.
  2348. *
  2349. * TODO Introduce a separate ctxt->ops->set_cpl callback
  2350. */
  2351. if (ctxt->eflags & X86_EFLAGS_VM)
  2352. ctxt->mode = X86EMUL_MODE_VM86;
  2353. else
  2354. ctxt->mode = X86EMUL_MODE_PROT32;
  2355. ctxt->ops->set_rflags(ctxt, ctxt->eflags);
  2356. /*
  2357. * Now load segment descriptors. If fault happenes at this stage
  2358. * it is handled in a context of new task
  2359. */
  2360. ret = load_segment_descriptor(ctxt, tss->ldt_selector, VCPU_SREG_LDTR);
  2361. if (ret != X86EMUL_CONTINUE)
  2362. return ret;
  2363. ret = load_segment_descriptor(ctxt, tss->es, VCPU_SREG_ES);
  2364. if (ret != X86EMUL_CONTINUE)
  2365. return ret;
  2366. ret = load_segment_descriptor(ctxt, tss->cs, VCPU_SREG_CS);
  2367. if (ret != X86EMUL_CONTINUE)
  2368. return ret;
  2369. ret = load_segment_descriptor(ctxt, tss->ss, VCPU_SREG_SS);
  2370. if (ret != X86EMUL_CONTINUE)
  2371. return ret;
  2372. ret = load_segment_descriptor(ctxt, tss->ds, VCPU_SREG_DS);
  2373. if (ret != X86EMUL_CONTINUE)
  2374. return ret;
  2375. ret = load_segment_descriptor(ctxt, tss->fs, VCPU_SREG_FS);
  2376. if (ret != X86EMUL_CONTINUE)
  2377. return ret;
  2378. ret = load_segment_descriptor(ctxt, tss->gs, VCPU_SREG_GS);
  2379. if (ret != X86EMUL_CONTINUE)
  2380. return ret;
  2381. return X86EMUL_CONTINUE;
  2382. }
  2383. static int task_switch_32(struct x86_emulate_ctxt *ctxt,
  2384. u16 tss_selector, u16 old_tss_sel,
  2385. ulong old_tss_base, struct desc_struct *new_desc)
  2386. {
  2387. const struct x86_emulate_ops *ops = ctxt->ops;
  2388. struct tss_segment_32 tss_seg;
  2389. int ret;
  2390. u32 new_tss_base = get_desc_base(new_desc);
  2391. ret = ops->read_std(ctxt, old_tss_base, &tss_seg, sizeof tss_seg,
  2392. &ctxt->exception);
  2393. if (ret != X86EMUL_CONTINUE)
  2394. /* FIXME: need to provide precise fault address */
  2395. return ret;
  2396. save_state_to_tss32(ctxt, &tss_seg);
  2397. ret = ops->write_std(ctxt, old_tss_base, &tss_seg, sizeof tss_seg,
  2398. &ctxt->exception);
  2399. if (ret != X86EMUL_CONTINUE)
  2400. /* FIXME: need to provide precise fault address */
  2401. return ret;
  2402. ret = ops->read_std(ctxt, new_tss_base, &tss_seg, sizeof tss_seg,
  2403. &ctxt->exception);
  2404. if (ret != X86EMUL_CONTINUE)
  2405. /* FIXME: need to provide precise fault address */
  2406. return ret;
  2407. if (old_tss_sel != 0xffff) {
  2408. tss_seg.prev_task_link = old_tss_sel;
  2409. ret = ops->write_std(ctxt, new_tss_base,
  2410. &tss_seg.prev_task_link,
  2411. sizeof tss_seg.prev_task_link,
  2412. &ctxt->exception);
  2413. if (ret != X86EMUL_CONTINUE)
  2414. /* FIXME: need to provide precise fault address */
  2415. return ret;
  2416. }
  2417. return load_state_from_tss32(ctxt, &tss_seg);
  2418. }
  2419. static int emulator_do_task_switch(struct x86_emulate_ctxt *ctxt,
  2420. u16 tss_selector, int idt_index, int reason,
  2421. bool has_error_code, u32 error_code)
  2422. {
  2423. const struct x86_emulate_ops *ops = ctxt->ops;
  2424. struct desc_struct curr_tss_desc, next_tss_desc;
  2425. int ret;
  2426. u16 old_tss_sel = get_segment_selector(ctxt, VCPU_SREG_TR);
  2427. ulong old_tss_base =
  2428. ops->get_cached_segment_base(ctxt, VCPU_SREG_TR);
  2429. u32 desc_limit;
  2430. ulong desc_addr;
  2431. /* FIXME: old_tss_base == ~0 ? */
  2432. ret = read_segment_descriptor(ctxt, tss_selector, &next_tss_desc, &desc_addr);
  2433. if (ret != X86EMUL_CONTINUE)
  2434. return ret;
  2435. ret = read_segment_descriptor(ctxt, old_tss_sel, &curr_tss_desc, &desc_addr);
  2436. if (ret != X86EMUL_CONTINUE)
  2437. return ret;
  2438. /* FIXME: check that next_tss_desc is tss */
  2439. /*
  2440. * Check privileges. The three cases are task switch caused by...
  2441. *
  2442. * 1. jmp/call/int to task gate: Check against DPL of the task gate
  2443. * 2. Exception/IRQ/iret: No check is performed
  2444. * 3. jmp/call to TSS: Check against DPL of the TSS
  2445. */
  2446. if (reason == TASK_SWITCH_GATE) {
  2447. if (idt_index != -1) {
  2448. /* Software interrupts */
  2449. struct desc_struct task_gate_desc;
  2450. int dpl;
  2451. ret = read_interrupt_descriptor(ctxt, idt_index,
  2452. &task_gate_desc);
  2453. if (ret != X86EMUL_CONTINUE)
  2454. return ret;
  2455. dpl = task_gate_desc.dpl;
  2456. if ((tss_selector & 3) > dpl || ops->cpl(ctxt) > dpl)
  2457. return emulate_gp(ctxt, (idt_index << 3) | 0x2);
  2458. }
  2459. } else if (reason != TASK_SWITCH_IRET) {
  2460. int dpl = next_tss_desc.dpl;
  2461. if ((tss_selector & 3) > dpl || ops->cpl(ctxt) > dpl)
  2462. return emulate_gp(ctxt, tss_selector);
  2463. }
  2464. desc_limit = desc_limit_scaled(&next_tss_desc);
  2465. if (!next_tss_desc.p ||
  2466. ((desc_limit < 0x67 && (next_tss_desc.type & 8)) ||
  2467. desc_limit < 0x2b)) {
  2468. emulate_ts(ctxt, tss_selector & 0xfffc);
  2469. return X86EMUL_PROPAGATE_FAULT;
  2470. }
  2471. if (reason == TASK_SWITCH_IRET || reason == TASK_SWITCH_JMP) {
  2472. curr_tss_desc.type &= ~(1 << 1); /* clear busy flag */
  2473. write_segment_descriptor(ctxt, old_tss_sel, &curr_tss_desc);
  2474. }
  2475. if (reason == TASK_SWITCH_IRET)
  2476. ctxt->eflags = ctxt->eflags & ~X86_EFLAGS_NT;
  2477. /* set back link to prev task only if NT bit is set in eflags
  2478. note that old_tss_sel is not used after this point */
  2479. if (reason != TASK_SWITCH_CALL && reason != TASK_SWITCH_GATE)
  2480. old_tss_sel = 0xffff;
  2481. if (next_tss_desc.type & 8)
  2482. ret = task_switch_32(ctxt, tss_selector, old_tss_sel,
  2483. old_tss_base, &next_tss_desc);
  2484. else
  2485. ret = task_switch_16(ctxt, tss_selector, old_tss_sel,
  2486. old_tss_base, &next_tss_desc);
  2487. if (ret != X86EMUL_CONTINUE)
  2488. return ret;
  2489. if (reason == TASK_SWITCH_CALL || reason == TASK_SWITCH_GATE)
  2490. ctxt->eflags = ctxt->eflags | X86_EFLAGS_NT;
  2491. if (reason != TASK_SWITCH_IRET) {
  2492. next_tss_desc.type |= (1 << 1); /* set busy flag */
  2493. write_segment_descriptor(ctxt, tss_selector, &next_tss_desc);
  2494. }
  2495. ops->set_cr(ctxt, 0, ops->get_cr(ctxt, 0) | X86_CR0_TS);
  2496. ops->set_segment(ctxt, tss_selector, &next_tss_desc, 0, VCPU_SREG_TR);
  2497. if (has_error_code) {
  2498. ctxt->op_bytes = ctxt->ad_bytes = (next_tss_desc.type & 8) ? 4 : 2;
  2499. ctxt->lock_prefix = 0;
  2500. ctxt->src.val = (unsigned long) error_code;
  2501. ret = em_push(ctxt);
  2502. }
  2503. return ret;
  2504. }
  2505. int emulator_task_switch(struct x86_emulate_ctxt *ctxt,
  2506. u16 tss_selector, int idt_index, int reason,
  2507. bool has_error_code, u32 error_code)
  2508. {
  2509. int rc;
  2510. invalidate_registers(ctxt);
  2511. ctxt->_eip = ctxt->eip;
  2512. ctxt->dst.type = OP_NONE;
  2513. rc = emulator_do_task_switch(ctxt, tss_selector, idt_index, reason,
  2514. has_error_code, error_code);
  2515. if (rc == X86EMUL_CONTINUE) {
  2516. ctxt->eip = ctxt->_eip;
  2517. writeback_registers(ctxt);
  2518. }
  2519. return (rc == X86EMUL_UNHANDLEABLE) ? EMULATION_FAILED : EMULATION_OK;
  2520. }
  2521. static void string_addr_inc(struct x86_emulate_ctxt *ctxt, int reg,
  2522. struct operand *op)
  2523. {
  2524. int df = (ctxt->eflags & EFLG_DF) ? -op->count : op->count;
  2525. register_address_increment(ctxt, reg_rmw(ctxt, reg), df * op->bytes);
  2526. op->addr.mem.ea = register_address(ctxt, reg_read(ctxt, reg));
  2527. }
  2528. static int em_das(struct x86_emulate_ctxt *ctxt)
  2529. {
  2530. u8 al, old_al;
  2531. bool af, cf, old_cf;
  2532. cf = ctxt->eflags & X86_EFLAGS_CF;
  2533. al = ctxt->dst.val;
  2534. old_al = al;
  2535. old_cf = cf;
  2536. cf = false;
  2537. af = ctxt->eflags & X86_EFLAGS_AF;
  2538. if ((al & 0x0f) > 9 || af) {
  2539. al -= 6;
  2540. cf = old_cf | (al >= 250);
  2541. af = true;
  2542. } else {
  2543. af = false;
  2544. }
  2545. if (old_al > 0x99 || old_cf) {
  2546. al -= 0x60;
  2547. cf = true;
  2548. }
  2549. ctxt->dst.val = al;
  2550. /* Set PF, ZF, SF */
  2551. ctxt->src.type = OP_IMM;
  2552. ctxt->src.val = 0;
  2553. ctxt->src.bytes = 1;
  2554. emulate_2op_SrcV(ctxt, "or");
  2555. ctxt->eflags &= ~(X86_EFLAGS_AF | X86_EFLAGS_CF);
  2556. if (cf)
  2557. ctxt->eflags |= X86_EFLAGS_CF;
  2558. if (af)
  2559. ctxt->eflags |= X86_EFLAGS_AF;
  2560. return X86EMUL_CONTINUE;
  2561. }
  2562. static int em_aad(struct x86_emulate_ctxt *ctxt)
  2563. {
  2564. u8 al = ctxt->dst.val & 0xff;
  2565. u8 ah = (ctxt->dst.val >> 8) & 0xff;
  2566. al = (al + (ah * ctxt->src.val)) & 0xff;
  2567. ctxt->dst.val = (ctxt->dst.val & 0xffff0000) | al;
  2568. ctxt->eflags &= ~(X86_EFLAGS_PF | X86_EFLAGS_SF | X86_EFLAGS_ZF);
  2569. if (!al)
  2570. ctxt->eflags |= X86_EFLAGS_ZF;
  2571. if (!(al & 1))
  2572. ctxt->eflags |= X86_EFLAGS_PF;
  2573. if (al & 0x80)
  2574. ctxt->eflags |= X86_EFLAGS_SF;
  2575. return X86EMUL_CONTINUE;
  2576. }
  2577. static int em_call(struct x86_emulate_ctxt *ctxt)
  2578. {
  2579. long rel = ctxt->src.val;
  2580. ctxt->src.val = (unsigned long)ctxt->_eip;
  2581. jmp_rel(ctxt, rel);
  2582. return em_push(ctxt);
  2583. }
  2584. static int em_call_far(struct x86_emulate_ctxt *ctxt)
  2585. {
  2586. u16 sel, old_cs;
  2587. ulong old_eip;
  2588. int rc;
  2589. old_cs = get_segment_selector(ctxt, VCPU_SREG_CS);
  2590. old_eip = ctxt->_eip;
  2591. memcpy(&sel, ctxt->src.valptr + ctxt->op_bytes, 2);
  2592. if (load_segment_descriptor(ctxt, sel, VCPU_SREG_CS))
  2593. return X86EMUL_CONTINUE;
  2594. ctxt->_eip = 0;
  2595. memcpy(&ctxt->_eip, ctxt->src.valptr, ctxt->op_bytes);
  2596. ctxt->src.val = old_cs;
  2597. rc = em_push(ctxt);
  2598. if (rc != X86EMUL_CONTINUE)
  2599. return rc;
  2600. ctxt->src.val = old_eip;
  2601. return em_push(ctxt);
  2602. }
  2603. static int em_ret_near_imm(struct x86_emulate_ctxt *ctxt)
  2604. {
  2605. int rc;
  2606. ctxt->dst.type = OP_REG;
  2607. ctxt->dst.addr.reg = &ctxt->_eip;
  2608. ctxt->dst.bytes = ctxt->op_bytes;
  2609. rc = emulate_pop(ctxt, &ctxt->dst.val, ctxt->op_bytes);
  2610. if (rc != X86EMUL_CONTINUE)
  2611. return rc;
  2612. rsp_increment(ctxt, ctxt->src.val);
  2613. return X86EMUL_CONTINUE;
  2614. }
  2615. static int em_add(struct x86_emulate_ctxt *ctxt)
  2616. {
  2617. emulate_2op_SrcV(ctxt, "add");
  2618. return X86EMUL_CONTINUE;
  2619. }
  2620. static int em_or(struct x86_emulate_ctxt *ctxt)
  2621. {
  2622. emulate_2op_SrcV(ctxt, "or");
  2623. return X86EMUL_CONTINUE;
  2624. }
  2625. static int em_adc(struct x86_emulate_ctxt *ctxt)
  2626. {
  2627. emulate_2op_SrcV(ctxt, "adc");
  2628. return X86EMUL_CONTINUE;
  2629. }
  2630. static int em_sbb(struct x86_emulate_ctxt *ctxt)
  2631. {
  2632. emulate_2op_SrcV(ctxt, "sbb");
  2633. return X86EMUL_CONTINUE;
  2634. }
  2635. static int em_and(struct x86_emulate_ctxt *ctxt)
  2636. {
  2637. emulate_2op_SrcV(ctxt, "and");
  2638. return X86EMUL_CONTINUE;
  2639. }
  2640. static int em_sub(struct x86_emulate_ctxt *ctxt)
  2641. {
  2642. emulate_2op_SrcV(ctxt, "sub");
  2643. return X86EMUL_CONTINUE;
  2644. }
  2645. static int em_xor(struct x86_emulate_ctxt *ctxt)
  2646. {
  2647. emulate_2op_SrcV(ctxt, "xor");
  2648. return X86EMUL_CONTINUE;
  2649. }
  2650. static int em_cmp(struct x86_emulate_ctxt *ctxt)
  2651. {
  2652. emulate_2op_SrcV(ctxt, "cmp");
  2653. /* Disable writeback. */
  2654. ctxt->dst.type = OP_NONE;
  2655. return X86EMUL_CONTINUE;
  2656. }
  2657. static int em_test(struct x86_emulate_ctxt *ctxt)
  2658. {
  2659. emulate_2op_SrcV(ctxt, "test");
  2660. /* Disable writeback. */
  2661. ctxt->dst.type = OP_NONE;
  2662. return X86EMUL_CONTINUE;
  2663. }
  2664. static int em_xchg(struct x86_emulate_ctxt *ctxt)
  2665. {
  2666. /* Write back the register source. */
  2667. ctxt->src.val = ctxt->dst.val;
  2668. write_register_operand(&ctxt->src);
  2669. /* Write back the memory destination with implicit LOCK prefix. */
  2670. ctxt->dst.val = ctxt->src.orig_val;
  2671. ctxt->lock_prefix = 1;
  2672. return X86EMUL_CONTINUE;
  2673. }
  2674. static int em_imul(struct x86_emulate_ctxt *ctxt)
  2675. {
  2676. emulate_2op_SrcV_nobyte(ctxt, "imul");
  2677. return X86EMUL_CONTINUE;
  2678. }
  2679. static int em_imul_3op(struct x86_emulate_ctxt *ctxt)
  2680. {
  2681. ctxt->dst.val = ctxt->src2.val;
  2682. return em_imul(ctxt);
  2683. }
  2684. static int em_cwd(struct x86_emulate_ctxt *ctxt)
  2685. {
  2686. ctxt->dst.type = OP_REG;
  2687. ctxt->dst.bytes = ctxt->src.bytes;
  2688. ctxt->dst.addr.reg = reg_rmw(ctxt, VCPU_REGS_RDX);
  2689. ctxt->dst.val = ~((ctxt->src.val >> (ctxt->src.bytes * 8 - 1)) - 1);
  2690. return X86EMUL_CONTINUE;
  2691. }
  2692. static int em_rdtsc(struct x86_emulate_ctxt *ctxt)
  2693. {
  2694. u64 tsc = 0;
  2695. ctxt->ops->get_msr(ctxt, MSR_IA32_TSC, &tsc);
  2696. *reg_write(ctxt, VCPU_REGS_RAX) = (u32)tsc;
  2697. *reg_write(ctxt, VCPU_REGS_RDX) = tsc >> 32;
  2698. return X86EMUL_CONTINUE;
  2699. }
  2700. static int em_rdpmc(struct x86_emulate_ctxt *ctxt)
  2701. {
  2702. u64 pmc;
  2703. if (ctxt->ops->read_pmc(ctxt, reg_read(ctxt, VCPU_REGS_RCX), &pmc))
  2704. return emulate_gp(ctxt, 0);
  2705. *reg_write(ctxt, VCPU_REGS_RAX) = (u32)pmc;
  2706. *reg_write(ctxt, VCPU_REGS_RDX) = pmc >> 32;
  2707. return X86EMUL_CONTINUE;
  2708. }
  2709. static int em_mov(struct x86_emulate_ctxt *ctxt)
  2710. {
  2711. memcpy(ctxt->dst.valptr, ctxt->src.valptr, ctxt->op_bytes);
  2712. return X86EMUL_CONTINUE;
  2713. }
  2714. static int em_cr_write(struct x86_emulate_ctxt *ctxt)
  2715. {
  2716. if (ctxt->ops->set_cr(ctxt, ctxt->modrm_reg, ctxt->src.val))
  2717. return emulate_gp(ctxt, 0);
  2718. /* Disable writeback. */
  2719. ctxt->dst.type = OP_NONE;
  2720. return X86EMUL_CONTINUE;
  2721. }
  2722. static int em_dr_write(struct x86_emulate_ctxt *ctxt)
  2723. {
  2724. unsigned long val;
  2725. if (ctxt->mode == X86EMUL_MODE_PROT64)
  2726. val = ctxt->src.val & ~0ULL;
  2727. else
  2728. val = ctxt->src.val & ~0U;
  2729. /* #UD condition is already handled. */
  2730. if (ctxt->ops->set_dr(ctxt, ctxt->modrm_reg, val) < 0)
  2731. return emulate_gp(ctxt, 0);
  2732. /* Disable writeback. */
  2733. ctxt->dst.type = OP_NONE;
  2734. return X86EMUL_CONTINUE;
  2735. }
  2736. static int em_wrmsr(struct x86_emulate_ctxt *ctxt)
  2737. {
  2738. u64 msr_data;
  2739. msr_data = (u32)reg_read(ctxt, VCPU_REGS_RAX)
  2740. | ((u64)reg_read(ctxt, VCPU_REGS_RDX) << 32);
  2741. if (ctxt->ops->set_msr(ctxt, reg_read(ctxt, VCPU_REGS_RCX), msr_data))
  2742. return emulate_gp(ctxt, 0);
  2743. return X86EMUL_CONTINUE;
  2744. }
  2745. static int em_rdmsr(struct x86_emulate_ctxt *ctxt)
  2746. {
  2747. u64 msr_data;
  2748. if (ctxt->ops->get_msr(ctxt, reg_read(ctxt, VCPU_REGS_RCX), &msr_data))
  2749. return emulate_gp(ctxt, 0);
  2750. *reg_write(ctxt, VCPU_REGS_RAX) = (u32)msr_data;
  2751. *reg_write(ctxt, VCPU_REGS_RDX) = msr_data >> 32;
  2752. return X86EMUL_CONTINUE;
  2753. }
  2754. static int em_mov_rm_sreg(struct x86_emulate_ctxt *ctxt)
  2755. {
  2756. if (ctxt->modrm_reg > VCPU_SREG_GS)
  2757. return emulate_ud(ctxt);
  2758. ctxt->dst.val = get_segment_selector(ctxt, ctxt->modrm_reg);
  2759. return X86EMUL_CONTINUE;
  2760. }
  2761. static int em_mov_sreg_rm(struct x86_emulate_ctxt *ctxt)
  2762. {
  2763. u16 sel = ctxt->src.val;
  2764. if (ctxt->modrm_reg == VCPU_SREG_CS || ctxt->modrm_reg > VCPU_SREG_GS)
  2765. return emulate_ud(ctxt);
  2766. if (ctxt->modrm_reg == VCPU_SREG_SS)
  2767. ctxt->interruptibility = KVM_X86_SHADOW_INT_MOV_SS;
  2768. /* Disable writeback. */
  2769. ctxt->dst.type = OP_NONE;
  2770. return load_segment_descriptor(ctxt, sel, ctxt->modrm_reg);
  2771. }
  2772. static int em_lldt(struct x86_emulate_ctxt *ctxt)
  2773. {
  2774. u16 sel = ctxt->src.val;
  2775. /* Disable writeback. */
  2776. ctxt->dst.type = OP_NONE;
  2777. return load_segment_descriptor(ctxt, sel, VCPU_SREG_LDTR);
  2778. }
  2779. static int em_ltr(struct x86_emulate_ctxt *ctxt)
  2780. {
  2781. u16 sel = ctxt->src.val;
  2782. /* Disable writeback. */
  2783. ctxt->dst.type = OP_NONE;
  2784. return load_segment_descriptor(ctxt, sel, VCPU_SREG_TR);
  2785. }
  2786. static int em_invlpg(struct x86_emulate_ctxt *ctxt)
  2787. {
  2788. int rc;
  2789. ulong linear;
  2790. rc = linearize(ctxt, ctxt->src.addr.mem, 1, false, &linear);
  2791. if (rc == X86EMUL_CONTINUE)
  2792. ctxt->ops->invlpg(ctxt, linear);
  2793. /* Disable writeback. */
  2794. ctxt->dst.type = OP_NONE;
  2795. return X86EMUL_CONTINUE;
  2796. }
  2797. static int em_clts(struct x86_emulate_ctxt *ctxt)
  2798. {
  2799. ulong cr0;
  2800. cr0 = ctxt->ops->get_cr(ctxt, 0);
  2801. cr0 &= ~X86_CR0_TS;
  2802. ctxt->ops->set_cr(ctxt, 0, cr0);
  2803. return X86EMUL_CONTINUE;
  2804. }
  2805. static int em_vmcall(struct x86_emulate_ctxt *ctxt)
  2806. {
  2807. int rc;
  2808. if (ctxt->modrm_mod != 3 || ctxt->modrm_rm != 1)
  2809. return X86EMUL_UNHANDLEABLE;
  2810. rc = ctxt->ops->fix_hypercall(ctxt);
  2811. if (rc != X86EMUL_CONTINUE)
  2812. return rc;
  2813. /* Let the processor re-execute the fixed hypercall */
  2814. ctxt->_eip = ctxt->eip;
  2815. /* Disable writeback. */
  2816. ctxt->dst.type = OP_NONE;
  2817. return X86EMUL_CONTINUE;
  2818. }
  2819. static int emulate_store_desc_ptr(struct x86_emulate_ctxt *ctxt,
  2820. void (*get)(struct x86_emulate_ctxt *ctxt,
  2821. struct desc_ptr *ptr))
  2822. {
  2823. struct desc_ptr desc_ptr;
  2824. if (ctxt->mode == X86EMUL_MODE_PROT64)
  2825. ctxt->op_bytes = 8;
  2826. get(ctxt, &desc_ptr);
  2827. if (ctxt->op_bytes == 2) {
  2828. ctxt->op_bytes = 4;
  2829. desc_ptr.address &= 0x00ffffff;
  2830. }
  2831. /* Disable writeback. */
  2832. ctxt->dst.type = OP_NONE;
  2833. return segmented_write(ctxt, ctxt->dst.addr.mem,
  2834. &desc_ptr, 2 + ctxt->op_bytes);
  2835. }
  2836. static int em_sgdt(struct x86_emulate_ctxt *ctxt)
  2837. {
  2838. return emulate_store_desc_ptr(ctxt, ctxt->ops->get_gdt);
  2839. }
  2840. static int em_sidt(struct x86_emulate_ctxt *ctxt)
  2841. {
  2842. return emulate_store_desc_ptr(ctxt, ctxt->ops->get_idt);
  2843. }
  2844. static int em_lgdt(struct x86_emulate_ctxt *ctxt)
  2845. {
  2846. struct desc_ptr desc_ptr;
  2847. int rc;
  2848. if (ctxt->mode == X86EMUL_MODE_PROT64)
  2849. ctxt->op_bytes = 8;
  2850. rc = read_descriptor(ctxt, ctxt->src.addr.mem,
  2851. &desc_ptr.size, &desc_ptr.address,
  2852. ctxt->op_bytes);
  2853. if (rc != X86EMUL_CONTINUE)
  2854. return rc;
  2855. ctxt->ops->set_gdt(ctxt, &desc_ptr);
  2856. /* Disable writeback. */
  2857. ctxt->dst.type = OP_NONE;
  2858. return X86EMUL_CONTINUE;
  2859. }
  2860. static int em_vmmcall(struct x86_emulate_ctxt *ctxt)
  2861. {
  2862. int rc;
  2863. rc = ctxt->ops->fix_hypercall(ctxt);
  2864. /* Disable writeback. */
  2865. ctxt->dst.type = OP_NONE;
  2866. return rc;
  2867. }
  2868. static int em_lidt(struct x86_emulate_ctxt *ctxt)
  2869. {
  2870. struct desc_ptr desc_ptr;
  2871. int rc;
  2872. if (ctxt->mode == X86EMUL_MODE_PROT64)
  2873. ctxt->op_bytes = 8;
  2874. rc = read_descriptor(ctxt, ctxt->src.addr.mem,
  2875. &desc_ptr.size, &desc_ptr.address,
  2876. ctxt->op_bytes);
  2877. if (rc != X86EMUL_CONTINUE)
  2878. return rc;
  2879. ctxt->ops->set_idt(ctxt, &desc_ptr);
  2880. /* Disable writeback. */
  2881. ctxt->dst.type = OP_NONE;
  2882. return X86EMUL_CONTINUE;
  2883. }
  2884. static int em_smsw(struct x86_emulate_ctxt *ctxt)
  2885. {
  2886. ctxt->dst.bytes = 2;
  2887. ctxt->dst.val = ctxt->ops->get_cr(ctxt, 0);
  2888. return X86EMUL_CONTINUE;
  2889. }
  2890. static int em_lmsw(struct x86_emulate_ctxt *ctxt)
  2891. {
  2892. ctxt->ops->set_cr(ctxt, 0, (ctxt->ops->get_cr(ctxt, 0) & ~0x0eul)
  2893. | (ctxt->src.val & 0x0f));
  2894. ctxt->dst.type = OP_NONE;
  2895. return X86EMUL_CONTINUE;
  2896. }
  2897. static int em_loop(struct x86_emulate_ctxt *ctxt)
  2898. {
  2899. register_address_increment(ctxt, reg_rmw(ctxt, VCPU_REGS_RCX), -1);
  2900. if ((address_mask(ctxt, reg_read(ctxt, VCPU_REGS_RCX)) != 0) &&
  2901. (ctxt->b == 0xe2 || test_cc(ctxt->b ^ 0x5, ctxt->eflags)))
  2902. jmp_rel(ctxt, ctxt->src.val);
  2903. return X86EMUL_CONTINUE;
  2904. }
  2905. static int em_jcxz(struct x86_emulate_ctxt *ctxt)
  2906. {
  2907. if (address_mask(ctxt, reg_read(ctxt, VCPU_REGS_RCX)) == 0)
  2908. jmp_rel(ctxt, ctxt->src.val);
  2909. return X86EMUL_CONTINUE;
  2910. }
  2911. static int em_in(struct x86_emulate_ctxt *ctxt)
  2912. {
  2913. if (!pio_in_emulated(ctxt, ctxt->dst.bytes, ctxt->src.val,
  2914. &ctxt->dst.val))
  2915. return X86EMUL_IO_NEEDED;
  2916. return X86EMUL_CONTINUE;
  2917. }
  2918. static int em_out(struct x86_emulate_ctxt *ctxt)
  2919. {
  2920. ctxt->ops->pio_out_emulated(ctxt, ctxt->src.bytes, ctxt->dst.val,
  2921. &ctxt->src.val, 1);
  2922. /* Disable writeback. */
  2923. ctxt->dst.type = OP_NONE;
  2924. return X86EMUL_CONTINUE;
  2925. }
  2926. static int em_cli(struct x86_emulate_ctxt *ctxt)
  2927. {
  2928. if (emulator_bad_iopl(ctxt))
  2929. return emulate_gp(ctxt, 0);
  2930. ctxt->eflags &= ~X86_EFLAGS_IF;
  2931. return X86EMUL_CONTINUE;
  2932. }
  2933. static int em_sti(struct x86_emulate_ctxt *ctxt)
  2934. {
  2935. if (emulator_bad_iopl(ctxt))
  2936. return emulate_gp(ctxt, 0);
  2937. ctxt->interruptibility = KVM_X86_SHADOW_INT_STI;
  2938. ctxt->eflags |= X86_EFLAGS_IF;
  2939. return X86EMUL_CONTINUE;
  2940. }
  2941. static int em_bt(struct x86_emulate_ctxt *ctxt)
  2942. {
  2943. /* Disable writeback. */
  2944. ctxt->dst.type = OP_NONE;
  2945. /* only subword offset */
  2946. ctxt->src.val &= (ctxt->dst.bytes << 3) - 1;
  2947. emulate_2op_SrcV_nobyte(ctxt, "bt");
  2948. return X86EMUL_CONTINUE;
  2949. }
  2950. static int em_bts(struct x86_emulate_ctxt *ctxt)
  2951. {
  2952. emulate_2op_SrcV_nobyte(ctxt, "bts");
  2953. return X86EMUL_CONTINUE;
  2954. }
  2955. static int em_btr(struct x86_emulate_ctxt *ctxt)
  2956. {
  2957. emulate_2op_SrcV_nobyte(ctxt, "btr");
  2958. return X86EMUL_CONTINUE;
  2959. }
  2960. static int em_btc(struct x86_emulate_ctxt *ctxt)
  2961. {
  2962. emulate_2op_SrcV_nobyte(ctxt, "btc");
  2963. return X86EMUL_CONTINUE;
  2964. }
  2965. static int em_bsf(struct x86_emulate_ctxt *ctxt)
  2966. {
  2967. emulate_2op_SrcV_nobyte(ctxt, "bsf");
  2968. return X86EMUL_CONTINUE;
  2969. }
  2970. static int em_bsr(struct x86_emulate_ctxt *ctxt)
  2971. {
  2972. emulate_2op_SrcV_nobyte(ctxt, "bsr");
  2973. return X86EMUL_CONTINUE;
  2974. }
  2975. static int em_cpuid(struct x86_emulate_ctxt *ctxt)
  2976. {
  2977. u32 eax, ebx, ecx, edx;
  2978. eax = reg_read(ctxt, VCPU_REGS_RAX);
  2979. ecx = reg_read(ctxt, VCPU_REGS_RCX);
  2980. ctxt->ops->get_cpuid(ctxt, &eax, &ebx, &ecx, &edx);
  2981. *reg_write(ctxt, VCPU_REGS_RAX) = eax;
  2982. *reg_write(ctxt, VCPU_REGS_RBX) = ebx;
  2983. *reg_write(ctxt, VCPU_REGS_RCX) = ecx;
  2984. *reg_write(ctxt, VCPU_REGS_RDX) = edx;
  2985. return X86EMUL_CONTINUE;
  2986. }
  2987. static int em_lahf(struct x86_emulate_ctxt *ctxt)
  2988. {
  2989. *reg_rmw(ctxt, VCPU_REGS_RAX) &= ~0xff00UL;
  2990. *reg_rmw(ctxt, VCPU_REGS_RAX) |= (ctxt->eflags & 0xff) << 8;
  2991. return X86EMUL_CONTINUE;
  2992. }
  2993. static int em_bswap(struct x86_emulate_ctxt *ctxt)
  2994. {
  2995. switch (ctxt->op_bytes) {
  2996. #ifdef CONFIG_X86_64
  2997. case 8:
  2998. asm("bswap %0" : "+r"(ctxt->dst.val));
  2999. break;
  3000. #endif
  3001. default:
  3002. asm("bswap %0" : "+r"(*(u32 *)&ctxt->dst.val));
  3003. break;
  3004. }
  3005. return X86EMUL_CONTINUE;
  3006. }
  3007. static bool valid_cr(int nr)
  3008. {
  3009. switch (nr) {
  3010. case 0:
  3011. case 2 ... 4:
  3012. case 8:
  3013. return true;
  3014. default:
  3015. return false;
  3016. }
  3017. }
  3018. static int check_cr_read(struct x86_emulate_ctxt *ctxt)
  3019. {
  3020. if (!valid_cr(ctxt->modrm_reg))
  3021. return emulate_ud(ctxt);
  3022. return X86EMUL_CONTINUE;
  3023. }
  3024. static int check_cr_write(struct x86_emulate_ctxt *ctxt)
  3025. {
  3026. u64 new_val = ctxt->src.val64;
  3027. int cr = ctxt->modrm_reg;
  3028. u64 efer = 0;
  3029. static u64 cr_reserved_bits[] = {
  3030. 0xffffffff00000000ULL,
  3031. 0, 0, 0, /* CR3 checked later */
  3032. CR4_RESERVED_BITS,
  3033. 0, 0, 0,
  3034. CR8_RESERVED_BITS,
  3035. };
  3036. if (!valid_cr(cr))
  3037. return emulate_ud(ctxt);
  3038. if (new_val & cr_reserved_bits[cr])
  3039. return emulate_gp(ctxt, 0);
  3040. switch (cr) {
  3041. case 0: {
  3042. u64 cr4;
  3043. if (((new_val & X86_CR0_PG) && !(new_val & X86_CR0_PE)) ||
  3044. ((new_val & X86_CR0_NW) && !(new_val & X86_CR0_CD)))
  3045. return emulate_gp(ctxt, 0);
  3046. cr4 = ctxt->ops->get_cr(ctxt, 4);
  3047. ctxt->ops->get_msr(ctxt, MSR_EFER, &efer);
  3048. if ((new_val & X86_CR0_PG) && (efer & EFER_LME) &&
  3049. !(cr4 & X86_CR4_PAE))
  3050. return emulate_gp(ctxt, 0);
  3051. break;
  3052. }
  3053. case 3: {
  3054. u64 rsvd = 0;
  3055. ctxt->ops->get_msr(ctxt, MSR_EFER, &efer);
  3056. if (efer & EFER_LMA)
  3057. rsvd = CR3_L_MODE_RESERVED_BITS;
  3058. else if (ctxt->ops->get_cr(ctxt, 4) & X86_CR4_PAE)
  3059. rsvd = CR3_PAE_RESERVED_BITS;
  3060. else if (ctxt->ops->get_cr(ctxt, 0) & X86_CR0_PG)
  3061. rsvd = CR3_NONPAE_RESERVED_BITS;
  3062. if (new_val & rsvd)
  3063. return emulate_gp(ctxt, 0);
  3064. break;
  3065. }
  3066. case 4: {
  3067. ctxt->ops->get_msr(ctxt, MSR_EFER, &efer);
  3068. if ((efer & EFER_LMA) && !(new_val & X86_CR4_PAE))
  3069. return emulate_gp(ctxt, 0);
  3070. break;
  3071. }
  3072. }
  3073. return X86EMUL_CONTINUE;
  3074. }
  3075. static int check_dr7_gd(struct x86_emulate_ctxt *ctxt)
  3076. {
  3077. unsigned long dr7;
  3078. ctxt->ops->get_dr(ctxt, 7, &dr7);
  3079. /* Check if DR7.Global_Enable is set */
  3080. return dr7 & (1 << 13);
  3081. }
  3082. static int check_dr_read(struct x86_emulate_ctxt *ctxt)
  3083. {
  3084. int dr = ctxt->modrm_reg;
  3085. u64 cr4;
  3086. if (dr > 7)
  3087. return emulate_ud(ctxt);
  3088. cr4 = ctxt->ops->get_cr(ctxt, 4);
  3089. if ((cr4 & X86_CR4_DE) && (dr == 4 || dr == 5))
  3090. return emulate_ud(ctxt);
  3091. if (check_dr7_gd(ctxt))
  3092. return emulate_db(ctxt);
  3093. return X86EMUL_CONTINUE;
  3094. }
  3095. static int check_dr_write(struct x86_emulate_ctxt *ctxt)
  3096. {
  3097. u64 new_val = ctxt->src.val64;
  3098. int dr = ctxt->modrm_reg;
  3099. if ((dr == 6 || dr == 7) && (new_val & 0xffffffff00000000ULL))
  3100. return emulate_gp(ctxt, 0);
  3101. return check_dr_read(ctxt);
  3102. }
  3103. static int check_svme(struct x86_emulate_ctxt *ctxt)
  3104. {
  3105. u64 efer;
  3106. ctxt->ops->get_msr(ctxt, MSR_EFER, &efer);
  3107. if (!(efer & EFER_SVME))
  3108. return emulate_ud(ctxt);
  3109. return X86EMUL_CONTINUE;
  3110. }
  3111. static int check_svme_pa(struct x86_emulate_ctxt *ctxt)
  3112. {
  3113. u64 rax = reg_read(ctxt, VCPU_REGS_RAX);
  3114. /* Valid physical address? */
  3115. if (rax & 0xffff000000000000ULL)
  3116. return emulate_gp(ctxt, 0);
  3117. return check_svme(ctxt);
  3118. }
  3119. static int check_rdtsc(struct x86_emulate_ctxt *ctxt)
  3120. {
  3121. u64 cr4 = ctxt->ops->get_cr(ctxt, 4);
  3122. if (cr4 & X86_CR4_TSD && ctxt->ops->cpl(ctxt))
  3123. return emulate_ud(ctxt);
  3124. return X86EMUL_CONTINUE;
  3125. }
  3126. static int check_rdpmc(struct x86_emulate_ctxt *ctxt)
  3127. {
  3128. u64 cr4 = ctxt->ops->get_cr(ctxt, 4);
  3129. u64 rcx = reg_read(ctxt, VCPU_REGS_RCX);
  3130. if ((!(cr4 & X86_CR4_PCE) && ctxt->ops->cpl(ctxt)) ||
  3131. (rcx > 3))
  3132. return emulate_gp(ctxt, 0);
  3133. return X86EMUL_CONTINUE;
  3134. }
  3135. static int check_perm_in(struct x86_emulate_ctxt *ctxt)
  3136. {
  3137. ctxt->dst.bytes = min(ctxt->dst.bytes, 4u);
  3138. if (!emulator_io_permited(ctxt, ctxt->src.val, ctxt->dst.bytes))
  3139. return emulate_gp(ctxt, 0);
  3140. return X86EMUL_CONTINUE;
  3141. }
  3142. static int check_perm_out(struct x86_emulate_ctxt *ctxt)
  3143. {
  3144. ctxt->src.bytes = min(ctxt->src.bytes, 4u);
  3145. if (!emulator_io_permited(ctxt, ctxt->dst.val, ctxt->src.bytes))
  3146. return emulate_gp(ctxt, 0);
  3147. return X86EMUL_CONTINUE;
  3148. }
  3149. #define D(_y) { .flags = (_y) }
  3150. #define DI(_y, _i) { .flags = (_y), .intercept = x86_intercept_##_i }
  3151. #define DIP(_y, _i, _p) { .flags = (_y), .intercept = x86_intercept_##_i, \
  3152. .check_perm = (_p) }
  3153. #define N D(0)
  3154. #define EXT(_f, _e) { .flags = ((_f) | RMExt), .u.group = (_e) }
  3155. #define G(_f, _g) { .flags = ((_f) | Group | ModRM), .u.group = (_g) }
  3156. #define GD(_f, _g) { .flags = ((_f) | GroupDual | ModRM), .u.gdual = (_g) }
  3157. #define E(_f, _e) { .flags = ((_f) | Escape | ModRM), .u.esc = (_e) }
  3158. #define I(_f, _e) { .flags = (_f), .u.execute = (_e) }
  3159. #define F(_f, _e) { .flags = (_f) | Fastop, .u.fastop = (_e) }
  3160. #define II(_f, _e, _i) \
  3161. { .flags = (_f), .u.execute = (_e), .intercept = x86_intercept_##_i }
  3162. #define IIP(_f, _e, _i, _p) \
  3163. { .flags = (_f), .u.execute = (_e), .intercept = x86_intercept_##_i, \
  3164. .check_perm = (_p) }
  3165. #define GP(_f, _g) { .flags = ((_f) | Prefix), .u.gprefix = (_g) }
  3166. #define D2bv(_f) D((_f) | ByteOp), D(_f)
  3167. #define D2bvIP(_f, _i, _p) DIP((_f) | ByteOp, _i, _p), DIP(_f, _i, _p)
  3168. #define I2bv(_f, _e) I((_f) | ByteOp, _e), I(_f, _e)
  3169. #define I2bvIP(_f, _e, _i, _p) \
  3170. IIP((_f) | ByteOp, _e, _i, _p), IIP(_f, _e, _i, _p)
  3171. #define I6ALU(_f, _e) I2bv((_f) | DstMem | SrcReg | ModRM, _e), \
  3172. I2bv(((_f) | DstReg | SrcMem | ModRM) & ~Lock, _e), \
  3173. I2bv(((_f) & ~Lock) | DstAcc | SrcImm, _e)
  3174. static const struct opcode group7_rm1[] = {
  3175. DI(SrcNone | Priv, monitor),
  3176. DI(SrcNone | Priv, mwait),
  3177. N, N, N, N, N, N,
  3178. };
  3179. static const struct opcode group7_rm3[] = {
  3180. DIP(SrcNone | Prot | Priv, vmrun, check_svme_pa),
  3181. II(SrcNone | Prot | VendorSpecific, em_vmmcall, vmmcall),
  3182. DIP(SrcNone | Prot | Priv, vmload, check_svme_pa),
  3183. DIP(SrcNone | Prot | Priv, vmsave, check_svme_pa),
  3184. DIP(SrcNone | Prot | Priv, stgi, check_svme),
  3185. DIP(SrcNone | Prot | Priv, clgi, check_svme),
  3186. DIP(SrcNone | Prot | Priv, skinit, check_svme),
  3187. DIP(SrcNone | Prot | Priv, invlpga, check_svme),
  3188. };
  3189. static const struct opcode group7_rm7[] = {
  3190. N,
  3191. DIP(SrcNone, rdtscp, check_rdtsc),
  3192. N, N, N, N, N, N,
  3193. };
  3194. static const struct opcode group1[] = {
  3195. I(Lock, em_add),
  3196. I(Lock | PageTable, em_or),
  3197. I(Lock, em_adc),
  3198. I(Lock, em_sbb),
  3199. I(Lock | PageTable, em_and),
  3200. I(Lock, em_sub),
  3201. I(Lock, em_xor),
  3202. I(0, em_cmp),
  3203. };
  3204. static const struct opcode group1A[] = {
  3205. I(DstMem | SrcNone | Mov | Stack, em_pop), N, N, N, N, N, N, N,
  3206. };
  3207. static const struct opcode group3[] = {
  3208. I(DstMem | SrcImm, em_test),
  3209. I(DstMem | SrcImm, em_test),
  3210. I(DstMem | SrcNone | Lock, em_not),
  3211. I(DstMem | SrcNone | Lock, em_neg),
  3212. I(SrcMem, em_mul_ex),
  3213. I(SrcMem, em_imul_ex),
  3214. I(SrcMem, em_div_ex),
  3215. I(SrcMem, em_idiv_ex),
  3216. };
  3217. static const struct opcode group4[] = {
  3218. I(ByteOp | DstMem | SrcNone | Lock, em_grp45),
  3219. I(ByteOp | DstMem | SrcNone | Lock, em_grp45),
  3220. N, N, N, N, N, N,
  3221. };
  3222. static const struct opcode group5[] = {
  3223. I(DstMem | SrcNone | Lock, em_grp45),
  3224. I(DstMem | SrcNone | Lock, em_grp45),
  3225. I(SrcMem | Stack, em_grp45),
  3226. I(SrcMemFAddr | ImplicitOps | Stack, em_call_far),
  3227. I(SrcMem | Stack, em_grp45),
  3228. I(SrcMemFAddr | ImplicitOps, em_grp45),
  3229. I(SrcMem | Stack, em_grp45), N,
  3230. };
  3231. static const struct opcode group6[] = {
  3232. DI(Prot, sldt),
  3233. DI(Prot, str),
  3234. II(Prot | Priv | SrcMem16, em_lldt, lldt),
  3235. II(Prot | Priv | SrcMem16, em_ltr, ltr),
  3236. N, N, N, N,
  3237. };
  3238. static const struct group_dual group7 = { {
  3239. II(Mov | DstMem | Priv, em_sgdt, sgdt),
  3240. II(Mov | DstMem | Priv, em_sidt, sidt),
  3241. II(SrcMem | Priv, em_lgdt, lgdt),
  3242. II(SrcMem | Priv, em_lidt, lidt),
  3243. II(SrcNone | DstMem | Mov, em_smsw, smsw), N,
  3244. II(SrcMem16 | Mov | Priv, em_lmsw, lmsw),
  3245. II(SrcMem | ByteOp | Priv | NoAccess, em_invlpg, invlpg),
  3246. }, {
  3247. I(SrcNone | Priv | VendorSpecific, em_vmcall),
  3248. EXT(0, group7_rm1),
  3249. N, EXT(0, group7_rm3),
  3250. II(SrcNone | DstMem | Mov, em_smsw, smsw), N,
  3251. II(SrcMem16 | Mov | Priv, em_lmsw, lmsw),
  3252. EXT(0, group7_rm7),
  3253. } };
  3254. static const struct opcode group8[] = {
  3255. N, N, N, N,
  3256. I(DstMem | SrcImmByte, em_bt),
  3257. I(DstMem | SrcImmByte | Lock | PageTable, em_bts),
  3258. I(DstMem | SrcImmByte | Lock, em_btr),
  3259. I(DstMem | SrcImmByte | Lock | PageTable, em_btc),
  3260. };
  3261. static const struct group_dual group9 = { {
  3262. N, I(DstMem64 | Lock | PageTable, em_cmpxchg8b), N, N, N, N, N, N,
  3263. }, {
  3264. N, N, N, N, N, N, N, N,
  3265. } };
  3266. static const struct opcode group11[] = {
  3267. I(DstMem | SrcImm | Mov | PageTable, em_mov),
  3268. X7(D(Undefined)),
  3269. };
  3270. static const struct gprefix pfx_0f_6f_0f_7f = {
  3271. I(Mmx, em_mov), I(Sse | Aligned, em_mov), N, I(Sse | Unaligned, em_mov),
  3272. };
  3273. static const struct gprefix pfx_vmovntpx = {
  3274. I(0, em_mov), N, N, N,
  3275. };
  3276. static const struct escape escape_d9 = { {
  3277. N, N, N, N, N, N, N, I(DstMem, em_fnstcw),
  3278. }, {
  3279. /* 0xC0 - 0xC7 */
  3280. N, N, N, N, N, N, N, N,
  3281. /* 0xC8 - 0xCF */
  3282. N, N, N, N, N, N, N, N,
  3283. /* 0xD0 - 0xC7 */
  3284. N, N, N, N, N, N, N, N,
  3285. /* 0xD8 - 0xDF */
  3286. N, N, N, N, N, N, N, N,
  3287. /* 0xE0 - 0xE7 */
  3288. N, N, N, N, N, N, N, N,
  3289. /* 0xE8 - 0xEF */
  3290. N, N, N, N, N, N, N, N,
  3291. /* 0xF0 - 0xF7 */
  3292. N, N, N, N, N, N, N, N,
  3293. /* 0xF8 - 0xFF */
  3294. N, N, N, N, N, N, N, N,
  3295. } };
  3296. static const struct escape escape_db = { {
  3297. N, N, N, N, N, N, N, N,
  3298. }, {
  3299. /* 0xC0 - 0xC7 */
  3300. N, N, N, N, N, N, N, N,
  3301. /* 0xC8 - 0xCF */
  3302. N, N, N, N, N, N, N, N,
  3303. /* 0xD0 - 0xC7 */
  3304. N, N, N, N, N, N, N, N,
  3305. /* 0xD8 - 0xDF */
  3306. N, N, N, N, N, N, N, N,
  3307. /* 0xE0 - 0xE7 */
  3308. N, N, N, I(ImplicitOps, em_fninit), N, N, N, N,
  3309. /* 0xE8 - 0xEF */
  3310. N, N, N, N, N, N, N, N,
  3311. /* 0xF0 - 0xF7 */
  3312. N, N, N, N, N, N, N, N,
  3313. /* 0xF8 - 0xFF */
  3314. N, N, N, N, N, N, N, N,
  3315. } };
  3316. static const struct escape escape_dd = { {
  3317. N, N, N, N, N, N, N, I(DstMem, em_fnstsw),
  3318. }, {
  3319. /* 0xC0 - 0xC7 */
  3320. N, N, N, N, N, N, N, N,
  3321. /* 0xC8 - 0xCF */
  3322. N, N, N, N, N, N, N, N,
  3323. /* 0xD0 - 0xC7 */
  3324. N, N, N, N, N, N, N, N,
  3325. /* 0xD8 - 0xDF */
  3326. N, N, N, N, N, N, N, N,
  3327. /* 0xE0 - 0xE7 */
  3328. N, N, N, N, N, N, N, N,
  3329. /* 0xE8 - 0xEF */
  3330. N, N, N, N, N, N, N, N,
  3331. /* 0xF0 - 0xF7 */
  3332. N, N, N, N, N, N, N, N,
  3333. /* 0xF8 - 0xFF */
  3334. N, N, N, N, N, N, N, N,
  3335. } };
  3336. static const struct opcode opcode_table[256] = {
  3337. /* 0x00 - 0x07 */
  3338. I6ALU(Lock, em_add),
  3339. I(ImplicitOps | Stack | No64 | Src2ES, em_push_sreg),
  3340. I(ImplicitOps | Stack | No64 | Src2ES, em_pop_sreg),
  3341. /* 0x08 - 0x0F */
  3342. I6ALU(Lock | PageTable, em_or),
  3343. I(ImplicitOps | Stack | No64 | Src2CS, em_push_sreg),
  3344. N,
  3345. /* 0x10 - 0x17 */
  3346. I6ALU(Lock, em_adc),
  3347. I(ImplicitOps | Stack | No64 | Src2SS, em_push_sreg),
  3348. I(ImplicitOps | Stack | No64 | Src2SS, em_pop_sreg),
  3349. /* 0x18 - 0x1F */
  3350. I6ALU(Lock, em_sbb),
  3351. I(ImplicitOps | Stack | No64 | Src2DS, em_push_sreg),
  3352. I(ImplicitOps | Stack | No64 | Src2DS, em_pop_sreg),
  3353. /* 0x20 - 0x27 */
  3354. I6ALU(Lock | PageTable, em_and), N, N,
  3355. /* 0x28 - 0x2F */
  3356. I6ALU(Lock, em_sub), N, I(ByteOp | DstAcc | No64, em_das),
  3357. /* 0x30 - 0x37 */
  3358. I6ALU(Lock, em_xor), N, N,
  3359. /* 0x38 - 0x3F */
  3360. I6ALU(0, em_cmp), N, N,
  3361. /* 0x40 - 0x4F */
  3362. X16(D(DstReg)),
  3363. /* 0x50 - 0x57 */
  3364. X8(I(SrcReg | Stack, em_push)),
  3365. /* 0x58 - 0x5F */
  3366. X8(I(DstReg | Stack, em_pop)),
  3367. /* 0x60 - 0x67 */
  3368. I(ImplicitOps | Stack | No64, em_pusha),
  3369. I(ImplicitOps | Stack | No64, em_popa),
  3370. N, D(DstReg | SrcMem32 | ModRM | Mov) /* movsxd (x86/64) */ ,
  3371. N, N, N, N,
  3372. /* 0x68 - 0x6F */
  3373. I(SrcImm | Mov | Stack, em_push),
  3374. I(DstReg | SrcMem | ModRM | Src2Imm, em_imul_3op),
  3375. I(SrcImmByte | Mov | Stack, em_push),
  3376. I(DstReg | SrcMem | ModRM | Src2ImmByte, em_imul_3op),
  3377. I2bvIP(DstDI | SrcDX | Mov | String | Unaligned, em_in, ins, check_perm_in), /* insb, insw/insd */
  3378. I2bvIP(SrcSI | DstDX | String, em_out, outs, check_perm_out), /* outsb, outsw/outsd */
  3379. /* 0x70 - 0x7F */
  3380. X16(D(SrcImmByte)),
  3381. /* 0x80 - 0x87 */
  3382. G(ByteOp | DstMem | SrcImm, group1),
  3383. G(DstMem | SrcImm, group1),
  3384. G(ByteOp | DstMem | SrcImm | No64, group1),
  3385. G(DstMem | SrcImmByte, group1),
  3386. I2bv(DstMem | SrcReg | ModRM, em_test),
  3387. I2bv(DstMem | SrcReg | ModRM | Lock | PageTable, em_xchg),
  3388. /* 0x88 - 0x8F */
  3389. I2bv(DstMem | SrcReg | ModRM | Mov | PageTable, em_mov),
  3390. I2bv(DstReg | SrcMem | ModRM | Mov, em_mov),
  3391. I(DstMem | SrcNone | ModRM | Mov | PageTable, em_mov_rm_sreg),
  3392. D(ModRM | SrcMem | NoAccess | DstReg),
  3393. I(ImplicitOps | SrcMem16 | ModRM, em_mov_sreg_rm),
  3394. G(0, group1A),
  3395. /* 0x90 - 0x97 */
  3396. DI(SrcAcc | DstReg, pause), X7(D(SrcAcc | DstReg)),
  3397. /* 0x98 - 0x9F */
  3398. D(DstAcc | SrcNone), I(ImplicitOps | SrcAcc, em_cwd),
  3399. I(SrcImmFAddr | No64, em_call_far), N,
  3400. II(ImplicitOps | Stack, em_pushf, pushf),
  3401. II(ImplicitOps | Stack, em_popf, popf), N, I(ImplicitOps, em_lahf),
  3402. /* 0xA0 - 0xA7 */
  3403. I2bv(DstAcc | SrcMem | Mov | MemAbs, em_mov),
  3404. I2bv(DstMem | SrcAcc | Mov | MemAbs | PageTable, em_mov),
  3405. I2bv(SrcSI | DstDI | Mov | String, em_mov),
  3406. I2bv(SrcSI | DstDI | String, em_cmp),
  3407. /* 0xA8 - 0xAF */
  3408. I2bv(DstAcc | SrcImm, em_test),
  3409. I2bv(SrcAcc | DstDI | Mov | String, em_mov),
  3410. I2bv(SrcSI | DstAcc | Mov | String, em_mov),
  3411. I2bv(SrcAcc | DstDI | String, em_cmp),
  3412. /* 0xB0 - 0xB7 */
  3413. X8(I(ByteOp | DstReg | SrcImm | Mov, em_mov)),
  3414. /* 0xB8 - 0xBF */
  3415. X8(I(DstReg | SrcImm64 | Mov, em_mov)),
  3416. /* 0xC0 - 0xC7 */
  3417. D2bv(DstMem | SrcImmByte | ModRM),
  3418. I(ImplicitOps | Stack | SrcImmU16, em_ret_near_imm),
  3419. I(ImplicitOps | Stack, em_ret),
  3420. I(DstReg | SrcMemFAddr | ModRM | No64 | Src2ES, em_lseg),
  3421. I(DstReg | SrcMemFAddr | ModRM | No64 | Src2DS, em_lseg),
  3422. G(ByteOp, group11), G(0, group11),
  3423. /* 0xC8 - 0xCF */
  3424. I(Stack | SrcImmU16 | Src2ImmByte, em_enter), I(Stack, em_leave),
  3425. N, I(ImplicitOps | Stack, em_ret_far),
  3426. D(ImplicitOps), DI(SrcImmByte, intn),
  3427. D(ImplicitOps | No64), II(ImplicitOps, em_iret, iret),
  3428. /* 0xD0 - 0xD7 */
  3429. D2bv(DstMem | SrcOne | ModRM), D2bv(DstMem | ModRM),
  3430. N, I(DstAcc | SrcImmByte | No64, em_aad), N, N,
  3431. /* 0xD8 - 0xDF */
  3432. N, E(0, &escape_d9), N, E(0, &escape_db), N, E(0, &escape_dd), N, N,
  3433. /* 0xE0 - 0xE7 */
  3434. X3(I(SrcImmByte, em_loop)),
  3435. I(SrcImmByte, em_jcxz),
  3436. I2bvIP(SrcImmUByte | DstAcc, em_in, in, check_perm_in),
  3437. I2bvIP(SrcAcc | DstImmUByte, em_out, out, check_perm_out),
  3438. /* 0xE8 - 0xEF */
  3439. I(SrcImm | Stack, em_call), D(SrcImm | ImplicitOps),
  3440. I(SrcImmFAddr | No64, em_jmp_far), D(SrcImmByte | ImplicitOps),
  3441. I2bvIP(SrcDX | DstAcc, em_in, in, check_perm_in),
  3442. I2bvIP(SrcAcc | DstDX, em_out, out, check_perm_out),
  3443. /* 0xF0 - 0xF7 */
  3444. N, DI(ImplicitOps, icebp), N, N,
  3445. DI(ImplicitOps | Priv, hlt), D(ImplicitOps),
  3446. G(ByteOp, group3), G(0, group3),
  3447. /* 0xF8 - 0xFF */
  3448. D(ImplicitOps), D(ImplicitOps),
  3449. I(ImplicitOps, em_cli), I(ImplicitOps, em_sti),
  3450. D(ImplicitOps), D(ImplicitOps), G(0, group4), G(0, group5),
  3451. };
  3452. static const struct opcode twobyte_table[256] = {
  3453. /* 0x00 - 0x0F */
  3454. G(0, group6), GD(0, &group7), N, N,
  3455. N, I(ImplicitOps | VendorSpecific, em_syscall),
  3456. II(ImplicitOps | Priv, em_clts, clts), N,
  3457. DI(ImplicitOps | Priv, invd), DI(ImplicitOps | Priv, wbinvd), N, N,
  3458. N, D(ImplicitOps | ModRM), N, N,
  3459. /* 0x10 - 0x1F */
  3460. N, N, N, N, N, N, N, N, D(ImplicitOps | ModRM), N, N, N, N, N, N, N,
  3461. /* 0x20 - 0x2F */
  3462. DIP(ModRM | DstMem | Priv | Op3264, cr_read, check_cr_read),
  3463. DIP(ModRM | DstMem | Priv | Op3264, dr_read, check_dr_read),
  3464. IIP(ModRM | SrcMem | Priv | Op3264, em_cr_write, cr_write, check_cr_write),
  3465. IIP(ModRM | SrcMem | Priv | Op3264, em_dr_write, dr_write, check_dr_write),
  3466. N, N, N, N,
  3467. N, N, N, GP(ModRM | DstMem | SrcReg | Sse | Mov | Aligned, &pfx_vmovntpx),
  3468. N, N, N, N,
  3469. /* 0x30 - 0x3F */
  3470. II(ImplicitOps | Priv, em_wrmsr, wrmsr),
  3471. IIP(ImplicitOps, em_rdtsc, rdtsc, check_rdtsc),
  3472. II(ImplicitOps | Priv, em_rdmsr, rdmsr),
  3473. IIP(ImplicitOps, em_rdpmc, rdpmc, check_rdpmc),
  3474. I(ImplicitOps | VendorSpecific, em_sysenter),
  3475. I(ImplicitOps | Priv | VendorSpecific, em_sysexit),
  3476. N, N,
  3477. N, N, N, N, N, N, N, N,
  3478. /* 0x40 - 0x4F */
  3479. X16(D(DstReg | SrcMem | ModRM | Mov)),
  3480. /* 0x50 - 0x5F */
  3481. N, N, N, N, N, N, N, N, N, N, N, N, N, N, N, N,
  3482. /* 0x60 - 0x6F */
  3483. N, N, N, N,
  3484. N, N, N, N,
  3485. N, N, N, N,
  3486. N, N, N, GP(SrcMem | DstReg | ModRM | Mov, &pfx_0f_6f_0f_7f),
  3487. /* 0x70 - 0x7F */
  3488. N, N, N, N,
  3489. N, N, N, N,
  3490. N, N, N, N,
  3491. N, N, N, GP(SrcReg | DstMem | ModRM | Mov, &pfx_0f_6f_0f_7f),
  3492. /* 0x80 - 0x8F */
  3493. X16(D(SrcImm)),
  3494. /* 0x90 - 0x9F */
  3495. X16(D(ByteOp | DstMem | SrcNone | ModRM| Mov)),
  3496. /* 0xA0 - 0xA7 */
  3497. I(Stack | Src2FS, em_push_sreg), I(Stack | Src2FS, em_pop_sreg),
  3498. II(ImplicitOps, em_cpuid, cpuid), I(DstMem | SrcReg | ModRM | BitOp, em_bt),
  3499. D(DstMem | SrcReg | Src2ImmByte | ModRM),
  3500. D(DstMem | SrcReg | Src2CL | ModRM), N, N,
  3501. /* 0xA8 - 0xAF */
  3502. I(Stack | Src2GS, em_push_sreg), I(Stack | Src2GS, em_pop_sreg),
  3503. DI(ImplicitOps, rsm),
  3504. I(DstMem | SrcReg | ModRM | BitOp | Lock | PageTable, em_bts),
  3505. D(DstMem | SrcReg | Src2ImmByte | ModRM),
  3506. D(DstMem | SrcReg | Src2CL | ModRM),
  3507. D(ModRM), I(DstReg | SrcMem | ModRM, em_imul),
  3508. /* 0xB0 - 0xB7 */
  3509. I2bv(DstMem | SrcReg | ModRM | Lock | PageTable, em_cmpxchg),
  3510. I(DstReg | SrcMemFAddr | ModRM | Src2SS, em_lseg),
  3511. I(DstMem | SrcReg | ModRM | BitOp | Lock, em_btr),
  3512. I(DstReg | SrcMemFAddr | ModRM | Src2FS, em_lseg),
  3513. I(DstReg | SrcMemFAddr | ModRM | Src2GS, em_lseg),
  3514. D(DstReg | SrcMem8 | ModRM | Mov), D(DstReg | SrcMem16 | ModRM | Mov),
  3515. /* 0xB8 - 0xBF */
  3516. N, N,
  3517. G(BitOp, group8),
  3518. I(DstMem | SrcReg | ModRM | BitOp | Lock | PageTable, em_btc),
  3519. I(DstReg | SrcMem | ModRM, em_bsf), I(DstReg | SrcMem | ModRM, em_bsr),
  3520. D(DstReg | SrcMem8 | ModRM | Mov), D(DstReg | SrcMem16 | ModRM | Mov),
  3521. /* 0xC0 - 0xC7 */
  3522. D2bv(DstMem | SrcReg | ModRM | Lock),
  3523. N, D(DstMem | SrcReg | ModRM | Mov),
  3524. N, N, N, GD(0, &group9),
  3525. /* 0xC8 - 0xCF */
  3526. X8(I(DstReg, em_bswap)),
  3527. /* 0xD0 - 0xDF */
  3528. N, N, N, N, N, N, N, N, N, N, N, N, N, N, N, N,
  3529. /* 0xE0 - 0xEF */
  3530. N, N, N, N, N, N, N, N, N, N, N, N, N, N, N, N,
  3531. /* 0xF0 - 0xFF */
  3532. N, N, N, N, N, N, N, N, N, N, N, N, N, N, N, N
  3533. };
  3534. #undef D
  3535. #undef N
  3536. #undef G
  3537. #undef GD
  3538. #undef I
  3539. #undef GP
  3540. #undef EXT
  3541. #undef D2bv
  3542. #undef D2bvIP
  3543. #undef I2bv
  3544. #undef I2bvIP
  3545. #undef I6ALU
  3546. static unsigned imm_size(struct x86_emulate_ctxt *ctxt)
  3547. {
  3548. unsigned size;
  3549. size = (ctxt->d & ByteOp) ? 1 : ctxt->op_bytes;
  3550. if (size == 8)
  3551. size = 4;
  3552. return size;
  3553. }
  3554. static int decode_imm(struct x86_emulate_ctxt *ctxt, struct operand *op,
  3555. unsigned size, bool sign_extension)
  3556. {
  3557. int rc = X86EMUL_CONTINUE;
  3558. op->type = OP_IMM;
  3559. op->bytes = size;
  3560. op->addr.mem.ea = ctxt->_eip;
  3561. /* NB. Immediates are sign-extended as necessary. */
  3562. switch (op->bytes) {
  3563. case 1:
  3564. op->val = insn_fetch(s8, ctxt);
  3565. break;
  3566. case 2:
  3567. op->val = insn_fetch(s16, ctxt);
  3568. break;
  3569. case 4:
  3570. op->val = insn_fetch(s32, ctxt);
  3571. break;
  3572. case 8:
  3573. op->val = insn_fetch(s64, ctxt);
  3574. break;
  3575. }
  3576. if (!sign_extension) {
  3577. switch (op->bytes) {
  3578. case 1:
  3579. op->val &= 0xff;
  3580. break;
  3581. case 2:
  3582. op->val &= 0xffff;
  3583. break;
  3584. case 4:
  3585. op->val &= 0xffffffff;
  3586. break;
  3587. }
  3588. }
  3589. done:
  3590. return rc;
  3591. }
  3592. static int decode_operand(struct x86_emulate_ctxt *ctxt, struct operand *op,
  3593. unsigned d)
  3594. {
  3595. int rc = X86EMUL_CONTINUE;
  3596. switch (d) {
  3597. case OpReg:
  3598. decode_register_operand(ctxt, op);
  3599. break;
  3600. case OpImmUByte:
  3601. rc = decode_imm(ctxt, op, 1, false);
  3602. break;
  3603. case OpMem:
  3604. ctxt->memop.bytes = (ctxt->d & ByteOp) ? 1 : ctxt->op_bytes;
  3605. mem_common:
  3606. *op = ctxt->memop;
  3607. ctxt->memopp = op;
  3608. if ((ctxt->d & BitOp) && op == &ctxt->dst)
  3609. fetch_bit_operand(ctxt);
  3610. op->orig_val = op->val;
  3611. break;
  3612. case OpMem64:
  3613. ctxt->memop.bytes = 8;
  3614. goto mem_common;
  3615. case OpAcc:
  3616. op->type = OP_REG;
  3617. op->bytes = (ctxt->d & ByteOp) ? 1 : ctxt->op_bytes;
  3618. op->addr.reg = reg_rmw(ctxt, VCPU_REGS_RAX);
  3619. fetch_register_operand(op);
  3620. op->orig_val = op->val;
  3621. break;
  3622. case OpDI:
  3623. op->type = OP_MEM;
  3624. op->bytes = (ctxt->d & ByteOp) ? 1 : ctxt->op_bytes;
  3625. op->addr.mem.ea =
  3626. register_address(ctxt, reg_read(ctxt, VCPU_REGS_RDI));
  3627. op->addr.mem.seg = VCPU_SREG_ES;
  3628. op->val = 0;
  3629. op->count = 1;
  3630. break;
  3631. case OpDX:
  3632. op->type = OP_REG;
  3633. op->bytes = 2;
  3634. op->addr.reg = reg_rmw(ctxt, VCPU_REGS_RDX);
  3635. fetch_register_operand(op);
  3636. break;
  3637. case OpCL:
  3638. op->bytes = 1;
  3639. op->val = reg_read(ctxt, VCPU_REGS_RCX) & 0xff;
  3640. break;
  3641. case OpImmByte:
  3642. rc = decode_imm(ctxt, op, 1, true);
  3643. break;
  3644. case OpOne:
  3645. op->bytes = 1;
  3646. op->val = 1;
  3647. break;
  3648. case OpImm:
  3649. rc = decode_imm(ctxt, op, imm_size(ctxt), true);
  3650. break;
  3651. case OpImm64:
  3652. rc = decode_imm(ctxt, op, ctxt->op_bytes, true);
  3653. break;
  3654. case OpMem8:
  3655. ctxt->memop.bytes = 1;
  3656. goto mem_common;
  3657. case OpMem16:
  3658. ctxt->memop.bytes = 2;
  3659. goto mem_common;
  3660. case OpMem32:
  3661. ctxt->memop.bytes = 4;
  3662. goto mem_common;
  3663. case OpImmU16:
  3664. rc = decode_imm(ctxt, op, 2, false);
  3665. break;
  3666. case OpImmU:
  3667. rc = decode_imm(ctxt, op, imm_size(ctxt), false);
  3668. break;
  3669. case OpSI:
  3670. op->type = OP_MEM;
  3671. op->bytes = (ctxt->d & ByteOp) ? 1 : ctxt->op_bytes;
  3672. op->addr.mem.ea =
  3673. register_address(ctxt, reg_read(ctxt, VCPU_REGS_RSI));
  3674. op->addr.mem.seg = seg_override(ctxt);
  3675. op->val = 0;
  3676. op->count = 1;
  3677. break;
  3678. case OpImmFAddr:
  3679. op->type = OP_IMM;
  3680. op->addr.mem.ea = ctxt->_eip;
  3681. op->bytes = ctxt->op_bytes + 2;
  3682. insn_fetch_arr(op->valptr, op->bytes, ctxt);
  3683. break;
  3684. case OpMemFAddr:
  3685. ctxt->memop.bytes = ctxt->op_bytes + 2;
  3686. goto mem_common;
  3687. case OpES:
  3688. op->val = VCPU_SREG_ES;
  3689. break;
  3690. case OpCS:
  3691. op->val = VCPU_SREG_CS;
  3692. break;
  3693. case OpSS:
  3694. op->val = VCPU_SREG_SS;
  3695. break;
  3696. case OpDS:
  3697. op->val = VCPU_SREG_DS;
  3698. break;
  3699. case OpFS:
  3700. op->val = VCPU_SREG_FS;
  3701. break;
  3702. case OpGS:
  3703. op->val = VCPU_SREG_GS;
  3704. break;
  3705. case OpImplicit:
  3706. /* Special instructions do their own operand decoding. */
  3707. default:
  3708. op->type = OP_NONE; /* Disable writeback. */
  3709. break;
  3710. }
  3711. done:
  3712. return rc;
  3713. }
  3714. int x86_decode_insn(struct x86_emulate_ctxt *ctxt, void *insn, int insn_len)
  3715. {
  3716. int rc = X86EMUL_CONTINUE;
  3717. int mode = ctxt->mode;
  3718. int def_op_bytes, def_ad_bytes, goffset, simd_prefix;
  3719. bool op_prefix = false;
  3720. struct opcode opcode;
  3721. ctxt->memop.type = OP_NONE;
  3722. ctxt->memopp = NULL;
  3723. ctxt->_eip = ctxt->eip;
  3724. ctxt->fetch.start = ctxt->_eip;
  3725. ctxt->fetch.end = ctxt->fetch.start + insn_len;
  3726. if (insn_len > 0)
  3727. memcpy(ctxt->fetch.data, insn, insn_len);
  3728. switch (mode) {
  3729. case X86EMUL_MODE_REAL:
  3730. case X86EMUL_MODE_VM86:
  3731. case X86EMUL_MODE_PROT16:
  3732. def_op_bytes = def_ad_bytes = 2;
  3733. break;
  3734. case X86EMUL_MODE_PROT32:
  3735. def_op_bytes = def_ad_bytes = 4;
  3736. break;
  3737. #ifdef CONFIG_X86_64
  3738. case X86EMUL_MODE_PROT64:
  3739. def_op_bytes = 4;
  3740. def_ad_bytes = 8;
  3741. break;
  3742. #endif
  3743. default:
  3744. return EMULATION_FAILED;
  3745. }
  3746. ctxt->op_bytes = def_op_bytes;
  3747. ctxt->ad_bytes = def_ad_bytes;
  3748. /* Legacy prefixes. */
  3749. for (;;) {
  3750. switch (ctxt->b = insn_fetch(u8, ctxt)) {
  3751. case 0x66: /* operand-size override */
  3752. op_prefix = true;
  3753. /* switch between 2/4 bytes */
  3754. ctxt->op_bytes = def_op_bytes ^ 6;
  3755. break;
  3756. case 0x67: /* address-size override */
  3757. if (mode == X86EMUL_MODE_PROT64)
  3758. /* switch between 4/8 bytes */
  3759. ctxt->ad_bytes = def_ad_bytes ^ 12;
  3760. else
  3761. /* switch between 2/4 bytes */
  3762. ctxt->ad_bytes = def_ad_bytes ^ 6;
  3763. break;
  3764. case 0x26: /* ES override */
  3765. case 0x2e: /* CS override */
  3766. case 0x36: /* SS override */
  3767. case 0x3e: /* DS override */
  3768. set_seg_override(ctxt, (ctxt->b >> 3) & 3);
  3769. break;
  3770. case 0x64: /* FS override */
  3771. case 0x65: /* GS override */
  3772. set_seg_override(ctxt, ctxt->b & 7);
  3773. break;
  3774. case 0x40 ... 0x4f: /* REX */
  3775. if (mode != X86EMUL_MODE_PROT64)
  3776. goto done_prefixes;
  3777. ctxt->rex_prefix = ctxt->b;
  3778. continue;
  3779. case 0xf0: /* LOCK */
  3780. ctxt->lock_prefix = 1;
  3781. break;
  3782. case 0xf2: /* REPNE/REPNZ */
  3783. case 0xf3: /* REP/REPE/REPZ */
  3784. ctxt->rep_prefix = ctxt->b;
  3785. break;
  3786. default:
  3787. goto done_prefixes;
  3788. }
  3789. /* Any legacy prefix after a REX prefix nullifies its effect. */
  3790. ctxt->rex_prefix = 0;
  3791. }
  3792. done_prefixes:
  3793. /* REX prefix. */
  3794. if (ctxt->rex_prefix & 8)
  3795. ctxt->op_bytes = 8; /* REX.W */
  3796. /* Opcode byte(s). */
  3797. opcode = opcode_table[ctxt->b];
  3798. /* Two-byte opcode? */
  3799. if (ctxt->b == 0x0f) {
  3800. ctxt->twobyte = 1;
  3801. ctxt->b = insn_fetch(u8, ctxt);
  3802. opcode = twobyte_table[ctxt->b];
  3803. }
  3804. ctxt->d = opcode.flags;
  3805. if (ctxt->d & ModRM)
  3806. ctxt->modrm = insn_fetch(u8, ctxt);
  3807. while (ctxt->d & GroupMask) {
  3808. switch (ctxt->d & GroupMask) {
  3809. case Group:
  3810. goffset = (ctxt->modrm >> 3) & 7;
  3811. opcode = opcode.u.group[goffset];
  3812. break;
  3813. case GroupDual:
  3814. goffset = (ctxt->modrm >> 3) & 7;
  3815. if ((ctxt->modrm >> 6) == 3)
  3816. opcode = opcode.u.gdual->mod3[goffset];
  3817. else
  3818. opcode = opcode.u.gdual->mod012[goffset];
  3819. break;
  3820. case RMExt:
  3821. goffset = ctxt->modrm & 7;
  3822. opcode = opcode.u.group[goffset];
  3823. break;
  3824. case Prefix:
  3825. if (ctxt->rep_prefix && op_prefix)
  3826. return EMULATION_FAILED;
  3827. simd_prefix = op_prefix ? 0x66 : ctxt->rep_prefix;
  3828. switch (simd_prefix) {
  3829. case 0x00: opcode = opcode.u.gprefix->pfx_no; break;
  3830. case 0x66: opcode = opcode.u.gprefix->pfx_66; break;
  3831. case 0xf2: opcode = opcode.u.gprefix->pfx_f2; break;
  3832. case 0xf3: opcode = opcode.u.gprefix->pfx_f3; break;
  3833. }
  3834. break;
  3835. case Escape:
  3836. if (ctxt->modrm > 0xbf)
  3837. opcode = opcode.u.esc->high[ctxt->modrm - 0xc0];
  3838. else
  3839. opcode = opcode.u.esc->op[(ctxt->modrm >> 3) & 7];
  3840. break;
  3841. default:
  3842. return EMULATION_FAILED;
  3843. }
  3844. ctxt->d &= ~(u64)GroupMask;
  3845. ctxt->d |= opcode.flags;
  3846. }
  3847. ctxt->execute = opcode.u.execute;
  3848. ctxt->check_perm = opcode.check_perm;
  3849. ctxt->intercept = opcode.intercept;
  3850. /* Unrecognised? */
  3851. if (ctxt->d == 0 || (ctxt->d & Undefined))
  3852. return EMULATION_FAILED;
  3853. if (!(ctxt->d & VendorSpecific) && ctxt->only_vendor_specific_insn)
  3854. return EMULATION_FAILED;
  3855. if (mode == X86EMUL_MODE_PROT64 && (ctxt->d & Stack))
  3856. ctxt->op_bytes = 8;
  3857. if (ctxt->d & Op3264) {
  3858. if (mode == X86EMUL_MODE_PROT64)
  3859. ctxt->op_bytes = 8;
  3860. else
  3861. ctxt->op_bytes = 4;
  3862. }
  3863. if (ctxt->d & Sse)
  3864. ctxt->op_bytes = 16;
  3865. else if (ctxt->d & Mmx)
  3866. ctxt->op_bytes = 8;
  3867. /* ModRM and SIB bytes. */
  3868. if (ctxt->d & ModRM) {
  3869. rc = decode_modrm(ctxt, &ctxt->memop);
  3870. if (!ctxt->has_seg_override)
  3871. set_seg_override(ctxt, ctxt->modrm_seg);
  3872. } else if (ctxt->d & MemAbs)
  3873. rc = decode_abs(ctxt, &ctxt->memop);
  3874. if (rc != X86EMUL_CONTINUE)
  3875. goto done;
  3876. if (!ctxt->has_seg_override)
  3877. set_seg_override(ctxt, VCPU_SREG_DS);
  3878. ctxt->memop.addr.mem.seg = seg_override(ctxt);
  3879. if (ctxt->memop.type == OP_MEM && ctxt->ad_bytes != 8)
  3880. ctxt->memop.addr.mem.ea = (u32)ctxt->memop.addr.mem.ea;
  3881. /*
  3882. * Decode and fetch the source operand: register, memory
  3883. * or immediate.
  3884. */
  3885. rc = decode_operand(ctxt, &ctxt->src, (ctxt->d >> SrcShift) & OpMask);
  3886. if (rc != X86EMUL_CONTINUE)
  3887. goto done;
  3888. /*
  3889. * Decode and fetch the second source operand: register, memory
  3890. * or immediate.
  3891. */
  3892. rc = decode_operand(ctxt, &ctxt->src2, (ctxt->d >> Src2Shift) & OpMask);
  3893. if (rc != X86EMUL_CONTINUE)
  3894. goto done;
  3895. /* Decode and fetch the destination operand: register or memory. */
  3896. rc = decode_operand(ctxt, &ctxt->dst, (ctxt->d >> DstShift) & OpMask);
  3897. done:
  3898. if (ctxt->memopp && ctxt->memopp->type == OP_MEM && ctxt->rip_relative)
  3899. ctxt->memopp->addr.mem.ea += ctxt->_eip;
  3900. return (rc != X86EMUL_CONTINUE) ? EMULATION_FAILED : EMULATION_OK;
  3901. }
  3902. bool x86_page_table_writing_insn(struct x86_emulate_ctxt *ctxt)
  3903. {
  3904. return ctxt->d & PageTable;
  3905. }
  3906. static bool string_insn_completed(struct x86_emulate_ctxt *ctxt)
  3907. {
  3908. /* The second termination condition only applies for REPE
  3909. * and REPNE. Test if the repeat string operation prefix is
  3910. * REPE/REPZ or REPNE/REPNZ and if it's the case it tests the
  3911. * corresponding termination condition according to:
  3912. * - if REPE/REPZ and ZF = 0 then done
  3913. * - if REPNE/REPNZ and ZF = 1 then done
  3914. */
  3915. if (((ctxt->b == 0xa6) || (ctxt->b == 0xa7) ||
  3916. (ctxt->b == 0xae) || (ctxt->b == 0xaf))
  3917. && (((ctxt->rep_prefix == REPE_PREFIX) &&
  3918. ((ctxt->eflags & EFLG_ZF) == 0))
  3919. || ((ctxt->rep_prefix == REPNE_PREFIX) &&
  3920. ((ctxt->eflags & EFLG_ZF) == EFLG_ZF))))
  3921. return true;
  3922. return false;
  3923. }
  3924. static int flush_pending_x87_faults(struct x86_emulate_ctxt *ctxt)
  3925. {
  3926. bool fault = false;
  3927. ctxt->ops->get_fpu(ctxt);
  3928. asm volatile("1: fwait \n\t"
  3929. "2: \n\t"
  3930. ".pushsection .fixup,\"ax\" \n\t"
  3931. "3: \n\t"
  3932. "movb $1, %[fault] \n\t"
  3933. "jmp 2b \n\t"
  3934. ".popsection \n\t"
  3935. _ASM_EXTABLE(1b, 3b)
  3936. : [fault]"+qm"(fault));
  3937. ctxt->ops->put_fpu(ctxt);
  3938. if (unlikely(fault))
  3939. return emulate_exception(ctxt, MF_VECTOR, 0, false);
  3940. return X86EMUL_CONTINUE;
  3941. }
  3942. static void fetch_possible_mmx_operand(struct x86_emulate_ctxt *ctxt,
  3943. struct operand *op)
  3944. {
  3945. if (op->type == OP_MM)
  3946. read_mmx_reg(ctxt, &op->mm_val, op->addr.mm);
  3947. }
  3948. static int fastop(struct x86_emulate_ctxt *ctxt, void (*fop)(struct fastop *))
  3949. {
  3950. ulong flags = (ctxt->eflags & EFLAGS_MASK) | X86_EFLAGS_IF;
  3951. fop += __ffs(ctxt->dst.bytes) * FASTOP_SIZE;
  3952. asm("push %[flags]; popf; call *%[fastop]; pushf; pop %[flags]\n"
  3953. : "+a"(ctxt->dst.val), "+b"(ctxt->src.val), [flags]"+D"(flags)
  3954. : "c"(ctxt->src2.val), [fastop]"S"(fop));
  3955. ctxt->eflags = (ctxt->eflags & ~EFLAGS_MASK) | (flags & EFLAGS_MASK);
  3956. return X86EMUL_CONTINUE;
  3957. }
  3958. int x86_emulate_insn(struct x86_emulate_ctxt *ctxt)
  3959. {
  3960. const struct x86_emulate_ops *ops = ctxt->ops;
  3961. int rc = X86EMUL_CONTINUE;
  3962. int saved_dst_type = ctxt->dst.type;
  3963. ctxt->mem_read.pos = 0;
  3964. if (ctxt->mode == X86EMUL_MODE_PROT64 && (ctxt->d & No64)) {
  3965. rc = emulate_ud(ctxt);
  3966. goto done;
  3967. }
  3968. /* LOCK prefix is allowed only with some instructions */
  3969. if (ctxt->lock_prefix && (!(ctxt->d & Lock) || ctxt->dst.type != OP_MEM)) {
  3970. rc = emulate_ud(ctxt);
  3971. goto done;
  3972. }
  3973. if ((ctxt->d & SrcMask) == SrcMemFAddr && ctxt->src.type != OP_MEM) {
  3974. rc = emulate_ud(ctxt);
  3975. goto done;
  3976. }
  3977. if (((ctxt->d & (Sse|Mmx)) && ((ops->get_cr(ctxt, 0) & X86_CR0_EM)))
  3978. || ((ctxt->d & Sse) && !(ops->get_cr(ctxt, 4) & X86_CR4_OSFXSR))) {
  3979. rc = emulate_ud(ctxt);
  3980. goto done;
  3981. }
  3982. if ((ctxt->d & (Sse|Mmx)) && (ops->get_cr(ctxt, 0) & X86_CR0_TS)) {
  3983. rc = emulate_nm(ctxt);
  3984. goto done;
  3985. }
  3986. if (ctxt->d & Mmx) {
  3987. rc = flush_pending_x87_faults(ctxt);
  3988. if (rc != X86EMUL_CONTINUE)
  3989. goto done;
  3990. /*
  3991. * Now that we know the fpu is exception safe, we can fetch
  3992. * operands from it.
  3993. */
  3994. fetch_possible_mmx_operand(ctxt, &ctxt->src);
  3995. fetch_possible_mmx_operand(ctxt, &ctxt->src2);
  3996. if (!(ctxt->d & Mov))
  3997. fetch_possible_mmx_operand(ctxt, &ctxt->dst);
  3998. }
  3999. if (unlikely(ctxt->guest_mode) && ctxt->intercept) {
  4000. rc = emulator_check_intercept(ctxt, ctxt->intercept,
  4001. X86_ICPT_PRE_EXCEPT);
  4002. if (rc != X86EMUL_CONTINUE)
  4003. goto done;
  4004. }
  4005. /* Privileged instruction can be executed only in CPL=0 */
  4006. if ((ctxt->d & Priv) && ops->cpl(ctxt)) {
  4007. rc = emulate_gp(ctxt, 0);
  4008. goto done;
  4009. }
  4010. /* Instruction can only be executed in protected mode */
  4011. if ((ctxt->d & Prot) && ctxt->mode < X86EMUL_MODE_PROT16) {
  4012. rc = emulate_ud(ctxt);
  4013. goto done;
  4014. }
  4015. /* Do instruction specific permission checks */
  4016. if (ctxt->check_perm) {
  4017. rc = ctxt->check_perm(ctxt);
  4018. if (rc != X86EMUL_CONTINUE)
  4019. goto done;
  4020. }
  4021. if (unlikely(ctxt->guest_mode) && ctxt->intercept) {
  4022. rc = emulator_check_intercept(ctxt, ctxt->intercept,
  4023. X86_ICPT_POST_EXCEPT);
  4024. if (rc != X86EMUL_CONTINUE)
  4025. goto done;
  4026. }
  4027. if (ctxt->rep_prefix && (ctxt->d & String)) {
  4028. /* All REP prefixes have the same first termination condition */
  4029. if (address_mask(ctxt, reg_read(ctxt, VCPU_REGS_RCX)) == 0) {
  4030. ctxt->eip = ctxt->_eip;
  4031. goto done;
  4032. }
  4033. }
  4034. if ((ctxt->src.type == OP_MEM) && !(ctxt->d & NoAccess)) {
  4035. rc = segmented_read(ctxt, ctxt->src.addr.mem,
  4036. ctxt->src.valptr, ctxt->src.bytes);
  4037. if (rc != X86EMUL_CONTINUE)
  4038. goto done;
  4039. ctxt->src.orig_val64 = ctxt->src.val64;
  4040. }
  4041. if (ctxt->src2.type == OP_MEM) {
  4042. rc = segmented_read(ctxt, ctxt->src2.addr.mem,
  4043. &ctxt->src2.val, ctxt->src2.bytes);
  4044. if (rc != X86EMUL_CONTINUE)
  4045. goto done;
  4046. }
  4047. if ((ctxt->d & DstMask) == ImplicitOps)
  4048. goto special_insn;
  4049. if ((ctxt->dst.type == OP_MEM) && !(ctxt->d & Mov)) {
  4050. /* optimisation - avoid slow emulated read if Mov */
  4051. rc = segmented_read(ctxt, ctxt->dst.addr.mem,
  4052. &ctxt->dst.val, ctxt->dst.bytes);
  4053. if (rc != X86EMUL_CONTINUE)
  4054. goto done;
  4055. }
  4056. ctxt->dst.orig_val = ctxt->dst.val;
  4057. special_insn:
  4058. if (unlikely(ctxt->guest_mode) && ctxt->intercept) {
  4059. rc = emulator_check_intercept(ctxt, ctxt->intercept,
  4060. X86_ICPT_POST_MEMACCESS);
  4061. if (rc != X86EMUL_CONTINUE)
  4062. goto done;
  4063. }
  4064. if (ctxt->execute) {
  4065. if (ctxt->d & Fastop) {
  4066. void (*fop)(struct fastop *) = (void *)ctxt->execute;
  4067. rc = fastop(ctxt, fop);
  4068. if (rc != X86EMUL_CONTINUE)
  4069. goto done;
  4070. goto writeback;
  4071. }
  4072. rc = ctxt->execute(ctxt);
  4073. if (rc != X86EMUL_CONTINUE)
  4074. goto done;
  4075. goto writeback;
  4076. }
  4077. if (ctxt->twobyte)
  4078. goto twobyte_insn;
  4079. switch (ctxt->b) {
  4080. case 0x40 ... 0x47: /* inc r16/r32 */
  4081. emulate_1op(ctxt, "inc");
  4082. break;
  4083. case 0x48 ... 0x4f: /* dec r16/r32 */
  4084. emulate_1op(ctxt, "dec");
  4085. break;
  4086. case 0x63: /* movsxd */
  4087. if (ctxt->mode != X86EMUL_MODE_PROT64)
  4088. goto cannot_emulate;
  4089. ctxt->dst.val = (s32) ctxt->src.val;
  4090. break;
  4091. case 0x70 ... 0x7f: /* jcc (short) */
  4092. if (test_cc(ctxt->b, ctxt->eflags))
  4093. jmp_rel(ctxt, ctxt->src.val);
  4094. break;
  4095. case 0x8d: /* lea r16/r32, m */
  4096. ctxt->dst.val = ctxt->src.addr.mem.ea;
  4097. break;
  4098. case 0x90 ... 0x97: /* nop / xchg reg, rax */
  4099. if (ctxt->dst.addr.reg == reg_rmw(ctxt, VCPU_REGS_RAX))
  4100. break;
  4101. rc = em_xchg(ctxt);
  4102. break;
  4103. case 0x98: /* cbw/cwde/cdqe */
  4104. switch (ctxt->op_bytes) {
  4105. case 2: ctxt->dst.val = (s8)ctxt->dst.val; break;
  4106. case 4: ctxt->dst.val = (s16)ctxt->dst.val; break;
  4107. case 8: ctxt->dst.val = (s32)ctxt->dst.val; break;
  4108. }
  4109. break;
  4110. case 0xc0 ... 0xc1:
  4111. rc = em_grp2(ctxt);
  4112. break;
  4113. case 0xcc: /* int3 */
  4114. rc = emulate_int(ctxt, 3);
  4115. break;
  4116. case 0xcd: /* int n */
  4117. rc = emulate_int(ctxt, ctxt->src.val);
  4118. break;
  4119. case 0xce: /* into */
  4120. if (ctxt->eflags & EFLG_OF)
  4121. rc = emulate_int(ctxt, 4);
  4122. break;
  4123. case 0xd0 ... 0xd1: /* Grp2 */
  4124. rc = em_grp2(ctxt);
  4125. break;
  4126. case 0xd2 ... 0xd3: /* Grp2 */
  4127. ctxt->src.val = reg_read(ctxt, VCPU_REGS_RCX);
  4128. rc = em_grp2(ctxt);
  4129. break;
  4130. case 0xe9: /* jmp rel */
  4131. case 0xeb: /* jmp rel short */
  4132. jmp_rel(ctxt, ctxt->src.val);
  4133. ctxt->dst.type = OP_NONE; /* Disable writeback. */
  4134. break;
  4135. case 0xf4: /* hlt */
  4136. ctxt->ops->halt(ctxt);
  4137. break;
  4138. case 0xf5: /* cmc */
  4139. /* complement carry flag from eflags reg */
  4140. ctxt->eflags ^= EFLG_CF;
  4141. break;
  4142. case 0xf8: /* clc */
  4143. ctxt->eflags &= ~EFLG_CF;
  4144. break;
  4145. case 0xf9: /* stc */
  4146. ctxt->eflags |= EFLG_CF;
  4147. break;
  4148. case 0xfc: /* cld */
  4149. ctxt->eflags &= ~EFLG_DF;
  4150. break;
  4151. case 0xfd: /* std */
  4152. ctxt->eflags |= EFLG_DF;
  4153. break;
  4154. default:
  4155. goto cannot_emulate;
  4156. }
  4157. if (rc != X86EMUL_CONTINUE)
  4158. goto done;
  4159. writeback:
  4160. rc = writeback(ctxt);
  4161. if (rc != X86EMUL_CONTINUE)
  4162. goto done;
  4163. /*
  4164. * restore dst type in case the decoding will be reused
  4165. * (happens for string instruction )
  4166. */
  4167. ctxt->dst.type = saved_dst_type;
  4168. if ((ctxt->d & SrcMask) == SrcSI)
  4169. string_addr_inc(ctxt, VCPU_REGS_RSI, &ctxt->src);
  4170. if ((ctxt->d & DstMask) == DstDI)
  4171. string_addr_inc(ctxt, VCPU_REGS_RDI, &ctxt->dst);
  4172. if (ctxt->rep_prefix && (ctxt->d & String)) {
  4173. unsigned int count;
  4174. struct read_cache *r = &ctxt->io_read;
  4175. if ((ctxt->d & SrcMask) == SrcSI)
  4176. count = ctxt->src.count;
  4177. else
  4178. count = ctxt->dst.count;
  4179. register_address_increment(ctxt, reg_rmw(ctxt, VCPU_REGS_RCX),
  4180. -count);
  4181. if (!string_insn_completed(ctxt)) {
  4182. /*
  4183. * Re-enter guest when pio read ahead buffer is empty
  4184. * or, if it is not used, after each 1024 iteration.
  4185. */
  4186. if ((r->end != 0 || reg_read(ctxt, VCPU_REGS_RCX) & 0x3ff) &&
  4187. (r->end == 0 || r->end != r->pos)) {
  4188. /*
  4189. * Reset read cache. Usually happens before
  4190. * decode, but since instruction is restarted
  4191. * we have to do it here.
  4192. */
  4193. ctxt->mem_read.end = 0;
  4194. writeback_registers(ctxt);
  4195. return EMULATION_RESTART;
  4196. }
  4197. goto done; /* skip rip writeback */
  4198. }
  4199. }
  4200. ctxt->eip = ctxt->_eip;
  4201. done:
  4202. if (rc == X86EMUL_PROPAGATE_FAULT)
  4203. ctxt->have_exception = true;
  4204. if (rc == X86EMUL_INTERCEPTED)
  4205. return EMULATION_INTERCEPTED;
  4206. if (rc == X86EMUL_CONTINUE)
  4207. writeback_registers(ctxt);
  4208. return (rc == X86EMUL_UNHANDLEABLE) ? EMULATION_FAILED : EMULATION_OK;
  4209. twobyte_insn:
  4210. switch (ctxt->b) {
  4211. case 0x09: /* wbinvd */
  4212. (ctxt->ops->wbinvd)(ctxt);
  4213. break;
  4214. case 0x08: /* invd */
  4215. case 0x0d: /* GrpP (prefetch) */
  4216. case 0x18: /* Grp16 (prefetch/nop) */
  4217. break;
  4218. case 0x20: /* mov cr, reg */
  4219. ctxt->dst.val = ops->get_cr(ctxt, ctxt->modrm_reg);
  4220. break;
  4221. case 0x21: /* mov from dr to reg */
  4222. ops->get_dr(ctxt, ctxt->modrm_reg, &ctxt->dst.val);
  4223. break;
  4224. case 0x40 ... 0x4f: /* cmov */
  4225. ctxt->dst.val = ctxt->dst.orig_val = ctxt->src.val;
  4226. if (!test_cc(ctxt->b, ctxt->eflags))
  4227. ctxt->dst.type = OP_NONE; /* no writeback */
  4228. break;
  4229. case 0x80 ... 0x8f: /* jnz rel, etc*/
  4230. if (test_cc(ctxt->b, ctxt->eflags))
  4231. jmp_rel(ctxt, ctxt->src.val);
  4232. break;
  4233. case 0x90 ... 0x9f: /* setcc r/m8 */
  4234. ctxt->dst.val = test_cc(ctxt->b, ctxt->eflags);
  4235. break;
  4236. case 0xa4: /* shld imm8, r, r/m */
  4237. case 0xa5: /* shld cl, r, r/m */
  4238. emulate_2op_cl(ctxt, "shld");
  4239. break;
  4240. case 0xac: /* shrd imm8, r, r/m */
  4241. case 0xad: /* shrd cl, r, r/m */
  4242. emulate_2op_cl(ctxt, "shrd");
  4243. break;
  4244. case 0xae: /* clflush */
  4245. break;
  4246. case 0xb6 ... 0xb7: /* movzx */
  4247. ctxt->dst.bytes = ctxt->op_bytes;
  4248. ctxt->dst.val = (ctxt->src.bytes == 1) ? (u8) ctxt->src.val
  4249. : (u16) ctxt->src.val;
  4250. break;
  4251. case 0xbe ... 0xbf: /* movsx */
  4252. ctxt->dst.bytes = ctxt->op_bytes;
  4253. ctxt->dst.val = (ctxt->src.bytes == 1) ? (s8) ctxt->src.val :
  4254. (s16) ctxt->src.val;
  4255. break;
  4256. case 0xc0 ... 0xc1: /* xadd */
  4257. emulate_2op_SrcV(ctxt, "add");
  4258. /* Write back the register source. */
  4259. ctxt->src.val = ctxt->dst.orig_val;
  4260. write_register_operand(&ctxt->src);
  4261. break;
  4262. case 0xc3: /* movnti */
  4263. ctxt->dst.bytes = ctxt->op_bytes;
  4264. ctxt->dst.val = (ctxt->op_bytes == 4) ? (u32) ctxt->src.val :
  4265. (u64) ctxt->src.val;
  4266. break;
  4267. default:
  4268. goto cannot_emulate;
  4269. }
  4270. if (rc != X86EMUL_CONTINUE)
  4271. goto done;
  4272. goto writeback;
  4273. cannot_emulate:
  4274. return EMULATION_FAILED;
  4275. }
  4276. void emulator_invalidate_register_cache(struct x86_emulate_ctxt *ctxt)
  4277. {
  4278. invalidate_registers(ctxt);
  4279. }
  4280. void emulator_writeback_register_cache(struct x86_emulate_ctxt *ctxt)
  4281. {
  4282. writeback_registers(ctxt);
  4283. }