rt2400pci.c 49 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680
  1. /*
  2. Copyright (C) 2004 - 2009 rt2x00 SourceForge Project
  3. <http://rt2x00.serialmonkey.com>
  4. This program is free software; you can redistribute it and/or modify
  5. it under the terms of the GNU General Public License as published by
  6. the Free Software Foundation; either version 2 of the License, or
  7. (at your option) any later version.
  8. This program is distributed in the hope that it will be useful,
  9. but WITHOUT ANY WARRANTY; without even the implied warranty of
  10. MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  11. GNU General Public License for more details.
  12. You should have received a copy of the GNU General Public License
  13. along with this program; if not, write to the
  14. Free Software Foundation, Inc.,
  15. 59 Temple Place - Suite 330, Boston, MA 02111-1307, USA.
  16. */
  17. /*
  18. Module: rt2400pci
  19. Abstract: rt2400pci device specific routines.
  20. Supported chipsets: RT2460.
  21. */
  22. #include <linux/delay.h>
  23. #include <linux/etherdevice.h>
  24. #include <linux/init.h>
  25. #include <linux/kernel.h>
  26. #include <linux/module.h>
  27. #include <linux/pci.h>
  28. #include <linux/eeprom_93cx6.h>
  29. #include "rt2x00.h"
  30. #include "rt2x00pci.h"
  31. #include "rt2400pci.h"
  32. /*
  33. * Register access.
  34. * All access to the CSR registers will go through the methods
  35. * rt2x00pci_register_read and rt2x00pci_register_write.
  36. * BBP and RF register require indirect register access,
  37. * and use the CSR registers BBPCSR and RFCSR to achieve this.
  38. * These indirect registers work with busy bits,
  39. * and we will try maximal REGISTER_BUSY_COUNT times to access
  40. * the register while taking a REGISTER_BUSY_DELAY us delay
  41. * between each attampt. When the busy bit is still set at that time,
  42. * the access attempt is considered to have failed,
  43. * and we will print an error.
  44. */
  45. #define WAIT_FOR_BBP(__dev, __reg) \
  46. rt2x00pci_regbusy_read((__dev), BBPCSR, BBPCSR_BUSY, (__reg))
  47. #define WAIT_FOR_RF(__dev, __reg) \
  48. rt2x00pci_regbusy_read((__dev), RFCSR, RFCSR_BUSY, (__reg))
  49. static void rt2400pci_bbp_write(struct rt2x00_dev *rt2x00dev,
  50. const unsigned int word, const u8 value)
  51. {
  52. u32 reg;
  53. mutex_lock(&rt2x00dev->csr_mutex);
  54. /*
  55. * Wait until the BBP becomes available, afterwards we
  56. * can safely write the new data into the register.
  57. */
  58. if (WAIT_FOR_BBP(rt2x00dev, &reg)) {
  59. reg = 0;
  60. rt2x00_set_field32(&reg, BBPCSR_VALUE, value);
  61. rt2x00_set_field32(&reg, BBPCSR_REGNUM, word);
  62. rt2x00_set_field32(&reg, BBPCSR_BUSY, 1);
  63. rt2x00_set_field32(&reg, BBPCSR_WRITE_CONTROL, 1);
  64. rt2x00pci_register_write(rt2x00dev, BBPCSR, reg);
  65. }
  66. mutex_unlock(&rt2x00dev->csr_mutex);
  67. }
  68. static void rt2400pci_bbp_read(struct rt2x00_dev *rt2x00dev,
  69. const unsigned int word, u8 *value)
  70. {
  71. u32 reg;
  72. mutex_lock(&rt2x00dev->csr_mutex);
  73. /*
  74. * Wait until the BBP becomes available, afterwards we
  75. * can safely write the read request into the register.
  76. * After the data has been written, we wait until hardware
  77. * returns the correct value, if at any time the register
  78. * doesn't become available in time, reg will be 0xffffffff
  79. * which means we return 0xff to the caller.
  80. */
  81. if (WAIT_FOR_BBP(rt2x00dev, &reg)) {
  82. reg = 0;
  83. rt2x00_set_field32(&reg, BBPCSR_REGNUM, word);
  84. rt2x00_set_field32(&reg, BBPCSR_BUSY, 1);
  85. rt2x00_set_field32(&reg, BBPCSR_WRITE_CONTROL, 0);
  86. rt2x00pci_register_write(rt2x00dev, BBPCSR, reg);
  87. WAIT_FOR_BBP(rt2x00dev, &reg);
  88. }
  89. *value = rt2x00_get_field32(reg, BBPCSR_VALUE);
  90. mutex_unlock(&rt2x00dev->csr_mutex);
  91. }
  92. static void rt2400pci_rf_write(struct rt2x00_dev *rt2x00dev,
  93. const unsigned int word, const u32 value)
  94. {
  95. u32 reg;
  96. mutex_lock(&rt2x00dev->csr_mutex);
  97. /*
  98. * Wait until the RF becomes available, afterwards we
  99. * can safely write the new data into the register.
  100. */
  101. if (WAIT_FOR_RF(rt2x00dev, &reg)) {
  102. reg = 0;
  103. rt2x00_set_field32(&reg, RFCSR_VALUE, value);
  104. rt2x00_set_field32(&reg, RFCSR_NUMBER_OF_BITS, 20);
  105. rt2x00_set_field32(&reg, RFCSR_IF_SELECT, 0);
  106. rt2x00_set_field32(&reg, RFCSR_BUSY, 1);
  107. rt2x00pci_register_write(rt2x00dev, RFCSR, reg);
  108. rt2x00_rf_write(rt2x00dev, word, value);
  109. }
  110. mutex_unlock(&rt2x00dev->csr_mutex);
  111. }
  112. static void rt2400pci_eepromregister_read(struct eeprom_93cx6 *eeprom)
  113. {
  114. struct rt2x00_dev *rt2x00dev = eeprom->data;
  115. u32 reg;
  116. rt2x00pci_register_read(rt2x00dev, CSR21, &reg);
  117. eeprom->reg_data_in = !!rt2x00_get_field32(reg, CSR21_EEPROM_DATA_IN);
  118. eeprom->reg_data_out = !!rt2x00_get_field32(reg, CSR21_EEPROM_DATA_OUT);
  119. eeprom->reg_data_clock =
  120. !!rt2x00_get_field32(reg, CSR21_EEPROM_DATA_CLOCK);
  121. eeprom->reg_chip_select =
  122. !!rt2x00_get_field32(reg, CSR21_EEPROM_CHIP_SELECT);
  123. }
  124. static void rt2400pci_eepromregister_write(struct eeprom_93cx6 *eeprom)
  125. {
  126. struct rt2x00_dev *rt2x00dev = eeprom->data;
  127. u32 reg = 0;
  128. rt2x00_set_field32(&reg, CSR21_EEPROM_DATA_IN, !!eeprom->reg_data_in);
  129. rt2x00_set_field32(&reg, CSR21_EEPROM_DATA_OUT, !!eeprom->reg_data_out);
  130. rt2x00_set_field32(&reg, CSR21_EEPROM_DATA_CLOCK,
  131. !!eeprom->reg_data_clock);
  132. rt2x00_set_field32(&reg, CSR21_EEPROM_CHIP_SELECT,
  133. !!eeprom->reg_chip_select);
  134. rt2x00pci_register_write(rt2x00dev, CSR21, reg);
  135. }
  136. #ifdef CONFIG_RT2X00_LIB_DEBUGFS
  137. static const struct rt2x00debug rt2400pci_rt2x00debug = {
  138. .owner = THIS_MODULE,
  139. .csr = {
  140. .read = rt2x00pci_register_read,
  141. .write = rt2x00pci_register_write,
  142. .flags = RT2X00DEBUGFS_OFFSET,
  143. .word_base = CSR_REG_BASE,
  144. .word_size = sizeof(u32),
  145. .word_count = CSR_REG_SIZE / sizeof(u32),
  146. },
  147. .eeprom = {
  148. .read = rt2x00_eeprom_read,
  149. .write = rt2x00_eeprom_write,
  150. .word_base = EEPROM_BASE,
  151. .word_size = sizeof(u16),
  152. .word_count = EEPROM_SIZE / sizeof(u16),
  153. },
  154. .bbp = {
  155. .read = rt2400pci_bbp_read,
  156. .write = rt2400pci_bbp_write,
  157. .word_base = BBP_BASE,
  158. .word_size = sizeof(u8),
  159. .word_count = BBP_SIZE / sizeof(u8),
  160. },
  161. .rf = {
  162. .read = rt2x00_rf_read,
  163. .write = rt2400pci_rf_write,
  164. .word_base = RF_BASE,
  165. .word_size = sizeof(u32),
  166. .word_count = RF_SIZE / sizeof(u32),
  167. },
  168. };
  169. #endif /* CONFIG_RT2X00_LIB_DEBUGFS */
  170. static int rt2400pci_rfkill_poll(struct rt2x00_dev *rt2x00dev)
  171. {
  172. u32 reg;
  173. rt2x00pci_register_read(rt2x00dev, GPIOCSR, &reg);
  174. return rt2x00_get_field32(reg, GPIOCSR_BIT0);
  175. }
  176. #ifdef CONFIG_RT2X00_LIB_LEDS
  177. static void rt2400pci_brightness_set(struct led_classdev *led_cdev,
  178. enum led_brightness brightness)
  179. {
  180. struct rt2x00_led *led =
  181. container_of(led_cdev, struct rt2x00_led, led_dev);
  182. unsigned int enabled = brightness != LED_OFF;
  183. u32 reg;
  184. rt2x00pci_register_read(led->rt2x00dev, LEDCSR, &reg);
  185. if (led->type == LED_TYPE_RADIO || led->type == LED_TYPE_ASSOC)
  186. rt2x00_set_field32(&reg, LEDCSR_LINK, enabled);
  187. else if (led->type == LED_TYPE_ACTIVITY)
  188. rt2x00_set_field32(&reg, LEDCSR_ACTIVITY, enabled);
  189. rt2x00pci_register_write(led->rt2x00dev, LEDCSR, reg);
  190. }
  191. static int rt2400pci_blink_set(struct led_classdev *led_cdev,
  192. unsigned long *delay_on,
  193. unsigned long *delay_off)
  194. {
  195. struct rt2x00_led *led =
  196. container_of(led_cdev, struct rt2x00_led, led_dev);
  197. u32 reg;
  198. rt2x00pci_register_read(led->rt2x00dev, LEDCSR, &reg);
  199. rt2x00_set_field32(&reg, LEDCSR_ON_PERIOD, *delay_on);
  200. rt2x00_set_field32(&reg, LEDCSR_OFF_PERIOD, *delay_off);
  201. rt2x00pci_register_write(led->rt2x00dev, LEDCSR, reg);
  202. return 0;
  203. }
  204. static void rt2400pci_init_led(struct rt2x00_dev *rt2x00dev,
  205. struct rt2x00_led *led,
  206. enum led_type type)
  207. {
  208. led->rt2x00dev = rt2x00dev;
  209. led->type = type;
  210. led->led_dev.brightness_set = rt2400pci_brightness_set;
  211. led->led_dev.blink_set = rt2400pci_blink_set;
  212. led->flags = LED_INITIALIZED;
  213. }
  214. #endif /* CONFIG_RT2X00_LIB_LEDS */
  215. /*
  216. * Configuration handlers.
  217. */
  218. static void rt2400pci_config_filter(struct rt2x00_dev *rt2x00dev,
  219. const unsigned int filter_flags)
  220. {
  221. u32 reg;
  222. /*
  223. * Start configuration steps.
  224. * Note that the version error will always be dropped
  225. * since there is no filter for it at this time.
  226. */
  227. rt2x00pci_register_read(rt2x00dev, RXCSR0, &reg);
  228. rt2x00_set_field32(&reg, RXCSR0_DROP_CRC,
  229. !(filter_flags & FIF_FCSFAIL));
  230. rt2x00_set_field32(&reg, RXCSR0_DROP_PHYSICAL,
  231. !(filter_flags & FIF_PLCPFAIL));
  232. rt2x00_set_field32(&reg, RXCSR0_DROP_CONTROL,
  233. !(filter_flags & FIF_CONTROL));
  234. rt2x00_set_field32(&reg, RXCSR0_DROP_NOT_TO_ME,
  235. !(filter_flags & FIF_PROMISC_IN_BSS));
  236. rt2x00_set_field32(&reg, RXCSR0_DROP_TODS,
  237. !(filter_flags & FIF_PROMISC_IN_BSS) &&
  238. !rt2x00dev->intf_ap_count);
  239. rt2x00_set_field32(&reg, RXCSR0_DROP_VERSION_ERROR, 1);
  240. rt2x00pci_register_write(rt2x00dev, RXCSR0, reg);
  241. }
  242. static void rt2400pci_config_intf(struct rt2x00_dev *rt2x00dev,
  243. struct rt2x00_intf *intf,
  244. struct rt2x00intf_conf *conf,
  245. const unsigned int flags)
  246. {
  247. unsigned int bcn_preload;
  248. u32 reg;
  249. if (flags & CONFIG_UPDATE_TYPE) {
  250. /*
  251. * Enable beacon config
  252. */
  253. bcn_preload = PREAMBLE + GET_DURATION(IEEE80211_HEADER, 20);
  254. rt2x00pci_register_read(rt2x00dev, BCNCSR1, &reg);
  255. rt2x00_set_field32(&reg, BCNCSR1_PRELOAD, bcn_preload);
  256. rt2x00pci_register_write(rt2x00dev, BCNCSR1, reg);
  257. /*
  258. * Enable synchronisation.
  259. */
  260. rt2x00pci_register_read(rt2x00dev, CSR14, &reg);
  261. rt2x00_set_field32(&reg, CSR14_TSF_COUNT, 1);
  262. rt2x00_set_field32(&reg, CSR14_TSF_SYNC, conf->sync);
  263. rt2x00_set_field32(&reg, CSR14_TBCN, 1);
  264. rt2x00pci_register_write(rt2x00dev, CSR14, reg);
  265. }
  266. if (flags & CONFIG_UPDATE_MAC)
  267. rt2x00pci_register_multiwrite(rt2x00dev, CSR3,
  268. conf->mac, sizeof(conf->mac));
  269. if (flags & CONFIG_UPDATE_BSSID)
  270. rt2x00pci_register_multiwrite(rt2x00dev, CSR5,
  271. conf->bssid, sizeof(conf->bssid));
  272. }
  273. static void rt2400pci_config_erp(struct rt2x00_dev *rt2x00dev,
  274. struct rt2x00lib_erp *erp)
  275. {
  276. int preamble_mask;
  277. u32 reg;
  278. /*
  279. * When short preamble is enabled, we should set bit 0x08
  280. */
  281. preamble_mask = erp->short_preamble << 3;
  282. rt2x00pci_register_read(rt2x00dev, TXCSR1, &reg);
  283. rt2x00_set_field32(&reg, TXCSR1_ACK_TIMEOUT, erp->ack_timeout);
  284. rt2x00_set_field32(&reg, TXCSR1_ACK_CONSUME_TIME,
  285. erp->ack_consume_time);
  286. rt2x00_set_field32(&reg, TXCSR1_TSF_OFFSET, IEEE80211_HEADER);
  287. rt2x00_set_field32(&reg, TXCSR1_AUTORESPONDER, 1);
  288. rt2x00pci_register_write(rt2x00dev, TXCSR1, reg);
  289. rt2x00pci_register_read(rt2x00dev, ARCSR2, &reg);
  290. rt2x00_set_field32(&reg, ARCSR2_SIGNAL, 0x00);
  291. rt2x00_set_field32(&reg, ARCSR2_SERVICE, 0x04);
  292. rt2x00_set_field32(&reg, ARCSR2_LENGTH, GET_DURATION(ACK_SIZE, 10));
  293. rt2x00pci_register_write(rt2x00dev, ARCSR2, reg);
  294. rt2x00pci_register_read(rt2x00dev, ARCSR3, &reg);
  295. rt2x00_set_field32(&reg, ARCSR3_SIGNAL, 0x01 | preamble_mask);
  296. rt2x00_set_field32(&reg, ARCSR3_SERVICE, 0x04);
  297. rt2x00_set_field32(&reg, ARCSR2_LENGTH, GET_DURATION(ACK_SIZE, 20));
  298. rt2x00pci_register_write(rt2x00dev, ARCSR3, reg);
  299. rt2x00pci_register_read(rt2x00dev, ARCSR4, &reg);
  300. rt2x00_set_field32(&reg, ARCSR4_SIGNAL, 0x02 | preamble_mask);
  301. rt2x00_set_field32(&reg, ARCSR4_SERVICE, 0x04);
  302. rt2x00_set_field32(&reg, ARCSR2_LENGTH, GET_DURATION(ACK_SIZE, 55));
  303. rt2x00pci_register_write(rt2x00dev, ARCSR4, reg);
  304. rt2x00pci_register_read(rt2x00dev, ARCSR5, &reg);
  305. rt2x00_set_field32(&reg, ARCSR5_SIGNAL, 0x03 | preamble_mask);
  306. rt2x00_set_field32(&reg, ARCSR5_SERVICE, 0x84);
  307. rt2x00_set_field32(&reg, ARCSR2_LENGTH, GET_DURATION(ACK_SIZE, 110));
  308. rt2x00pci_register_write(rt2x00dev, ARCSR5, reg);
  309. rt2x00pci_register_write(rt2x00dev, ARCSR1, erp->basic_rates);
  310. rt2x00pci_register_read(rt2x00dev, CSR11, &reg);
  311. rt2x00_set_field32(&reg, CSR11_SLOT_TIME, erp->slot_time);
  312. rt2x00pci_register_write(rt2x00dev, CSR11, reg);
  313. rt2x00pci_register_read(rt2x00dev, CSR12, &reg);
  314. rt2x00_set_field32(&reg, CSR12_BEACON_INTERVAL, erp->beacon_int * 16);
  315. rt2x00_set_field32(&reg, CSR12_CFP_MAX_DURATION, erp->beacon_int * 16);
  316. rt2x00pci_register_write(rt2x00dev, CSR12, reg);
  317. rt2x00pci_register_read(rt2x00dev, CSR18, &reg);
  318. rt2x00_set_field32(&reg, CSR18_SIFS, erp->sifs);
  319. rt2x00_set_field32(&reg, CSR18_PIFS, erp->pifs);
  320. rt2x00pci_register_write(rt2x00dev, CSR18, reg);
  321. rt2x00pci_register_read(rt2x00dev, CSR19, &reg);
  322. rt2x00_set_field32(&reg, CSR19_DIFS, erp->difs);
  323. rt2x00_set_field32(&reg, CSR19_EIFS, erp->eifs);
  324. rt2x00pci_register_write(rt2x00dev, CSR19, reg);
  325. }
  326. static void rt2400pci_config_ant(struct rt2x00_dev *rt2x00dev,
  327. struct antenna_setup *ant)
  328. {
  329. u8 r1;
  330. u8 r4;
  331. /*
  332. * We should never come here because rt2x00lib is supposed
  333. * to catch this and send us the correct antenna explicitely.
  334. */
  335. BUG_ON(ant->rx == ANTENNA_SW_DIVERSITY ||
  336. ant->tx == ANTENNA_SW_DIVERSITY);
  337. rt2400pci_bbp_read(rt2x00dev, 4, &r4);
  338. rt2400pci_bbp_read(rt2x00dev, 1, &r1);
  339. /*
  340. * Configure the TX antenna.
  341. */
  342. switch (ant->tx) {
  343. case ANTENNA_HW_DIVERSITY:
  344. rt2x00_set_field8(&r1, BBP_R1_TX_ANTENNA, 1);
  345. break;
  346. case ANTENNA_A:
  347. rt2x00_set_field8(&r1, BBP_R1_TX_ANTENNA, 0);
  348. break;
  349. case ANTENNA_B:
  350. default:
  351. rt2x00_set_field8(&r1, BBP_R1_TX_ANTENNA, 2);
  352. break;
  353. }
  354. /*
  355. * Configure the RX antenna.
  356. */
  357. switch (ant->rx) {
  358. case ANTENNA_HW_DIVERSITY:
  359. rt2x00_set_field8(&r4, BBP_R4_RX_ANTENNA, 1);
  360. break;
  361. case ANTENNA_A:
  362. rt2x00_set_field8(&r4, BBP_R4_RX_ANTENNA, 0);
  363. break;
  364. case ANTENNA_B:
  365. default:
  366. rt2x00_set_field8(&r4, BBP_R4_RX_ANTENNA, 2);
  367. break;
  368. }
  369. rt2400pci_bbp_write(rt2x00dev, 4, r4);
  370. rt2400pci_bbp_write(rt2x00dev, 1, r1);
  371. }
  372. static void rt2400pci_config_channel(struct rt2x00_dev *rt2x00dev,
  373. struct rf_channel *rf)
  374. {
  375. /*
  376. * Switch on tuning bits.
  377. */
  378. rt2x00_set_field32(&rf->rf1, RF1_TUNER, 1);
  379. rt2x00_set_field32(&rf->rf3, RF3_TUNER, 1);
  380. rt2400pci_rf_write(rt2x00dev, 1, rf->rf1);
  381. rt2400pci_rf_write(rt2x00dev, 2, rf->rf2);
  382. rt2400pci_rf_write(rt2x00dev, 3, rf->rf3);
  383. /*
  384. * RF2420 chipset don't need any additional actions.
  385. */
  386. if (rt2x00_rf(&rt2x00dev->chip, RF2420))
  387. return;
  388. /*
  389. * For the RT2421 chipsets we need to write an invalid
  390. * reference clock rate to activate auto_tune.
  391. * After that we set the value back to the correct channel.
  392. */
  393. rt2400pci_rf_write(rt2x00dev, 1, rf->rf1);
  394. rt2400pci_rf_write(rt2x00dev, 2, 0x000c2a32);
  395. rt2400pci_rf_write(rt2x00dev, 3, rf->rf3);
  396. msleep(1);
  397. rt2400pci_rf_write(rt2x00dev, 1, rf->rf1);
  398. rt2400pci_rf_write(rt2x00dev, 2, rf->rf2);
  399. rt2400pci_rf_write(rt2x00dev, 3, rf->rf3);
  400. msleep(1);
  401. /*
  402. * Switch off tuning bits.
  403. */
  404. rt2x00_set_field32(&rf->rf1, RF1_TUNER, 0);
  405. rt2x00_set_field32(&rf->rf3, RF3_TUNER, 0);
  406. rt2400pci_rf_write(rt2x00dev, 1, rf->rf1);
  407. rt2400pci_rf_write(rt2x00dev, 3, rf->rf3);
  408. /*
  409. * Clear false CRC during channel switch.
  410. */
  411. rt2x00pci_register_read(rt2x00dev, CNT0, &rf->rf1);
  412. }
  413. static void rt2400pci_config_txpower(struct rt2x00_dev *rt2x00dev, int txpower)
  414. {
  415. rt2400pci_bbp_write(rt2x00dev, 3, TXPOWER_TO_DEV(txpower));
  416. }
  417. static void rt2400pci_config_retry_limit(struct rt2x00_dev *rt2x00dev,
  418. struct rt2x00lib_conf *libconf)
  419. {
  420. u32 reg;
  421. rt2x00pci_register_read(rt2x00dev, CSR11, &reg);
  422. rt2x00_set_field32(&reg, CSR11_LONG_RETRY,
  423. libconf->conf->long_frame_max_tx_count);
  424. rt2x00_set_field32(&reg, CSR11_SHORT_RETRY,
  425. libconf->conf->short_frame_max_tx_count);
  426. rt2x00pci_register_write(rt2x00dev, CSR11, reg);
  427. }
  428. static void rt2400pci_config_ps(struct rt2x00_dev *rt2x00dev,
  429. struct rt2x00lib_conf *libconf)
  430. {
  431. enum dev_state state =
  432. (libconf->conf->flags & IEEE80211_CONF_PS) ?
  433. STATE_SLEEP : STATE_AWAKE;
  434. u32 reg;
  435. if (state == STATE_SLEEP) {
  436. rt2x00pci_register_read(rt2x00dev, CSR20, &reg);
  437. rt2x00_set_field32(&reg, CSR20_DELAY_AFTER_TBCN,
  438. (rt2x00dev->beacon_int - 20) * 16);
  439. rt2x00_set_field32(&reg, CSR20_TBCN_BEFORE_WAKEUP,
  440. libconf->conf->listen_interval - 1);
  441. /* We must first disable autowake before it can be enabled */
  442. rt2x00_set_field32(&reg, CSR20_AUTOWAKE, 0);
  443. rt2x00pci_register_write(rt2x00dev, CSR20, reg);
  444. rt2x00_set_field32(&reg, CSR20_AUTOWAKE, 1);
  445. rt2x00pci_register_write(rt2x00dev, CSR20, reg);
  446. }
  447. rt2x00dev->ops->lib->set_device_state(rt2x00dev, state);
  448. }
  449. static void rt2400pci_config(struct rt2x00_dev *rt2x00dev,
  450. struct rt2x00lib_conf *libconf,
  451. const unsigned int flags)
  452. {
  453. if (flags & IEEE80211_CONF_CHANGE_CHANNEL)
  454. rt2400pci_config_channel(rt2x00dev, &libconf->rf);
  455. if (flags & IEEE80211_CONF_CHANGE_POWER)
  456. rt2400pci_config_txpower(rt2x00dev,
  457. libconf->conf->power_level);
  458. if (flags & IEEE80211_CONF_CHANGE_RETRY_LIMITS)
  459. rt2400pci_config_retry_limit(rt2x00dev, libconf);
  460. if (flags & IEEE80211_CONF_CHANGE_PS)
  461. rt2400pci_config_ps(rt2x00dev, libconf);
  462. }
  463. static void rt2400pci_config_cw(struct rt2x00_dev *rt2x00dev,
  464. const int cw_min, const int cw_max)
  465. {
  466. u32 reg;
  467. rt2x00pci_register_read(rt2x00dev, CSR11, &reg);
  468. rt2x00_set_field32(&reg, CSR11_CWMIN, cw_min);
  469. rt2x00_set_field32(&reg, CSR11_CWMAX, cw_max);
  470. rt2x00pci_register_write(rt2x00dev, CSR11, reg);
  471. }
  472. /*
  473. * Link tuning
  474. */
  475. static void rt2400pci_link_stats(struct rt2x00_dev *rt2x00dev,
  476. struct link_qual *qual)
  477. {
  478. u32 reg;
  479. u8 bbp;
  480. /*
  481. * Update FCS error count from register.
  482. */
  483. rt2x00pci_register_read(rt2x00dev, CNT0, &reg);
  484. qual->rx_failed = rt2x00_get_field32(reg, CNT0_FCS_ERROR);
  485. /*
  486. * Update False CCA count from register.
  487. */
  488. rt2400pci_bbp_read(rt2x00dev, 39, &bbp);
  489. qual->false_cca = bbp;
  490. }
  491. static inline void rt2400pci_set_vgc(struct rt2x00_dev *rt2x00dev,
  492. struct link_qual *qual, u8 vgc_level)
  493. {
  494. rt2400pci_bbp_write(rt2x00dev, 13, vgc_level);
  495. qual->vgc_level = vgc_level;
  496. qual->vgc_level_reg = vgc_level;
  497. }
  498. static void rt2400pci_reset_tuner(struct rt2x00_dev *rt2x00dev,
  499. struct link_qual *qual)
  500. {
  501. rt2400pci_set_vgc(rt2x00dev, qual, 0x08);
  502. }
  503. static void rt2400pci_link_tuner(struct rt2x00_dev *rt2x00dev,
  504. struct link_qual *qual, const u32 count)
  505. {
  506. /*
  507. * The link tuner should not run longer then 60 seconds,
  508. * and should run once every 2 seconds.
  509. */
  510. if (count > 60 || !(count & 1))
  511. return;
  512. /*
  513. * Base r13 link tuning on the false cca count.
  514. */
  515. if ((qual->false_cca > 512) && (qual->vgc_level < 0x20))
  516. rt2400pci_set_vgc(rt2x00dev, qual, ++qual->vgc_level);
  517. else if ((qual->false_cca < 100) && (qual->vgc_level > 0x08))
  518. rt2400pci_set_vgc(rt2x00dev, qual, --qual->vgc_level);
  519. }
  520. /*
  521. * Initialization functions.
  522. */
  523. static bool rt2400pci_get_entry_state(struct queue_entry *entry)
  524. {
  525. struct queue_entry_priv_pci *entry_priv = entry->priv_data;
  526. u32 word;
  527. if (entry->queue->qid == QID_RX) {
  528. rt2x00_desc_read(entry_priv->desc, 0, &word);
  529. return rt2x00_get_field32(word, RXD_W0_OWNER_NIC);
  530. } else {
  531. rt2x00_desc_read(entry_priv->desc, 0, &word);
  532. return (rt2x00_get_field32(word, TXD_W0_OWNER_NIC) ||
  533. rt2x00_get_field32(word, TXD_W0_VALID));
  534. }
  535. }
  536. static void rt2400pci_clear_entry(struct queue_entry *entry)
  537. {
  538. struct queue_entry_priv_pci *entry_priv = entry->priv_data;
  539. struct skb_frame_desc *skbdesc = get_skb_frame_desc(entry->skb);
  540. u32 word;
  541. if (entry->queue->qid == QID_RX) {
  542. rt2x00_desc_read(entry_priv->desc, 2, &word);
  543. rt2x00_set_field32(&word, RXD_W2_BUFFER_LENGTH, entry->skb->len);
  544. rt2x00_desc_write(entry_priv->desc, 2, word);
  545. rt2x00_desc_read(entry_priv->desc, 1, &word);
  546. rt2x00_set_field32(&word, RXD_W1_BUFFER_ADDRESS, skbdesc->skb_dma);
  547. rt2x00_desc_write(entry_priv->desc, 1, word);
  548. rt2x00_desc_read(entry_priv->desc, 0, &word);
  549. rt2x00_set_field32(&word, RXD_W0_OWNER_NIC, 1);
  550. rt2x00_desc_write(entry_priv->desc, 0, word);
  551. } else {
  552. rt2x00_desc_read(entry_priv->desc, 0, &word);
  553. rt2x00_set_field32(&word, TXD_W0_VALID, 0);
  554. rt2x00_set_field32(&word, TXD_W0_OWNER_NIC, 0);
  555. rt2x00_desc_write(entry_priv->desc, 0, word);
  556. }
  557. }
  558. static int rt2400pci_init_queues(struct rt2x00_dev *rt2x00dev)
  559. {
  560. struct queue_entry_priv_pci *entry_priv;
  561. u32 reg;
  562. /*
  563. * Initialize registers.
  564. */
  565. rt2x00pci_register_read(rt2x00dev, TXCSR2, &reg);
  566. rt2x00_set_field32(&reg, TXCSR2_TXD_SIZE, rt2x00dev->tx[0].desc_size);
  567. rt2x00_set_field32(&reg, TXCSR2_NUM_TXD, rt2x00dev->tx[1].limit);
  568. rt2x00_set_field32(&reg, TXCSR2_NUM_ATIM, rt2x00dev->bcn[1].limit);
  569. rt2x00_set_field32(&reg, TXCSR2_NUM_PRIO, rt2x00dev->tx[0].limit);
  570. rt2x00pci_register_write(rt2x00dev, TXCSR2, reg);
  571. entry_priv = rt2x00dev->tx[1].entries[0].priv_data;
  572. rt2x00pci_register_read(rt2x00dev, TXCSR3, &reg);
  573. rt2x00_set_field32(&reg, TXCSR3_TX_RING_REGISTER,
  574. entry_priv->desc_dma);
  575. rt2x00pci_register_write(rt2x00dev, TXCSR3, reg);
  576. entry_priv = rt2x00dev->tx[0].entries[0].priv_data;
  577. rt2x00pci_register_read(rt2x00dev, TXCSR5, &reg);
  578. rt2x00_set_field32(&reg, TXCSR5_PRIO_RING_REGISTER,
  579. entry_priv->desc_dma);
  580. rt2x00pci_register_write(rt2x00dev, TXCSR5, reg);
  581. entry_priv = rt2x00dev->bcn[1].entries[0].priv_data;
  582. rt2x00pci_register_read(rt2x00dev, TXCSR4, &reg);
  583. rt2x00_set_field32(&reg, TXCSR4_ATIM_RING_REGISTER,
  584. entry_priv->desc_dma);
  585. rt2x00pci_register_write(rt2x00dev, TXCSR4, reg);
  586. entry_priv = rt2x00dev->bcn[0].entries[0].priv_data;
  587. rt2x00pci_register_read(rt2x00dev, TXCSR6, &reg);
  588. rt2x00_set_field32(&reg, TXCSR6_BEACON_RING_REGISTER,
  589. entry_priv->desc_dma);
  590. rt2x00pci_register_write(rt2x00dev, TXCSR6, reg);
  591. rt2x00pci_register_read(rt2x00dev, RXCSR1, &reg);
  592. rt2x00_set_field32(&reg, RXCSR1_RXD_SIZE, rt2x00dev->rx->desc_size);
  593. rt2x00_set_field32(&reg, RXCSR1_NUM_RXD, rt2x00dev->rx->limit);
  594. rt2x00pci_register_write(rt2x00dev, RXCSR1, reg);
  595. entry_priv = rt2x00dev->rx->entries[0].priv_data;
  596. rt2x00pci_register_read(rt2x00dev, RXCSR2, &reg);
  597. rt2x00_set_field32(&reg, RXCSR2_RX_RING_REGISTER,
  598. entry_priv->desc_dma);
  599. rt2x00pci_register_write(rt2x00dev, RXCSR2, reg);
  600. return 0;
  601. }
  602. static int rt2400pci_init_registers(struct rt2x00_dev *rt2x00dev)
  603. {
  604. u32 reg;
  605. rt2x00pci_register_write(rt2x00dev, PSCSR0, 0x00020002);
  606. rt2x00pci_register_write(rt2x00dev, PSCSR1, 0x00000002);
  607. rt2x00pci_register_write(rt2x00dev, PSCSR2, 0x00023f20);
  608. rt2x00pci_register_write(rt2x00dev, PSCSR3, 0x00000002);
  609. rt2x00pci_register_read(rt2x00dev, TIMECSR, &reg);
  610. rt2x00_set_field32(&reg, TIMECSR_US_COUNT, 33);
  611. rt2x00_set_field32(&reg, TIMECSR_US_64_COUNT, 63);
  612. rt2x00_set_field32(&reg, TIMECSR_BEACON_EXPECT, 0);
  613. rt2x00pci_register_write(rt2x00dev, TIMECSR, reg);
  614. rt2x00pci_register_read(rt2x00dev, CSR9, &reg);
  615. rt2x00_set_field32(&reg, CSR9_MAX_FRAME_UNIT,
  616. (rt2x00dev->rx->data_size / 128));
  617. rt2x00pci_register_write(rt2x00dev, CSR9, reg);
  618. rt2x00pci_register_read(rt2x00dev, CSR14, &reg);
  619. rt2x00_set_field32(&reg, CSR14_TSF_COUNT, 0);
  620. rt2x00_set_field32(&reg, CSR14_TSF_SYNC, 0);
  621. rt2x00_set_field32(&reg, CSR14_TBCN, 0);
  622. rt2x00_set_field32(&reg, CSR14_TCFP, 0);
  623. rt2x00_set_field32(&reg, CSR14_TATIMW, 0);
  624. rt2x00_set_field32(&reg, CSR14_BEACON_GEN, 0);
  625. rt2x00_set_field32(&reg, CSR14_CFP_COUNT_PRELOAD, 0);
  626. rt2x00_set_field32(&reg, CSR14_TBCM_PRELOAD, 0);
  627. rt2x00pci_register_write(rt2x00dev, CSR14, reg);
  628. rt2x00pci_register_write(rt2x00dev, CNT3, 0x3f080000);
  629. rt2x00pci_register_read(rt2x00dev, ARCSR0, &reg);
  630. rt2x00_set_field32(&reg, ARCSR0_AR_BBP_DATA0, 133);
  631. rt2x00_set_field32(&reg, ARCSR0_AR_BBP_ID0, 134);
  632. rt2x00_set_field32(&reg, ARCSR0_AR_BBP_DATA1, 136);
  633. rt2x00_set_field32(&reg, ARCSR0_AR_BBP_ID1, 135);
  634. rt2x00pci_register_write(rt2x00dev, ARCSR0, reg);
  635. rt2x00pci_register_read(rt2x00dev, RXCSR3, &reg);
  636. rt2x00_set_field32(&reg, RXCSR3_BBP_ID0, 3); /* Tx power.*/
  637. rt2x00_set_field32(&reg, RXCSR3_BBP_ID0_VALID, 1);
  638. rt2x00_set_field32(&reg, RXCSR3_BBP_ID1, 32); /* Signal */
  639. rt2x00_set_field32(&reg, RXCSR3_BBP_ID1_VALID, 1);
  640. rt2x00_set_field32(&reg, RXCSR3_BBP_ID2, 36); /* Rssi */
  641. rt2x00_set_field32(&reg, RXCSR3_BBP_ID2_VALID, 1);
  642. rt2x00pci_register_write(rt2x00dev, RXCSR3, reg);
  643. rt2x00pci_register_write(rt2x00dev, PWRCSR0, 0x3f3b3100);
  644. if (rt2x00dev->ops->lib->set_device_state(rt2x00dev, STATE_AWAKE))
  645. return -EBUSY;
  646. rt2x00pci_register_write(rt2x00dev, MACCSR0, 0x00217223);
  647. rt2x00pci_register_write(rt2x00dev, MACCSR1, 0x00235518);
  648. rt2x00pci_register_read(rt2x00dev, MACCSR2, &reg);
  649. rt2x00_set_field32(&reg, MACCSR2_DELAY, 64);
  650. rt2x00pci_register_write(rt2x00dev, MACCSR2, reg);
  651. rt2x00pci_register_read(rt2x00dev, RALINKCSR, &reg);
  652. rt2x00_set_field32(&reg, RALINKCSR_AR_BBP_DATA0, 17);
  653. rt2x00_set_field32(&reg, RALINKCSR_AR_BBP_ID0, 154);
  654. rt2x00_set_field32(&reg, RALINKCSR_AR_BBP_DATA1, 0);
  655. rt2x00_set_field32(&reg, RALINKCSR_AR_BBP_ID1, 154);
  656. rt2x00pci_register_write(rt2x00dev, RALINKCSR, reg);
  657. rt2x00pci_register_read(rt2x00dev, CSR1, &reg);
  658. rt2x00_set_field32(&reg, CSR1_SOFT_RESET, 1);
  659. rt2x00_set_field32(&reg, CSR1_BBP_RESET, 0);
  660. rt2x00_set_field32(&reg, CSR1_HOST_READY, 0);
  661. rt2x00pci_register_write(rt2x00dev, CSR1, reg);
  662. rt2x00pci_register_read(rt2x00dev, CSR1, &reg);
  663. rt2x00_set_field32(&reg, CSR1_SOFT_RESET, 0);
  664. rt2x00_set_field32(&reg, CSR1_HOST_READY, 1);
  665. rt2x00pci_register_write(rt2x00dev, CSR1, reg);
  666. /*
  667. * We must clear the FCS and FIFO error count.
  668. * These registers are cleared on read,
  669. * so we may pass a useless variable to store the value.
  670. */
  671. rt2x00pci_register_read(rt2x00dev, CNT0, &reg);
  672. rt2x00pci_register_read(rt2x00dev, CNT4, &reg);
  673. return 0;
  674. }
  675. static int rt2400pci_wait_bbp_ready(struct rt2x00_dev *rt2x00dev)
  676. {
  677. unsigned int i;
  678. u8 value;
  679. for (i = 0; i < REGISTER_BUSY_COUNT; i++) {
  680. rt2400pci_bbp_read(rt2x00dev, 0, &value);
  681. if ((value != 0xff) && (value != 0x00))
  682. return 0;
  683. udelay(REGISTER_BUSY_DELAY);
  684. }
  685. ERROR(rt2x00dev, "BBP register access failed, aborting.\n");
  686. return -EACCES;
  687. }
  688. static int rt2400pci_init_bbp(struct rt2x00_dev *rt2x00dev)
  689. {
  690. unsigned int i;
  691. u16 eeprom;
  692. u8 reg_id;
  693. u8 value;
  694. if (unlikely(rt2400pci_wait_bbp_ready(rt2x00dev)))
  695. return -EACCES;
  696. rt2400pci_bbp_write(rt2x00dev, 1, 0x00);
  697. rt2400pci_bbp_write(rt2x00dev, 3, 0x27);
  698. rt2400pci_bbp_write(rt2x00dev, 4, 0x08);
  699. rt2400pci_bbp_write(rt2x00dev, 10, 0x0f);
  700. rt2400pci_bbp_write(rt2x00dev, 15, 0x72);
  701. rt2400pci_bbp_write(rt2x00dev, 16, 0x74);
  702. rt2400pci_bbp_write(rt2x00dev, 17, 0x20);
  703. rt2400pci_bbp_write(rt2x00dev, 18, 0x72);
  704. rt2400pci_bbp_write(rt2x00dev, 19, 0x0b);
  705. rt2400pci_bbp_write(rt2x00dev, 20, 0x00);
  706. rt2400pci_bbp_write(rt2x00dev, 28, 0x11);
  707. rt2400pci_bbp_write(rt2x00dev, 29, 0x04);
  708. rt2400pci_bbp_write(rt2x00dev, 30, 0x21);
  709. rt2400pci_bbp_write(rt2x00dev, 31, 0x00);
  710. for (i = 0; i < EEPROM_BBP_SIZE; i++) {
  711. rt2x00_eeprom_read(rt2x00dev, EEPROM_BBP_START + i, &eeprom);
  712. if (eeprom != 0xffff && eeprom != 0x0000) {
  713. reg_id = rt2x00_get_field16(eeprom, EEPROM_BBP_REG_ID);
  714. value = rt2x00_get_field16(eeprom, EEPROM_BBP_VALUE);
  715. rt2400pci_bbp_write(rt2x00dev, reg_id, value);
  716. }
  717. }
  718. return 0;
  719. }
  720. /*
  721. * Device state switch handlers.
  722. */
  723. static void rt2400pci_toggle_rx(struct rt2x00_dev *rt2x00dev,
  724. enum dev_state state)
  725. {
  726. u32 reg;
  727. rt2x00pci_register_read(rt2x00dev, RXCSR0, &reg);
  728. rt2x00_set_field32(&reg, RXCSR0_DISABLE_RX,
  729. (state == STATE_RADIO_RX_OFF) ||
  730. (state == STATE_RADIO_RX_OFF_LINK));
  731. rt2x00pci_register_write(rt2x00dev, RXCSR0, reg);
  732. }
  733. static void rt2400pci_toggle_irq(struct rt2x00_dev *rt2x00dev,
  734. enum dev_state state)
  735. {
  736. int mask = (state == STATE_RADIO_IRQ_OFF);
  737. u32 reg;
  738. /*
  739. * When interrupts are being enabled, the interrupt registers
  740. * should clear the register to assure a clean state.
  741. */
  742. if (state == STATE_RADIO_IRQ_ON) {
  743. rt2x00pci_register_read(rt2x00dev, CSR7, &reg);
  744. rt2x00pci_register_write(rt2x00dev, CSR7, reg);
  745. }
  746. /*
  747. * Only toggle the interrupts bits we are going to use.
  748. * Non-checked interrupt bits are disabled by default.
  749. */
  750. rt2x00pci_register_read(rt2x00dev, CSR8, &reg);
  751. rt2x00_set_field32(&reg, CSR8_TBCN_EXPIRE, mask);
  752. rt2x00_set_field32(&reg, CSR8_TXDONE_TXRING, mask);
  753. rt2x00_set_field32(&reg, CSR8_TXDONE_ATIMRING, mask);
  754. rt2x00_set_field32(&reg, CSR8_TXDONE_PRIORING, mask);
  755. rt2x00_set_field32(&reg, CSR8_RXDONE, mask);
  756. rt2x00pci_register_write(rt2x00dev, CSR8, reg);
  757. }
  758. static int rt2400pci_enable_radio(struct rt2x00_dev *rt2x00dev)
  759. {
  760. /*
  761. * Initialize all registers.
  762. */
  763. if (unlikely(rt2400pci_init_queues(rt2x00dev) ||
  764. rt2400pci_init_registers(rt2x00dev) ||
  765. rt2400pci_init_bbp(rt2x00dev)))
  766. return -EIO;
  767. return 0;
  768. }
  769. static void rt2400pci_disable_radio(struct rt2x00_dev *rt2x00dev)
  770. {
  771. /*
  772. * Disable power
  773. */
  774. rt2x00pci_register_write(rt2x00dev, PWRCSR0, 0);
  775. }
  776. static int rt2400pci_set_state(struct rt2x00_dev *rt2x00dev,
  777. enum dev_state state)
  778. {
  779. u32 reg;
  780. unsigned int i;
  781. char put_to_sleep;
  782. char bbp_state;
  783. char rf_state;
  784. put_to_sleep = (state != STATE_AWAKE);
  785. rt2x00pci_register_read(rt2x00dev, PWRCSR1, &reg);
  786. rt2x00_set_field32(&reg, PWRCSR1_SET_STATE, 1);
  787. rt2x00_set_field32(&reg, PWRCSR1_BBP_DESIRE_STATE, state);
  788. rt2x00_set_field32(&reg, PWRCSR1_RF_DESIRE_STATE, state);
  789. rt2x00_set_field32(&reg, PWRCSR1_PUT_TO_SLEEP, put_to_sleep);
  790. rt2x00pci_register_write(rt2x00dev, PWRCSR1, reg);
  791. /*
  792. * Device is not guaranteed to be in the requested state yet.
  793. * We must wait until the register indicates that the
  794. * device has entered the correct state.
  795. */
  796. for (i = 0; i < REGISTER_BUSY_COUNT; i++) {
  797. rt2x00pci_register_read(rt2x00dev, PWRCSR1, &reg);
  798. bbp_state = rt2x00_get_field32(reg, PWRCSR1_BBP_CURR_STATE);
  799. rf_state = rt2x00_get_field32(reg, PWRCSR1_RF_CURR_STATE);
  800. if (bbp_state == state && rf_state == state)
  801. return 0;
  802. msleep(10);
  803. }
  804. return -EBUSY;
  805. }
  806. static int rt2400pci_set_device_state(struct rt2x00_dev *rt2x00dev,
  807. enum dev_state state)
  808. {
  809. int retval = 0;
  810. switch (state) {
  811. case STATE_RADIO_ON:
  812. retval = rt2400pci_enable_radio(rt2x00dev);
  813. break;
  814. case STATE_RADIO_OFF:
  815. rt2400pci_disable_radio(rt2x00dev);
  816. break;
  817. case STATE_RADIO_RX_ON:
  818. case STATE_RADIO_RX_ON_LINK:
  819. case STATE_RADIO_RX_OFF:
  820. case STATE_RADIO_RX_OFF_LINK:
  821. rt2400pci_toggle_rx(rt2x00dev, state);
  822. break;
  823. case STATE_RADIO_IRQ_ON:
  824. case STATE_RADIO_IRQ_OFF:
  825. rt2400pci_toggle_irq(rt2x00dev, state);
  826. break;
  827. case STATE_DEEP_SLEEP:
  828. case STATE_SLEEP:
  829. case STATE_STANDBY:
  830. case STATE_AWAKE:
  831. retval = rt2400pci_set_state(rt2x00dev, state);
  832. break;
  833. default:
  834. retval = -ENOTSUPP;
  835. break;
  836. }
  837. if (unlikely(retval))
  838. ERROR(rt2x00dev, "Device failed to enter state %d (%d).\n",
  839. state, retval);
  840. return retval;
  841. }
  842. /*
  843. * TX descriptor initialization
  844. */
  845. static void rt2400pci_write_tx_desc(struct rt2x00_dev *rt2x00dev,
  846. struct sk_buff *skb,
  847. struct txentry_desc *txdesc)
  848. {
  849. struct skb_frame_desc *skbdesc = get_skb_frame_desc(skb);
  850. struct queue_entry_priv_pci *entry_priv = skbdesc->entry->priv_data;
  851. __le32 *txd = skbdesc->desc;
  852. u32 word;
  853. /*
  854. * Start writing the descriptor words.
  855. */
  856. rt2x00_desc_read(entry_priv->desc, 1, &word);
  857. rt2x00_set_field32(&word, TXD_W1_BUFFER_ADDRESS, skbdesc->skb_dma);
  858. rt2x00_desc_write(entry_priv->desc, 1, word);
  859. rt2x00_desc_read(txd, 2, &word);
  860. rt2x00_set_field32(&word, TXD_W2_BUFFER_LENGTH, skb->len);
  861. rt2x00_set_field32(&word, TXD_W2_DATABYTE_COUNT, skb->len);
  862. rt2x00_desc_write(txd, 2, word);
  863. rt2x00_desc_read(txd, 3, &word);
  864. rt2x00_set_field32(&word, TXD_W3_PLCP_SIGNAL, txdesc->signal);
  865. rt2x00_set_field32(&word, TXD_W3_PLCP_SIGNAL_REGNUM, 5);
  866. rt2x00_set_field32(&word, TXD_W3_PLCP_SIGNAL_BUSY, 1);
  867. rt2x00_set_field32(&word, TXD_W3_PLCP_SERVICE, txdesc->service);
  868. rt2x00_set_field32(&word, TXD_W3_PLCP_SERVICE_REGNUM, 6);
  869. rt2x00_set_field32(&word, TXD_W3_PLCP_SERVICE_BUSY, 1);
  870. rt2x00_desc_write(txd, 3, word);
  871. rt2x00_desc_read(txd, 4, &word);
  872. rt2x00_set_field32(&word, TXD_W4_PLCP_LENGTH_LOW, txdesc->length_low);
  873. rt2x00_set_field32(&word, TXD_W3_PLCP_LENGTH_LOW_REGNUM, 8);
  874. rt2x00_set_field32(&word, TXD_W3_PLCP_LENGTH_LOW_BUSY, 1);
  875. rt2x00_set_field32(&word, TXD_W4_PLCP_LENGTH_HIGH, txdesc->length_high);
  876. rt2x00_set_field32(&word, TXD_W3_PLCP_LENGTH_HIGH_REGNUM, 7);
  877. rt2x00_set_field32(&word, TXD_W3_PLCP_LENGTH_HIGH_BUSY, 1);
  878. rt2x00_desc_write(txd, 4, word);
  879. rt2x00_desc_read(txd, 0, &word);
  880. rt2x00_set_field32(&word, TXD_W0_OWNER_NIC, 1);
  881. rt2x00_set_field32(&word, TXD_W0_VALID, 1);
  882. rt2x00_set_field32(&word, TXD_W0_MORE_FRAG,
  883. test_bit(ENTRY_TXD_MORE_FRAG, &txdesc->flags));
  884. rt2x00_set_field32(&word, TXD_W0_ACK,
  885. test_bit(ENTRY_TXD_ACK, &txdesc->flags));
  886. rt2x00_set_field32(&word, TXD_W0_TIMESTAMP,
  887. test_bit(ENTRY_TXD_REQ_TIMESTAMP, &txdesc->flags));
  888. rt2x00_set_field32(&word, TXD_W0_RTS,
  889. test_bit(ENTRY_TXD_RTS_FRAME, &txdesc->flags));
  890. rt2x00_set_field32(&word, TXD_W0_IFS, txdesc->ifs);
  891. rt2x00_set_field32(&word, TXD_W0_RETRY_MODE,
  892. test_bit(ENTRY_TXD_RETRY_MODE, &txdesc->flags));
  893. rt2x00_desc_write(txd, 0, word);
  894. }
  895. /*
  896. * TX data initialization
  897. */
  898. static void rt2400pci_write_beacon(struct queue_entry *entry)
  899. {
  900. struct rt2x00_dev *rt2x00dev = entry->queue->rt2x00dev;
  901. struct queue_entry_priv_pci *entry_priv = entry->priv_data;
  902. struct skb_frame_desc *skbdesc = get_skb_frame_desc(entry->skb);
  903. u32 word;
  904. u32 reg;
  905. /*
  906. * Disable beaconing while we are reloading the beacon data,
  907. * otherwise we might be sending out invalid data.
  908. */
  909. rt2x00pci_register_read(rt2x00dev, CSR14, &reg);
  910. rt2x00_set_field32(&reg, CSR14_TSF_COUNT, 0);
  911. rt2x00_set_field32(&reg, CSR14_TBCN, 0);
  912. rt2x00_set_field32(&reg, CSR14_BEACON_GEN, 0);
  913. rt2x00pci_register_write(rt2x00dev, CSR14, reg);
  914. /*
  915. * Replace rt2x00lib allocated descriptor with the
  916. * pointer to the _real_ hardware descriptor.
  917. * After that, map the beacon to DMA and update the
  918. * descriptor.
  919. */
  920. memcpy(entry_priv->desc, skbdesc->desc, skbdesc->desc_len);
  921. skbdesc->desc = entry_priv->desc;
  922. rt2x00queue_map_txskb(rt2x00dev, entry->skb);
  923. rt2x00_desc_read(entry_priv->desc, 1, &word);
  924. rt2x00_set_field32(&word, TXD_W1_BUFFER_ADDRESS, skbdesc->skb_dma);
  925. rt2x00_desc_write(entry_priv->desc, 1, word);
  926. }
  927. static void rt2400pci_kick_tx_queue(struct rt2x00_dev *rt2x00dev,
  928. const enum data_queue_qid queue)
  929. {
  930. u32 reg;
  931. if (queue == QID_BEACON) {
  932. rt2x00pci_register_read(rt2x00dev, CSR14, &reg);
  933. if (!rt2x00_get_field32(reg, CSR14_BEACON_GEN)) {
  934. rt2x00_set_field32(&reg, CSR14_TSF_COUNT, 1);
  935. rt2x00_set_field32(&reg, CSR14_TBCN, 1);
  936. rt2x00_set_field32(&reg, CSR14_BEACON_GEN, 1);
  937. rt2x00pci_register_write(rt2x00dev, CSR14, reg);
  938. }
  939. return;
  940. }
  941. rt2x00pci_register_read(rt2x00dev, TXCSR0, &reg);
  942. rt2x00_set_field32(&reg, TXCSR0_KICK_PRIO, (queue == QID_AC_BE));
  943. rt2x00_set_field32(&reg, TXCSR0_KICK_TX, (queue == QID_AC_BK));
  944. rt2x00_set_field32(&reg, TXCSR0_KICK_ATIM, (queue == QID_ATIM));
  945. rt2x00pci_register_write(rt2x00dev, TXCSR0, reg);
  946. }
  947. static void rt2400pci_kill_tx_queue(struct rt2x00_dev *rt2x00dev,
  948. const enum data_queue_qid qid)
  949. {
  950. u32 reg;
  951. if (qid == QID_BEACON) {
  952. rt2x00pci_register_write(rt2x00dev, CSR14, 0);
  953. } else {
  954. rt2x00pci_register_read(rt2x00dev, TXCSR0, &reg);
  955. rt2x00_set_field32(&reg, TXCSR0_ABORT, 1);
  956. rt2x00pci_register_write(rt2x00dev, TXCSR0, reg);
  957. }
  958. }
  959. /*
  960. * RX control handlers
  961. */
  962. static void rt2400pci_fill_rxdone(struct queue_entry *entry,
  963. struct rxdone_entry_desc *rxdesc)
  964. {
  965. struct rt2x00_dev *rt2x00dev = entry->queue->rt2x00dev;
  966. struct queue_entry_priv_pci *entry_priv = entry->priv_data;
  967. u32 word0;
  968. u32 word2;
  969. u32 word3;
  970. u32 word4;
  971. u64 tsf;
  972. u32 rx_low;
  973. u32 rx_high;
  974. rt2x00_desc_read(entry_priv->desc, 0, &word0);
  975. rt2x00_desc_read(entry_priv->desc, 2, &word2);
  976. rt2x00_desc_read(entry_priv->desc, 3, &word3);
  977. rt2x00_desc_read(entry_priv->desc, 4, &word4);
  978. if (rt2x00_get_field32(word0, RXD_W0_CRC_ERROR))
  979. rxdesc->flags |= RX_FLAG_FAILED_FCS_CRC;
  980. if (rt2x00_get_field32(word0, RXD_W0_PHYSICAL_ERROR))
  981. rxdesc->flags |= RX_FLAG_FAILED_PLCP_CRC;
  982. /*
  983. * We only get the lower 32bits from the timestamp,
  984. * to get the full 64bits we must complement it with
  985. * the timestamp from get_tsf().
  986. * Note that when a wraparound of the lower 32bits
  987. * has occurred between the frame arrival and the get_tsf()
  988. * call, we must decrease the higher 32bits with 1 to get
  989. * to correct value.
  990. */
  991. tsf = rt2x00dev->ops->hw->get_tsf(rt2x00dev->hw);
  992. rx_low = rt2x00_get_field32(word4, RXD_W4_RX_END_TIME);
  993. rx_high = upper_32_bits(tsf);
  994. if ((u32)tsf <= rx_low)
  995. rx_high--;
  996. /*
  997. * Obtain the status about this packet.
  998. * The signal is the PLCP value, and needs to be stripped
  999. * of the preamble bit (0x08).
  1000. */
  1001. rxdesc->timestamp = ((u64)rx_high << 32) | rx_low;
  1002. rxdesc->signal = rt2x00_get_field32(word2, RXD_W2_SIGNAL) & ~0x08;
  1003. rxdesc->rssi = rt2x00_get_field32(word2, RXD_W3_RSSI) -
  1004. entry->queue->rt2x00dev->rssi_offset;
  1005. rxdesc->size = rt2x00_get_field32(word0, RXD_W0_DATABYTE_COUNT);
  1006. rxdesc->dev_flags |= RXDONE_SIGNAL_PLCP;
  1007. if (rt2x00_get_field32(word0, RXD_W0_MY_BSS))
  1008. rxdesc->dev_flags |= RXDONE_MY_BSS;
  1009. }
  1010. /*
  1011. * Interrupt functions.
  1012. */
  1013. static void rt2400pci_txdone(struct rt2x00_dev *rt2x00dev,
  1014. const enum data_queue_qid queue_idx)
  1015. {
  1016. struct data_queue *queue = rt2x00queue_get_queue(rt2x00dev, queue_idx);
  1017. struct queue_entry_priv_pci *entry_priv;
  1018. struct queue_entry *entry;
  1019. struct txdone_entry_desc txdesc;
  1020. u32 word;
  1021. while (!rt2x00queue_empty(queue)) {
  1022. entry = rt2x00queue_get_entry(queue, Q_INDEX_DONE);
  1023. entry_priv = entry->priv_data;
  1024. rt2x00_desc_read(entry_priv->desc, 0, &word);
  1025. if (rt2x00_get_field32(word, TXD_W0_OWNER_NIC) ||
  1026. !rt2x00_get_field32(word, TXD_W0_VALID))
  1027. break;
  1028. /*
  1029. * Obtain the status about this packet.
  1030. */
  1031. txdesc.flags = 0;
  1032. switch (rt2x00_get_field32(word, TXD_W0_RESULT)) {
  1033. case 0: /* Success */
  1034. case 1: /* Success with retry */
  1035. __set_bit(TXDONE_SUCCESS, &txdesc.flags);
  1036. break;
  1037. case 2: /* Failure, excessive retries */
  1038. __set_bit(TXDONE_EXCESSIVE_RETRY, &txdesc.flags);
  1039. /* Don't break, this is a failed frame! */
  1040. default: /* Failure */
  1041. __set_bit(TXDONE_FAILURE, &txdesc.flags);
  1042. }
  1043. txdesc.retry = rt2x00_get_field32(word, TXD_W0_RETRY_COUNT);
  1044. rt2x00lib_txdone(entry, &txdesc);
  1045. }
  1046. }
  1047. static irqreturn_t rt2400pci_interrupt(int irq, void *dev_instance)
  1048. {
  1049. struct rt2x00_dev *rt2x00dev = dev_instance;
  1050. u32 reg;
  1051. /*
  1052. * Get the interrupt sources & saved to local variable.
  1053. * Write register value back to clear pending interrupts.
  1054. */
  1055. rt2x00pci_register_read(rt2x00dev, CSR7, &reg);
  1056. rt2x00pci_register_write(rt2x00dev, CSR7, reg);
  1057. if (!reg)
  1058. return IRQ_NONE;
  1059. if (!test_bit(DEVICE_STATE_ENABLED_RADIO, &rt2x00dev->flags))
  1060. return IRQ_HANDLED;
  1061. /*
  1062. * Handle interrupts, walk through all bits
  1063. * and run the tasks, the bits are checked in order of
  1064. * priority.
  1065. */
  1066. /*
  1067. * 1 - Beacon timer expired interrupt.
  1068. */
  1069. if (rt2x00_get_field32(reg, CSR7_TBCN_EXPIRE))
  1070. rt2x00lib_beacondone(rt2x00dev);
  1071. /*
  1072. * 2 - Rx ring done interrupt.
  1073. */
  1074. if (rt2x00_get_field32(reg, CSR7_RXDONE))
  1075. rt2x00pci_rxdone(rt2x00dev);
  1076. /*
  1077. * 3 - Atim ring transmit done interrupt.
  1078. */
  1079. if (rt2x00_get_field32(reg, CSR7_TXDONE_ATIMRING))
  1080. rt2400pci_txdone(rt2x00dev, QID_ATIM);
  1081. /*
  1082. * 4 - Priority ring transmit done interrupt.
  1083. */
  1084. if (rt2x00_get_field32(reg, CSR7_TXDONE_PRIORING))
  1085. rt2400pci_txdone(rt2x00dev, QID_AC_BE);
  1086. /*
  1087. * 5 - Tx ring transmit done interrupt.
  1088. */
  1089. if (rt2x00_get_field32(reg, CSR7_TXDONE_TXRING))
  1090. rt2400pci_txdone(rt2x00dev, QID_AC_BK);
  1091. return IRQ_HANDLED;
  1092. }
  1093. /*
  1094. * Device probe functions.
  1095. */
  1096. static int rt2400pci_validate_eeprom(struct rt2x00_dev *rt2x00dev)
  1097. {
  1098. struct eeprom_93cx6 eeprom;
  1099. u32 reg;
  1100. u16 word;
  1101. u8 *mac;
  1102. rt2x00pci_register_read(rt2x00dev, CSR21, &reg);
  1103. eeprom.data = rt2x00dev;
  1104. eeprom.register_read = rt2400pci_eepromregister_read;
  1105. eeprom.register_write = rt2400pci_eepromregister_write;
  1106. eeprom.width = rt2x00_get_field32(reg, CSR21_TYPE_93C46) ?
  1107. PCI_EEPROM_WIDTH_93C46 : PCI_EEPROM_WIDTH_93C66;
  1108. eeprom.reg_data_in = 0;
  1109. eeprom.reg_data_out = 0;
  1110. eeprom.reg_data_clock = 0;
  1111. eeprom.reg_chip_select = 0;
  1112. eeprom_93cx6_multiread(&eeprom, EEPROM_BASE, rt2x00dev->eeprom,
  1113. EEPROM_SIZE / sizeof(u16));
  1114. /*
  1115. * Start validation of the data that has been read.
  1116. */
  1117. mac = rt2x00_eeprom_addr(rt2x00dev, EEPROM_MAC_ADDR_0);
  1118. if (!is_valid_ether_addr(mac)) {
  1119. random_ether_addr(mac);
  1120. EEPROM(rt2x00dev, "MAC: %pM\n", mac);
  1121. }
  1122. rt2x00_eeprom_read(rt2x00dev, EEPROM_ANTENNA, &word);
  1123. if (word == 0xffff) {
  1124. ERROR(rt2x00dev, "Invalid EEPROM data detected.\n");
  1125. return -EINVAL;
  1126. }
  1127. return 0;
  1128. }
  1129. static int rt2400pci_init_eeprom(struct rt2x00_dev *rt2x00dev)
  1130. {
  1131. u32 reg;
  1132. u16 value;
  1133. u16 eeprom;
  1134. /*
  1135. * Read EEPROM word for configuration.
  1136. */
  1137. rt2x00_eeprom_read(rt2x00dev, EEPROM_ANTENNA, &eeprom);
  1138. /*
  1139. * Identify RF chipset.
  1140. */
  1141. value = rt2x00_get_field16(eeprom, EEPROM_ANTENNA_RF_TYPE);
  1142. rt2x00pci_register_read(rt2x00dev, CSR0, &reg);
  1143. rt2x00_set_chip_rf(rt2x00dev, value, reg);
  1144. if (!rt2x00_rf(&rt2x00dev->chip, RF2420) &&
  1145. !rt2x00_rf(&rt2x00dev->chip, RF2421)) {
  1146. ERROR(rt2x00dev, "Invalid RF chipset detected.\n");
  1147. return -ENODEV;
  1148. }
  1149. /*
  1150. * Identify default antenna configuration.
  1151. */
  1152. rt2x00dev->default_ant.tx =
  1153. rt2x00_get_field16(eeprom, EEPROM_ANTENNA_TX_DEFAULT);
  1154. rt2x00dev->default_ant.rx =
  1155. rt2x00_get_field16(eeprom, EEPROM_ANTENNA_RX_DEFAULT);
  1156. /*
  1157. * When the eeprom indicates SW_DIVERSITY use HW_DIVERSITY instead.
  1158. * I am not 100% sure about this, but the legacy drivers do not
  1159. * indicate antenna swapping in software is required when
  1160. * diversity is enabled.
  1161. */
  1162. if (rt2x00dev->default_ant.tx == ANTENNA_SW_DIVERSITY)
  1163. rt2x00dev->default_ant.tx = ANTENNA_HW_DIVERSITY;
  1164. if (rt2x00dev->default_ant.rx == ANTENNA_SW_DIVERSITY)
  1165. rt2x00dev->default_ant.rx = ANTENNA_HW_DIVERSITY;
  1166. /*
  1167. * Store led mode, for correct led behaviour.
  1168. */
  1169. #ifdef CONFIG_RT2X00_LIB_LEDS
  1170. value = rt2x00_get_field16(eeprom, EEPROM_ANTENNA_LED_MODE);
  1171. rt2400pci_init_led(rt2x00dev, &rt2x00dev->led_radio, LED_TYPE_RADIO);
  1172. if (value == LED_MODE_TXRX_ACTIVITY ||
  1173. value == LED_MODE_DEFAULT ||
  1174. value == LED_MODE_ASUS)
  1175. rt2400pci_init_led(rt2x00dev, &rt2x00dev->led_qual,
  1176. LED_TYPE_ACTIVITY);
  1177. #endif /* CONFIG_RT2X00_LIB_LEDS */
  1178. /*
  1179. * Detect if this device has an hardware controlled radio.
  1180. */
  1181. if (rt2x00_get_field16(eeprom, EEPROM_ANTENNA_HARDWARE_RADIO))
  1182. __set_bit(CONFIG_SUPPORT_HW_BUTTON, &rt2x00dev->flags);
  1183. /*
  1184. * Check if the BBP tuning should be enabled.
  1185. */
  1186. if (!rt2x00_get_field16(eeprom, EEPROM_ANTENNA_RX_AGCVGC_TUNING))
  1187. __set_bit(CONFIG_DISABLE_LINK_TUNING, &rt2x00dev->flags);
  1188. return 0;
  1189. }
  1190. /*
  1191. * RF value list for RF2420 & RF2421
  1192. * Supports: 2.4 GHz
  1193. */
  1194. static const struct rf_channel rf_vals_b[] = {
  1195. { 1, 0x00022058, 0x000c1fda, 0x00000101, 0 },
  1196. { 2, 0x00022058, 0x000c1fee, 0x00000101, 0 },
  1197. { 3, 0x00022058, 0x000c2002, 0x00000101, 0 },
  1198. { 4, 0x00022058, 0x000c2016, 0x00000101, 0 },
  1199. { 5, 0x00022058, 0x000c202a, 0x00000101, 0 },
  1200. { 6, 0x00022058, 0x000c203e, 0x00000101, 0 },
  1201. { 7, 0x00022058, 0x000c2052, 0x00000101, 0 },
  1202. { 8, 0x00022058, 0x000c2066, 0x00000101, 0 },
  1203. { 9, 0x00022058, 0x000c207a, 0x00000101, 0 },
  1204. { 10, 0x00022058, 0x000c208e, 0x00000101, 0 },
  1205. { 11, 0x00022058, 0x000c20a2, 0x00000101, 0 },
  1206. { 12, 0x00022058, 0x000c20b6, 0x00000101, 0 },
  1207. { 13, 0x00022058, 0x000c20ca, 0x00000101, 0 },
  1208. { 14, 0x00022058, 0x000c20fa, 0x00000101, 0 },
  1209. };
  1210. static int rt2400pci_probe_hw_mode(struct rt2x00_dev *rt2x00dev)
  1211. {
  1212. struct hw_mode_spec *spec = &rt2x00dev->spec;
  1213. struct channel_info *info;
  1214. char *tx_power;
  1215. unsigned int i;
  1216. /*
  1217. * Initialize all hw fields.
  1218. */
  1219. rt2x00dev->hw->flags = IEEE80211_HW_HOST_BROADCAST_PS_BUFFERING |
  1220. IEEE80211_HW_SIGNAL_DBM |
  1221. IEEE80211_HW_SUPPORTS_PS |
  1222. IEEE80211_HW_PS_NULLFUNC_STACK;
  1223. rt2x00dev->hw->extra_tx_headroom = 0;
  1224. SET_IEEE80211_DEV(rt2x00dev->hw, rt2x00dev->dev);
  1225. SET_IEEE80211_PERM_ADDR(rt2x00dev->hw,
  1226. rt2x00_eeprom_addr(rt2x00dev,
  1227. EEPROM_MAC_ADDR_0));
  1228. /*
  1229. * Initialize hw_mode information.
  1230. */
  1231. spec->supported_bands = SUPPORT_BAND_2GHZ;
  1232. spec->supported_rates = SUPPORT_RATE_CCK;
  1233. spec->num_channels = ARRAY_SIZE(rf_vals_b);
  1234. spec->channels = rf_vals_b;
  1235. /*
  1236. * Create channel information array
  1237. */
  1238. info = kzalloc(spec->num_channels * sizeof(*info), GFP_KERNEL);
  1239. if (!info)
  1240. return -ENOMEM;
  1241. spec->channels_info = info;
  1242. tx_power = rt2x00_eeprom_addr(rt2x00dev, EEPROM_TXPOWER_START);
  1243. for (i = 0; i < 14; i++)
  1244. info[i].tx_power1 = TXPOWER_FROM_DEV(tx_power[i]);
  1245. return 0;
  1246. }
  1247. static int rt2400pci_probe_hw(struct rt2x00_dev *rt2x00dev)
  1248. {
  1249. int retval;
  1250. /*
  1251. * Allocate eeprom data.
  1252. */
  1253. retval = rt2400pci_validate_eeprom(rt2x00dev);
  1254. if (retval)
  1255. return retval;
  1256. retval = rt2400pci_init_eeprom(rt2x00dev);
  1257. if (retval)
  1258. return retval;
  1259. /*
  1260. * Initialize hw specifications.
  1261. */
  1262. retval = rt2400pci_probe_hw_mode(rt2x00dev);
  1263. if (retval)
  1264. return retval;
  1265. /*
  1266. * This device requires the atim queue and DMA-mapped skbs.
  1267. */
  1268. __set_bit(DRIVER_REQUIRE_ATIM_QUEUE, &rt2x00dev->flags);
  1269. __set_bit(DRIVER_REQUIRE_DMA, &rt2x00dev->flags);
  1270. /*
  1271. * Set the rssi offset.
  1272. */
  1273. rt2x00dev->rssi_offset = DEFAULT_RSSI_OFFSET;
  1274. return 0;
  1275. }
  1276. /*
  1277. * IEEE80211 stack callback functions.
  1278. */
  1279. static int rt2400pci_conf_tx(struct ieee80211_hw *hw, u16 queue,
  1280. const struct ieee80211_tx_queue_params *params)
  1281. {
  1282. struct rt2x00_dev *rt2x00dev = hw->priv;
  1283. /*
  1284. * We don't support variating cw_min and cw_max variables
  1285. * per queue. So by default we only configure the TX queue,
  1286. * and ignore all other configurations.
  1287. */
  1288. if (queue != 0)
  1289. return -EINVAL;
  1290. if (rt2x00mac_conf_tx(hw, queue, params))
  1291. return -EINVAL;
  1292. /*
  1293. * Write configuration to register.
  1294. */
  1295. rt2400pci_config_cw(rt2x00dev,
  1296. rt2x00dev->tx->cw_min, rt2x00dev->tx->cw_max);
  1297. return 0;
  1298. }
  1299. static u64 rt2400pci_get_tsf(struct ieee80211_hw *hw)
  1300. {
  1301. struct rt2x00_dev *rt2x00dev = hw->priv;
  1302. u64 tsf;
  1303. u32 reg;
  1304. rt2x00pci_register_read(rt2x00dev, CSR17, &reg);
  1305. tsf = (u64) rt2x00_get_field32(reg, CSR17_HIGH_TSFTIMER) << 32;
  1306. rt2x00pci_register_read(rt2x00dev, CSR16, &reg);
  1307. tsf |= rt2x00_get_field32(reg, CSR16_LOW_TSFTIMER);
  1308. return tsf;
  1309. }
  1310. static int rt2400pci_tx_last_beacon(struct ieee80211_hw *hw)
  1311. {
  1312. struct rt2x00_dev *rt2x00dev = hw->priv;
  1313. u32 reg;
  1314. rt2x00pci_register_read(rt2x00dev, CSR15, &reg);
  1315. return rt2x00_get_field32(reg, CSR15_BEACON_SENT);
  1316. }
  1317. static const struct ieee80211_ops rt2400pci_mac80211_ops = {
  1318. .tx = rt2x00mac_tx,
  1319. .start = rt2x00mac_start,
  1320. .stop = rt2x00mac_stop,
  1321. .add_interface = rt2x00mac_add_interface,
  1322. .remove_interface = rt2x00mac_remove_interface,
  1323. .config = rt2x00mac_config,
  1324. .configure_filter = rt2x00mac_configure_filter,
  1325. .set_tim = rt2x00mac_set_tim,
  1326. .get_stats = rt2x00mac_get_stats,
  1327. .bss_info_changed = rt2x00mac_bss_info_changed,
  1328. .conf_tx = rt2400pci_conf_tx,
  1329. .get_tx_stats = rt2x00mac_get_tx_stats,
  1330. .get_tsf = rt2400pci_get_tsf,
  1331. .tx_last_beacon = rt2400pci_tx_last_beacon,
  1332. .rfkill_poll = rt2x00mac_rfkill_poll,
  1333. };
  1334. static const struct rt2x00lib_ops rt2400pci_rt2x00_ops = {
  1335. .irq_handler = rt2400pci_interrupt,
  1336. .probe_hw = rt2400pci_probe_hw,
  1337. .initialize = rt2x00pci_initialize,
  1338. .uninitialize = rt2x00pci_uninitialize,
  1339. .get_entry_state = rt2400pci_get_entry_state,
  1340. .clear_entry = rt2400pci_clear_entry,
  1341. .set_device_state = rt2400pci_set_device_state,
  1342. .rfkill_poll = rt2400pci_rfkill_poll,
  1343. .link_stats = rt2400pci_link_stats,
  1344. .reset_tuner = rt2400pci_reset_tuner,
  1345. .link_tuner = rt2400pci_link_tuner,
  1346. .write_tx_desc = rt2400pci_write_tx_desc,
  1347. .write_tx_data = rt2x00pci_write_tx_data,
  1348. .write_beacon = rt2400pci_write_beacon,
  1349. .kick_tx_queue = rt2400pci_kick_tx_queue,
  1350. .kill_tx_queue = rt2400pci_kill_tx_queue,
  1351. .fill_rxdone = rt2400pci_fill_rxdone,
  1352. .config_filter = rt2400pci_config_filter,
  1353. .config_intf = rt2400pci_config_intf,
  1354. .config_erp = rt2400pci_config_erp,
  1355. .config_ant = rt2400pci_config_ant,
  1356. .config = rt2400pci_config,
  1357. };
  1358. static const struct data_queue_desc rt2400pci_queue_rx = {
  1359. .entry_num = RX_ENTRIES,
  1360. .data_size = DATA_FRAME_SIZE,
  1361. .desc_size = RXD_DESC_SIZE,
  1362. .priv_size = sizeof(struct queue_entry_priv_pci),
  1363. };
  1364. static const struct data_queue_desc rt2400pci_queue_tx = {
  1365. .entry_num = TX_ENTRIES,
  1366. .data_size = DATA_FRAME_SIZE,
  1367. .desc_size = TXD_DESC_SIZE,
  1368. .priv_size = sizeof(struct queue_entry_priv_pci),
  1369. };
  1370. static const struct data_queue_desc rt2400pci_queue_bcn = {
  1371. .entry_num = BEACON_ENTRIES,
  1372. .data_size = MGMT_FRAME_SIZE,
  1373. .desc_size = TXD_DESC_SIZE,
  1374. .priv_size = sizeof(struct queue_entry_priv_pci),
  1375. };
  1376. static const struct data_queue_desc rt2400pci_queue_atim = {
  1377. .entry_num = ATIM_ENTRIES,
  1378. .data_size = DATA_FRAME_SIZE,
  1379. .desc_size = TXD_DESC_SIZE,
  1380. .priv_size = sizeof(struct queue_entry_priv_pci),
  1381. };
  1382. static const struct rt2x00_ops rt2400pci_ops = {
  1383. .name = KBUILD_MODNAME,
  1384. .max_sta_intf = 1,
  1385. .max_ap_intf = 1,
  1386. .eeprom_size = EEPROM_SIZE,
  1387. .rf_size = RF_SIZE,
  1388. .tx_queues = NUM_TX_QUEUES,
  1389. .rx = &rt2400pci_queue_rx,
  1390. .tx = &rt2400pci_queue_tx,
  1391. .bcn = &rt2400pci_queue_bcn,
  1392. .atim = &rt2400pci_queue_atim,
  1393. .lib = &rt2400pci_rt2x00_ops,
  1394. .hw = &rt2400pci_mac80211_ops,
  1395. #ifdef CONFIG_RT2X00_LIB_DEBUGFS
  1396. .debugfs = &rt2400pci_rt2x00debug,
  1397. #endif /* CONFIG_RT2X00_LIB_DEBUGFS */
  1398. };
  1399. /*
  1400. * RT2400pci module information.
  1401. */
  1402. static struct pci_device_id rt2400pci_device_table[] = {
  1403. { PCI_DEVICE(0x1814, 0x0101), PCI_DEVICE_DATA(&rt2400pci_ops) },
  1404. { 0, }
  1405. };
  1406. MODULE_AUTHOR(DRV_PROJECT);
  1407. MODULE_VERSION(DRV_VERSION);
  1408. MODULE_DESCRIPTION("Ralink RT2400 PCI & PCMCIA Wireless LAN driver.");
  1409. MODULE_SUPPORTED_DEVICE("Ralink RT2460 PCI & PCMCIA chipset based cards");
  1410. MODULE_DEVICE_TABLE(pci, rt2400pci_device_table);
  1411. MODULE_LICENSE("GPL");
  1412. static struct pci_driver rt2400pci_driver = {
  1413. .name = KBUILD_MODNAME,
  1414. .id_table = rt2400pci_device_table,
  1415. .probe = rt2x00pci_probe,
  1416. .remove = __devexit_p(rt2x00pci_remove),
  1417. .suspend = rt2x00pci_suspend,
  1418. .resume = rt2x00pci_resume,
  1419. };
  1420. static int __init rt2400pci_init(void)
  1421. {
  1422. return pci_register_driver(&rt2400pci_driver);
  1423. }
  1424. static void __exit rt2400pci_exit(void)
  1425. {
  1426. pci_unregister_driver(&rt2400pci_driver);
  1427. }
  1428. module_init(rt2400pci_init);
  1429. module_exit(rt2400pci_exit);