eeprom.h 19 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670
  1. /*
  2. * Copyright (c) 2008-2009 Atheros Communications Inc.
  3. *
  4. * Permission to use, copy, modify, and/or distribute this software for any
  5. * purpose with or without fee is hereby granted, provided that the above
  6. * copyright notice and this permission notice appear in all copies.
  7. *
  8. * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
  9. * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
  10. * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
  11. * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
  12. * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
  13. * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
  14. * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
  15. */
  16. #ifndef EEPROM_H
  17. #define EEPROM_H
  18. #include <net/cfg80211.h>
  19. #define AH_USE_EEPROM 0x1
  20. #ifdef __BIG_ENDIAN
  21. #define AR5416_EEPROM_MAGIC 0x5aa5
  22. #else
  23. #define AR5416_EEPROM_MAGIC 0xa55a
  24. #endif
  25. #define CTRY_DEBUG 0x1ff
  26. #define CTRY_DEFAULT 0
  27. #define AR_EEPROM_EEPCAP_COMPRESS_DIS 0x0001
  28. #define AR_EEPROM_EEPCAP_AES_DIS 0x0002
  29. #define AR_EEPROM_EEPCAP_FASTFRAME_DIS 0x0004
  30. #define AR_EEPROM_EEPCAP_BURST_DIS 0x0008
  31. #define AR_EEPROM_EEPCAP_MAXQCU 0x01F0
  32. #define AR_EEPROM_EEPCAP_MAXQCU_S 4
  33. #define AR_EEPROM_EEPCAP_HEAVY_CLIP_EN 0x0200
  34. #define AR_EEPROM_EEPCAP_KC_ENTRIES 0xF000
  35. #define AR_EEPROM_EEPCAP_KC_ENTRIES_S 12
  36. #define AR_EEPROM_EEREGCAP_EN_FCC_MIDBAND 0x0040
  37. #define AR_EEPROM_EEREGCAP_EN_KK_U1_EVEN 0x0080
  38. #define AR_EEPROM_EEREGCAP_EN_KK_U2 0x0100
  39. #define AR_EEPROM_EEREGCAP_EN_KK_MIDBAND 0x0200
  40. #define AR_EEPROM_EEREGCAP_EN_KK_U1_ODD 0x0400
  41. #define AR_EEPROM_EEREGCAP_EN_KK_NEW_11A 0x0800
  42. #define AR_EEPROM_EEREGCAP_EN_KK_U1_ODD_PRE4_0 0x4000
  43. #define AR_EEPROM_EEREGCAP_EN_KK_NEW_11A_PRE4_0 0x8000
  44. #define AR5416_EEPROM_MAGIC_OFFSET 0x0
  45. #define AR5416_EEPROM_S 2
  46. #define AR5416_EEPROM_OFFSET 0x2000
  47. #define AR5416_EEPROM_MAX 0xae0
  48. #define AR5416_EEPROM_START_ADDR \
  49. (AR_SREV_9100(ah)) ? 0x1fff1000 : 0x503f1200
  50. #define SD_NO_CTL 0xE0
  51. #define NO_CTL 0xff
  52. #define CTL_MODE_M 7
  53. #define CTL_11A 0
  54. #define CTL_11B 1
  55. #define CTL_11G 2
  56. #define CTL_2GHT20 5
  57. #define CTL_5GHT20 6
  58. #define CTL_2GHT40 7
  59. #define CTL_5GHT40 8
  60. #define EXT_ADDITIVE (0x8000)
  61. #define CTL_11A_EXT (CTL_11A | EXT_ADDITIVE)
  62. #define CTL_11G_EXT (CTL_11G | EXT_ADDITIVE)
  63. #define CTL_11B_EXT (CTL_11B | EXT_ADDITIVE)
  64. #define SUB_NUM_CTL_MODES_AT_5G_40 2
  65. #define SUB_NUM_CTL_MODES_AT_2G_40 3
  66. #define INCREASE_MAXPOW_BY_TWO_CHAIN 6 /* 10*log10(2)*2 */
  67. #define INCREASE_MAXPOW_BY_THREE_CHAIN 10 /* 10*log10(3)*2 */
  68. /*
  69. * For AR9285 and later chipsets, the following bits are not being programmed
  70. * in EEPROM and so need to be enabled always.
  71. *
  72. * Bit 0: en_fcc_mid
  73. * Bit 1: en_jap_mid
  74. * Bit 2: en_fcc_dfs_ht40
  75. * Bit 3: en_jap_ht40
  76. * Bit 4: en_jap_dfs_ht40
  77. */
  78. #define AR9285_RDEXT_DEFAULT 0x1F
  79. #define AR_EEPROM_MAC(i) (0x1d+(i))
  80. #define ATH9K_POW_SM(_r, _s) (((_r) & 0x3f) << (_s))
  81. #define FREQ2FBIN(x, y) ((y) ? ((x) - 2300) : (((x) - 4800) / 5))
  82. #define ath9k_hw_use_flash(_ah) (!(_ah->ah_flags & AH_USE_EEPROM))
  83. #define AR5416_VER_MASK (eep->baseEepHeader.version & AR5416_EEP_VER_MINOR_MASK)
  84. #define OLC_FOR_AR9280_20_LATER (AR_SREV_9280_20_OR_LATER(ah) && \
  85. ah->eep_ops->get_eeprom(ah, EEP_OL_PWRCTRL))
  86. #define OLC_FOR_AR9287_10_LATER (AR_SREV_9287_10_OR_LATER(ah) && \
  87. ah->eep_ops->get_eeprom(ah, EEP_OL_PWRCTRL))
  88. #define AR_EEPROM_RFSILENT_GPIO_SEL 0x001c
  89. #define AR_EEPROM_RFSILENT_GPIO_SEL_S 2
  90. #define AR_EEPROM_RFSILENT_POLARITY 0x0002
  91. #define AR_EEPROM_RFSILENT_POLARITY_S 1
  92. #define EEP_RFSILENT_ENABLED 0x0001
  93. #define EEP_RFSILENT_ENABLED_S 0
  94. #define EEP_RFSILENT_POLARITY 0x0002
  95. #define EEP_RFSILENT_POLARITY_S 1
  96. #define EEP_RFSILENT_GPIO_SEL 0x001c
  97. #define EEP_RFSILENT_GPIO_SEL_S 2
  98. #define AR5416_OPFLAGS_11A 0x01
  99. #define AR5416_OPFLAGS_11G 0x02
  100. #define AR5416_OPFLAGS_N_5G_HT40 0x04
  101. #define AR5416_OPFLAGS_N_2G_HT40 0x08
  102. #define AR5416_OPFLAGS_N_5G_HT20 0x10
  103. #define AR5416_OPFLAGS_N_2G_HT20 0x20
  104. #define AR5416_EEP_NO_BACK_VER 0x1
  105. #define AR5416_EEP_VER 0xE
  106. #define AR5416_EEP_VER_MINOR_MASK 0x0FFF
  107. #define AR5416_EEP_MINOR_VER_2 0x2
  108. #define AR5416_EEP_MINOR_VER_3 0x3
  109. #define AR5416_EEP_MINOR_VER_7 0x7
  110. #define AR5416_EEP_MINOR_VER_9 0x9
  111. #define AR5416_EEP_MINOR_VER_16 0x10
  112. #define AR5416_EEP_MINOR_VER_17 0x11
  113. #define AR5416_EEP_MINOR_VER_19 0x13
  114. #define AR5416_EEP_MINOR_VER_20 0x14
  115. #define AR5416_EEP_MINOR_VER_22 0x16
  116. #define AR5416_NUM_5G_CAL_PIERS 8
  117. #define AR5416_NUM_2G_CAL_PIERS 4
  118. #define AR5416_NUM_5G_20_TARGET_POWERS 8
  119. #define AR5416_NUM_5G_40_TARGET_POWERS 8
  120. #define AR5416_NUM_2G_CCK_TARGET_POWERS 3
  121. #define AR5416_NUM_2G_20_TARGET_POWERS 4
  122. #define AR5416_NUM_2G_40_TARGET_POWERS 4
  123. #define AR5416_NUM_CTLS 24
  124. #define AR5416_NUM_BAND_EDGES 8
  125. #define AR5416_NUM_PD_GAINS 4
  126. #define AR5416_PD_GAINS_IN_MASK 4
  127. #define AR5416_PD_GAIN_ICEPTS 5
  128. #define AR5416_EEPROM_MODAL_SPURS 5
  129. #define AR5416_MAX_RATE_POWER 63
  130. #define AR5416_NUM_PDADC_VALUES 128
  131. #define AR5416_BCHAN_UNUSED 0xFF
  132. #define AR5416_MAX_PWR_RANGE_IN_HALF_DB 64
  133. #define AR5416_MAX_CHAINS 3
  134. #define AR5416_PWR_TABLE_OFFSET -5
  135. /* Rx gain type values */
  136. #define AR5416_EEP_RXGAIN_23DB_BACKOFF 0
  137. #define AR5416_EEP_RXGAIN_13DB_BACKOFF 1
  138. #define AR5416_EEP_RXGAIN_ORIG 2
  139. /* Tx gain type values */
  140. #define AR5416_EEP_TXGAIN_ORIGINAL 0
  141. #define AR5416_EEP_TXGAIN_HIGH_POWER 1
  142. #define AR5416_EEP4K_START_LOC 64
  143. #define AR5416_EEP4K_NUM_2G_CAL_PIERS 3
  144. #define AR5416_EEP4K_NUM_2G_CCK_TARGET_POWERS 3
  145. #define AR5416_EEP4K_NUM_2G_20_TARGET_POWERS 3
  146. #define AR5416_EEP4K_NUM_2G_40_TARGET_POWERS 3
  147. #define AR5416_EEP4K_NUM_CTLS 12
  148. #define AR5416_EEP4K_NUM_BAND_EDGES 4
  149. #define AR5416_EEP4K_NUM_PD_GAINS 2
  150. #define AR5416_EEP4K_PD_GAINS_IN_MASK 4
  151. #define AR5416_EEP4K_PD_GAIN_ICEPTS 5
  152. #define AR5416_EEP4K_MAX_CHAINS 1
  153. #define AR9280_TX_GAIN_TABLE_SIZE 22
  154. #define AR9287_EEP_VER 0xE
  155. #define AR9287_EEP_VER_MINOR_MASK 0xFFF
  156. #define AR9287_EEP_MINOR_VER_1 0x1
  157. #define AR9287_EEP_MINOR_VER_2 0x2
  158. #define AR9287_EEP_MINOR_VER_3 0x3
  159. #define AR9287_EEP_MINOR_VER AR9287_EEP_MINOR_VER_3
  160. #define AR9287_EEP_MINOR_VER_b AR9287_EEP_MINOR_VER
  161. #define AR9287_EEP_NO_BACK_VER AR9287_EEP_MINOR_VER_1
  162. #define AR9287_EEP_START_LOC 128
  163. #define AR9287_NUM_2G_CAL_PIERS 3
  164. #define AR9287_NUM_2G_CCK_TARGET_POWERS 3
  165. #define AR9287_NUM_2G_20_TARGET_POWERS 3
  166. #define AR9287_NUM_2G_40_TARGET_POWERS 3
  167. #define AR9287_NUM_CTLS 12
  168. #define AR9287_NUM_BAND_EDGES 4
  169. #define AR9287_NUM_PD_GAINS 4
  170. #define AR9287_PD_GAINS_IN_MASK 4
  171. #define AR9287_PD_GAIN_ICEPTS 1
  172. #define AR9287_EEPROM_MODAL_SPURS 5
  173. #define AR9287_MAX_RATE_POWER 63
  174. #define AR9287_NUM_PDADC_VALUES 128
  175. #define AR9287_NUM_RATES 16
  176. #define AR9287_BCHAN_UNUSED 0xFF
  177. #define AR9287_MAX_PWR_RANGE_IN_HALF_DB 64
  178. #define AR9287_OPFLAGS_11A 0x01
  179. #define AR9287_OPFLAGS_11G 0x02
  180. #define AR9287_OPFLAGS_2G_HT40 0x08
  181. #define AR9287_OPFLAGS_2G_HT20 0x20
  182. #define AR9287_OPFLAGS_5G_HT40 0x04
  183. #define AR9287_OPFLAGS_5G_HT20 0x10
  184. #define AR9287_EEPMISC_BIG_ENDIAN 0x01
  185. #define AR9287_EEPMISC_WOW 0x02
  186. #define AR9287_MAX_CHAINS 2
  187. #define AR9287_ANT_16S 32
  188. #define AR9287_custdatasize 20
  189. #define AR9287_NUM_ANT_CHAIN_FIELDS 6
  190. #define AR9287_NUM_ANT_COMMON_FIELDS 4
  191. #define AR9287_SIZE_ANT_CHAIN_FIELD 2
  192. #define AR9287_SIZE_ANT_COMMON_FIELD 4
  193. #define AR9287_ANT_CHAIN_MASK 0x3
  194. #define AR9287_ANT_COMMON_MASK 0xf
  195. #define AR9287_CHAIN_0_IDX 0
  196. #define AR9287_CHAIN_1_IDX 1
  197. #define AR9287_DATA_SZ 32
  198. #define AR9287_PWR_TABLE_OFFSET_DB -5
  199. #define AR9287_CHECKSUM_LOCATION (AR9287_EEP_START_LOC + 1)
  200. enum eeprom_param {
  201. EEP_NFTHRESH_5,
  202. EEP_NFTHRESH_2,
  203. EEP_MAC_MSW,
  204. EEP_MAC_MID,
  205. EEP_MAC_LSW,
  206. EEP_REG_0,
  207. EEP_REG_1,
  208. EEP_OP_CAP,
  209. EEP_OP_MODE,
  210. EEP_RF_SILENT,
  211. EEP_OB_5,
  212. EEP_DB_5,
  213. EEP_OB_2,
  214. EEP_DB_2,
  215. EEP_MINOR_REV,
  216. EEP_TX_MASK,
  217. EEP_RX_MASK,
  218. EEP_RXGAIN_TYPE,
  219. EEP_TXGAIN_TYPE,
  220. EEP_OL_PWRCTRL,
  221. EEP_RC_CHAIN_MASK,
  222. EEP_DAC_HPWR_5G,
  223. EEP_FRAC_N_5G,
  224. EEP_DEV_TYPE,
  225. EEP_TEMPSENSE_SLOPE,
  226. EEP_TEMPSENSE_SLOPE_PAL_ON,
  227. EEP_PWR_TABLE_OFFSET
  228. };
  229. enum ar5416_rates {
  230. rate6mb, rate9mb, rate12mb, rate18mb,
  231. rate24mb, rate36mb, rate48mb, rate54mb,
  232. rate1l, rate2l, rate2s, rate5_5l,
  233. rate5_5s, rate11l, rate11s, rateXr,
  234. rateHt20_0, rateHt20_1, rateHt20_2, rateHt20_3,
  235. rateHt20_4, rateHt20_5, rateHt20_6, rateHt20_7,
  236. rateHt40_0, rateHt40_1, rateHt40_2, rateHt40_3,
  237. rateHt40_4, rateHt40_5, rateHt40_6, rateHt40_7,
  238. rateDupCck, rateDupOfdm, rateExtCck, rateExtOfdm,
  239. Ar5416RateSize
  240. };
  241. enum ath9k_hal_freq_band {
  242. ATH9K_HAL_FREQ_BAND_5GHZ = 0,
  243. ATH9K_HAL_FREQ_BAND_2GHZ = 1
  244. };
  245. struct base_eep_header {
  246. u16 length;
  247. u16 checksum;
  248. u16 version;
  249. u8 opCapFlags;
  250. u8 eepMisc;
  251. u16 regDmn[2];
  252. u8 macAddr[6];
  253. u8 rxMask;
  254. u8 txMask;
  255. u16 rfSilent;
  256. u16 blueToothOptions;
  257. u16 deviceCap;
  258. u32 binBuildNumber;
  259. u8 deviceType;
  260. u8 pwdclkind;
  261. u8 futureBase_1[2];
  262. u8 rxGainType;
  263. u8 dacHiPwrMode_5G;
  264. u8 openLoopPwrCntl;
  265. u8 dacLpMode;
  266. u8 txGainType;
  267. u8 rcChainMask;
  268. u8 desiredScaleCCK;
  269. u8 power_table_offset;
  270. u8 frac_n_5g;
  271. u8 futureBase_3[21];
  272. } __packed;
  273. struct base_eep_header_4k {
  274. u16 length;
  275. u16 checksum;
  276. u16 version;
  277. u8 opCapFlags;
  278. u8 eepMisc;
  279. u16 regDmn[2];
  280. u8 macAddr[6];
  281. u8 rxMask;
  282. u8 txMask;
  283. u16 rfSilent;
  284. u16 blueToothOptions;
  285. u16 deviceCap;
  286. u32 binBuildNumber;
  287. u8 deviceType;
  288. u8 txGainType;
  289. } __packed;
  290. struct spur_chan {
  291. u16 spurChan;
  292. u8 spurRangeLow;
  293. u8 spurRangeHigh;
  294. } __packed;
  295. struct modal_eep_header {
  296. u32 antCtrlChain[AR5416_MAX_CHAINS];
  297. u32 antCtrlCommon;
  298. u8 antennaGainCh[AR5416_MAX_CHAINS];
  299. u8 switchSettling;
  300. u8 txRxAttenCh[AR5416_MAX_CHAINS];
  301. u8 rxTxMarginCh[AR5416_MAX_CHAINS];
  302. u8 adcDesiredSize;
  303. u8 pgaDesiredSize;
  304. u8 xlnaGainCh[AR5416_MAX_CHAINS];
  305. u8 txEndToXpaOff;
  306. u8 txEndToRxOn;
  307. u8 txFrameToXpaOn;
  308. u8 thresh62;
  309. u8 noiseFloorThreshCh[AR5416_MAX_CHAINS];
  310. u8 xpdGain;
  311. u8 xpd;
  312. u8 iqCalICh[AR5416_MAX_CHAINS];
  313. u8 iqCalQCh[AR5416_MAX_CHAINS];
  314. u8 pdGainOverlap;
  315. u8 ob;
  316. u8 db;
  317. u8 xpaBiasLvl;
  318. u8 pwrDecreaseFor2Chain;
  319. u8 pwrDecreaseFor3Chain;
  320. u8 txFrameToDataStart;
  321. u8 txFrameToPaOn;
  322. u8 ht40PowerIncForPdadc;
  323. u8 bswAtten[AR5416_MAX_CHAINS];
  324. u8 bswMargin[AR5416_MAX_CHAINS];
  325. u8 swSettleHt40;
  326. u8 xatten2Db[AR5416_MAX_CHAINS];
  327. u8 xatten2Margin[AR5416_MAX_CHAINS];
  328. u8 ob_ch1;
  329. u8 db_ch1;
  330. u8 useAnt1:1,
  331. force_xpaon:1,
  332. local_bias:1,
  333. femBandSelectUsed:1, xlnabufin:1, xlnaisel:2, xlnabufmode:1;
  334. u8 miscBits;
  335. u16 xpaBiasLvlFreq[3];
  336. u8 futureModal[6];
  337. struct spur_chan spurChans[AR5416_EEPROM_MODAL_SPURS];
  338. } __packed;
  339. struct calDataPerFreqOpLoop {
  340. u8 pwrPdg[2][5];
  341. u8 vpdPdg[2][5];
  342. u8 pcdac[2][5];
  343. u8 empty[2][5];
  344. } __packed;
  345. struct modal_eep_4k_header {
  346. u32 antCtrlChain[AR5416_EEP4K_MAX_CHAINS];
  347. u32 antCtrlCommon;
  348. u8 antennaGainCh[AR5416_EEP4K_MAX_CHAINS];
  349. u8 switchSettling;
  350. u8 txRxAttenCh[AR5416_EEP4K_MAX_CHAINS];
  351. u8 rxTxMarginCh[AR5416_EEP4K_MAX_CHAINS];
  352. u8 adcDesiredSize;
  353. u8 pgaDesiredSize;
  354. u8 xlnaGainCh[AR5416_EEP4K_MAX_CHAINS];
  355. u8 txEndToXpaOff;
  356. u8 txEndToRxOn;
  357. u8 txFrameToXpaOn;
  358. u8 thresh62;
  359. u8 noiseFloorThreshCh[AR5416_EEP4K_MAX_CHAINS];
  360. u8 xpdGain;
  361. u8 xpd;
  362. u8 iqCalICh[AR5416_EEP4K_MAX_CHAINS];
  363. u8 iqCalQCh[AR5416_EEP4K_MAX_CHAINS];
  364. u8 pdGainOverlap;
  365. u8 ob_01;
  366. u8 db1_01;
  367. u8 xpaBiasLvl;
  368. u8 txFrameToDataStart;
  369. u8 txFrameToPaOn;
  370. u8 ht40PowerIncForPdadc;
  371. u8 bswAtten[AR5416_EEP4K_MAX_CHAINS];
  372. u8 bswMargin[AR5416_EEP4K_MAX_CHAINS];
  373. u8 swSettleHt40;
  374. u8 xatten2Db[AR5416_EEP4K_MAX_CHAINS];
  375. u8 xatten2Margin[AR5416_EEP4K_MAX_CHAINS];
  376. u8 db2_01;
  377. u8 version;
  378. u16 ob_234;
  379. u16 db1_234;
  380. u16 db2_234;
  381. u8 futureModal[4];
  382. struct spur_chan spurChans[AR5416_EEPROM_MODAL_SPURS];
  383. } __packed;
  384. struct base_eep_ar9287_header {
  385. u16 length;
  386. u16 checksum;
  387. u16 version;
  388. u8 opCapFlags;
  389. u8 eepMisc;
  390. u16 regDmn[2];
  391. u8 macAddr[6];
  392. u8 rxMask;
  393. u8 txMask;
  394. u16 rfSilent;
  395. u16 blueToothOptions;
  396. u16 deviceCap;
  397. u32 binBuildNumber;
  398. u8 deviceType;
  399. u8 openLoopPwrCntl;
  400. int8_t pwrTableOffset;
  401. int8_t tempSensSlope;
  402. int8_t tempSensSlopePalOn;
  403. u8 futureBase[29];
  404. } __packed;
  405. struct modal_eep_ar9287_header {
  406. u32 antCtrlChain[AR9287_MAX_CHAINS];
  407. u32 antCtrlCommon;
  408. int8_t antennaGainCh[AR9287_MAX_CHAINS];
  409. u8 switchSettling;
  410. u8 txRxAttenCh[AR9287_MAX_CHAINS];
  411. u8 rxTxMarginCh[AR9287_MAX_CHAINS];
  412. int8_t adcDesiredSize;
  413. u8 txEndToXpaOff;
  414. u8 txEndToRxOn;
  415. u8 txFrameToXpaOn;
  416. u8 thresh62;
  417. int8_t noiseFloorThreshCh[AR9287_MAX_CHAINS];
  418. u8 xpdGain;
  419. u8 xpd;
  420. int8_t iqCalICh[AR9287_MAX_CHAINS];
  421. int8_t iqCalQCh[AR9287_MAX_CHAINS];
  422. u8 pdGainOverlap;
  423. u8 xpaBiasLvl;
  424. u8 txFrameToDataStart;
  425. u8 txFrameToPaOn;
  426. u8 ht40PowerIncForPdadc;
  427. u8 bswAtten[AR9287_MAX_CHAINS];
  428. u8 bswMargin[AR9287_MAX_CHAINS];
  429. u8 swSettleHt40;
  430. u8 version;
  431. u8 db1;
  432. u8 db2;
  433. u8 ob_cck;
  434. u8 ob_psk;
  435. u8 ob_qam;
  436. u8 ob_pal_off;
  437. u8 futureModal[30];
  438. struct spur_chan spurChans[AR9287_EEPROM_MODAL_SPURS];
  439. } __packed;
  440. struct cal_data_per_freq {
  441. u8 pwrPdg[AR5416_NUM_PD_GAINS][AR5416_PD_GAIN_ICEPTS];
  442. u8 vpdPdg[AR5416_NUM_PD_GAINS][AR5416_PD_GAIN_ICEPTS];
  443. } __packed;
  444. struct cal_data_per_freq_4k {
  445. u8 pwrPdg[AR5416_EEP4K_NUM_PD_GAINS][AR5416_EEP4K_PD_GAIN_ICEPTS];
  446. u8 vpdPdg[AR5416_EEP4K_NUM_PD_GAINS][AR5416_EEP4K_PD_GAIN_ICEPTS];
  447. } __packed;
  448. struct cal_target_power_leg {
  449. u8 bChannel;
  450. u8 tPow2x[4];
  451. } __packed;
  452. struct cal_target_power_ht {
  453. u8 bChannel;
  454. u8 tPow2x[8];
  455. } __packed;
  456. #ifdef __BIG_ENDIAN_BITFIELD
  457. struct cal_ctl_edges {
  458. u8 bChannel;
  459. u8 flag:2, tPower:6;
  460. } __packed;
  461. #else
  462. struct cal_ctl_edges {
  463. u8 bChannel;
  464. u8 tPower:6, flag:2;
  465. } __packed;
  466. #endif
  467. struct cal_data_op_loop_ar9287 {
  468. u8 pwrPdg[2][5];
  469. u8 vpdPdg[2][5];
  470. u8 pcdac[2][5];
  471. u8 empty[2][5];
  472. } __packed;
  473. struct cal_data_per_freq_ar9287 {
  474. u8 pwrPdg[AR9287_NUM_PD_GAINS][AR9287_PD_GAIN_ICEPTS];
  475. u8 vpdPdg[AR9287_NUM_PD_GAINS][AR9287_PD_GAIN_ICEPTS];
  476. } __packed;
  477. union cal_data_per_freq_ar9287_u {
  478. struct cal_data_op_loop_ar9287 calDataOpen;
  479. struct cal_data_per_freq_ar9287 calDataClose;
  480. } __packed;
  481. struct cal_ctl_data_ar9287 {
  482. struct cal_ctl_edges
  483. ctlEdges[AR9287_MAX_CHAINS][AR9287_NUM_BAND_EDGES];
  484. } __packed;
  485. struct cal_ctl_data {
  486. struct cal_ctl_edges
  487. ctlEdges[AR5416_MAX_CHAINS][AR5416_NUM_BAND_EDGES];
  488. } __packed;
  489. struct cal_ctl_data_4k {
  490. struct cal_ctl_edges
  491. ctlEdges[AR5416_EEP4K_MAX_CHAINS][AR5416_EEP4K_NUM_BAND_EDGES];
  492. } __packed;
  493. struct ar5416_eeprom_def {
  494. struct base_eep_header baseEepHeader;
  495. u8 custData[64];
  496. struct modal_eep_header modalHeader[2];
  497. u8 calFreqPier5G[AR5416_NUM_5G_CAL_PIERS];
  498. u8 calFreqPier2G[AR5416_NUM_2G_CAL_PIERS];
  499. struct cal_data_per_freq
  500. calPierData5G[AR5416_MAX_CHAINS][AR5416_NUM_5G_CAL_PIERS];
  501. struct cal_data_per_freq
  502. calPierData2G[AR5416_MAX_CHAINS][AR5416_NUM_2G_CAL_PIERS];
  503. struct cal_target_power_leg
  504. calTargetPower5G[AR5416_NUM_5G_20_TARGET_POWERS];
  505. struct cal_target_power_ht
  506. calTargetPower5GHT20[AR5416_NUM_5G_20_TARGET_POWERS];
  507. struct cal_target_power_ht
  508. calTargetPower5GHT40[AR5416_NUM_5G_40_TARGET_POWERS];
  509. struct cal_target_power_leg
  510. calTargetPowerCck[AR5416_NUM_2G_CCK_TARGET_POWERS];
  511. struct cal_target_power_leg
  512. calTargetPower2G[AR5416_NUM_2G_20_TARGET_POWERS];
  513. struct cal_target_power_ht
  514. calTargetPower2GHT20[AR5416_NUM_2G_20_TARGET_POWERS];
  515. struct cal_target_power_ht
  516. calTargetPower2GHT40[AR5416_NUM_2G_40_TARGET_POWERS];
  517. u8 ctlIndex[AR5416_NUM_CTLS];
  518. struct cal_ctl_data ctlData[AR5416_NUM_CTLS];
  519. u8 padding;
  520. } __packed;
  521. struct ar5416_eeprom_4k {
  522. struct base_eep_header_4k baseEepHeader;
  523. u8 custData[20];
  524. struct modal_eep_4k_header modalHeader;
  525. u8 calFreqPier2G[AR5416_EEP4K_NUM_2G_CAL_PIERS];
  526. struct cal_data_per_freq_4k
  527. calPierData2G[AR5416_EEP4K_MAX_CHAINS][AR5416_EEP4K_NUM_2G_CAL_PIERS];
  528. struct cal_target_power_leg
  529. calTargetPowerCck[AR5416_EEP4K_NUM_2G_CCK_TARGET_POWERS];
  530. struct cal_target_power_leg
  531. calTargetPower2G[AR5416_EEP4K_NUM_2G_20_TARGET_POWERS];
  532. struct cal_target_power_ht
  533. calTargetPower2GHT20[AR5416_EEP4K_NUM_2G_20_TARGET_POWERS];
  534. struct cal_target_power_ht
  535. calTargetPower2GHT40[AR5416_EEP4K_NUM_2G_40_TARGET_POWERS];
  536. u8 ctlIndex[AR5416_EEP4K_NUM_CTLS];
  537. struct cal_ctl_data_4k ctlData[AR5416_EEP4K_NUM_CTLS];
  538. u8 padding;
  539. } __packed;
  540. struct ar9287_eeprom_t {
  541. struct base_eep_ar9287_header baseEepHeader;
  542. u8 custData[AR9287_DATA_SZ];
  543. struct modal_eep_ar9287_header modalHeader;
  544. u8 calFreqPier2G[AR9287_NUM_2G_CAL_PIERS];
  545. union cal_data_per_freq_ar9287_u
  546. calPierData2G[AR9287_MAX_CHAINS][AR9287_NUM_2G_CAL_PIERS];
  547. struct cal_target_power_leg
  548. calTargetPowerCck[AR9287_NUM_2G_CCK_TARGET_POWERS];
  549. struct cal_target_power_leg
  550. calTargetPower2G[AR9287_NUM_2G_20_TARGET_POWERS];
  551. struct cal_target_power_ht
  552. calTargetPower2GHT20[AR9287_NUM_2G_20_TARGET_POWERS];
  553. struct cal_target_power_ht
  554. calTargetPower2GHT40[AR9287_NUM_2G_40_TARGET_POWERS];
  555. u8 ctlIndex[AR9287_NUM_CTLS];
  556. struct cal_ctl_data_ar9287 ctlData[AR9287_NUM_CTLS];
  557. u8 padding;
  558. } __packed;
  559. enum reg_ext_bitmap {
  560. REG_EXT_JAPAN_MIDBAND = 1,
  561. REG_EXT_FCC_DFS_HT40 = 2,
  562. REG_EXT_JAPAN_NONDFS_HT40 = 3,
  563. REG_EXT_JAPAN_DFS_HT40 = 4
  564. };
  565. struct ath9k_country_entry {
  566. u16 countryCode;
  567. u16 regDmnEnum;
  568. u16 regDmn5G;
  569. u16 regDmn2G;
  570. u8 isMultidomain;
  571. u8 iso[3];
  572. };
  573. enum ath9k_eep_map {
  574. EEP_MAP_DEFAULT = 0x0,
  575. EEP_MAP_4KBITS,
  576. EEP_MAP_AR9287,
  577. EEP_MAP_MAX
  578. };
  579. struct eeprom_ops {
  580. int (*check_eeprom)(struct ath_hw *hw);
  581. u32 (*get_eeprom)(struct ath_hw *hw, enum eeprom_param param);
  582. bool (*fill_eeprom)(struct ath_hw *hw);
  583. int (*get_eeprom_ver)(struct ath_hw *hw);
  584. int (*get_eeprom_rev)(struct ath_hw *hw);
  585. u8 (*get_num_ant_config)(struct ath_hw *hw, enum ieee80211_band band);
  586. u16 (*get_eeprom_antenna_cfg)(struct ath_hw *hw,
  587. struct ath9k_channel *chan);
  588. void (*set_board_values)(struct ath_hw *hw, struct ath9k_channel *chan);
  589. void (*set_addac)(struct ath_hw *hw, struct ath9k_channel *chan);
  590. void (*set_txpower)(struct ath_hw *hw, struct ath9k_channel *chan,
  591. u16 cfgCtl, u8 twiceAntennaReduction,
  592. u8 twiceMaxRegulatoryPower, u8 powerLimit);
  593. u16 (*get_spur_channel)(struct ath_hw *ah, u16 i, bool is2GHz);
  594. };
  595. #define ar5416_get_ntxchains(_txchainmask) \
  596. (((_txchainmask >> 2) & 1) + \
  597. ((_txchainmask >> 1) & 1) + (_txchainmask & 1))
  598. int ath9k_hw_eeprom_attach(struct ath_hw *ah);
  599. #endif /* EEPROM_H */