config.c 5.8 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240
  1. /***************************************************************************/
  2. /*
  3. * linux/arch/m68knommu/platform/520x/config.c
  4. *
  5. * Copyright (C) 2005, Freescale (www.freescale.com)
  6. * Copyright (C) 2005, Intec Automation (mike@steroidmicros.com)
  7. * Copyright (C) 1999-2007, Greg Ungerer (gerg@snapgear.com)
  8. * Copyright (C) 2001-2003, SnapGear Inc. (www.snapgear.com)
  9. */
  10. /***************************************************************************/
  11. #include <linux/kernel.h>
  12. #include <linux/param.h>
  13. #include <linux/init.h>
  14. #include <linux/io.h>
  15. #include <linux/spi/spi.h>
  16. #include <linux/gpio.h>
  17. #include <asm/machdep.h>
  18. #include <asm/coldfire.h>
  19. #include <asm/mcfsim.h>
  20. #include <asm/mcfuart.h>
  21. #include <asm/mcfqspi.h>
  22. /***************************************************************************/
  23. #if defined(CONFIG_SPI_COLDFIRE_QSPI) || defined(CONFIG_SPI_COLDFIRE_QSPI_MODULE)
  24. static struct resource m520x_qspi_resources[] = {
  25. {
  26. .start = MCFQSPI_IOBASE,
  27. .end = MCFQSPI_IOBASE + MCFQSPI_IOSIZE - 1,
  28. .flags = IORESOURCE_MEM,
  29. },
  30. {
  31. .start = MCFINT_VECBASE + MCFINT_QSPI,
  32. .end = MCFINT_VECBASE + MCFINT_QSPI,
  33. .flags = IORESOURCE_IRQ,
  34. },
  35. };
  36. #define MCFQSPI_CS0 46
  37. #define MCFQSPI_CS1 47
  38. #define MCFQSPI_CS2 27
  39. static int m520x_cs_setup(struct mcfqspi_cs_control *cs_control)
  40. {
  41. int status;
  42. status = gpio_request(MCFQSPI_CS0, "MCFQSPI_CS0");
  43. if (status) {
  44. pr_debug("gpio_request for MCFQSPI_CS0 failed\n");
  45. goto fail0;
  46. }
  47. status = gpio_direction_output(MCFQSPI_CS0, 1);
  48. if (status) {
  49. pr_debug("gpio_direction_output for MCFQSPI_CS0 failed\n");
  50. goto fail1;
  51. }
  52. status = gpio_request(MCFQSPI_CS1, "MCFQSPI_CS1");
  53. if (status) {
  54. pr_debug("gpio_request for MCFQSPI_CS1 failed\n");
  55. goto fail1;
  56. }
  57. status = gpio_direction_output(MCFQSPI_CS1, 1);
  58. if (status) {
  59. pr_debug("gpio_direction_output for MCFQSPI_CS1 failed\n");
  60. goto fail2;
  61. }
  62. status = gpio_request(MCFQSPI_CS2, "MCFQSPI_CS2");
  63. if (status) {
  64. pr_debug("gpio_request for MCFQSPI_CS2 failed\n");
  65. goto fail2;
  66. }
  67. status = gpio_direction_output(MCFQSPI_CS2, 1);
  68. if (status) {
  69. pr_debug("gpio_direction_output for MCFQSPI_CS2 failed\n");
  70. goto fail3;
  71. }
  72. return 0;
  73. fail3:
  74. gpio_free(MCFQSPI_CS2);
  75. fail2:
  76. gpio_free(MCFQSPI_CS1);
  77. fail1:
  78. gpio_free(MCFQSPI_CS0);
  79. fail0:
  80. return status;
  81. }
  82. static void m520x_cs_teardown(struct mcfqspi_cs_control *cs_control)
  83. {
  84. gpio_free(MCFQSPI_CS2);
  85. gpio_free(MCFQSPI_CS1);
  86. gpio_free(MCFQSPI_CS0);
  87. }
  88. static void m520x_cs_select(struct mcfqspi_cs_control *cs_control,
  89. u8 chip_select, bool cs_high)
  90. {
  91. switch (chip_select) {
  92. case 0:
  93. gpio_set_value(MCFQSPI_CS0, cs_high);
  94. break;
  95. case 1:
  96. gpio_set_value(MCFQSPI_CS1, cs_high);
  97. break;
  98. case 2:
  99. gpio_set_value(MCFQSPI_CS2, cs_high);
  100. break;
  101. }
  102. }
  103. static void m520x_cs_deselect(struct mcfqspi_cs_control *cs_control,
  104. u8 chip_select, bool cs_high)
  105. {
  106. switch (chip_select) {
  107. case 0:
  108. gpio_set_value(MCFQSPI_CS0, !cs_high);
  109. break;
  110. case 1:
  111. gpio_set_value(MCFQSPI_CS1, !cs_high);
  112. break;
  113. case 2:
  114. gpio_set_value(MCFQSPI_CS2, !cs_high);
  115. break;
  116. }
  117. }
  118. static struct mcfqspi_cs_control m520x_cs_control = {
  119. .setup = m520x_cs_setup,
  120. .teardown = m520x_cs_teardown,
  121. .select = m520x_cs_select,
  122. .deselect = m520x_cs_deselect,
  123. };
  124. static struct mcfqspi_platform_data m520x_qspi_data = {
  125. .bus_num = 0,
  126. .num_chipselect = 3,
  127. .cs_control = &m520x_cs_control,
  128. };
  129. static struct platform_device m520x_qspi = {
  130. .name = "mcfqspi",
  131. .id = 0,
  132. .num_resources = ARRAY_SIZE(m520x_qspi_resources),
  133. .resource = m520x_qspi_resources,
  134. .dev.platform_data = &m520x_qspi_data,
  135. };
  136. static void __init m520x_qspi_init(void)
  137. {
  138. u16 par;
  139. /* setup Port QS for QSPI with gpio CS control */
  140. writeb(0x3f, MCF_GPIO_PAR_QSPI);
  141. /* make U1CTS and U2RTS gpio for cs_control */
  142. par = readw(MCF_GPIO_PAR_UART);
  143. par &= 0x00ff;
  144. writew(par, MCF_GPIO_PAR_UART);
  145. }
  146. #endif /* defined(CONFIG_SPI_COLDFIRE_QSPI) || defined(CONFIG_SPI_COLDFIRE_QSPI_MODULE) */
  147. static struct platform_device *m520x_devices[] __initdata = {
  148. #if defined(CONFIG_SPI_COLDFIRE_QSPI) || defined(CONFIG_SPI_COLDFIRE_QSPI_MODULE)
  149. &m520x_qspi,
  150. #endif
  151. };
  152. /***************************************************************************/
  153. static void __init m520x_uarts_init(void)
  154. {
  155. u16 par;
  156. u8 par2;
  157. /* UART0 and UART1 GPIO pin setup */
  158. par = readw(MCF_GPIO_PAR_UART);
  159. par |= MCF_GPIO_PAR_UART_PAR_UTXD0 | MCF_GPIO_PAR_UART_PAR_URXD0;
  160. par |= MCF_GPIO_PAR_UART_PAR_UTXD1 | MCF_GPIO_PAR_UART_PAR_URXD1;
  161. writew(par, MCF_GPIO_PAR_UART);
  162. /* UART1 GPIO pin setup */
  163. par2 = readb(MCF_GPIO_PAR_FECI2C);
  164. par2 &= ~0x0F;
  165. par2 |= MCF_GPIO_PAR_FECI2C_PAR_SCL_UTXD2 |
  166. MCF_GPIO_PAR_FECI2C_PAR_SDA_URXD2;
  167. writeb(par2, MCF_GPIO_PAR_FECI2C);
  168. }
  169. /***************************************************************************/
  170. static void __init m520x_fec_init(void)
  171. {
  172. u8 v;
  173. /* Set multi-function pins to ethernet mode */
  174. v = readb(MCF_GPIO_PAR_FEC);
  175. writeb(v | 0xf0, MCF_GPIO_PAR_FEC);
  176. v = readb(MCF_GPIO_PAR_FECI2C);
  177. writeb(v | 0x0f, MCF_GPIO_PAR_FECI2C);
  178. }
  179. /***************************************************************************/
  180. static void m520x_cpu_reset(void)
  181. {
  182. local_irq_disable();
  183. __raw_writeb(MCF_RCR_SWRESET, MCF_RCR);
  184. }
  185. /***************************************************************************/
  186. void __init config_BSP(char *commandp, int size)
  187. {
  188. mach_reset = m520x_cpu_reset;
  189. mach_sched_init = hw_timer_init;
  190. m520x_uarts_init();
  191. m520x_fec_init();
  192. #if defined(CONFIG_SPI_COLDFIRE_QSPI) || defined(CONFIG_SPI_COLDFIRE_QSPI_MODULE)
  193. m520x_qspi_init();
  194. #endif
  195. }
  196. /***************************************************************************/
  197. static int __init init_BSP(void)
  198. {
  199. platform_add_devices(m520x_devices, ARRAY_SIZE(m520x_devices));
  200. return 0;
  201. }
  202. arch_initcall(init_BSP);
  203. /***************************************************************************/