vmxnet3_drv.c 87 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272327332743275327632773278327932803281328232833284328532863287328832893290329132923293329432953296329732983299330033013302330333043305
  1. /*
  2. * Linux driver for VMware's vmxnet3 ethernet NIC.
  3. *
  4. * Copyright (C) 2008-2009, VMware, Inc. All Rights Reserved.
  5. *
  6. * This program is free software; you can redistribute it and/or modify it
  7. * under the terms of the GNU General Public License as published by the
  8. * Free Software Foundation; version 2 of the License and no later version.
  9. *
  10. * This program is distributed in the hope that it will be useful, but
  11. * WITHOUT ANY WARRANTY; without even the implied warranty of
  12. * MERCHANTABILITY OR FITNESS FOR A PARTICULAR PURPOSE, GOOD TITLE or
  13. * NON INFRINGEMENT. See the GNU General Public License for more
  14. * details.
  15. *
  16. * You should have received a copy of the GNU General Public License
  17. * along with this program; if not, write to the Free Software
  18. * Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, MA 02110-1301 USA.
  19. *
  20. * The full GNU General Public License is included in this distribution in
  21. * the file called "COPYING".
  22. *
  23. * Maintained by: Shreyas Bhatewara <pv-drivers@vmware.com>
  24. *
  25. */
  26. #include <net/ip6_checksum.h>
  27. #include "vmxnet3_int.h"
  28. char vmxnet3_driver_name[] = "vmxnet3";
  29. #define VMXNET3_DRIVER_DESC "VMware vmxnet3 virtual NIC driver"
  30. /*
  31. * PCI Device ID Table
  32. * Last entry must be all 0s
  33. */
  34. static DEFINE_PCI_DEVICE_TABLE(vmxnet3_pciid_table) = {
  35. {PCI_VDEVICE(VMWARE, PCI_DEVICE_ID_VMWARE_VMXNET3)},
  36. {0}
  37. };
  38. MODULE_DEVICE_TABLE(pci, vmxnet3_pciid_table);
  39. static atomic_t devices_found;
  40. #define VMXNET3_MAX_DEVICES 10
  41. static int enable_mq = 1;
  42. static int irq_share_mode;
  43. static void
  44. vmxnet3_write_mac_addr(struct vmxnet3_adapter *adapter, u8 *mac);
  45. /*
  46. * Enable/Disable the given intr
  47. */
  48. static void
  49. vmxnet3_enable_intr(struct vmxnet3_adapter *adapter, unsigned intr_idx)
  50. {
  51. VMXNET3_WRITE_BAR0_REG(adapter, VMXNET3_REG_IMR + intr_idx * 8, 0);
  52. }
  53. static void
  54. vmxnet3_disable_intr(struct vmxnet3_adapter *adapter, unsigned intr_idx)
  55. {
  56. VMXNET3_WRITE_BAR0_REG(adapter, VMXNET3_REG_IMR + intr_idx * 8, 1);
  57. }
  58. /*
  59. * Enable/Disable all intrs used by the device
  60. */
  61. static void
  62. vmxnet3_enable_all_intrs(struct vmxnet3_adapter *adapter)
  63. {
  64. int i;
  65. for (i = 0; i < adapter->intr.num_intrs; i++)
  66. vmxnet3_enable_intr(adapter, i);
  67. adapter->shared->devRead.intrConf.intrCtrl &=
  68. cpu_to_le32(~VMXNET3_IC_DISABLE_ALL);
  69. }
  70. static void
  71. vmxnet3_disable_all_intrs(struct vmxnet3_adapter *adapter)
  72. {
  73. int i;
  74. adapter->shared->devRead.intrConf.intrCtrl |=
  75. cpu_to_le32(VMXNET3_IC_DISABLE_ALL);
  76. for (i = 0; i < adapter->intr.num_intrs; i++)
  77. vmxnet3_disable_intr(adapter, i);
  78. }
  79. static void
  80. vmxnet3_ack_events(struct vmxnet3_adapter *adapter, u32 events)
  81. {
  82. VMXNET3_WRITE_BAR1_REG(adapter, VMXNET3_REG_ECR, events);
  83. }
  84. static bool
  85. vmxnet3_tq_stopped(struct vmxnet3_tx_queue *tq, struct vmxnet3_adapter *adapter)
  86. {
  87. return tq->stopped;
  88. }
  89. static void
  90. vmxnet3_tq_start(struct vmxnet3_tx_queue *tq, struct vmxnet3_adapter *adapter)
  91. {
  92. tq->stopped = false;
  93. netif_start_subqueue(adapter->netdev, tq - adapter->tx_queue);
  94. }
  95. static void
  96. vmxnet3_tq_wake(struct vmxnet3_tx_queue *tq, struct vmxnet3_adapter *adapter)
  97. {
  98. tq->stopped = false;
  99. netif_wake_subqueue(adapter->netdev, (tq - adapter->tx_queue));
  100. }
  101. static void
  102. vmxnet3_tq_stop(struct vmxnet3_tx_queue *tq, struct vmxnet3_adapter *adapter)
  103. {
  104. tq->stopped = true;
  105. tq->num_stop++;
  106. netif_stop_subqueue(adapter->netdev, (tq - adapter->tx_queue));
  107. }
  108. /*
  109. * Check the link state. This may start or stop the tx queue.
  110. */
  111. static void
  112. vmxnet3_check_link(struct vmxnet3_adapter *adapter, bool affectTxQueue)
  113. {
  114. u32 ret;
  115. int i;
  116. unsigned long flags;
  117. spin_lock_irqsave(&adapter->cmd_lock, flags);
  118. VMXNET3_WRITE_BAR1_REG(adapter, VMXNET3_REG_CMD, VMXNET3_CMD_GET_LINK);
  119. ret = VMXNET3_READ_BAR1_REG(adapter, VMXNET3_REG_CMD);
  120. spin_unlock_irqrestore(&adapter->cmd_lock, flags);
  121. adapter->link_speed = ret >> 16;
  122. if (ret & 1) { /* Link is up. */
  123. printk(KERN_INFO "%s: NIC Link is Up %d Mbps\n",
  124. adapter->netdev->name, adapter->link_speed);
  125. if (!netif_carrier_ok(adapter->netdev))
  126. netif_carrier_on(adapter->netdev);
  127. if (affectTxQueue) {
  128. for (i = 0; i < adapter->num_tx_queues; i++)
  129. vmxnet3_tq_start(&adapter->tx_queue[i],
  130. adapter);
  131. }
  132. } else {
  133. printk(KERN_INFO "%s: NIC Link is Down\n",
  134. adapter->netdev->name);
  135. if (netif_carrier_ok(adapter->netdev))
  136. netif_carrier_off(adapter->netdev);
  137. if (affectTxQueue) {
  138. for (i = 0; i < adapter->num_tx_queues; i++)
  139. vmxnet3_tq_stop(&adapter->tx_queue[i], adapter);
  140. }
  141. }
  142. }
  143. static void
  144. vmxnet3_process_events(struct vmxnet3_adapter *adapter)
  145. {
  146. int i;
  147. unsigned long flags;
  148. u32 events = le32_to_cpu(adapter->shared->ecr);
  149. if (!events)
  150. return;
  151. vmxnet3_ack_events(adapter, events);
  152. /* Check if link state has changed */
  153. if (events & VMXNET3_ECR_LINK)
  154. vmxnet3_check_link(adapter, true);
  155. /* Check if there is an error on xmit/recv queues */
  156. if (events & (VMXNET3_ECR_TQERR | VMXNET3_ECR_RQERR)) {
  157. spin_lock_irqsave(&adapter->cmd_lock, flags);
  158. VMXNET3_WRITE_BAR1_REG(adapter, VMXNET3_REG_CMD,
  159. VMXNET3_CMD_GET_QUEUE_STATUS);
  160. spin_unlock_irqrestore(&adapter->cmd_lock, flags);
  161. for (i = 0; i < adapter->num_tx_queues; i++)
  162. if (adapter->tqd_start[i].status.stopped)
  163. dev_err(&adapter->netdev->dev,
  164. "%s: tq[%d] error 0x%x\n",
  165. adapter->netdev->name, i, le32_to_cpu(
  166. adapter->tqd_start[i].status.error));
  167. for (i = 0; i < adapter->num_rx_queues; i++)
  168. if (adapter->rqd_start[i].status.stopped)
  169. dev_err(&adapter->netdev->dev,
  170. "%s: rq[%d] error 0x%x\n",
  171. adapter->netdev->name, i,
  172. adapter->rqd_start[i].status.error);
  173. schedule_work(&adapter->work);
  174. }
  175. }
  176. #ifdef __BIG_ENDIAN_BITFIELD
  177. /*
  178. * The device expects the bitfields in shared structures to be written in
  179. * little endian. When CPU is big endian, the following routines are used to
  180. * correctly read and write into ABI.
  181. * The general technique used here is : double word bitfields are defined in
  182. * opposite order for big endian architecture. Then before reading them in
  183. * driver the complete double word is translated using le32_to_cpu. Similarly
  184. * After the driver writes into bitfields, cpu_to_le32 is used to translate the
  185. * double words into required format.
  186. * In order to avoid touching bits in shared structure more than once, temporary
  187. * descriptors are used. These are passed as srcDesc to following functions.
  188. */
  189. static void vmxnet3_RxDescToCPU(const struct Vmxnet3_RxDesc *srcDesc,
  190. struct Vmxnet3_RxDesc *dstDesc)
  191. {
  192. u32 *src = (u32 *)srcDesc + 2;
  193. u32 *dst = (u32 *)dstDesc + 2;
  194. dstDesc->addr = le64_to_cpu(srcDesc->addr);
  195. *dst = le32_to_cpu(*src);
  196. dstDesc->ext1 = le32_to_cpu(srcDesc->ext1);
  197. }
  198. static void vmxnet3_TxDescToLe(const struct Vmxnet3_TxDesc *srcDesc,
  199. struct Vmxnet3_TxDesc *dstDesc)
  200. {
  201. int i;
  202. u32 *src = (u32 *)(srcDesc + 1);
  203. u32 *dst = (u32 *)(dstDesc + 1);
  204. /* Working backwards so that the gen bit is set at the end. */
  205. for (i = 2; i > 0; i--) {
  206. src--;
  207. dst--;
  208. *dst = cpu_to_le32(*src);
  209. }
  210. }
  211. static void vmxnet3_RxCompToCPU(const struct Vmxnet3_RxCompDesc *srcDesc,
  212. struct Vmxnet3_RxCompDesc *dstDesc)
  213. {
  214. int i = 0;
  215. u32 *src = (u32 *)srcDesc;
  216. u32 *dst = (u32 *)dstDesc;
  217. for (i = 0; i < sizeof(struct Vmxnet3_RxCompDesc) / sizeof(u32); i++) {
  218. *dst = le32_to_cpu(*src);
  219. src++;
  220. dst++;
  221. }
  222. }
  223. /* Used to read bitfield values from double words. */
  224. static u32 get_bitfield32(const __le32 *bitfield, u32 pos, u32 size)
  225. {
  226. u32 temp = le32_to_cpu(*bitfield);
  227. u32 mask = ((1 << size) - 1) << pos;
  228. temp &= mask;
  229. temp >>= pos;
  230. return temp;
  231. }
  232. #endif /* __BIG_ENDIAN_BITFIELD */
  233. #ifdef __BIG_ENDIAN_BITFIELD
  234. # define VMXNET3_TXDESC_GET_GEN(txdesc) get_bitfield32(((const __le32 *) \
  235. txdesc) + VMXNET3_TXD_GEN_DWORD_SHIFT, \
  236. VMXNET3_TXD_GEN_SHIFT, VMXNET3_TXD_GEN_SIZE)
  237. # define VMXNET3_TXDESC_GET_EOP(txdesc) get_bitfield32(((const __le32 *) \
  238. txdesc) + VMXNET3_TXD_EOP_DWORD_SHIFT, \
  239. VMXNET3_TXD_EOP_SHIFT, VMXNET3_TXD_EOP_SIZE)
  240. # define VMXNET3_TCD_GET_GEN(tcd) get_bitfield32(((const __le32 *)tcd) + \
  241. VMXNET3_TCD_GEN_DWORD_SHIFT, VMXNET3_TCD_GEN_SHIFT, \
  242. VMXNET3_TCD_GEN_SIZE)
  243. # define VMXNET3_TCD_GET_TXIDX(tcd) get_bitfield32((const __le32 *)tcd, \
  244. VMXNET3_TCD_TXIDX_SHIFT, VMXNET3_TCD_TXIDX_SIZE)
  245. # define vmxnet3_getRxComp(dstrcd, rcd, tmp) do { \
  246. (dstrcd) = (tmp); \
  247. vmxnet3_RxCompToCPU((rcd), (tmp)); \
  248. } while (0)
  249. # define vmxnet3_getRxDesc(dstrxd, rxd, tmp) do { \
  250. (dstrxd) = (tmp); \
  251. vmxnet3_RxDescToCPU((rxd), (tmp)); \
  252. } while (0)
  253. #else
  254. # define VMXNET3_TXDESC_GET_GEN(txdesc) ((txdesc)->gen)
  255. # define VMXNET3_TXDESC_GET_EOP(txdesc) ((txdesc)->eop)
  256. # define VMXNET3_TCD_GET_GEN(tcd) ((tcd)->gen)
  257. # define VMXNET3_TCD_GET_TXIDX(tcd) ((tcd)->txdIdx)
  258. # define vmxnet3_getRxComp(dstrcd, rcd, tmp) (dstrcd) = (rcd)
  259. # define vmxnet3_getRxDesc(dstrxd, rxd, tmp) (dstrxd) = (rxd)
  260. #endif /* __BIG_ENDIAN_BITFIELD */
  261. static void
  262. vmxnet3_unmap_tx_buf(struct vmxnet3_tx_buf_info *tbi,
  263. struct pci_dev *pdev)
  264. {
  265. if (tbi->map_type == VMXNET3_MAP_SINGLE)
  266. pci_unmap_single(pdev, tbi->dma_addr, tbi->len,
  267. PCI_DMA_TODEVICE);
  268. else if (tbi->map_type == VMXNET3_MAP_PAGE)
  269. pci_unmap_page(pdev, tbi->dma_addr, tbi->len,
  270. PCI_DMA_TODEVICE);
  271. else
  272. BUG_ON(tbi->map_type != VMXNET3_MAP_NONE);
  273. tbi->map_type = VMXNET3_MAP_NONE; /* to help debugging */
  274. }
  275. static int
  276. vmxnet3_unmap_pkt(u32 eop_idx, struct vmxnet3_tx_queue *tq,
  277. struct pci_dev *pdev, struct vmxnet3_adapter *adapter)
  278. {
  279. struct sk_buff *skb;
  280. int entries = 0;
  281. /* no out of order completion */
  282. BUG_ON(tq->buf_info[eop_idx].sop_idx != tq->tx_ring.next2comp);
  283. BUG_ON(VMXNET3_TXDESC_GET_EOP(&(tq->tx_ring.base[eop_idx].txd)) != 1);
  284. skb = tq->buf_info[eop_idx].skb;
  285. BUG_ON(skb == NULL);
  286. tq->buf_info[eop_idx].skb = NULL;
  287. VMXNET3_INC_RING_IDX_ONLY(eop_idx, tq->tx_ring.size);
  288. while (tq->tx_ring.next2comp != eop_idx) {
  289. vmxnet3_unmap_tx_buf(tq->buf_info + tq->tx_ring.next2comp,
  290. pdev);
  291. /* update next2comp w/o tx_lock. Since we are marking more,
  292. * instead of less, tx ring entries avail, the worst case is
  293. * that the tx routine incorrectly re-queues a pkt due to
  294. * insufficient tx ring entries.
  295. */
  296. vmxnet3_cmd_ring_adv_next2comp(&tq->tx_ring);
  297. entries++;
  298. }
  299. dev_kfree_skb_any(skb);
  300. return entries;
  301. }
  302. static int
  303. vmxnet3_tq_tx_complete(struct vmxnet3_tx_queue *tq,
  304. struct vmxnet3_adapter *adapter)
  305. {
  306. int completed = 0;
  307. union Vmxnet3_GenericDesc *gdesc;
  308. gdesc = tq->comp_ring.base + tq->comp_ring.next2proc;
  309. while (VMXNET3_TCD_GET_GEN(&gdesc->tcd) == tq->comp_ring.gen) {
  310. completed += vmxnet3_unmap_pkt(VMXNET3_TCD_GET_TXIDX(
  311. &gdesc->tcd), tq, adapter->pdev,
  312. adapter);
  313. vmxnet3_comp_ring_adv_next2proc(&tq->comp_ring);
  314. gdesc = tq->comp_ring.base + tq->comp_ring.next2proc;
  315. }
  316. if (completed) {
  317. spin_lock(&tq->tx_lock);
  318. if (unlikely(vmxnet3_tq_stopped(tq, adapter) &&
  319. vmxnet3_cmd_ring_desc_avail(&tq->tx_ring) >
  320. VMXNET3_WAKE_QUEUE_THRESHOLD(tq) &&
  321. netif_carrier_ok(adapter->netdev))) {
  322. vmxnet3_tq_wake(tq, adapter);
  323. }
  324. spin_unlock(&tq->tx_lock);
  325. }
  326. return completed;
  327. }
  328. static void
  329. vmxnet3_tq_cleanup(struct vmxnet3_tx_queue *tq,
  330. struct vmxnet3_adapter *adapter)
  331. {
  332. int i;
  333. while (tq->tx_ring.next2comp != tq->tx_ring.next2fill) {
  334. struct vmxnet3_tx_buf_info *tbi;
  335. tbi = tq->buf_info + tq->tx_ring.next2comp;
  336. vmxnet3_unmap_tx_buf(tbi, adapter->pdev);
  337. if (tbi->skb) {
  338. dev_kfree_skb_any(tbi->skb);
  339. tbi->skb = NULL;
  340. }
  341. vmxnet3_cmd_ring_adv_next2comp(&tq->tx_ring);
  342. }
  343. /* sanity check, verify all buffers are indeed unmapped and freed */
  344. for (i = 0; i < tq->tx_ring.size; i++) {
  345. BUG_ON(tq->buf_info[i].skb != NULL ||
  346. tq->buf_info[i].map_type != VMXNET3_MAP_NONE);
  347. }
  348. tq->tx_ring.gen = VMXNET3_INIT_GEN;
  349. tq->tx_ring.next2fill = tq->tx_ring.next2comp = 0;
  350. tq->comp_ring.gen = VMXNET3_INIT_GEN;
  351. tq->comp_ring.next2proc = 0;
  352. }
  353. static void
  354. vmxnet3_tq_destroy(struct vmxnet3_tx_queue *tq,
  355. struct vmxnet3_adapter *adapter)
  356. {
  357. if (tq->tx_ring.base) {
  358. pci_free_consistent(adapter->pdev, tq->tx_ring.size *
  359. sizeof(struct Vmxnet3_TxDesc),
  360. tq->tx_ring.base, tq->tx_ring.basePA);
  361. tq->tx_ring.base = NULL;
  362. }
  363. if (tq->data_ring.base) {
  364. pci_free_consistent(adapter->pdev, tq->data_ring.size *
  365. sizeof(struct Vmxnet3_TxDataDesc),
  366. tq->data_ring.base, tq->data_ring.basePA);
  367. tq->data_ring.base = NULL;
  368. }
  369. if (tq->comp_ring.base) {
  370. pci_free_consistent(adapter->pdev, tq->comp_ring.size *
  371. sizeof(struct Vmxnet3_TxCompDesc),
  372. tq->comp_ring.base, tq->comp_ring.basePA);
  373. tq->comp_ring.base = NULL;
  374. }
  375. kfree(tq->buf_info);
  376. tq->buf_info = NULL;
  377. }
  378. /* Destroy all tx queues */
  379. void
  380. vmxnet3_tq_destroy_all(struct vmxnet3_adapter *adapter)
  381. {
  382. int i;
  383. for (i = 0; i < adapter->num_tx_queues; i++)
  384. vmxnet3_tq_destroy(&adapter->tx_queue[i], adapter);
  385. }
  386. static void
  387. vmxnet3_tq_init(struct vmxnet3_tx_queue *tq,
  388. struct vmxnet3_adapter *adapter)
  389. {
  390. int i;
  391. /* reset the tx ring contents to 0 and reset the tx ring states */
  392. memset(tq->tx_ring.base, 0, tq->tx_ring.size *
  393. sizeof(struct Vmxnet3_TxDesc));
  394. tq->tx_ring.next2fill = tq->tx_ring.next2comp = 0;
  395. tq->tx_ring.gen = VMXNET3_INIT_GEN;
  396. memset(tq->data_ring.base, 0, tq->data_ring.size *
  397. sizeof(struct Vmxnet3_TxDataDesc));
  398. /* reset the tx comp ring contents to 0 and reset comp ring states */
  399. memset(tq->comp_ring.base, 0, tq->comp_ring.size *
  400. sizeof(struct Vmxnet3_TxCompDesc));
  401. tq->comp_ring.next2proc = 0;
  402. tq->comp_ring.gen = VMXNET3_INIT_GEN;
  403. /* reset the bookkeeping data */
  404. memset(tq->buf_info, 0, sizeof(tq->buf_info[0]) * tq->tx_ring.size);
  405. for (i = 0; i < tq->tx_ring.size; i++)
  406. tq->buf_info[i].map_type = VMXNET3_MAP_NONE;
  407. /* stats are not reset */
  408. }
  409. static int
  410. vmxnet3_tq_create(struct vmxnet3_tx_queue *tq,
  411. struct vmxnet3_adapter *adapter)
  412. {
  413. BUG_ON(tq->tx_ring.base || tq->data_ring.base ||
  414. tq->comp_ring.base || tq->buf_info);
  415. tq->tx_ring.base = pci_alloc_consistent(adapter->pdev, tq->tx_ring.size
  416. * sizeof(struct Vmxnet3_TxDesc),
  417. &tq->tx_ring.basePA);
  418. if (!tq->tx_ring.base) {
  419. printk(KERN_ERR "%s: failed to allocate tx ring\n",
  420. adapter->netdev->name);
  421. goto err;
  422. }
  423. tq->data_ring.base = pci_alloc_consistent(adapter->pdev,
  424. tq->data_ring.size *
  425. sizeof(struct Vmxnet3_TxDataDesc),
  426. &tq->data_ring.basePA);
  427. if (!tq->data_ring.base) {
  428. printk(KERN_ERR "%s: failed to allocate data ring\n",
  429. adapter->netdev->name);
  430. goto err;
  431. }
  432. tq->comp_ring.base = pci_alloc_consistent(adapter->pdev,
  433. tq->comp_ring.size *
  434. sizeof(struct Vmxnet3_TxCompDesc),
  435. &tq->comp_ring.basePA);
  436. if (!tq->comp_ring.base) {
  437. printk(KERN_ERR "%s: failed to allocate tx comp ring\n",
  438. adapter->netdev->name);
  439. goto err;
  440. }
  441. tq->buf_info = kcalloc(tq->tx_ring.size, sizeof(tq->buf_info[0]),
  442. GFP_KERNEL);
  443. if (!tq->buf_info) {
  444. printk(KERN_ERR "%s: failed to allocate tx bufinfo\n",
  445. adapter->netdev->name);
  446. goto err;
  447. }
  448. return 0;
  449. err:
  450. vmxnet3_tq_destroy(tq, adapter);
  451. return -ENOMEM;
  452. }
  453. static void
  454. vmxnet3_tq_cleanup_all(struct vmxnet3_adapter *adapter)
  455. {
  456. int i;
  457. for (i = 0; i < adapter->num_tx_queues; i++)
  458. vmxnet3_tq_cleanup(&adapter->tx_queue[i], adapter);
  459. }
  460. /*
  461. * starting from ring->next2fill, allocate rx buffers for the given ring
  462. * of the rx queue and update the rx desc. stop after @num_to_alloc buffers
  463. * are allocated or allocation fails
  464. */
  465. static int
  466. vmxnet3_rq_alloc_rx_buf(struct vmxnet3_rx_queue *rq, u32 ring_idx,
  467. int num_to_alloc, struct vmxnet3_adapter *adapter)
  468. {
  469. int num_allocated = 0;
  470. struct vmxnet3_rx_buf_info *rbi_base = rq->buf_info[ring_idx];
  471. struct vmxnet3_cmd_ring *ring = &rq->rx_ring[ring_idx];
  472. u32 val;
  473. while (num_allocated < num_to_alloc) {
  474. struct vmxnet3_rx_buf_info *rbi;
  475. union Vmxnet3_GenericDesc *gd;
  476. rbi = rbi_base + ring->next2fill;
  477. gd = ring->base + ring->next2fill;
  478. if (rbi->buf_type == VMXNET3_RX_BUF_SKB) {
  479. if (rbi->skb == NULL) {
  480. rbi->skb = dev_alloc_skb(rbi->len +
  481. NET_IP_ALIGN);
  482. if (unlikely(rbi->skb == NULL)) {
  483. rq->stats.rx_buf_alloc_failure++;
  484. break;
  485. }
  486. rbi->skb->dev = adapter->netdev;
  487. skb_reserve(rbi->skb, NET_IP_ALIGN);
  488. rbi->dma_addr = pci_map_single(adapter->pdev,
  489. rbi->skb->data, rbi->len,
  490. PCI_DMA_FROMDEVICE);
  491. } else {
  492. /* rx buffer skipped by the device */
  493. }
  494. val = VMXNET3_RXD_BTYPE_HEAD << VMXNET3_RXD_BTYPE_SHIFT;
  495. } else {
  496. BUG_ON(rbi->buf_type != VMXNET3_RX_BUF_PAGE ||
  497. rbi->len != PAGE_SIZE);
  498. if (rbi->page == NULL) {
  499. rbi->page = alloc_page(GFP_ATOMIC);
  500. if (unlikely(rbi->page == NULL)) {
  501. rq->stats.rx_buf_alloc_failure++;
  502. break;
  503. }
  504. rbi->dma_addr = pci_map_page(adapter->pdev,
  505. rbi->page, 0, PAGE_SIZE,
  506. PCI_DMA_FROMDEVICE);
  507. } else {
  508. /* rx buffers skipped by the device */
  509. }
  510. val = VMXNET3_RXD_BTYPE_BODY << VMXNET3_RXD_BTYPE_SHIFT;
  511. }
  512. BUG_ON(rbi->dma_addr == 0);
  513. gd->rxd.addr = cpu_to_le64(rbi->dma_addr);
  514. gd->dword[2] = cpu_to_le32((ring->gen << VMXNET3_RXD_GEN_SHIFT)
  515. | val | rbi->len);
  516. num_allocated++;
  517. vmxnet3_cmd_ring_adv_next2fill(ring);
  518. }
  519. rq->uncommitted[ring_idx] += num_allocated;
  520. dev_dbg(&adapter->netdev->dev,
  521. "alloc_rx_buf: %d allocated, next2fill %u, next2comp "
  522. "%u, uncommited %u\n", num_allocated, ring->next2fill,
  523. ring->next2comp, rq->uncommitted[ring_idx]);
  524. /* so that the device can distinguish a full ring and an empty ring */
  525. BUG_ON(num_allocated != 0 && ring->next2fill == ring->next2comp);
  526. return num_allocated;
  527. }
  528. static void
  529. vmxnet3_append_frag(struct sk_buff *skb, struct Vmxnet3_RxCompDesc *rcd,
  530. struct vmxnet3_rx_buf_info *rbi)
  531. {
  532. struct skb_frag_struct *frag = skb_shinfo(skb)->frags +
  533. skb_shinfo(skb)->nr_frags;
  534. BUG_ON(skb_shinfo(skb)->nr_frags >= MAX_SKB_FRAGS);
  535. frag->page = rbi->page;
  536. frag->page_offset = 0;
  537. frag->size = rcd->len;
  538. skb->data_len += frag->size;
  539. skb_shinfo(skb)->nr_frags++;
  540. }
  541. static void
  542. vmxnet3_map_pkt(struct sk_buff *skb, struct vmxnet3_tx_ctx *ctx,
  543. struct vmxnet3_tx_queue *tq, struct pci_dev *pdev,
  544. struct vmxnet3_adapter *adapter)
  545. {
  546. u32 dw2, len;
  547. unsigned long buf_offset;
  548. int i;
  549. union Vmxnet3_GenericDesc *gdesc;
  550. struct vmxnet3_tx_buf_info *tbi = NULL;
  551. BUG_ON(ctx->copy_size > skb_headlen(skb));
  552. /* use the previous gen bit for the SOP desc */
  553. dw2 = (tq->tx_ring.gen ^ 0x1) << VMXNET3_TXD_GEN_SHIFT;
  554. ctx->sop_txd = tq->tx_ring.base + tq->tx_ring.next2fill;
  555. gdesc = ctx->sop_txd; /* both loops below can be skipped */
  556. /* no need to map the buffer if headers are copied */
  557. if (ctx->copy_size) {
  558. ctx->sop_txd->txd.addr = cpu_to_le64(tq->data_ring.basePA +
  559. tq->tx_ring.next2fill *
  560. sizeof(struct Vmxnet3_TxDataDesc));
  561. ctx->sop_txd->dword[2] = cpu_to_le32(dw2 | ctx->copy_size);
  562. ctx->sop_txd->dword[3] = 0;
  563. tbi = tq->buf_info + tq->tx_ring.next2fill;
  564. tbi->map_type = VMXNET3_MAP_NONE;
  565. dev_dbg(&adapter->netdev->dev,
  566. "txd[%u]: 0x%Lx 0x%x 0x%x\n",
  567. tq->tx_ring.next2fill,
  568. le64_to_cpu(ctx->sop_txd->txd.addr),
  569. ctx->sop_txd->dword[2], ctx->sop_txd->dword[3]);
  570. vmxnet3_cmd_ring_adv_next2fill(&tq->tx_ring);
  571. /* use the right gen for non-SOP desc */
  572. dw2 = tq->tx_ring.gen << VMXNET3_TXD_GEN_SHIFT;
  573. }
  574. /* linear part can use multiple tx desc if it's big */
  575. len = skb_headlen(skb) - ctx->copy_size;
  576. buf_offset = ctx->copy_size;
  577. while (len) {
  578. u32 buf_size;
  579. if (len < VMXNET3_MAX_TX_BUF_SIZE) {
  580. buf_size = len;
  581. dw2 |= len;
  582. } else {
  583. buf_size = VMXNET3_MAX_TX_BUF_SIZE;
  584. /* spec says that for TxDesc.len, 0 == 2^14 */
  585. }
  586. tbi = tq->buf_info + tq->tx_ring.next2fill;
  587. tbi->map_type = VMXNET3_MAP_SINGLE;
  588. tbi->dma_addr = pci_map_single(adapter->pdev,
  589. skb->data + buf_offset, buf_size,
  590. PCI_DMA_TODEVICE);
  591. tbi->len = buf_size;
  592. gdesc = tq->tx_ring.base + tq->tx_ring.next2fill;
  593. BUG_ON(gdesc->txd.gen == tq->tx_ring.gen);
  594. gdesc->txd.addr = cpu_to_le64(tbi->dma_addr);
  595. gdesc->dword[2] = cpu_to_le32(dw2);
  596. gdesc->dword[3] = 0;
  597. dev_dbg(&adapter->netdev->dev,
  598. "txd[%u]: 0x%Lx 0x%x 0x%x\n",
  599. tq->tx_ring.next2fill, le64_to_cpu(gdesc->txd.addr),
  600. le32_to_cpu(gdesc->dword[2]), gdesc->dword[3]);
  601. vmxnet3_cmd_ring_adv_next2fill(&tq->tx_ring);
  602. dw2 = tq->tx_ring.gen << VMXNET3_TXD_GEN_SHIFT;
  603. len -= buf_size;
  604. buf_offset += buf_size;
  605. }
  606. for (i = 0; i < skb_shinfo(skb)->nr_frags; i++) {
  607. struct skb_frag_struct *frag = &skb_shinfo(skb)->frags[i];
  608. tbi = tq->buf_info + tq->tx_ring.next2fill;
  609. tbi->map_type = VMXNET3_MAP_PAGE;
  610. tbi->dma_addr = pci_map_page(adapter->pdev, frag->page,
  611. frag->page_offset, frag->size,
  612. PCI_DMA_TODEVICE);
  613. tbi->len = frag->size;
  614. gdesc = tq->tx_ring.base + tq->tx_ring.next2fill;
  615. BUG_ON(gdesc->txd.gen == tq->tx_ring.gen);
  616. gdesc->txd.addr = cpu_to_le64(tbi->dma_addr);
  617. gdesc->dword[2] = cpu_to_le32(dw2 | frag->size);
  618. gdesc->dword[3] = 0;
  619. dev_dbg(&adapter->netdev->dev,
  620. "txd[%u]: 0x%llu %u %u\n",
  621. tq->tx_ring.next2fill, le64_to_cpu(gdesc->txd.addr),
  622. le32_to_cpu(gdesc->dword[2]), gdesc->dword[3]);
  623. vmxnet3_cmd_ring_adv_next2fill(&tq->tx_ring);
  624. dw2 = tq->tx_ring.gen << VMXNET3_TXD_GEN_SHIFT;
  625. }
  626. ctx->eop_txd = gdesc;
  627. /* set the last buf_info for the pkt */
  628. tbi->skb = skb;
  629. tbi->sop_idx = ctx->sop_txd - tq->tx_ring.base;
  630. }
  631. /* Init all tx queues */
  632. static void
  633. vmxnet3_tq_init_all(struct vmxnet3_adapter *adapter)
  634. {
  635. int i;
  636. for (i = 0; i < adapter->num_tx_queues; i++)
  637. vmxnet3_tq_init(&adapter->tx_queue[i], adapter);
  638. }
  639. /*
  640. * parse and copy relevant protocol headers:
  641. * For a tso pkt, relevant headers are L2/3/4 including options
  642. * For a pkt requesting csum offloading, they are L2/3 and may include L4
  643. * if it's a TCP/UDP pkt
  644. *
  645. * Returns:
  646. * -1: error happens during parsing
  647. * 0: protocol headers parsed, but too big to be copied
  648. * 1: protocol headers parsed and copied
  649. *
  650. * Other effects:
  651. * 1. related *ctx fields are updated.
  652. * 2. ctx->copy_size is # of bytes copied
  653. * 3. the portion copied is guaranteed to be in the linear part
  654. *
  655. */
  656. static int
  657. vmxnet3_parse_and_copy_hdr(struct sk_buff *skb, struct vmxnet3_tx_queue *tq,
  658. struct vmxnet3_tx_ctx *ctx,
  659. struct vmxnet3_adapter *adapter)
  660. {
  661. struct Vmxnet3_TxDataDesc *tdd;
  662. if (ctx->mss) { /* TSO */
  663. ctx->eth_ip_hdr_size = skb_transport_offset(skb);
  664. ctx->l4_hdr_size = ((struct tcphdr *)
  665. skb_transport_header(skb))->doff * 4;
  666. ctx->copy_size = ctx->eth_ip_hdr_size + ctx->l4_hdr_size;
  667. } else {
  668. if (skb->ip_summed == CHECKSUM_PARTIAL) {
  669. ctx->eth_ip_hdr_size = skb_checksum_start_offset(skb);
  670. if (ctx->ipv4) {
  671. struct iphdr *iph = (struct iphdr *)
  672. skb_network_header(skb);
  673. if (iph->protocol == IPPROTO_TCP)
  674. ctx->l4_hdr_size = ((struct tcphdr *)
  675. skb_transport_header(skb))->doff * 4;
  676. else if (iph->protocol == IPPROTO_UDP)
  677. /*
  678. * Use tcp header size so that bytes to
  679. * be copied are more than required by
  680. * the device.
  681. */
  682. ctx->l4_hdr_size =
  683. sizeof(struct tcphdr);
  684. else
  685. ctx->l4_hdr_size = 0;
  686. } else {
  687. /* for simplicity, don't copy L4 headers */
  688. ctx->l4_hdr_size = 0;
  689. }
  690. ctx->copy_size = ctx->eth_ip_hdr_size +
  691. ctx->l4_hdr_size;
  692. } else {
  693. ctx->eth_ip_hdr_size = 0;
  694. ctx->l4_hdr_size = 0;
  695. /* copy as much as allowed */
  696. ctx->copy_size = min((unsigned int)VMXNET3_HDR_COPY_SIZE
  697. , skb_headlen(skb));
  698. }
  699. /* make sure headers are accessible directly */
  700. if (unlikely(!pskb_may_pull(skb, ctx->copy_size)))
  701. goto err;
  702. }
  703. if (unlikely(ctx->copy_size > VMXNET3_HDR_COPY_SIZE)) {
  704. tq->stats.oversized_hdr++;
  705. ctx->copy_size = 0;
  706. return 0;
  707. }
  708. tdd = tq->data_ring.base + tq->tx_ring.next2fill;
  709. memcpy(tdd->data, skb->data, ctx->copy_size);
  710. dev_dbg(&adapter->netdev->dev,
  711. "copy %u bytes to dataRing[%u]\n",
  712. ctx->copy_size, tq->tx_ring.next2fill);
  713. return 1;
  714. err:
  715. return -1;
  716. }
  717. static void
  718. vmxnet3_prepare_tso(struct sk_buff *skb,
  719. struct vmxnet3_tx_ctx *ctx)
  720. {
  721. struct tcphdr *tcph = (struct tcphdr *)skb_transport_header(skb);
  722. if (ctx->ipv4) {
  723. struct iphdr *iph = (struct iphdr *)skb_network_header(skb);
  724. iph->check = 0;
  725. tcph->check = ~csum_tcpudp_magic(iph->saddr, iph->daddr, 0,
  726. IPPROTO_TCP, 0);
  727. } else {
  728. struct ipv6hdr *iph = (struct ipv6hdr *)skb_network_header(skb);
  729. tcph->check = ~csum_ipv6_magic(&iph->saddr, &iph->daddr, 0,
  730. IPPROTO_TCP, 0);
  731. }
  732. }
  733. /*
  734. * Transmits a pkt thru a given tq
  735. * Returns:
  736. * NETDEV_TX_OK: descriptors are setup successfully
  737. * NETDEV_TX_OK: error occurred, the pkt is dropped
  738. * NETDEV_TX_BUSY: tx ring is full, queue is stopped
  739. *
  740. * Side-effects:
  741. * 1. tx ring may be changed
  742. * 2. tq stats may be updated accordingly
  743. * 3. shared->txNumDeferred may be updated
  744. */
  745. static int
  746. vmxnet3_tq_xmit(struct sk_buff *skb, struct vmxnet3_tx_queue *tq,
  747. struct vmxnet3_adapter *adapter, struct net_device *netdev)
  748. {
  749. int ret;
  750. u32 count;
  751. unsigned long flags;
  752. struct vmxnet3_tx_ctx ctx;
  753. union Vmxnet3_GenericDesc *gdesc;
  754. #ifdef __BIG_ENDIAN_BITFIELD
  755. /* Use temporary descriptor to avoid touching bits multiple times */
  756. union Vmxnet3_GenericDesc tempTxDesc;
  757. #endif
  758. /* conservatively estimate # of descriptors to use */
  759. count = VMXNET3_TXD_NEEDED(skb_headlen(skb)) +
  760. skb_shinfo(skb)->nr_frags + 1;
  761. ctx.ipv4 = (skb->protocol == cpu_to_be16(ETH_P_IP));
  762. ctx.mss = skb_shinfo(skb)->gso_size;
  763. if (ctx.mss) {
  764. if (skb_header_cloned(skb)) {
  765. if (unlikely(pskb_expand_head(skb, 0, 0,
  766. GFP_ATOMIC) != 0)) {
  767. tq->stats.drop_tso++;
  768. goto drop_pkt;
  769. }
  770. tq->stats.copy_skb_header++;
  771. }
  772. vmxnet3_prepare_tso(skb, &ctx);
  773. } else {
  774. if (unlikely(count > VMXNET3_MAX_TXD_PER_PKT)) {
  775. /* non-tso pkts must not use more than
  776. * VMXNET3_MAX_TXD_PER_PKT entries
  777. */
  778. if (skb_linearize(skb) != 0) {
  779. tq->stats.drop_too_many_frags++;
  780. goto drop_pkt;
  781. }
  782. tq->stats.linearized++;
  783. /* recalculate the # of descriptors to use */
  784. count = VMXNET3_TXD_NEEDED(skb_headlen(skb)) + 1;
  785. }
  786. }
  787. spin_lock_irqsave(&tq->tx_lock, flags);
  788. if (count > vmxnet3_cmd_ring_desc_avail(&tq->tx_ring)) {
  789. tq->stats.tx_ring_full++;
  790. dev_dbg(&adapter->netdev->dev,
  791. "tx queue stopped on %s, next2comp %u"
  792. " next2fill %u\n", adapter->netdev->name,
  793. tq->tx_ring.next2comp, tq->tx_ring.next2fill);
  794. vmxnet3_tq_stop(tq, adapter);
  795. spin_unlock_irqrestore(&tq->tx_lock, flags);
  796. return NETDEV_TX_BUSY;
  797. }
  798. ret = vmxnet3_parse_and_copy_hdr(skb, tq, &ctx, adapter);
  799. if (ret >= 0) {
  800. BUG_ON(ret <= 0 && ctx.copy_size != 0);
  801. /* hdrs parsed, check against other limits */
  802. if (ctx.mss) {
  803. if (unlikely(ctx.eth_ip_hdr_size + ctx.l4_hdr_size >
  804. VMXNET3_MAX_TX_BUF_SIZE)) {
  805. goto hdr_too_big;
  806. }
  807. } else {
  808. if (skb->ip_summed == CHECKSUM_PARTIAL) {
  809. if (unlikely(ctx.eth_ip_hdr_size +
  810. skb->csum_offset >
  811. VMXNET3_MAX_CSUM_OFFSET)) {
  812. goto hdr_too_big;
  813. }
  814. }
  815. }
  816. } else {
  817. tq->stats.drop_hdr_inspect_err++;
  818. goto unlock_drop_pkt;
  819. }
  820. /* fill tx descs related to addr & len */
  821. vmxnet3_map_pkt(skb, &ctx, tq, adapter->pdev, adapter);
  822. /* setup the EOP desc */
  823. ctx.eop_txd->dword[3] = cpu_to_le32(VMXNET3_TXD_CQ | VMXNET3_TXD_EOP);
  824. /* setup the SOP desc */
  825. #ifdef __BIG_ENDIAN_BITFIELD
  826. gdesc = &tempTxDesc;
  827. gdesc->dword[2] = ctx.sop_txd->dword[2];
  828. gdesc->dword[3] = ctx.sop_txd->dword[3];
  829. #else
  830. gdesc = ctx.sop_txd;
  831. #endif
  832. if (ctx.mss) {
  833. gdesc->txd.hlen = ctx.eth_ip_hdr_size + ctx.l4_hdr_size;
  834. gdesc->txd.om = VMXNET3_OM_TSO;
  835. gdesc->txd.msscof = ctx.mss;
  836. le32_add_cpu(&tq->shared->txNumDeferred, (skb->len -
  837. gdesc->txd.hlen + ctx.mss - 1) / ctx.mss);
  838. } else {
  839. if (skb->ip_summed == CHECKSUM_PARTIAL) {
  840. gdesc->txd.hlen = ctx.eth_ip_hdr_size;
  841. gdesc->txd.om = VMXNET3_OM_CSUM;
  842. gdesc->txd.msscof = ctx.eth_ip_hdr_size +
  843. skb->csum_offset;
  844. } else {
  845. gdesc->txd.om = 0;
  846. gdesc->txd.msscof = 0;
  847. }
  848. le32_add_cpu(&tq->shared->txNumDeferred, 1);
  849. }
  850. if (vlan_tx_tag_present(skb)) {
  851. gdesc->txd.ti = 1;
  852. gdesc->txd.tci = vlan_tx_tag_get(skb);
  853. }
  854. /* finally flips the GEN bit of the SOP desc. */
  855. gdesc->dword[2] = cpu_to_le32(le32_to_cpu(gdesc->dword[2]) ^
  856. VMXNET3_TXD_GEN);
  857. #ifdef __BIG_ENDIAN_BITFIELD
  858. /* Finished updating in bitfields of Tx Desc, so write them in original
  859. * place.
  860. */
  861. vmxnet3_TxDescToLe((struct Vmxnet3_TxDesc *)gdesc,
  862. (struct Vmxnet3_TxDesc *)ctx.sop_txd);
  863. gdesc = ctx.sop_txd;
  864. #endif
  865. dev_dbg(&adapter->netdev->dev,
  866. "txd[%u]: SOP 0x%Lx 0x%x 0x%x\n",
  867. (u32)((union Vmxnet3_GenericDesc *)ctx.sop_txd -
  868. tq->tx_ring.base), le64_to_cpu(gdesc->txd.addr),
  869. le32_to_cpu(gdesc->dword[2]), le32_to_cpu(gdesc->dword[3]));
  870. spin_unlock_irqrestore(&tq->tx_lock, flags);
  871. if (le32_to_cpu(tq->shared->txNumDeferred) >=
  872. le32_to_cpu(tq->shared->txThreshold)) {
  873. tq->shared->txNumDeferred = 0;
  874. VMXNET3_WRITE_BAR0_REG(adapter,
  875. VMXNET3_REG_TXPROD + tq->qid * 8,
  876. tq->tx_ring.next2fill);
  877. }
  878. return NETDEV_TX_OK;
  879. hdr_too_big:
  880. tq->stats.drop_oversized_hdr++;
  881. unlock_drop_pkt:
  882. spin_unlock_irqrestore(&tq->tx_lock, flags);
  883. drop_pkt:
  884. tq->stats.drop_total++;
  885. dev_kfree_skb(skb);
  886. return NETDEV_TX_OK;
  887. }
  888. static netdev_tx_t
  889. vmxnet3_xmit_frame(struct sk_buff *skb, struct net_device *netdev)
  890. {
  891. struct vmxnet3_adapter *adapter = netdev_priv(netdev);
  892. BUG_ON(skb->queue_mapping > adapter->num_tx_queues);
  893. return vmxnet3_tq_xmit(skb,
  894. &adapter->tx_queue[skb->queue_mapping],
  895. adapter, netdev);
  896. }
  897. static void
  898. vmxnet3_rx_csum(struct vmxnet3_adapter *adapter,
  899. struct sk_buff *skb,
  900. union Vmxnet3_GenericDesc *gdesc)
  901. {
  902. if (!gdesc->rcd.cnc && adapter->netdev->features & NETIF_F_RXCSUM) {
  903. /* typical case: TCP/UDP over IP and both csums are correct */
  904. if ((le32_to_cpu(gdesc->dword[3]) & VMXNET3_RCD_CSUM_OK) ==
  905. VMXNET3_RCD_CSUM_OK) {
  906. skb->ip_summed = CHECKSUM_UNNECESSARY;
  907. BUG_ON(!(gdesc->rcd.tcp || gdesc->rcd.udp));
  908. BUG_ON(!(gdesc->rcd.v4 || gdesc->rcd.v6));
  909. BUG_ON(gdesc->rcd.frg);
  910. } else {
  911. if (gdesc->rcd.csum) {
  912. skb->csum = htons(gdesc->rcd.csum);
  913. skb->ip_summed = CHECKSUM_PARTIAL;
  914. } else {
  915. skb_checksum_none_assert(skb);
  916. }
  917. }
  918. } else {
  919. skb_checksum_none_assert(skb);
  920. }
  921. }
  922. static void
  923. vmxnet3_rx_error(struct vmxnet3_rx_queue *rq, struct Vmxnet3_RxCompDesc *rcd,
  924. struct vmxnet3_rx_ctx *ctx, struct vmxnet3_adapter *adapter)
  925. {
  926. rq->stats.drop_err++;
  927. if (!rcd->fcs)
  928. rq->stats.drop_fcs++;
  929. rq->stats.drop_total++;
  930. /*
  931. * We do not unmap and chain the rx buffer to the skb.
  932. * We basically pretend this buffer is not used and will be recycled
  933. * by vmxnet3_rq_alloc_rx_buf()
  934. */
  935. /*
  936. * ctx->skb may be NULL if this is the first and the only one
  937. * desc for the pkt
  938. */
  939. if (ctx->skb)
  940. dev_kfree_skb_irq(ctx->skb);
  941. ctx->skb = NULL;
  942. }
  943. static int
  944. vmxnet3_rq_rx_complete(struct vmxnet3_rx_queue *rq,
  945. struct vmxnet3_adapter *adapter, int quota)
  946. {
  947. static const u32 rxprod_reg[2] = {
  948. VMXNET3_REG_RXPROD, VMXNET3_REG_RXPROD2
  949. };
  950. u32 num_rxd = 0;
  951. struct Vmxnet3_RxCompDesc *rcd;
  952. struct vmxnet3_rx_ctx *ctx = &rq->rx_ctx;
  953. #ifdef __BIG_ENDIAN_BITFIELD
  954. struct Vmxnet3_RxDesc rxCmdDesc;
  955. struct Vmxnet3_RxCompDesc rxComp;
  956. #endif
  957. vmxnet3_getRxComp(rcd, &rq->comp_ring.base[rq->comp_ring.next2proc].rcd,
  958. &rxComp);
  959. while (rcd->gen == rq->comp_ring.gen) {
  960. struct vmxnet3_rx_buf_info *rbi;
  961. struct sk_buff *skb;
  962. int num_to_alloc;
  963. struct Vmxnet3_RxDesc *rxd;
  964. u32 idx, ring_idx;
  965. if (num_rxd >= quota) {
  966. /* we may stop even before we see the EOP desc of
  967. * the current pkt
  968. */
  969. break;
  970. }
  971. num_rxd++;
  972. BUG_ON(rcd->rqID != rq->qid && rcd->rqID != rq->qid2);
  973. idx = rcd->rxdIdx;
  974. ring_idx = rcd->rqID < adapter->num_rx_queues ? 0 : 1;
  975. vmxnet3_getRxDesc(rxd, &rq->rx_ring[ring_idx].base[idx].rxd,
  976. &rxCmdDesc);
  977. rbi = rq->buf_info[ring_idx] + idx;
  978. BUG_ON(rxd->addr != rbi->dma_addr ||
  979. rxd->len != rbi->len);
  980. if (unlikely(rcd->eop && rcd->err)) {
  981. vmxnet3_rx_error(rq, rcd, ctx, adapter);
  982. goto rcd_done;
  983. }
  984. if (rcd->sop) { /* first buf of the pkt */
  985. BUG_ON(rxd->btype != VMXNET3_RXD_BTYPE_HEAD ||
  986. rcd->rqID != rq->qid);
  987. BUG_ON(rbi->buf_type != VMXNET3_RX_BUF_SKB);
  988. BUG_ON(ctx->skb != NULL || rbi->skb == NULL);
  989. if (unlikely(rcd->len == 0)) {
  990. /* Pretend the rx buffer is skipped. */
  991. BUG_ON(!(rcd->sop && rcd->eop));
  992. dev_dbg(&adapter->netdev->dev,
  993. "rxRing[%u][%u] 0 length\n",
  994. ring_idx, idx);
  995. goto rcd_done;
  996. }
  997. ctx->skb = rbi->skb;
  998. rbi->skb = NULL;
  999. pci_unmap_single(adapter->pdev, rbi->dma_addr, rbi->len,
  1000. PCI_DMA_FROMDEVICE);
  1001. skb_put(ctx->skb, rcd->len);
  1002. } else {
  1003. BUG_ON(ctx->skb == NULL);
  1004. /* non SOP buffer must be type 1 in most cases */
  1005. if (rbi->buf_type == VMXNET3_RX_BUF_PAGE) {
  1006. BUG_ON(rxd->btype != VMXNET3_RXD_BTYPE_BODY);
  1007. if (rcd->len) {
  1008. pci_unmap_page(adapter->pdev,
  1009. rbi->dma_addr, rbi->len,
  1010. PCI_DMA_FROMDEVICE);
  1011. vmxnet3_append_frag(ctx->skb, rcd, rbi);
  1012. rbi->page = NULL;
  1013. }
  1014. } else {
  1015. /*
  1016. * The only time a non-SOP buffer is type 0 is
  1017. * when it's EOP and error flag is raised, which
  1018. * has already been handled.
  1019. */
  1020. BUG_ON(true);
  1021. }
  1022. }
  1023. skb = ctx->skb;
  1024. if (rcd->eop) {
  1025. skb->len += skb->data_len;
  1026. skb->truesize += skb->data_len;
  1027. vmxnet3_rx_csum(adapter, skb,
  1028. (union Vmxnet3_GenericDesc *)rcd);
  1029. skb->protocol = eth_type_trans(skb, adapter->netdev);
  1030. if (unlikely(adapter->vlan_grp && rcd->ts)) {
  1031. vlan_hwaccel_receive_skb(skb,
  1032. adapter->vlan_grp, rcd->tci);
  1033. } else {
  1034. netif_receive_skb(skb);
  1035. }
  1036. ctx->skb = NULL;
  1037. }
  1038. rcd_done:
  1039. /* device may skip some rx descs */
  1040. rq->rx_ring[ring_idx].next2comp = idx;
  1041. VMXNET3_INC_RING_IDX_ONLY(rq->rx_ring[ring_idx].next2comp,
  1042. rq->rx_ring[ring_idx].size);
  1043. /* refill rx buffers frequently to avoid starving the h/w */
  1044. num_to_alloc = vmxnet3_cmd_ring_desc_avail(rq->rx_ring +
  1045. ring_idx);
  1046. if (unlikely(num_to_alloc > VMXNET3_RX_ALLOC_THRESHOLD(rq,
  1047. ring_idx, adapter))) {
  1048. vmxnet3_rq_alloc_rx_buf(rq, ring_idx, num_to_alloc,
  1049. adapter);
  1050. /* if needed, update the register */
  1051. if (unlikely(rq->shared->updateRxProd)) {
  1052. VMXNET3_WRITE_BAR0_REG(adapter,
  1053. rxprod_reg[ring_idx] + rq->qid * 8,
  1054. rq->rx_ring[ring_idx].next2fill);
  1055. rq->uncommitted[ring_idx] = 0;
  1056. }
  1057. }
  1058. vmxnet3_comp_ring_adv_next2proc(&rq->comp_ring);
  1059. vmxnet3_getRxComp(rcd,
  1060. &rq->comp_ring.base[rq->comp_ring.next2proc].rcd, &rxComp);
  1061. }
  1062. return num_rxd;
  1063. }
  1064. static void
  1065. vmxnet3_rq_cleanup(struct vmxnet3_rx_queue *rq,
  1066. struct vmxnet3_adapter *adapter)
  1067. {
  1068. u32 i, ring_idx;
  1069. struct Vmxnet3_RxDesc *rxd;
  1070. for (ring_idx = 0; ring_idx < 2; ring_idx++) {
  1071. for (i = 0; i < rq->rx_ring[ring_idx].size; i++) {
  1072. #ifdef __BIG_ENDIAN_BITFIELD
  1073. struct Vmxnet3_RxDesc rxDesc;
  1074. #endif
  1075. vmxnet3_getRxDesc(rxd,
  1076. &rq->rx_ring[ring_idx].base[i].rxd, &rxDesc);
  1077. if (rxd->btype == VMXNET3_RXD_BTYPE_HEAD &&
  1078. rq->buf_info[ring_idx][i].skb) {
  1079. pci_unmap_single(adapter->pdev, rxd->addr,
  1080. rxd->len, PCI_DMA_FROMDEVICE);
  1081. dev_kfree_skb(rq->buf_info[ring_idx][i].skb);
  1082. rq->buf_info[ring_idx][i].skb = NULL;
  1083. } else if (rxd->btype == VMXNET3_RXD_BTYPE_BODY &&
  1084. rq->buf_info[ring_idx][i].page) {
  1085. pci_unmap_page(adapter->pdev, rxd->addr,
  1086. rxd->len, PCI_DMA_FROMDEVICE);
  1087. put_page(rq->buf_info[ring_idx][i].page);
  1088. rq->buf_info[ring_idx][i].page = NULL;
  1089. }
  1090. }
  1091. rq->rx_ring[ring_idx].gen = VMXNET3_INIT_GEN;
  1092. rq->rx_ring[ring_idx].next2fill =
  1093. rq->rx_ring[ring_idx].next2comp = 0;
  1094. rq->uncommitted[ring_idx] = 0;
  1095. }
  1096. rq->comp_ring.gen = VMXNET3_INIT_GEN;
  1097. rq->comp_ring.next2proc = 0;
  1098. }
  1099. static void
  1100. vmxnet3_rq_cleanup_all(struct vmxnet3_adapter *adapter)
  1101. {
  1102. int i;
  1103. for (i = 0; i < adapter->num_rx_queues; i++)
  1104. vmxnet3_rq_cleanup(&adapter->rx_queue[i], adapter);
  1105. }
  1106. void vmxnet3_rq_destroy(struct vmxnet3_rx_queue *rq,
  1107. struct vmxnet3_adapter *adapter)
  1108. {
  1109. int i;
  1110. int j;
  1111. /* all rx buffers must have already been freed */
  1112. for (i = 0; i < 2; i++) {
  1113. if (rq->buf_info[i]) {
  1114. for (j = 0; j < rq->rx_ring[i].size; j++)
  1115. BUG_ON(rq->buf_info[i][j].page != NULL);
  1116. }
  1117. }
  1118. kfree(rq->buf_info[0]);
  1119. for (i = 0; i < 2; i++) {
  1120. if (rq->rx_ring[i].base) {
  1121. pci_free_consistent(adapter->pdev, rq->rx_ring[i].size
  1122. * sizeof(struct Vmxnet3_RxDesc),
  1123. rq->rx_ring[i].base,
  1124. rq->rx_ring[i].basePA);
  1125. rq->rx_ring[i].base = NULL;
  1126. }
  1127. rq->buf_info[i] = NULL;
  1128. }
  1129. if (rq->comp_ring.base) {
  1130. pci_free_consistent(adapter->pdev, rq->comp_ring.size *
  1131. sizeof(struct Vmxnet3_RxCompDesc),
  1132. rq->comp_ring.base, rq->comp_ring.basePA);
  1133. rq->comp_ring.base = NULL;
  1134. }
  1135. }
  1136. static int
  1137. vmxnet3_rq_init(struct vmxnet3_rx_queue *rq,
  1138. struct vmxnet3_adapter *adapter)
  1139. {
  1140. int i;
  1141. /* initialize buf_info */
  1142. for (i = 0; i < rq->rx_ring[0].size; i++) {
  1143. /* 1st buf for a pkt is skbuff */
  1144. if (i % adapter->rx_buf_per_pkt == 0) {
  1145. rq->buf_info[0][i].buf_type = VMXNET3_RX_BUF_SKB;
  1146. rq->buf_info[0][i].len = adapter->skb_buf_size;
  1147. } else { /* subsequent bufs for a pkt is frag */
  1148. rq->buf_info[0][i].buf_type = VMXNET3_RX_BUF_PAGE;
  1149. rq->buf_info[0][i].len = PAGE_SIZE;
  1150. }
  1151. }
  1152. for (i = 0; i < rq->rx_ring[1].size; i++) {
  1153. rq->buf_info[1][i].buf_type = VMXNET3_RX_BUF_PAGE;
  1154. rq->buf_info[1][i].len = PAGE_SIZE;
  1155. }
  1156. /* reset internal state and allocate buffers for both rings */
  1157. for (i = 0; i < 2; i++) {
  1158. rq->rx_ring[i].next2fill = rq->rx_ring[i].next2comp = 0;
  1159. rq->uncommitted[i] = 0;
  1160. memset(rq->rx_ring[i].base, 0, rq->rx_ring[i].size *
  1161. sizeof(struct Vmxnet3_RxDesc));
  1162. rq->rx_ring[i].gen = VMXNET3_INIT_GEN;
  1163. }
  1164. if (vmxnet3_rq_alloc_rx_buf(rq, 0, rq->rx_ring[0].size - 1,
  1165. adapter) == 0) {
  1166. /* at least has 1 rx buffer for the 1st ring */
  1167. return -ENOMEM;
  1168. }
  1169. vmxnet3_rq_alloc_rx_buf(rq, 1, rq->rx_ring[1].size - 1, adapter);
  1170. /* reset the comp ring */
  1171. rq->comp_ring.next2proc = 0;
  1172. memset(rq->comp_ring.base, 0, rq->comp_ring.size *
  1173. sizeof(struct Vmxnet3_RxCompDesc));
  1174. rq->comp_ring.gen = VMXNET3_INIT_GEN;
  1175. /* reset rxctx */
  1176. rq->rx_ctx.skb = NULL;
  1177. /* stats are not reset */
  1178. return 0;
  1179. }
  1180. static int
  1181. vmxnet3_rq_init_all(struct vmxnet3_adapter *adapter)
  1182. {
  1183. int i, err = 0;
  1184. for (i = 0; i < adapter->num_rx_queues; i++) {
  1185. err = vmxnet3_rq_init(&adapter->rx_queue[i], adapter);
  1186. if (unlikely(err)) {
  1187. dev_err(&adapter->netdev->dev, "%s: failed to "
  1188. "initialize rx queue%i\n",
  1189. adapter->netdev->name, i);
  1190. break;
  1191. }
  1192. }
  1193. return err;
  1194. }
  1195. static int
  1196. vmxnet3_rq_create(struct vmxnet3_rx_queue *rq, struct vmxnet3_adapter *adapter)
  1197. {
  1198. int i;
  1199. size_t sz;
  1200. struct vmxnet3_rx_buf_info *bi;
  1201. for (i = 0; i < 2; i++) {
  1202. sz = rq->rx_ring[i].size * sizeof(struct Vmxnet3_RxDesc);
  1203. rq->rx_ring[i].base = pci_alloc_consistent(adapter->pdev, sz,
  1204. &rq->rx_ring[i].basePA);
  1205. if (!rq->rx_ring[i].base) {
  1206. printk(KERN_ERR "%s: failed to allocate rx ring %d\n",
  1207. adapter->netdev->name, i);
  1208. goto err;
  1209. }
  1210. }
  1211. sz = rq->comp_ring.size * sizeof(struct Vmxnet3_RxCompDesc);
  1212. rq->comp_ring.base = pci_alloc_consistent(adapter->pdev, sz,
  1213. &rq->comp_ring.basePA);
  1214. if (!rq->comp_ring.base) {
  1215. printk(KERN_ERR "%s: failed to allocate rx comp ring\n",
  1216. adapter->netdev->name);
  1217. goto err;
  1218. }
  1219. sz = sizeof(struct vmxnet3_rx_buf_info) * (rq->rx_ring[0].size +
  1220. rq->rx_ring[1].size);
  1221. bi = kzalloc(sz, GFP_KERNEL);
  1222. if (!bi) {
  1223. printk(KERN_ERR "%s: failed to allocate rx bufinfo\n",
  1224. adapter->netdev->name);
  1225. goto err;
  1226. }
  1227. rq->buf_info[0] = bi;
  1228. rq->buf_info[1] = bi + rq->rx_ring[0].size;
  1229. return 0;
  1230. err:
  1231. vmxnet3_rq_destroy(rq, adapter);
  1232. return -ENOMEM;
  1233. }
  1234. static int
  1235. vmxnet3_rq_create_all(struct vmxnet3_adapter *adapter)
  1236. {
  1237. int i, err = 0;
  1238. for (i = 0; i < adapter->num_rx_queues; i++) {
  1239. err = vmxnet3_rq_create(&adapter->rx_queue[i], adapter);
  1240. if (unlikely(err)) {
  1241. dev_err(&adapter->netdev->dev,
  1242. "%s: failed to create rx queue%i\n",
  1243. adapter->netdev->name, i);
  1244. goto err_out;
  1245. }
  1246. }
  1247. return err;
  1248. err_out:
  1249. vmxnet3_rq_destroy_all(adapter);
  1250. return err;
  1251. }
  1252. /* Multiple queue aware polling function for tx and rx */
  1253. static int
  1254. vmxnet3_do_poll(struct vmxnet3_adapter *adapter, int budget)
  1255. {
  1256. int rcd_done = 0, i;
  1257. if (unlikely(adapter->shared->ecr))
  1258. vmxnet3_process_events(adapter);
  1259. for (i = 0; i < adapter->num_tx_queues; i++)
  1260. vmxnet3_tq_tx_complete(&adapter->tx_queue[i], adapter);
  1261. for (i = 0; i < adapter->num_rx_queues; i++)
  1262. rcd_done += vmxnet3_rq_rx_complete(&adapter->rx_queue[i],
  1263. adapter, budget);
  1264. return rcd_done;
  1265. }
  1266. static int
  1267. vmxnet3_poll(struct napi_struct *napi, int budget)
  1268. {
  1269. struct vmxnet3_rx_queue *rx_queue = container_of(napi,
  1270. struct vmxnet3_rx_queue, napi);
  1271. int rxd_done;
  1272. rxd_done = vmxnet3_do_poll(rx_queue->adapter, budget);
  1273. if (rxd_done < budget) {
  1274. napi_complete(napi);
  1275. vmxnet3_enable_all_intrs(rx_queue->adapter);
  1276. }
  1277. return rxd_done;
  1278. }
  1279. /*
  1280. * NAPI polling function for MSI-X mode with multiple Rx queues
  1281. * Returns the # of the NAPI credit consumed (# of rx descriptors processed)
  1282. */
  1283. static int
  1284. vmxnet3_poll_rx_only(struct napi_struct *napi, int budget)
  1285. {
  1286. struct vmxnet3_rx_queue *rq = container_of(napi,
  1287. struct vmxnet3_rx_queue, napi);
  1288. struct vmxnet3_adapter *adapter = rq->adapter;
  1289. int rxd_done;
  1290. /* When sharing interrupt with corresponding tx queue, process
  1291. * tx completions in that queue as well
  1292. */
  1293. if (adapter->share_intr == VMXNET3_INTR_BUDDYSHARE) {
  1294. struct vmxnet3_tx_queue *tq =
  1295. &adapter->tx_queue[rq - adapter->rx_queue];
  1296. vmxnet3_tq_tx_complete(tq, adapter);
  1297. }
  1298. rxd_done = vmxnet3_rq_rx_complete(rq, adapter, budget);
  1299. if (rxd_done < budget) {
  1300. napi_complete(napi);
  1301. vmxnet3_enable_intr(adapter, rq->comp_ring.intr_idx);
  1302. }
  1303. return rxd_done;
  1304. }
  1305. #ifdef CONFIG_PCI_MSI
  1306. /*
  1307. * Handle completion interrupts on tx queues
  1308. * Returns whether or not the intr is handled
  1309. */
  1310. static irqreturn_t
  1311. vmxnet3_msix_tx(int irq, void *data)
  1312. {
  1313. struct vmxnet3_tx_queue *tq = data;
  1314. struct vmxnet3_adapter *adapter = tq->adapter;
  1315. if (adapter->intr.mask_mode == VMXNET3_IMM_ACTIVE)
  1316. vmxnet3_disable_intr(adapter, tq->comp_ring.intr_idx);
  1317. /* Handle the case where only one irq is allocate for all tx queues */
  1318. if (adapter->share_intr == VMXNET3_INTR_TXSHARE) {
  1319. int i;
  1320. for (i = 0; i < adapter->num_tx_queues; i++) {
  1321. struct vmxnet3_tx_queue *txq = &adapter->tx_queue[i];
  1322. vmxnet3_tq_tx_complete(txq, adapter);
  1323. }
  1324. } else {
  1325. vmxnet3_tq_tx_complete(tq, adapter);
  1326. }
  1327. vmxnet3_enable_intr(adapter, tq->comp_ring.intr_idx);
  1328. return IRQ_HANDLED;
  1329. }
  1330. /*
  1331. * Handle completion interrupts on rx queues. Returns whether or not the
  1332. * intr is handled
  1333. */
  1334. static irqreturn_t
  1335. vmxnet3_msix_rx(int irq, void *data)
  1336. {
  1337. struct vmxnet3_rx_queue *rq = data;
  1338. struct vmxnet3_adapter *adapter = rq->adapter;
  1339. /* disable intr if needed */
  1340. if (adapter->intr.mask_mode == VMXNET3_IMM_ACTIVE)
  1341. vmxnet3_disable_intr(adapter, rq->comp_ring.intr_idx);
  1342. napi_schedule(&rq->napi);
  1343. return IRQ_HANDLED;
  1344. }
  1345. /*
  1346. *----------------------------------------------------------------------------
  1347. *
  1348. * vmxnet3_msix_event --
  1349. *
  1350. * vmxnet3 msix event intr handler
  1351. *
  1352. * Result:
  1353. * whether or not the intr is handled
  1354. *
  1355. *----------------------------------------------------------------------------
  1356. */
  1357. static irqreturn_t
  1358. vmxnet3_msix_event(int irq, void *data)
  1359. {
  1360. struct net_device *dev = data;
  1361. struct vmxnet3_adapter *adapter = netdev_priv(dev);
  1362. /* disable intr if needed */
  1363. if (adapter->intr.mask_mode == VMXNET3_IMM_ACTIVE)
  1364. vmxnet3_disable_intr(adapter, adapter->intr.event_intr_idx);
  1365. if (adapter->shared->ecr)
  1366. vmxnet3_process_events(adapter);
  1367. vmxnet3_enable_intr(adapter, adapter->intr.event_intr_idx);
  1368. return IRQ_HANDLED;
  1369. }
  1370. #endif /* CONFIG_PCI_MSI */
  1371. /* Interrupt handler for vmxnet3 */
  1372. static irqreturn_t
  1373. vmxnet3_intr(int irq, void *dev_id)
  1374. {
  1375. struct net_device *dev = dev_id;
  1376. struct vmxnet3_adapter *adapter = netdev_priv(dev);
  1377. if (adapter->intr.type == VMXNET3_IT_INTX) {
  1378. u32 icr = VMXNET3_READ_BAR1_REG(adapter, VMXNET3_REG_ICR);
  1379. if (unlikely(icr == 0))
  1380. /* not ours */
  1381. return IRQ_NONE;
  1382. }
  1383. /* disable intr if needed */
  1384. if (adapter->intr.mask_mode == VMXNET3_IMM_ACTIVE)
  1385. vmxnet3_disable_all_intrs(adapter);
  1386. napi_schedule(&adapter->rx_queue[0].napi);
  1387. return IRQ_HANDLED;
  1388. }
  1389. #ifdef CONFIG_NET_POLL_CONTROLLER
  1390. /* netpoll callback. */
  1391. static void
  1392. vmxnet3_netpoll(struct net_device *netdev)
  1393. {
  1394. struct vmxnet3_adapter *adapter = netdev_priv(netdev);
  1395. if (adapter->intr.mask_mode == VMXNET3_IMM_ACTIVE)
  1396. vmxnet3_disable_all_intrs(adapter);
  1397. vmxnet3_do_poll(adapter, adapter->rx_queue[0].rx_ring[0].size);
  1398. vmxnet3_enable_all_intrs(adapter);
  1399. }
  1400. #endif /* CONFIG_NET_POLL_CONTROLLER */
  1401. static int
  1402. vmxnet3_request_irqs(struct vmxnet3_adapter *adapter)
  1403. {
  1404. struct vmxnet3_intr *intr = &adapter->intr;
  1405. int err = 0, i;
  1406. int vector = 0;
  1407. #ifdef CONFIG_PCI_MSI
  1408. if (adapter->intr.type == VMXNET3_IT_MSIX) {
  1409. for (i = 0; i < adapter->num_tx_queues; i++) {
  1410. if (adapter->share_intr != VMXNET3_INTR_BUDDYSHARE) {
  1411. sprintf(adapter->tx_queue[i].name, "%s-tx-%d",
  1412. adapter->netdev->name, vector);
  1413. err = request_irq(
  1414. intr->msix_entries[vector].vector,
  1415. vmxnet3_msix_tx, 0,
  1416. adapter->tx_queue[i].name,
  1417. &adapter->tx_queue[i]);
  1418. } else {
  1419. sprintf(adapter->tx_queue[i].name, "%s-rxtx-%d",
  1420. adapter->netdev->name, vector);
  1421. }
  1422. if (err) {
  1423. dev_err(&adapter->netdev->dev,
  1424. "Failed to request irq for MSIX, %s, "
  1425. "error %d\n",
  1426. adapter->tx_queue[i].name, err);
  1427. return err;
  1428. }
  1429. /* Handle the case where only 1 MSIx was allocated for
  1430. * all tx queues */
  1431. if (adapter->share_intr == VMXNET3_INTR_TXSHARE) {
  1432. for (; i < adapter->num_tx_queues; i++)
  1433. adapter->tx_queue[i].comp_ring.intr_idx
  1434. = vector;
  1435. vector++;
  1436. break;
  1437. } else {
  1438. adapter->tx_queue[i].comp_ring.intr_idx
  1439. = vector++;
  1440. }
  1441. }
  1442. if (adapter->share_intr == VMXNET3_INTR_BUDDYSHARE)
  1443. vector = 0;
  1444. for (i = 0; i < adapter->num_rx_queues; i++) {
  1445. if (adapter->share_intr != VMXNET3_INTR_BUDDYSHARE)
  1446. sprintf(adapter->rx_queue[i].name, "%s-rx-%d",
  1447. adapter->netdev->name, vector);
  1448. else
  1449. sprintf(adapter->rx_queue[i].name, "%s-rxtx-%d",
  1450. adapter->netdev->name, vector);
  1451. err = request_irq(intr->msix_entries[vector].vector,
  1452. vmxnet3_msix_rx, 0,
  1453. adapter->rx_queue[i].name,
  1454. &(adapter->rx_queue[i]));
  1455. if (err) {
  1456. printk(KERN_ERR "Failed to request irq for MSIX"
  1457. ", %s, error %d\n",
  1458. adapter->rx_queue[i].name, err);
  1459. return err;
  1460. }
  1461. adapter->rx_queue[i].comp_ring.intr_idx = vector++;
  1462. }
  1463. sprintf(intr->event_msi_vector_name, "%s-event-%d",
  1464. adapter->netdev->name, vector);
  1465. err = request_irq(intr->msix_entries[vector].vector,
  1466. vmxnet3_msix_event, 0,
  1467. intr->event_msi_vector_name, adapter->netdev);
  1468. intr->event_intr_idx = vector;
  1469. } else if (intr->type == VMXNET3_IT_MSI) {
  1470. adapter->num_rx_queues = 1;
  1471. err = request_irq(adapter->pdev->irq, vmxnet3_intr, 0,
  1472. adapter->netdev->name, adapter->netdev);
  1473. } else {
  1474. #endif
  1475. adapter->num_rx_queues = 1;
  1476. err = request_irq(adapter->pdev->irq, vmxnet3_intr,
  1477. IRQF_SHARED, adapter->netdev->name,
  1478. adapter->netdev);
  1479. #ifdef CONFIG_PCI_MSI
  1480. }
  1481. #endif
  1482. intr->num_intrs = vector + 1;
  1483. if (err) {
  1484. printk(KERN_ERR "Failed to request irq %s (intr type:%d), error"
  1485. ":%d\n", adapter->netdev->name, intr->type, err);
  1486. } else {
  1487. /* Number of rx queues will not change after this */
  1488. for (i = 0; i < adapter->num_rx_queues; i++) {
  1489. struct vmxnet3_rx_queue *rq = &adapter->rx_queue[i];
  1490. rq->qid = i;
  1491. rq->qid2 = i + adapter->num_rx_queues;
  1492. }
  1493. /* init our intr settings */
  1494. for (i = 0; i < intr->num_intrs; i++)
  1495. intr->mod_levels[i] = UPT1_IML_ADAPTIVE;
  1496. if (adapter->intr.type != VMXNET3_IT_MSIX) {
  1497. adapter->intr.event_intr_idx = 0;
  1498. for (i = 0; i < adapter->num_tx_queues; i++)
  1499. adapter->tx_queue[i].comp_ring.intr_idx = 0;
  1500. adapter->rx_queue[0].comp_ring.intr_idx = 0;
  1501. }
  1502. printk(KERN_INFO "%s: intr type %u, mode %u, %u vectors "
  1503. "allocated\n", adapter->netdev->name, intr->type,
  1504. intr->mask_mode, intr->num_intrs);
  1505. }
  1506. return err;
  1507. }
  1508. static void
  1509. vmxnet3_free_irqs(struct vmxnet3_adapter *adapter)
  1510. {
  1511. struct vmxnet3_intr *intr = &adapter->intr;
  1512. BUG_ON(intr->type == VMXNET3_IT_AUTO || intr->num_intrs <= 0);
  1513. switch (intr->type) {
  1514. #ifdef CONFIG_PCI_MSI
  1515. case VMXNET3_IT_MSIX:
  1516. {
  1517. int i, vector = 0;
  1518. if (adapter->share_intr != VMXNET3_INTR_BUDDYSHARE) {
  1519. for (i = 0; i < adapter->num_tx_queues; i++) {
  1520. free_irq(intr->msix_entries[vector++].vector,
  1521. &(adapter->tx_queue[i]));
  1522. if (adapter->share_intr == VMXNET3_INTR_TXSHARE)
  1523. break;
  1524. }
  1525. }
  1526. for (i = 0; i < adapter->num_rx_queues; i++) {
  1527. free_irq(intr->msix_entries[vector++].vector,
  1528. &(adapter->rx_queue[i]));
  1529. }
  1530. free_irq(intr->msix_entries[vector].vector,
  1531. adapter->netdev);
  1532. BUG_ON(vector >= intr->num_intrs);
  1533. break;
  1534. }
  1535. #endif
  1536. case VMXNET3_IT_MSI:
  1537. free_irq(adapter->pdev->irq, adapter->netdev);
  1538. break;
  1539. case VMXNET3_IT_INTX:
  1540. free_irq(adapter->pdev->irq, adapter->netdev);
  1541. break;
  1542. default:
  1543. BUG_ON(true);
  1544. }
  1545. }
  1546. static void
  1547. vmxnet3_vlan_rx_register(struct net_device *netdev, struct vlan_group *grp)
  1548. {
  1549. struct vmxnet3_adapter *adapter = netdev_priv(netdev);
  1550. struct Vmxnet3_DriverShared *shared = adapter->shared;
  1551. u32 *vfTable = adapter->shared->devRead.rxFilterConf.vfTable;
  1552. unsigned long flags;
  1553. if (grp) {
  1554. /* add vlan rx stripping. */
  1555. if (adapter->netdev->features & NETIF_F_HW_VLAN_RX) {
  1556. int i;
  1557. adapter->vlan_grp = grp;
  1558. /*
  1559. * Clear entire vfTable; then enable untagged pkts.
  1560. * Note: setting one entry in vfTable to non-zero turns
  1561. * on VLAN rx filtering.
  1562. */
  1563. for (i = 0; i < VMXNET3_VFT_SIZE; i++)
  1564. vfTable[i] = 0;
  1565. VMXNET3_SET_VFTABLE_ENTRY(vfTable, 0);
  1566. spin_lock_irqsave(&adapter->cmd_lock, flags);
  1567. VMXNET3_WRITE_BAR1_REG(adapter, VMXNET3_REG_CMD,
  1568. VMXNET3_CMD_UPDATE_VLAN_FILTERS);
  1569. spin_unlock_irqrestore(&adapter->cmd_lock, flags);
  1570. } else {
  1571. printk(KERN_ERR "%s: vlan_rx_register when device has "
  1572. "no NETIF_F_HW_VLAN_RX\n", netdev->name);
  1573. }
  1574. } else {
  1575. /* remove vlan rx stripping. */
  1576. struct Vmxnet3_DSDevRead *devRead = &shared->devRead;
  1577. adapter->vlan_grp = NULL;
  1578. if (devRead->misc.uptFeatures & UPT1_F_RXVLAN) {
  1579. int i;
  1580. for (i = 0; i < VMXNET3_VFT_SIZE; i++) {
  1581. /* clear entire vfTable; this also disables
  1582. * VLAN rx filtering
  1583. */
  1584. vfTable[i] = 0;
  1585. }
  1586. spin_lock_irqsave(&adapter->cmd_lock, flags);
  1587. VMXNET3_WRITE_BAR1_REG(adapter, VMXNET3_REG_CMD,
  1588. VMXNET3_CMD_UPDATE_VLAN_FILTERS);
  1589. spin_unlock_irqrestore(&adapter->cmd_lock, flags);
  1590. }
  1591. }
  1592. }
  1593. static void
  1594. vmxnet3_restore_vlan(struct vmxnet3_adapter *adapter)
  1595. {
  1596. if (adapter->vlan_grp) {
  1597. u16 vid;
  1598. u32 *vfTable = adapter->shared->devRead.rxFilterConf.vfTable;
  1599. bool activeVlan = false;
  1600. for (vid = 0; vid < VLAN_N_VID; vid++) {
  1601. if (vlan_group_get_device(adapter->vlan_grp, vid)) {
  1602. VMXNET3_SET_VFTABLE_ENTRY(vfTable, vid);
  1603. activeVlan = true;
  1604. }
  1605. }
  1606. if (activeVlan) {
  1607. /* continue to allow untagged pkts */
  1608. VMXNET3_SET_VFTABLE_ENTRY(vfTable, 0);
  1609. }
  1610. }
  1611. }
  1612. static void
  1613. vmxnet3_vlan_rx_add_vid(struct net_device *netdev, u16 vid)
  1614. {
  1615. struct vmxnet3_adapter *adapter = netdev_priv(netdev);
  1616. u32 *vfTable = adapter->shared->devRead.rxFilterConf.vfTable;
  1617. unsigned long flags;
  1618. VMXNET3_SET_VFTABLE_ENTRY(vfTable, vid);
  1619. spin_lock_irqsave(&adapter->cmd_lock, flags);
  1620. VMXNET3_WRITE_BAR1_REG(adapter, VMXNET3_REG_CMD,
  1621. VMXNET3_CMD_UPDATE_VLAN_FILTERS);
  1622. spin_unlock_irqrestore(&adapter->cmd_lock, flags);
  1623. }
  1624. static void
  1625. vmxnet3_vlan_rx_kill_vid(struct net_device *netdev, u16 vid)
  1626. {
  1627. struct vmxnet3_adapter *adapter = netdev_priv(netdev);
  1628. u32 *vfTable = adapter->shared->devRead.rxFilterConf.vfTable;
  1629. unsigned long flags;
  1630. VMXNET3_CLEAR_VFTABLE_ENTRY(vfTable, vid);
  1631. spin_lock_irqsave(&adapter->cmd_lock, flags);
  1632. VMXNET3_WRITE_BAR1_REG(adapter, VMXNET3_REG_CMD,
  1633. VMXNET3_CMD_UPDATE_VLAN_FILTERS);
  1634. spin_unlock_irqrestore(&adapter->cmd_lock, flags);
  1635. }
  1636. static u8 *
  1637. vmxnet3_copy_mc(struct net_device *netdev)
  1638. {
  1639. u8 *buf = NULL;
  1640. u32 sz = netdev_mc_count(netdev) * ETH_ALEN;
  1641. /* struct Vmxnet3_RxFilterConf.mfTableLen is u16. */
  1642. if (sz <= 0xffff) {
  1643. /* We may be called with BH disabled */
  1644. buf = kmalloc(sz, GFP_ATOMIC);
  1645. if (buf) {
  1646. struct netdev_hw_addr *ha;
  1647. int i = 0;
  1648. netdev_for_each_mc_addr(ha, netdev)
  1649. memcpy(buf + i++ * ETH_ALEN, ha->addr,
  1650. ETH_ALEN);
  1651. }
  1652. }
  1653. return buf;
  1654. }
  1655. static void
  1656. vmxnet3_set_mc(struct net_device *netdev)
  1657. {
  1658. struct vmxnet3_adapter *adapter = netdev_priv(netdev);
  1659. unsigned long flags;
  1660. struct Vmxnet3_RxFilterConf *rxConf =
  1661. &adapter->shared->devRead.rxFilterConf;
  1662. u8 *new_table = NULL;
  1663. u32 new_mode = VMXNET3_RXM_UCAST;
  1664. if (netdev->flags & IFF_PROMISC)
  1665. new_mode |= VMXNET3_RXM_PROMISC;
  1666. if (netdev->flags & IFF_BROADCAST)
  1667. new_mode |= VMXNET3_RXM_BCAST;
  1668. if (netdev->flags & IFF_ALLMULTI)
  1669. new_mode |= VMXNET3_RXM_ALL_MULTI;
  1670. else
  1671. if (!netdev_mc_empty(netdev)) {
  1672. new_table = vmxnet3_copy_mc(netdev);
  1673. if (new_table) {
  1674. new_mode |= VMXNET3_RXM_MCAST;
  1675. rxConf->mfTableLen = cpu_to_le16(
  1676. netdev_mc_count(netdev) * ETH_ALEN);
  1677. rxConf->mfTablePA = cpu_to_le64(virt_to_phys(
  1678. new_table));
  1679. } else {
  1680. printk(KERN_INFO "%s: failed to copy mcast list"
  1681. ", setting ALL_MULTI\n", netdev->name);
  1682. new_mode |= VMXNET3_RXM_ALL_MULTI;
  1683. }
  1684. }
  1685. if (!(new_mode & VMXNET3_RXM_MCAST)) {
  1686. rxConf->mfTableLen = 0;
  1687. rxConf->mfTablePA = 0;
  1688. }
  1689. spin_lock_irqsave(&adapter->cmd_lock, flags);
  1690. if (new_mode != rxConf->rxMode) {
  1691. rxConf->rxMode = cpu_to_le32(new_mode);
  1692. VMXNET3_WRITE_BAR1_REG(adapter, VMXNET3_REG_CMD,
  1693. VMXNET3_CMD_UPDATE_RX_MODE);
  1694. }
  1695. VMXNET3_WRITE_BAR1_REG(adapter, VMXNET3_REG_CMD,
  1696. VMXNET3_CMD_UPDATE_MAC_FILTERS);
  1697. spin_unlock_irqrestore(&adapter->cmd_lock, flags);
  1698. kfree(new_table);
  1699. }
  1700. void
  1701. vmxnet3_rq_destroy_all(struct vmxnet3_adapter *adapter)
  1702. {
  1703. int i;
  1704. for (i = 0; i < adapter->num_rx_queues; i++)
  1705. vmxnet3_rq_destroy(&adapter->rx_queue[i], adapter);
  1706. }
  1707. /*
  1708. * Set up driver_shared based on settings in adapter.
  1709. */
  1710. static void
  1711. vmxnet3_setup_driver_shared(struct vmxnet3_adapter *adapter)
  1712. {
  1713. struct Vmxnet3_DriverShared *shared = adapter->shared;
  1714. struct Vmxnet3_DSDevRead *devRead = &shared->devRead;
  1715. struct Vmxnet3_TxQueueConf *tqc;
  1716. struct Vmxnet3_RxQueueConf *rqc;
  1717. int i;
  1718. memset(shared, 0, sizeof(*shared));
  1719. /* driver settings */
  1720. shared->magic = cpu_to_le32(VMXNET3_REV1_MAGIC);
  1721. devRead->misc.driverInfo.version = cpu_to_le32(
  1722. VMXNET3_DRIVER_VERSION_NUM);
  1723. devRead->misc.driverInfo.gos.gosBits = (sizeof(void *) == 4 ?
  1724. VMXNET3_GOS_BITS_32 : VMXNET3_GOS_BITS_64);
  1725. devRead->misc.driverInfo.gos.gosType = VMXNET3_GOS_TYPE_LINUX;
  1726. *((u32 *)&devRead->misc.driverInfo.gos) = cpu_to_le32(
  1727. *((u32 *)&devRead->misc.driverInfo.gos));
  1728. devRead->misc.driverInfo.vmxnet3RevSpt = cpu_to_le32(1);
  1729. devRead->misc.driverInfo.uptVerSpt = cpu_to_le32(1);
  1730. devRead->misc.ddPA = cpu_to_le64(virt_to_phys(adapter));
  1731. devRead->misc.ddLen = cpu_to_le32(sizeof(struct vmxnet3_adapter));
  1732. /* set up feature flags */
  1733. if (adapter->netdev->features & NETIF_F_RXCSUM)
  1734. devRead->misc.uptFeatures |= UPT1_F_RXCSUM;
  1735. if (adapter->netdev->features & NETIF_F_LRO) {
  1736. devRead->misc.uptFeatures |= UPT1_F_LRO;
  1737. devRead->misc.maxNumRxSG = cpu_to_le16(1 + MAX_SKB_FRAGS);
  1738. }
  1739. if (adapter->netdev->features & NETIF_F_HW_VLAN_RX)
  1740. devRead->misc.uptFeatures |= UPT1_F_RXVLAN;
  1741. devRead->misc.mtu = cpu_to_le32(adapter->netdev->mtu);
  1742. devRead->misc.queueDescPA = cpu_to_le64(adapter->queue_desc_pa);
  1743. devRead->misc.queueDescLen = cpu_to_le32(
  1744. adapter->num_tx_queues * sizeof(struct Vmxnet3_TxQueueDesc) +
  1745. adapter->num_rx_queues * sizeof(struct Vmxnet3_RxQueueDesc));
  1746. /* tx queue settings */
  1747. devRead->misc.numTxQueues = adapter->num_tx_queues;
  1748. for (i = 0; i < adapter->num_tx_queues; i++) {
  1749. struct vmxnet3_tx_queue *tq = &adapter->tx_queue[i];
  1750. BUG_ON(adapter->tx_queue[i].tx_ring.base == NULL);
  1751. tqc = &adapter->tqd_start[i].conf;
  1752. tqc->txRingBasePA = cpu_to_le64(tq->tx_ring.basePA);
  1753. tqc->dataRingBasePA = cpu_to_le64(tq->data_ring.basePA);
  1754. tqc->compRingBasePA = cpu_to_le64(tq->comp_ring.basePA);
  1755. tqc->ddPA = cpu_to_le64(virt_to_phys(tq->buf_info));
  1756. tqc->txRingSize = cpu_to_le32(tq->tx_ring.size);
  1757. tqc->dataRingSize = cpu_to_le32(tq->data_ring.size);
  1758. tqc->compRingSize = cpu_to_le32(tq->comp_ring.size);
  1759. tqc->ddLen = cpu_to_le32(
  1760. sizeof(struct vmxnet3_tx_buf_info) *
  1761. tqc->txRingSize);
  1762. tqc->intrIdx = tq->comp_ring.intr_idx;
  1763. }
  1764. /* rx queue settings */
  1765. devRead->misc.numRxQueues = adapter->num_rx_queues;
  1766. for (i = 0; i < adapter->num_rx_queues; i++) {
  1767. struct vmxnet3_rx_queue *rq = &adapter->rx_queue[i];
  1768. rqc = &adapter->rqd_start[i].conf;
  1769. rqc->rxRingBasePA[0] = cpu_to_le64(rq->rx_ring[0].basePA);
  1770. rqc->rxRingBasePA[1] = cpu_to_le64(rq->rx_ring[1].basePA);
  1771. rqc->compRingBasePA = cpu_to_le64(rq->comp_ring.basePA);
  1772. rqc->ddPA = cpu_to_le64(virt_to_phys(
  1773. rq->buf_info));
  1774. rqc->rxRingSize[0] = cpu_to_le32(rq->rx_ring[0].size);
  1775. rqc->rxRingSize[1] = cpu_to_le32(rq->rx_ring[1].size);
  1776. rqc->compRingSize = cpu_to_le32(rq->comp_ring.size);
  1777. rqc->ddLen = cpu_to_le32(
  1778. sizeof(struct vmxnet3_rx_buf_info) *
  1779. (rqc->rxRingSize[0] +
  1780. rqc->rxRingSize[1]));
  1781. rqc->intrIdx = rq->comp_ring.intr_idx;
  1782. }
  1783. #ifdef VMXNET3_RSS
  1784. memset(adapter->rss_conf, 0, sizeof(*adapter->rss_conf));
  1785. if (adapter->rss) {
  1786. struct UPT1_RSSConf *rssConf = adapter->rss_conf;
  1787. devRead->misc.uptFeatures |= UPT1_F_RSS;
  1788. devRead->misc.numRxQueues = adapter->num_rx_queues;
  1789. rssConf->hashType = UPT1_RSS_HASH_TYPE_TCP_IPV4 |
  1790. UPT1_RSS_HASH_TYPE_IPV4 |
  1791. UPT1_RSS_HASH_TYPE_TCP_IPV6 |
  1792. UPT1_RSS_HASH_TYPE_IPV6;
  1793. rssConf->hashFunc = UPT1_RSS_HASH_FUNC_TOEPLITZ;
  1794. rssConf->hashKeySize = UPT1_RSS_MAX_KEY_SIZE;
  1795. rssConf->indTableSize = VMXNET3_RSS_IND_TABLE_SIZE;
  1796. get_random_bytes(&rssConf->hashKey[0], rssConf->hashKeySize);
  1797. for (i = 0; i < rssConf->indTableSize; i++)
  1798. rssConf->indTable[i] = i % adapter->num_rx_queues;
  1799. devRead->rssConfDesc.confVer = 1;
  1800. devRead->rssConfDesc.confLen = sizeof(*rssConf);
  1801. devRead->rssConfDesc.confPA = virt_to_phys(rssConf);
  1802. }
  1803. #endif /* VMXNET3_RSS */
  1804. /* intr settings */
  1805. devRead->intrConf.autoMask = adapter->intr.mask_mode ==
  1806. VMXNET3_IMM_AUTO;
  1807. devRead->intrConf.numIntrs = adapter->intr.num_intrs;
  1808. for (i = 0; i < adapter->intr.num_intrs; i++)
  1809. devRead->intrConf.modLevels[i] = adapter->intr.mod_levels[i];
  1810. devRead->intrConf.eventIntrIdx = adapter->intr.event_intr_idx;
  1811. devRead->intrConf.intrCtrl |= cpu_to_le32(VMXNET3_IC_DISABLE_ALL);
  1812. /* rx filter settings */
  1813. devRead->rxFilterConf.rxMode = 0;
  1814. vmxnet3_restore_vlan(adapter);
  1815. vmxnet3_write_mac_addr(adapter, adapter->netdev->dev_addr);
  1816. /* the rest are already zeroed */
  1817. }
  1818. int
  1819. vmxnet3_activate_dev(struct vmxnet3_adapter *adapter)
  1820. {
  1821. int err, i;
  1822. u32 ret;
  1823. unsigned long flags;
  1824. dev_dbg(&adapter->netdev->dev, "%s: skb_buf_size %d, rx_buf_per_pkt %d,"
  1825. " ring sizes %u %u %u\n", adapter->netdev->name,
  1826. adapter->skb_buf_size, adapter->rx_buf_per_pkt,
  1827. adapter->tx_queue[0].tx_ring.size,
  1828. adapter->rx_queue[0].rx_ring[0].size,
  1829. adapter->rx_queue[0].rx_ring[1].size);
  1830. vmxnet3_tq_init_all(adapter);
  1831. err = vmxnet3_rq_init_all(adapter);
  1832. if (err) {
  1833. printk(KERN_ERR "Failed to init rx queue for %s: error %d\n",
  1834. adapter->netdev->name, err);
  1835. goto rq_err;
  1836. }
  1837. err = vmxnet3_request_irqs(adapter);
  1838. if (err) {
  1839. printk(KERN_ERR "Failed to setup irq for %s: error %d\n",
  1840. adapter->netdev->name, err);
  1841. goto irq_err;
  1842. }
  1843. vmxnet3_setup_driver_shared(adapter);
  1844. VMXNET3_WRITE_BAR1_REG(adapter, VMXNET3_REG_DSAL, VMXNET3_GET_ADDR_LO(
  1845. adapter->shared_pa));
  1846. VMXNET3_WRITE_BAR1_REG(adapter, VMXNET3_REG_DSAH, VMXNET3_GET_ADDR_HI(
  1847. adapter->shared_pa));
  1848. spin_lock_irqsave(&adapter->cmd_lock, flags);
  1849. VMXNET3_WRITE_BAR1_REG(adapter, VMXNET3_REG_CMD,
  1850. VMXNET3_CMD_ACTIVATE_DEV);
  1851. ret = VMXNET3_READ_BAR1_REG(adapter, VMXNET3_REG_CMD);
  1852. spin_unlock_irqrestore(&adapter->cmd_lock, flags);
  1853. if (ret != 0) {
  1854. printk(KERN_ERR "Failed to activate dev %s: error %u\n",
  1855. adapter->netdev->name, ret);
  1856. err = -EINVAL;
  1857. goto activate_err;
  1858. }
  1859. for (i = 0; i < adapter->num_rx_queues; i++) {
  1860. VMXNET3_WRITE_BAR0_REG(adapter,
  1861. VMXNET3_REG_RXPROD + i * VMXNET3_REG_ALIGN,
  1862. adapter->rx_queue[i].rx_ring[0].next2fill);
  1863. VMXNET3_WRITE_BAR0_REG(adapter, (VMXNET3_REG_RXPROD2 +
  1864. (i * VMXNET3_REG_ALIGN)),
  1865. adapter->rx_queue[i].rx_ring[1].next2fill);
  1866. }
  1867. /* Apply the rx filter settins last. */
  1868. vmxnet3_set_mc(adapter->netdev);
  1869. /*
  1870. * Check link state when first activating device. It will start the
  1871. * tx queue if the link is up.
  1872. */
  1873. vmxnet3_check_link(adapter, true);
  1874. for (i = 0; i < adapter->num_rx_queues; i++)
  1875. napi_enable(&adapter->rx_queue[i].napi);
  1876. vmxnet3_enable_all_intrs(adapter);
  1877. clear_bit(VMXNET3_STATE_BIT_QUIESCED, &adapter->state);
  1878. return 0;
  1879. activate_err:
  1880. VMXNET3_WRITE_BAR1_REG(adapter, VMXNET3_REG_DSAL, 0);
  1881. VMXNET3_WRITE_BAR1_REG(adapter, VMXNET3_REG_DSAH, 0);
  1882. vmxnet3_free_irqs(adapter);
  1883. irq_err:
  1884. rq_err:
  1885. /* free up buffers we allocated */
  1886. vmxnet3_rq_cleanup_all(adapter);
  1887. return err;
  1888. }
  1889. void
  1890. vmxnet3_reset_dev(struct vmxnet3_adapter *adapter)
  1891. {
  1892. unsigned long flags;
  1893. spin_lock_irqsave(&adapter->cmd_lock, flags);
  1894. VMXNET3_WRITE_BAR1_REG(adapter, VMXNET3_REG_CMD, VMXNET3_CMD_RESET_DEV);
  1895. spin_unlock_irqrestore(&adapter->cmd_lock, flags);
  1896. }
  1897. int
  1898. vmxnet3_quiesce_dev(struct vmxnet3_adapter *adapter)
  1899. {
  1900. int i;
  1901. unsigned long flags;
  1902. if (test_and_set_bit(VMXNET3_STATE_BIT_QUIESCED, &adapter->state))
  1903. return 0;
  1904. spin_lock_irqsave(&adapter->cmd_lock, flags);
  1905. VMXNET3_WRITE_BAR1_REG(adapter, VMXNET3_REG_CMD,
  1906. VMXNET3_CMD_QUIESCE_DEV);
  1907. spin_unlock_irqrestore(&adapter->cmd_lock, flags);
  1908. vmxnet3_disable_all_intrs(adapter);
  1909. for (i = 0; i < adapter->num_rx_queues; i++)
  1910. napi_disable(&adapter->rx_queue[i].napi);
  1911. netif_tx_disable(adapter->netdev);
  1912. adapter->link_speed = 0;
  1913. netif_carrier_off(adapter->netdev);
  1914. vmxnet3_tq_cleanup_all(adapter);
  1915. vmxnet3_rq_cleanup_all(adapter);
  1916. vmxnet3_free_irqs(adapter);
  1917. return 0;
  1918. }
  1919. static void
  1920. vmxnet3_write_mac_addr(struct vmxnet3_adapter *adapter, u8 *mac)
  1921. {
  1922. u32 tmp;
  1923. tmp = *(u32 *)mac;
  1924. VMXNET3_WRITE_BAR1_REG(adapter, VMXNET3_REG_MACL, tmp);
  1925. tmp = (mac[5] << 8) | mac[4];
  1926. VMXNET3_WRITE_BAR1_REG(adapter, VMXNET3_REG_MACH, tmp);
  1927. }
  1928. static int
  1929. vmxnet3_set_mac_addr(struct net_device *netdev, void *p)
  1930. {
  1931. struct sockaddr *addr = p;
  1932. struct vmxnet3_adapter *adapter = netdev_priv(netdev);
  1933. memcpy(netdev->dev_addr, addr->sa_data, netdev->addr_len);
  1934. vmxnet3_write_mac_addr(adapter, addr->sa_data);
  1935. return 0;
  1936. }
  1937. /* ==================== initialization and cleanup routines ============ */
  1938. static int
  1939. vmxnet3_alloc_pci_resources(struct vmxnet3_adapter *adapter, bool *dma64)
  1940. {
  1941. int err;
  1942. unsigned long mmio_start, mmio_len;
  1943. struct pci_dev *pdev = adapter->pdev;
  1944. err = pci_enable_device(pdev);
  1945. if (err) {
  1946. printk(KERN_ERR "Failed to enable adapter %s: error %d\n",
  1947. pci_name(pdev), err);
  1948. return err;
  1949. }
  1950. if (pci_set_dma_mask(pdev, DMA_BIT_MASK(64)) == 0) {
  1951. if (pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(64)) != 0) {
  1952. printk(KERN_ERR "pci_set_consistent_dma_mask failed "
  1953. "for adapter %s\n", pci_name(pdev));
  1954. err = -EIO;
  1955. goto err_set_mask;
  1956. }
  1957. *dma64 = true;
  1958. } else {
  1959. if (pci_set_dma_mask(pdev, DMA_BIT_MASK(32)) != 0) {
  1960. printk(KERN_ERR "pci_set_dma_mask failed for adapter "
  1961. "%s\n", pci_name(pdev));
  1962. err = -EIO;
  1963. goto err_set_mask;
  1964. }
  1965. *dma64 = false;
  1966. }
  1967. err = pci_request_selected_regions(pdev, (1 << 2) - 1,
  1968. vmxnet3_driver_name);
  1969. if (err) {
  1970. printk(KERN_ERR "Failed to request region for adapter %s: "
  1971. "error %d\n", pci_name(pdev), err);
  1972. goto err_set_mask;
  1973. }
  1974. pci_set_master(pdev);
  1975. mmio_start = pci_resource_start(pdev, 0);
  1976. mmio_len = pci_resource_len(pdev, 0);
  1977. adapter->hw_addr0 = ioremap(mmio_start, mmio_len);
  1978. if (!adapter->hw_addr0) {
  1979. printk(KERN_ERR "Failed to map bar0 for adapter %s\n",
  1980. pci_name(pdev));
  1981. err = -EIO;
  1982. goto err_ioremap;
  1983. }
  1984. mmio_start = pci_resource_start(pdev, 1);
  1985. mmio_len = pci_resource_len(pdev, 1);
  1986. adapter->hw_addr1 = ioremap(mmio_start, mmio_len);
  1987. if (!adapter->hw_addr1) {
  1988. printk(KERN_ERR "Failed to map bar1 for adapter %s\n",
  1989. pci_name(pdev));
  1990. err = -EIO;
  1991. goto err_bar1;
  1992. }
  1993. return 0;
  1994. err_bar1:
  1995. iounmap(adapter->hw_addr0);
  1996. err_ioremap:
  1997. pci_release_selected_regions(pdev, (1 << 2) - 1);
  1998. err_set_mask:
  1999. pci_disable_device(pdev);
  2000. return err;
  2001. }
  2002. static void
  2003. vmxnet3_free_pci_resources(struct vmxnet3_adapter *adapter)
  2004. {
  2005. BUG_ON(!adapter->pdev);
  2006. iounmap(adapter->hw_addr0);
  2007. iounmap(adapter->hw_addr1);
  2008. pci_release_selected_regions(adapter->pdev, (1 << 2) - 1);
  2009. pci_disable_device(adapter->pdev);
  2010. }
  2011. static void
  2012. vmxnet3_adjust_rx_ring_size(struct vmxnet3_adapter *adapter)
  2013. {
  2014. size_t sz, i, ring0_size, ring1_size, comp_size;
  2015. struct vmxnet3_rx_queue *rq = &adapter->rx_queue[0];
  2016. if (adapter->netdev->mtu <= VMXNET3_MAX_SKB_BUF_SIZE -
  2017. VMXNET3_MAX_ETH_HDR_SIZE) {
  2018. adapter->skb_buf_size = adapter->netdev->mtu +
  2019. VMXNET3_MAX_ETH_HDR_SIZE;
  2020. if (adapter->skb_buf_size < VMXNET3_MIN_T0_BUF_SIZE)
  2021. adapter->skb_buf_size = VMXNET3_MIN_T0_BUF_SIZE;
  2022. adapter->rx_buf_per_pkt = 1;
  2023. } else {
  2024. adapter->skb_buf_size = VMXNET3_MAX_SKB_BUF_SIZE;
  2025. sz = adapter->netdev->mtu - VMXNET3_MAX_SKB_BUF_SIZE +
  2026. VMXNET3_MAX_ETH_HDR_SIZE;
  2027. adapter->rx_buf_per_pkt = 1 + (sz + PAGE_SIZE - 1) / PAGE_SIZE;
  2028. }
  2029. /*
  2030. * for simplicity, force the ring0 size to be a multiple of
  2031. * rx_buf_per_pkt * VMXNET3_RING_SIZE_ALIGN
  2032. */
  2033. sz = adapter->rx_buf_per_pkt * VMXNET3_RING_SIZE_ALIGN;
  2034. ring0_size = adapter->rx_queue[0].rx_ring[0].size;
  2035. ring0_size = (ring0_size + sz - 1) / sz * sz;
  2036. ring0_size = min_t(u32, ring0_size, VMXNET3_RX_RING_MAX_SIZE /
  2037. sz * sz);
  2038. ring1_size = adapter->rx_queue[0].rx_ring[1].size;
  2039. comp_size = ring0_size + ring1_size;
  2040. for (i = 0; i < adapter->num_rx_queues; i++) {
  2041. rq = &adapter->rx_queue[i];
  2042. rq->rx_ring[0].size = ring0_size;
  2043. rq->rx_ring[1].size = ring1_size;
  2044. rq->comp_ring.size = comp_size;
  2045. }
  2046. }
  2047. int
  2048. vmxnet3_create_queues(struct vmxnet3_adapter *adapter, u32 tx_ring_size,
  2049. u32 rx_ring_size, u32 rx_ring2_size)
  2050. {
  2051. int err = 0, i;
  2052. for (i = 0; i < adapter->num_tx_queues; i++) {
  2053. struct vmxnet3_tx_queue *tq = &adapter->tx_queue[i];
  2054. tq->tx_ring.size = tx_ring_size;
  2055. tq->data_ring.size = tx_ring_size;
  2056. tq->comp_ring.size = tx_ring_size;
  2057. tq->shared = &adapter->tqd_start[i].ctrl;
  2058. tq->stopped = true;
  2059. tq->adapter = adapter;
  2060. tq->qid = i;
  2061. err = vmxnet3_tq_create(tq, adapter);
  2062. /*
  2063. * Too late to change num_tx_queues. We cannot do away with
  2064. * lesser number of queues than what we asked for
  2065. */
  2066. if (err)
  2067. goto queue_err;
  2068. }
  2069. adapter->rx_queue[0].rx_ring[0].size = rx_ring_size;
  2070. adapter->rx_queue[0].rx_ring[1].size = rx_ring2_size;
  2071. vmxnet3_adjust_rx_ring_size(adapter);
  2072. for (i = 0; i < adapter->num_rx_queues; i++) {
  2073. struct vmxnet3_rx_queue *rq = &adapter->rx_queue[i];
  2074. /* qid and qid2 for rx queues will be assigned later when num
  2075. * of rx queues is finalized after allocating intrs */
  2076. rq->shared = &adapter->rqd_start[i].ctrl;
  2077. rq->adapter = adapter;
  2078. err = vmxnet3_rq_create(rq, adapter);
  2079. if (err) {
  2080. if (i == 0) {
  2081. printk(KERN_ERR "Could not allocate any rx"
  2082. "queues. Aborting.\n");
  2083. goto queue_err;
  2084. } else {
  2085. printk(KERN_INFO "Number of rx queues changed "
  2086. "to : %d.\n", i);
  2087. adapter->num_rx_queues = i;
  2088. err = 0;
  2089. break;
  2090. }
  2091. }
  2092. }
  2093. return err;
  2094. queue_err:
  2095. vmxnet3_tq_destroy_all(adapter);
  2096. return err;
  2097. }
  2098. static int
  2099. vmxnet3_open(struct net_device *netdev)
  2100. {
  2101. struct vmxnet3_adapter *adapter;
  2102. int err, i;
  2103. adapter = netdev_priv(netdev);
  2104. for (i = 0; i < adapter->num_tx_queues; i++)
  2105. spin_lock_init(&adapter->tx_queue[i].tx_lock);
  2106. err = vmxnet3_create_queues(adapter, VMXNET3_DEF_TX_RING_SIZE,
  2107. VMXNET3_DEF_RX_RING_SIZE,
  2108. VMXNET3_DEF_RX_RING_SIZE);
  2109. if (err)
  2110. goto queue_err;
  2111. err = vmxnet3_activate_dev(adapter);
  2112. if (err)
  2113. goto activate_err;
  2114. return 0;
  2115. activate_err:
  2116. vmxnet3_rq_destroy_all(adapter);
  2117. vmxnet3_tq_destroy_all(adapter);
  2118. queue_err:
  2119. return err;
  2120. }
  2121. static int
  2122. vmxnet3_close(struct net_device *netdev)
  2123. {
  2124. struct vmxnet3_adapter *adapter = netdev_priv(netdev);
  2125. /*
  2126. * Reset_work may be in the middle of resetting the device, wait for its
  2127. * completion.
  2128. */
  2129. while (test_and_set_bit(VMXNET3_STATE_BIT_RESETTING, &adapter->state))
  2130. msleep(1);
  2131. vmxnet3_quiesce_dev(adapter);
  2132. vmxnet3_rq_destroy_all(adapter);
  2133. vmxnet3_tq_destroy_all(adapter);
  2134. clear_bit(VMXNET3_STATE_BIT_RESETTING, &adapter->state);
  2135. return 0;
  2136. }
  2137. void
  2138. vmxnet3_force_close(struct vmxnet3_adapter *adapter)
  2139. {
  2140. int i;
  2141. /*
  2142. * we must clear VMXNET3_STATE_BIT_RESETTING, otherwise
  2143. * vmxnet3_close() will deadlock.
  2144. */
  2145. BUG_ON(test_bit(VMXNET3_STATE_BIT_RESETTING, &adapter->state));
  2146. /* we need to enable NAPI, otherwise dev_close will deadlock */
  2147. for (i = 0; i < adapter->num_rx_queues; i++)
  2148. napi_enable(&adapter->rx_queue[i].napi);
  2149. dev_close(adapter->netdev);
  2150. }
  2151. static int
  2152. vmxnet3_change_mtu(struct net_device *netdev, int new_mtu)
  2153. {
  2154. struct vmxnet3_adapter *adapter = netdev_priv(netdev);
  2155. int err = 0;
  2156. if (new_mtu < VMXNET3_MIN_MTU || new_mtu > VMXNET3_MAX_MTU)
  2157. return -EINVAL;
  2158. netdev->mtu = new_mtu;
  2159. /*
  2160. * Reset_work may be in the middle of resetting the device, wait for its
  2161. * completion.
  2162. */
  2163. while (test_and_set_bit(VMXNET3_STATE_BIT_RESETTING, &adapter->state))
  2164. msleep(1);
  2165. if (netif_running(netdev)) {
  2166. vmxnet3_quiesce_dev(adapter);
  2167. vmxnet3_reset_dev(adapter);
  2168. /* we need to re-create the rx queue based on the new mtu */
  2169. vmxnet3_rq_destroy_all(adapter);
  2170. vmxnet3_adjust_rx_ring_size(adapter);
  2171. err = vmxnet3_rq_create_all(adapter);
  2172. if (err) {
  2173. printk(KERN_ERR "%s: failed to re-create rx queues,"
  2174. " error %d. Closing it.\n", netdev->name, err);
  2175. goto out;
  2176. }
  2177. err = vmxnet3_activate_dev(adapter);
  2178. if (err) {
  2179. printk(KERN_ERR "%s: failed to re-activate, error %d. "
  2180. "Closing it\n", netdev->name, err);
  2181. goto out;
  2182. }
  2183. }
  2184. out:
  2185. clear_bit(VMXNET3_STATE_BIT_RESETTING, &adapter->state);
  2186. if (err)
  2187. vmxnet3_force_close(adapter);
  2188. return err;
  2189. }
  2190. static void
  2191. vmxnet3_declare_features(struct vmxnet3_adapter *adapter, bool dma64)
  2192. {
  2193. struct net_device *netdev = adapter->netdev;
  2194. netdev->hw_features = NETIF_F_SG | NETIF_F_RXCSUM |
  2195. NETIF_F_HW_CSUM | NETIF_F_HW_VLAN_TX |
  2196. NETIF_F_TSO | NETIF_F_TSO6 | NETIF_F_LRO;
  2197. if (dma64)
  2198. netdev->features |= NETIF_F_HIGHDMA;
  2199. netdev->vlan_features = netdev->hw_features & ~NETIF_F_HW_VLAN_TX;
  2200. netdev->features = netdev->hw_features |
  2201. NETIF_F_HW_VLAN_RX | NETIF_F_HW_VLAN_FILTER;
  2202. netdev_info(adapter->netdev,
  2203. "features: sg csum vlan jf tso tsoIPv6 lro%s\n",
  2204. dma64 ? " highDMA" : "");
  2205. }
  2206. static void
  2207. vmxnet3_read_mac_addr(struct vmxnet3_adapter *adapter, u8 *mac)
  2208. {
  2209. u32 tmp;
  2210. tmp = VMXNET3_READ_BAR1_REG(adapter, VMXNET3_REG_MACL);
  2211. *(u32 *)mac = tmp;
  2212. tmp = VMXNET3_READ_BAR1_REG(adapter, VMXNET3_REG_MACH);
  2213. mac[4] = tmp & 0xff;
  2214. mac[5] = (tmp >> 8) & 0xff;
  2215. }
  2216. #ifdef CONFIG_PCI_MSI
  2217. /*
  2218. * Enable MSIx vectors.
  2219. * Returns :
  2220. * 0 on successful enabling of required vectors,
  2221. * VMXNET3_LINUX_MIN_MSIX_VECT when only minimum number of vectors required
  2222. * could be enabled.
  2223. * number of vectors which can be enabled otherwise (this number is smaller
  2224. * than VMXNET3_LINUX_MIN_MSIX_VECT)
  2225. */
  2226. static int
  2227. vmxnet3_acquire_msix_vectors(struct vmxnet3_adapter *adapter,
  2228. int vectors)
  2229. {
  2230. int err = 0, vector_threshold;
  2231. vector_threshold = VMXNET3_LINUX_MIN_MSIX_VECT;
  2232. while (vectors >= vector_threshold) {
  2233. err = pci_enable_msix(adapter->pdev, adapter->intr.msix_entries,
  2234. vectors);
  2235. if (!err) {
  2236. adapter->intr.num_intrs = vectors;
  2237. return 0;
  2238. } else if (err < 0) {
  2239. printk(KERN_ERR "Failed to enable MSI-X for %s, error"
  2240. " %d\n", adapter->netdev->name, err);
  2241. vectors = 0;
  2242. } else if (err < vector_threshold) {
  2243. break;
  2244. } else {
  2245. /* If fails to enable required number of MSI-x vectors
  2246. * try enabling minimum number of vectors required.
  2247. */
  2248. vectors = vector_threshold;
  2249. printk(KERN_ERR "Failed to enable %d MSI-X for %s, try"
  2250. " %d instead\n", vectors, adapter->netdev->name,
  2251. vector_threshold);
  2252. }
  2253. }
  2254. printk(KERN_INFO "Number of MSI-X interrupts which can be allocatedi"
  2255. " are lower than min threshold required.\n");
  2256. return err;
  2257. }
  2258. #endif /* CONFIG_PCI_MSI */
  2259. static void
  2260. vmxnet3_alloc_intr_resources(struct vmxnet3_adapter *adapter)
  2261. {
  2262. u32 cfg;
  2263. unsigned long flags;
  2264. /* intr settings */
  2265. spin_lock_irqsave(&adapter->cmd_lock, flags);
  2266. VMXNET3_WRITE_BAR1_REG(adapter, VMXNET3_REG_CMD,
  2267. VMXNET3_CMD_GET_CONF_INTR);
  2268. cfg = VMXNET3_READ_BAR1_REG(adapter, VMXNET3_REG_CMD);
  2269. spin_unlock_irqrestore(&adapter->cmd_lock, flags);
  2270. adapter->intr.type = cfg & 0x3;
  2271. adapter->intr.mask_mode = (cfg >> 2) & 0x3;
  2272. if (adapter->intr.type == VMXNET3_IT_AUTO) {
  2273. adapter->intr.type = VMXNET3_IT_MSIX;
  2274. }
  2275. #ifdef CONFIG_PCI_MSI
  2276. if (adapter->intr.type == VMXNET3_IT_MSIX) {
  2277. int vector, err = 0;
  2278. adapter->intr.num_intrs = (adapter->share_intr ==
  2279. VMXNET3_INTR_TXSHARE) ? 1 :
  2280. adapter->num_tx_queues;
  2281. adapter->intr.num_intrs += (adapter->share_intr ==
  2282. VMXNET3_INTR_BUDDYSHARE) ? 0 :
  2283. adapter->num_rx_queues;
  2284. adapter->intr.num_intrs += 1; /* for link event */
  2285. adapter->intr.num_intrs = (adapter->intr.num_intrs >
  2286. VMXNET3_LINUX_MIN_MSIX_VECT
  2287. ? adapter->intr.num_intrs :
  2288. VMXNET3_LINUX_MIN_MSIX_VECT);
  2289. for (vector = 0; vector < adapter->intr.num_intrs; vector++)
  2290. adapter->intr.msix_entries[vector].entry = vector;
  2291. err = vmxnet3_acquire_msix_vectors(adapter,
  2292. adapter->intr.num_intrs);
  2293. /* If we cannot allocate one MSIx vector per queue
  2294. * then limit the number of rx queues to 1
  2295. */
  2296. if (err == VMXNET3_LINUX_MIN_MSIX_VECT) {
  2297. if (adapter->share_intr != VMXNET3_INTR_BUDDYSHARE
  2298. || adapter->num_rx_queues != 1) {
  2299. adapter->share_intr = VMXNET3_INTR_TXSHARE;
  2300. printk(KERN_ERR "Number of rx queues : 1\n");
  2301. adapter->num_rx_queues = 1;
  2302. adapter->intr.num_intrs =
  2303. VMXNET3_LINUX_MIN_MSIX_VECT;
  2304. }
  2305. return;
  2306. }
  2307. if (!err)
  2308. return;
  2309. /* If we cannot allocate MSIx vectors use only one rx queue */
  2310. printk(KERN_INFO "Failed to enable MSI-X for %s, error %d."
  2311. "#rx queues : 1, try MSI\n", adapter->netdev->name, err);
  2312. adapter->intr.type = VMXNET3_IT_MSI;
  2313. }
  2314. if (adapter->intr.type == VMXNET3_IT_MSI) {
  2315. int err;
  2316. err = pci_enable_msi(adapter->pdev);
  2317. if (!err) {
  2318. adapter->num_rx_queues = 1;
  2319. adapter->intr.num_intrs = 1;
  2320. return;
  2321. }
  2322. }
  2323. #endif /* CONFIG_PCI_MSI */
  2324. adapter->num_rx_queues = 1;
  2325. printk(KERN_INFO "Using INTx interrupt, #Rx queues: 1.\n");
  2326. adapter->intr.type = VMXNET3_IT_INTX;
  2327. /* INT-X related setting */
  2328. adapter->intr.num_intrs = 1;
  2329. }
  2330. static void
  2331. vmxnet3_free_intr_resources(struct vmxnet3_adapter *adapter)
  2332. {
  2333. if (adapter->intr.type == VMXNET3_IT_MSIX)
  2334. pci_disable_msix(adapter->pdev);
  2335. else if (adapter->intr.type == VMXNET3_IT_MSI)
  2336. pci_disable_msi(adapter->pdev);
  2337. else
  2338. BUG_ON(adapter->intr.type != VMXNET3_IT_INTX);
  2339. }
  2340. static void
  2341. vmxnet3_tx_timeout(struct net_device *netdev)
  2342. {
  2343. struct vmxnet3_adapter *adapter = netdev_priv(netdev);
  2344. adapter->tx_timeout_count++;
  2345. printk(KERN_ERR "%s: tx hang\n", adapter->netdev->name);
  2346. schedule_work(&adapter->work);
  2347. netif_wake_queue(adapter->netdev);
  2348. }
  2349. static void
  2350. vmxnet3_reset_work(struct work_struct *data)
  2351. {
  2352. struct vmxnet3_adapter *adapter;
  2353. adapter = container_of(data, struct vmxnet3_adapter, work);
  2354. /* if another thread is resetting the device, no need to proceed */
  2355. if (test_and_set_bit(VMXNET3_STATE_BIT_RESETTING, &adapter->state))
  2356. return;
  2357. /* if the device is closed, we must leave it alone */
  2358. rtnl_lock();
  2359. if (netif_running(adapter->netdev)) {
  2360. printk(KERN_INFO "%s: resetting\n", adapter->netdev->name);
  2361. vmxnet3_quiesce_dev(adapter);
  2362. vmxnet3_reset_dev(adapter);
  2363. vmxnet3_activate_dev(adapter);
  2364. } else {
  2365. printk(KERN_INFO "%s: already closed\n", adapter->netdev->name);
  2366. }
  2367. rtnl_unlock();
  2368. clear_bit(VMXNET3_STATE_BIT_RESETTING, &adapter->state);
  2369. }
  2370. static int __devinit
  2371. vmxnet3_probe_device(struct pci_dev *pdev,
  2372. const struct pci_device_id *id)
  2373. {
  2374. static const struct net_device_ops vmxnet3_netdev_ops = {
  2375. .ndo_open = vmxnet3_open,
  2376. .ndo_stop = vmxnet3_close,
  2377. .ndo_start_xmit = vmxnet3_xmit_frame,
  2378. .ndo_set_mac_address = vmxnet3_set_mac_addr,
  2379. .ndo_change_mtu = vmxnet3_change_mtu,
  2380. .ndo_set_features = vmxnet3_set_features,
  2381. .ndo_get_stats64 = vmxnet3_get_stats64,
  2382. .ndo_tx_timeout = vmxnet3_tx_timeout,
  2383. .ndo_set_multicast_list = vmxnet3_set_mc,
  2384. .ndo_vlan_rx_register = vmxnet3_vlan_rx_register,
  2385. .ndo_vlan_rx_add_vid = vmxnet3_vlan_rx_add_vid,
  2386. .ndo_vlan_rx_kill_vid = vmxnet3_vlan_rx_kill_vid,
  2387. #ifdef CONFIG_NET_POLL_CONTROLLER
  2388. .ndo_poll_controller = vmxnet3_netpoll,
  2389. #endif
  2390. };
  2391. int err;
  2392. bool dma64 = false; /* stupid gcc */
  2393. u32 ver;
  2394. struct net_device *netdev;
  2395. struct vmxnet3_adapter *adapter;
  2396. u8 mac[ETH_ALEN];
  2397. int size;
  2398. int num_tx_queues;
  2399. int num_rx_queues;
  2400. if (!pci_msi_enabled())
  2401. enable_mq = 0;
  2402. #ifdef VMXNET3_RSS
  2403. if (enable_mq)
  2404. num_rx_queues = min(VMXNET3_DEVICE_MAX_RX_QUEUES,
  2405. (int)num_online_cpus());
  2406. else
  2407. #endif
  2408. num_rx_queues = 1;
  2409. if (enable_mq)
  2410. num_tx_queues = min(VMXNET3_DEVICE_MAX_TX_QUEUES,
  2411. (int)num_online_cpus());
  2412. else
  2413. num_tx_queues = 1;
  2414. netdev = alloc_etherdev_mq(sizeof(struct vmxnet3_adapter),
  2415. max(num_tx_queues, num_rx_queues));
  2416. printk(KERN_INFO "# of Tx queues : %d, # of Rx queues : %d\n",
  2417. num_tx_queues, num_rx_queues);
  2418. if (!netdev) {
  2419. printk(KERN_ERR "Failed to alloc ethernet device for adapter "
  2420. "%s\n", pci_name(pdev));
  2421. return -ENOMEM;
  2422. }
  2423. pci_set_drvdata(pdev, netdev);
  2424. adapter = netdev_priv(netdev);
  2425. adapter->netdev = netdev;
  2426. adapter->pdev = pdev;
  2427. spin_lock_init(&adapter->cmd_lock);
  2428. adapter->shared = pci_alloc_consistent(adapter->pdev,
  2429. sizeof(struct Vmxnet3_DriverShared),
  2430. &adapter->shared_pa);
  2431. if (!adapter->shared) {
  2432. printk(KERN_ERR "Failed to allocate memory for %s\n",
  2433. pci_name(pdev));
  2434. err = -ENOMEM;
  2435. goto err_alloc_shared;
  2436. }
  2437. adapter->num_rx_queues = num_rx_queues;
  2438. adapter->num_tx_queues = num_tx_queues;
  2439. size = sizeof(struct Vmxnet3_TxQueueDesc) * adapter->num_tx_queues;
  2440. size += sizeof(struct Vmxnet3_RxQueueDesc) * adapter->num_rx_queues;
  2441. adapter->tqd_start = pci_alloc_consistent(adapter->pdev, size,
  2442. &adapter->queue_desc_pa);
  2443. if (!adapter->tqd_start) {
  2444. printk(KERN_ERR "Failed to allocate memory for %s\n",
  2445. pci_name(pdev));
  2446. err = -ENOMEM;
  2447. goto err_alloc_queue_desc;
  2448. }
  2449. adapter->rqd_start = (struct Vmxnet3_RxQueueDesc *)(adapter->tqd_start +
  2450. adapter->num_tx_queues);
  2451. adapter->pm_conf = kmalloc(sizeof(struct Vmxnet3_PMConf), GFP_KERNEL);
  2452. if (adapter->pm_conf == NULL) {
  2453. printk(KERN_ERR "Failed to allocate memory for %s\n",
  2454. pci_name(pdev));
  2455. err = -ENOMEM;
  2456. goto err_alloc_pm;
  2457. }
  2458. #ifdef VMXNET3_RSS
  2459. adapter->rss_conf = kmalloc(sizeof(struct UPT1_RSSConf), GFP_KERNEL);
  2460. if (adapter->rss_conf == NULL) {
  2461. printk(KERN_ERR "Failed to allocate memory for %s\n",
  2462. pci_name(pdev));
  2463. err = -ENOMEM;
  2464. goto err_alloc_rss;
  2465. }
  2466. #endif /* VMXNET3_RSS */
  2467. err = vmxnet3_alloc_pci_resources(adapter, &dma64);
  2468. if (err < 0)
  2469. goto err_alloc_pci;
  2470. ver = VMXNET3_READ_BAR1_REG(adapter, VMXNET3_REG_VRRS);
  2471. if (ver & 1) {
  2472. VMXNET3_WRITE_BAR1_REG(adapter, VMXNET3_REG_VRRS, 1);
  2473. } else {
  2474. printk(KERN_ERR "Incompatible h/w version (0x%x) for adapter"
  2475. " %s\n", ver, pci_name(pdev));
  2476. err = -EBUSY;
  2477. goto err_ver;
  2478. }
  2479. ver = VMXNET3_READ_BAR1_REG(adapter, VMXNET3_REG_UVRS);
  2480. if (ver & 1) {
  2481. VMXNET3_WRITE_BAR1_REG(adapter, VMXNET3_REG_UVRS, 1);
  2482. } else {
  2483. printk(KERN_ERR "Incompatible upt version (0x%x) for "
  2484. "adapter %s\n", ver, pci_name(pdev));
  2485. err = -EBUSY;
  2486. goto err_ver;
  2487. }
  2488. vmxnet3_declare_features(adapter, dma64);
  2489. adapter->dev_number = atomic_read(&devices_found);
  2490. adapter->share_intr = irq_share_mode;
  2491. if (adapter->share_intr == VMXNET3_INTR_BUDDYSHARE &&
  2492. adapter->num_tx_queues != adapter->num_rx_queues)
  2493. adapter->share_intr = VMXNET3_INTR_DONTSHARE;
  2494. vmxnet3_alloc_intr_resources(adapter);
  2495. #ifdef VMXNET3_RSS
  2496. if (adapter->num_rx_queues > 1 &&
  2497. adapter->intr.type == VMXNET3_IT_MSIX) {
  2498. adapter->rss = true;
  2499. printk(KERN_INFO "RSS is enabled.\n");
  2500. } else {
  2501. adapter->rss = false;
  2502. }
  2503. #endif
  2504. vmxnet3_read_mac_addr(adapter, mac);
  2505. memcpy(netdev->dev_addr, mac, netdev->addr_len);
  2506. netdev->netdev_ops = &vmxnet3_netdev_ops;
  2507. vmxnet3_set_ethtool_ops(netdev);
  2508. netdev->watchdog_timeo = 5 * HZ;
  2509. INIT_WORK(&adapter->work, vmxnet3_reset_work);
  2510. if (adapter->intr.type == VMXNET3_IT_MSIX) {
  2511. int i;
  2512. for (i = 0; i < adapter->num_rx_queues; i++) {
  2513. netif_napi_add(adapter->netdev,
  2514. &adapter->rx_queue[i].napi,
  2515. vmxnet3_poll_rx_only, 64);
  2516. }
  2517. } else {
  2518. netif_napi_add(adapter->netdev, &adapter->rx_queue[0].napi,
  2519. vmxnet3_poll, 64);
  2520. }
  2521. netif_set_real_num_tx_queues(adapter->netdev, adapter->num_tx_queues);
  2522. netif_set_real_num_rx_queues(adapter->netdev, adapter->num_rx_queues);
  2523. SET_NETDEV_DEV(netdev, &pdev->dev);
  2524. err = register_netdev(netdev);
  2525. if (err) {
  2526. printk(KERN_ERR "Failed to register adapter %s\n",
  2527. pci_name(pdev));
  2528. goto err_register;
  2529. }
  2530. set_bit(VMXNET3_STATE_BIT_QUIESCED, &adapter->state);
  2531. vmxnet3_check_link(adapter, false);
  2532. atomic_inc(&devices_found);
  2533. return 0;
  2534. err_register:
  2535. vmxnet3_free_intr_resources(adapter);
  2536. err_ver:
  2537. vmxnet3_free_pci_resources(adapter);
  2538. err_alloc_pci:
  2539. #ifdef VMXNET3_RSS
  2540. kfree(adapter->rss_conf);
  2541. err_alloc_rss:
  2542. #endif
  2543. kfree(adapter->pm_conf);
  2544. err_alloc_pm:
  2545. pci_free_consistent(adapter->pdev, size, adapter->tqd_start,
  2546. adapter->queue_desc_pa);
  2547. err_alloc_queue_desc:
  2548. pci_free_consistent(adapter->pdev, sizeof(struct Vmxnet3_DriverShared),
  2549. adapter->shared, adapter->shared_pa);
  2550. err_alloc_shared:
  2551. pci_set_drvdata(pdev, NULL);
  2552. free_netdev(netdev);
  2553. return err;
  2554. }
  2555. static void __devexit
  2556. vmxnet3_remove_device(struct pci_dev *pdev)
  2557. {
  2558. struct net_device *netdev = pci_get_drvdata(pdev);
  2559. struct vmxnet3_adapter *adapter = netdev_priv(netdev);
  2560. int size = 0;
  2561. int num_rx_queues;
  2562. #ifdef VMXNET3_RSS
  2563. if (enable_mq)
  2564. num_rx_queues = min(VMXNET3_DEVICE_MAX_RX_QUEUES,
  2565. (int)num_online_cpus());
  2566. else
  2567. #endif
  2568. num_rx_queues = 1;
  2569. cancel_work_sync(&adapter->work);
  2570. unregister_netdev(netdev);
  2571. vmxnet3_free_intr_resources(adapter);
  2572. vmxnet3_free_pci_resources(adapter);
  2573. #ifdef VMXNET3_RSS
  2574. kfree(adapter->rss_conf);
  2575. #endif
  2576. kfree(adapter->pm_conf);
  2577. size = sizeof(struct Vmxnet3_TxQueueDesc) * adapter->num_tx_queues;
  2578. size += sizeof(struct Vmxnet3_RxQueueDesc) * num_rx_queues;
  2579. pci_free_consistent(adapter->pdev, size, adapter->tqd_start,
  2580. adapter->queue_desc_pa);
  2581. pci_free_consistent(adapter->pdev, sizeof(struct Vmxnet3_DriverShared),
  2582. adapter->shared, adapter->shared_pa);
  2583. free_netdev(netdev);
  2584. }
  2585. #ifdef CONFIG_PM
  2586. static int
  2587. vmxnet3_suspend(struct device *device)
  2588. {
  2589. struct pci_dev *pdev = to_pci_dev(device);
  2590. struct net_device *netdev = pci_get_drvdata(pdev);
  2591. struct vmxnet3_adapter *adapter = netdev_priv(netdev);
  2592. struct Vmxnet3_PMConf *pmConf;
  2593. struct ethhdr *ehdr;
  2594. struct arphdr *ahdr;
  2595. u8 *arpreq;
  2596. struct in_device *in_dev;
  2597. struct in_ifaddr *ifa;
  2598. unsigned long flags;
  2599. int i = 0;
  2600. if (!netif_running(netdev))
  2601. return 0;
  2602. for (i = 0; i < adapter->num_rx_queues; i++)
  2603. napi_disable(&adapter->rx_queue[i].napi);
  2604. vmxnet3_disable_all_intrs(adapter);
  2605. vmxnet3_free_irqs(adapter);
  2606. vmxnet3_free_intr_resources(adapter);
  2607. netif_device_detach(netdev);
  2608. netif_tx_stop_all_queues(netdev);
  2609. /* Create wake-up filters. */
  2610. pmConf = adapter->pm_conf;
  2611. memset(pmConf, 0, sizeof(*pmConf));
  2612. if (adapter->wol & WAKE_UCAST) {
  2613. pmConf->filters[i].patternSize = ETH_ALEN;
  2614. pmConf->filters[i].maskSize = 1;
  2615. memcpy(pmConf->filters[i].pattern, netdev->dev_addr, ETH_ALEN);
  2616. pmConf->filters[i].mask[0] = 0x3F; /* LSB ETH_ALEN bits */
  2617. pmConf->wakeUpEvents |= VMXNET3_PM_WAKEUP_FILTER;
  2618. i++;
  2619. }
  2620. if (adapter->wol & WAKE_ARP) {
  2621. in_dev = in_dev_get(netdev);
  2622. if (!in_dev)
  2623. goto skip_arp;
  2624. ifa = (struct in_ifaddr *)in_dev->ifa_list;
  2625. if (!ifa)
  2626. goto skip_arp;
  2627. pmConf->filters[i].patternSize = ETH_HLEN + /* Ethernet header*/
  2628. sizeof(struct arphdr) + /* ARP header */
  2629. 2 * ETH_ALEN + /* 2 Ethernet addresses*/
  2630. 2 * sizeof(u32); /*2 IPv4 addresses */
  2631. pmConf->filters[i].maskSize =
  2632. (pmConf->filters[i].patternSize - 1) / 8 + 1;
  2633. /* ETH_P_ARP in Ethernet header. */
  2634. ehdr = (struct ethhdr *)pmConf->filters[i].pattern;
  2635. ehdr->h_proto = htons(ETH_P_ARP);
  2636. /* ARPOP_REQUEST in ARP header. */
  2637. ahdr = (struct arphdr *)&pmConf->filters[i].pattern[ETH_HLEN];
  2638. ahdr->ar_op = htons(ARPOP_REQUEST);
  2639. arpreq = (u8 *)(ahdr + 1);
  2640. /* The Unicast IPv4 address in 'tip' field. */
  2641. arpreq += 2 * ETH_ALEN + sizeof(u32);
  2642. *(u32 *)arpreq = ifa->ifa_address;
  2643. /* The mask for the relevant bits. */
  2644. pmConf->filters[i].mask[0] = 0x00;
  2645. pmConf->filters[i].mask[1] = 0x30; /* ETH_P_ARP */
  2646. pmConf->filters[i].mask[2] = 0x30; /* ARPOP_REQUEST */
  2647. pmConf->filters[i].mask[3] = 0x00;
  2648. pmConf->filters[i].mask[4] = 0xC0; /* IPv4 TIP */
  2649. pmConf->filters[i].mask[5] = 0x03; /* IPv4 TIP */
  2650. in_dev_put(in_dev);
  2651. pmConf->wakeUpEvents |= VMXNET3_PM_WAKEUP_FILTER;
  2652. i++;
  2653. }
  2654. skip_arp:
  2655. if (adapter->wol & WAKE_MAGIC)
  2656. pmConf->wakeUpEvents |= VMXNET3_PM_WAKEUP_MAGIC;
  2657. pmConf->numFilters = i;
  2658. adapter->shared->devRead.pmConfDesc.confVer = cpu_to_le32(1);
  2659. adapter->shared->devRead.pmConfDesc.confLen = cpu_to_le32(sizeof(
  2660. *pmConf));
  2661. adapter->shared->devRead.pmConfDesc.confPA = cpu_to_le64(virt_to_phys(
  2662. pmConf));
  2663. spin_lock_irqsave(&adapter->cmd_lock, flags);
  2664. VMXNET3_WRITE_BAR1_REG(adapter, VMXNET3_REG_CMD,
  2665. VMXNET3_CMD_UPDATE_PMCFG);
  2666. spin_unlock_irqrestore(&adapter->cmd_lock, flags);
  2667. pci_save_state(pdev);
  2668. pci_enable_wake(pdev, pci_choose_state(pdev, PMSG_SUSPEND),
  2669. adapter->wol);
  2670. pci_disable_device(pdev);
  2671. pci_set_power_state(pdev, pci_choose_state(pdev, PMSG_SUSPEND));
  2672. return 0;
  2673. }
  2674. static int
  2675. vmxnet3_resume(struct device *device)
  2676. {
  2677. int err, i = 0;
  2678. unsigned long flags;
  2679. struct pci_dev *pdev = to_pci_dev(device);
  2680. struct net_device *netdev = pci_get_drvdata(pdev);
  2681. struct vmxnet3_adapter *adapter = netdev_priv(netdev);
  2682. struct Vmxnet3_PMConf *pmConf;
  2683. if (!netif_running(netdev))
  2684. return 0;
  2685. /* Destroy wake-up filters. */
  2686. pmConf = adapter->pm_conf;
  2687. memset(pmConf, 0, sizeof(*pmConf));
  2688. adapter->shared->devRead.pmConfDesc.confVer = cpu_to_le32(1);
  2689. adapter->shared->devRead.pmConfDesc.confLen = cpu_to_le32(sizeof(
  2690. *pmConf));
  2691. adapter->shared->devRead.pmConfDesc.confPA = cpu_to_le64(virt_to_phys(
  2692. pmConf));
  2693. netif_device_attach(netdev);
  2694. pci_set_power_state(pdev, PCI_D0);
  2695. pci_restore_state(pdev);
  2696. err = pci_enable_device_mem(pdev);
  2697. if (err != 0)
  2698. return err;
  2699. pci_enable_wake(pdev, PCI_D0, 0);
  2700. spin_lock_irqsave(&adapter->cmd_lock, flags);
  2701. VMXNET3_WRITE_BAR1_REG(adapter, VMXNET3_REG_CMD,
  2702. VMXNET3_CMD_UPDATE_PMCFG);
  2703. spin_unlock_irqrestore(&adapter->cmd_lock, flags);
  2704. vmxnet3_alloc_intr_resources(adapter);
  2705. vmxnet3_request_irqs(adapter);
  2706. for (i = 0; i < adapter->num_rx_queues; i++)
  2707. napi_enable(&adapter->rx_queue[i].napi);
  2708. vmxnet3_enable_all_intrs(adapter);
  2709. return 0;
  2710. }
  2711. static const struct dev_pm_ops vmxnet3_pm_ops = {
  2712. .suspend = vmxnet3_suspend,
  2713. .resume = vmxnet3_resume,
  2714. };
  2715. #endif
  2716. static struct pci_driver vmxnet3_driver = {
  2717. .name = vmxnet3_driver_name,
  2718. .id_table = vmxnet3_pciid_table,
  2719. .probe = vmxnet3_probe_device,
  2720. .remove = __devexit_p(vmxnet3_remove_device),
  2721. #ifdef CONFIG_PM
  2722. .driver.pm = &vmxnet3_pm_ops,
  2723. #endif
  2724. };
  2725. static int __init
  2726. vmxnet3_init_module(void)
  2727. {
  2728. printk(KERN_INFO "%s - version %s\n", VMXNET3_DRIVER_DESC,
  2729. VMXNET3_DRIVER_VERSION_REPORT);
  2730. return pci_register_driver(&vmxnet3_driver);
  2731. }
  2732. module_init(vmxnet3_init_module);
  2733. static void
  2734. vmxnet3_exit_module(void)
  2735. {
  2736. pci_unregister_driver(&vmxnet3_driver);
  2737. }
  2738. module_exit(vmxnet3_exit_module);
  2739. MODULE_AUTHOR("VMware, Inc.");
  2740. MODULE_DESCRIPTION(VMXNET3_DRIVER_DESC);
  2741. MODULE_LICENSE("GPL v2");
  2742. MODULE_VERSION(VMXNET3_DRIVER_VERSION_STRING);