i915_gem_gtt.c 23 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834
  1. /*
  2. * Copyright © 2010 Daniel Vetter
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice (including the next
  12. * paragraph) shall be included in all copies or substantial portions of the
  13. * Software.
  14. *
  15. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  16. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  17. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  18. * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
  19. * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
  20. * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
  21. * IN THE SOFTWARE.
  22. *
  23. */
  24. #include <drm/drmP.h>
  25. #include <drm/i915_drm.h>
  26. #include "i915_drv.h"
  27. #include "i915_trace.h"
  28. #include "intel_drv.h"
  29. typedef uint32_t gen6_gtt_pte_t;
  30. /* PPGTT stuff */
  31. #define GEN6_GTT_ADDR_ENCODE(addr) ((addr) | (((addr) >> 28) & 0xff0))
  32. #define GEN6_PDE_VALID (1 << 0)
  33. /* gen6+ has bit 11-4 for physical addr bit 39-32 */
  34. #define GEN6_PDE_ADDR_ENCODE(addr) GEN6_GTT_ADDR_ENCODE(addr)
  35. #define GEN6_PTE_VALID (1 << 0)
  36. #define GEN6_PTE_UNCACHED (1 << 1)
  37. #define HSW_PTE_UNCACHED (0)
  38. #define GEN6_PTE_CACHE_LLC (2 << 1)
  39. #define GEN6_PTE_CACHE_LLC_MLC (3 << 1)
  40. #define GEN6_PTE_ADDR_ENCODE(addr) GEN6_GTT_ADDR_ENCODE(addr)
  41. static inline gen6_gtt_pte_t gen6_pte_encode(struct drm_device *dev,
  42. dma_addr_t addr,
  43. enum i915_cache_level level)
  44. {
  45. gen6_gtt_pte_t pte = GEN6_PTE_VALID;
  46. pte |= GEN6_PTE_ADDR_ENCODE(addr);
  47. switch (level) {
  48. case I915_CACHE_LLC_MLC:
  49. /* Haswell doesn't set L3 this way */
  50. if (IS_HASWELL(dev))
  51. pte |= GEN6_PTE_CACHE_LLC;
  52. else
  53. pte |= GEN6_PTE_CACHE_LLC_MLC;
  54. break;
  55. case I915_CACHE_LLC:
  56. pte |= GEN6_PTE_CACHE_LLC;
  57. break;
  58. case I915_CACHE_NONE:
  59. if (IS_HASWELL(dev))
  60. pte |= HSW_PTE_UNCACHED;
  61. else
  62. pte |= GEN6_PTE_UNCACHED;
  63. break;
  64. default:
  65. BUG();
  66. }
  67. return pte;
  68. }
  69. static int gen6_ppgtt_enable(struct drm_device *dev)
  70. {
  71. drm_i915_private_t *dev_priv = dev->dev_private;
  72. uint32_t pd_offset;
  73. struct intel_ring_buffer *ring;
  74. struct i915_hw_ppgtt *ppgtt = dev_priv->mm.aliasing_ppgtt;
  75. gen6_gtt_pte_t __iomem *pd_addr;
  76. uint32_t pd_entry;
  77. int i;
  78. pd_addr = (gen6_gtt_pte_t __iomem*)dev_priv->gtt.gsm +
  79. ppgtt->pd_offset / sizeof(gen6_gtt_pte_t);
  80. for (i = 0; i < ppgtt->num_pd_entries; i++) {
  81. dma_addr_t pt_addr;
  82. pt_addr = ppgtt->pt_dma_addr[i];
  83. pd_entry = GEN6_PDE_ADDR_ENCODE(pt_addr);
  84. pd_entry |= GEN6_PDE_VALID;
  85. writel(pd_entry, pd_addr + i);
  86. }
  87. readl(pd_addr);
  88. pd_offset = ppgtt->pd_offset;
  89. pd_offset /= 64; /* in cachelines, */
  90. pd_offset <<= 16;
  91. if (INTEL_INFO(dev)->gen == 6) {
  92. uint32_t ecochk, gab_ctl, ecobits;
  93. ecobits = I915_READ(GAC_ECO_BITS);
  94. I915_WRITE(GAC_ECO_BITS, ecobits | ECOBITS_PPGTT_CACHE64B);
  95. gab_ctl = I915_READ(GAB_CTL);
  96. I915_WRITE(GAB_CTL, gab_ctl | GAB_CTL_CONT_AFTER_PAGEFAULT);
  97. ecochk = I915_READ(GAM_ECOCHK);
  98. I915_WRITE(GAM_ECOCHK, ecochk | ECOCHK_SNB_BIT |
  99. ECOCHK_PPGTT_CACHE64B);
  100. I915_WRITE(GFX_MODE, _MASKED_BIT_ENABLE(GFX_PPGTT_ENABLE));
  101. } else if (INTEL_INFO(dev)->gen >= 7) {
  102. I915_WRITE(GAM_ECOCHK, ECOCHK_PPGTT_CACHE64B);
  103. /* GFX_MODE is per-ring on gen7+ */
  104. }
  105. for_each_ring(ring, dev_priv, i) {
  106. if (INTEL_INFO(dev)->gen >= 7)
  107. I915_WRITE(RING_MODE_GEN7(ring),
  108. _MASKED_BIT_ENABLE(GFX_PPGTT_ENABLE));
  109. I915_WRITE(RING_PP_DIR_DCLV(ring), PP_DIR_DCLV_2G);
  110. I915_WRITE(RING_PP_DIR_BASE(ring), pd_offset);
  111. }
  112. return 0;
  113. }
  114. /* PPGTT support for Sandybdrige/Gen6 and later */
  115. static void gen6_ppgtt_clear_range(struct i915_hw_ppgtt *ppgtt,
  116. unsigned first_entry,
  117. unsigned num_entries)
  118. {
  119. gen6_gtt_pte_t *pt_vaddr, scratch_pte;
  120. unsigned act_pt = first_entry / I915_PPGTT_PT_ENTRIES;
  121. unsigned first_pte = first_entry % I915_PPGTT_PT_ENTRIES;
  122. unsigned last_pte, i;
  123. scratch_pte = gen6_pte_encode(ppgtt->dev,
  124. ppgtt->scratch_page_dma_addr,
  125. I915_CACHE_LLC);
  126. while (num_entries) {
  127. last_pte = first_pte + num_entries;
  128. if (last_pte > I915_PPGTT_PT_ENTRIES)
  129. last_pte = I915_PPGTT_PT_ENTRIES;
  130. pt_vaddr = kmap_atomic(ppgtt->pt_pages[act_pt]);
  131. for (i = first_pte; i < last_pte; i++)
  132. pt_vaddr[i] = scratch_pte;
  133. kunmap_atomic(pt_vaddr);
  134. num_entries -= last_pte - first_pte;
  135. first_pte = 0;
  136. act_pt++;
  137. }
  138. }
  139. static void gen6_ppgtt_insert_entries(struct i915_hw_ppgtt *ppgtt,
  140. struct sg_table *pages,
  141. unsigned first_entry,
  142. enum i915_cache_level cache_level)
  143. {
  144. gen6_gtt_pte_t *pt_vaddr;
  145. unsigned act_pt = first_entry / I915_PPGTT_PT_ENTRIES;
  146. unsigned act_pte = first_entry % I915_PPGTT_PT_ENTRIES;
  147. struct sg_page_iter sg_iter;
  148. pt_vaddr = kmap_atomic(ppgtt->pt_pages[act_pt]);
  149. for_each_sg_page(pages->sgl, &sg_iter, pages->nents, 0) {
  150. dma_addr_t page_addr;
  151. page_addr = sg_page_iter_dma_address(&sg_iter);
  152. pt_vaddr[act_pte] = gen6_pte_encode(ppgtt->dev, page_addr,
  153. cache_level);
  154. if (++act_pte == I915_PPGTT_PT_ENTRIES) {
  155. kunmap_atomic(pt_vaddr);
  156. act_pt++;
  157. pt_vaddr = kmap_atomic(ppgtt->pt_pages[act_pt]);
  158. act_pte = 0;
  159. }
  160. }
  161. kunmap_atomic(pt_vaddr);
  162. }
  163. static void gen6_ppgtt_cleanup(struct i915_hw_ppgtt *ppgtt)
  164. {
  165. int i;
  166. if (ppgtt->pt_dma_addr) {
  167. for (i = 0; i < ppgtt->num_pd_entries; i++)
  168. pci_unmap_page(ppgtt->dev->pdev,
  169. ppgtt->pt_dma_addr[i],
  170. 4096, PCI_DMA_BIDIRECTIONAL);
  171. }
  172. kfree(ppgtt->pt_dma_addr);
  173. for (i = 0; i < ppgtt->num_pd_entries; i++)
  174. __free_page(ppgtt->pt_pages[i]);
  175. kfree(ppgtt->pt_pages);
  176. kfree(ppgtt);
  177. }
  178. static int gen6_ppgtt_init(struct i915_hw_ppgtt *ppgtt)
  179. {
  180. struct drm_device *dev = ppgtt->dev;
  181. struct drm_i915_private *dev_priv = dev->dev_private;
  182. unsigned first_pd_entry_in_global_pt;
  183. int i;
  184. int ret = -ENOMEM;
  185. /* ppgtt PDEs reside in the global gtt pagetable, which has 512*1024
  186. * entries. For aliasing ppgtt support we just steal them at the end for
  187. * now. */
  188. first_pd_entry_in_global_pt =
  189. gtt_total_entries(dev_priv->gtt) - I915_PPGTT_PD_ENTRIES;
  190. ppgtt->num_pd_entries = I915_PPGTT_PD_ENTRIES;
  191. ppgtt->enable = gen6_ppgtt_enable;
  192. ppgtt->clear_range = gen6_ppgtt_clear_range;
  193. ppgtt->insert_entries = gen6_ppgtt_insert_entries;
  194. ppgtt->cleanup = gen6_ppgtt_cleanup;
  195. ppgtt->pt_pages = kzalloc(sizeof(struct page *)*ppgtt->num_pd_entries,
  196. GFP_KERNEL);
  197. if (!ppgtt->pt_pages)
  198. return -ENOMEM;
  199. for (i = 0; i < ppgtt->num_pd_entries; i++) {
  200. ppgtt->pt_pages[i] = alloc_page(GFP_KERNEL);
  201. if (!ppgtt->pt_pages[i])
  202. goto err_pt_alloc;
  203. }
  204. ppgtt->pt_dma_addr = kzalloc(sizeof(dma_addr_t) *ppgtt->num_pd_entries,
  205. GFP_KERNEL);
  206. if (!ppgtt->pt_dma_addr)
  207. goto err_pt_alloc;
  208. for (i = 0; i < ppgtt->num_pd_entries; i++) {
  209. dma_addr_t pt_addr;
  210. pt_addr = pci_map_page(dev->pdev, ppgtt->pt_pages[i], 0, 4096,
  211. PCI_DMA_BIDIRECTIONAL);
  212. if (pci_dma_mapping_error(dev->pdev, pt_addr)) {
  213. ret = -EIO;
  214. goto err_pd_pin;
  215. }
  216. ppgtt->pt_dma_addr[i] = pt_addr;
  217. }
  218. ppgtt->clear_range(ppgtt, 0,
  219. ppgtt->num_pd_entries*I915_PPGTT_PT_ENTRIES);
  220. ppgtt->pd_offset = first_pd_entry_in_global_pt * sizeof(gen6_gtt_pte_t);
  221. return 0;
  222. err_pd_pin:
  223. if (ppgtt->pt_dma_addr) {
  224. for (i--; i >= 0; i--)
  225. pci_unmap_page(dev->pdev, ppgtt->pt_dma_addr[i],
  226. 4096, PCI_DMA_BIDIRECTIONAL);
  227. }
  228. err_pt_alloc:
  229. kfree(ppgtt->pt_dma_addr);
  230. for (i = 0; i < ppgtt->num_pd_entries; i++) {
  231. if (ppgtt->pt_pages[i])
  232. __free_page(ppgtt->pt_pages[i]);
  233. }
  234. kfree(ppgtt->pt_pages);
  235. return ret;
  236. }
  237. static int i915_gem_init_aliasing_ppgtt(struct drm_device *dev)
  238. {
  239. struct drm_i915_private *dev_priv = dev->dev_private;
  240. struct i915_hw_ppgtt *ppgtt;
  241. int ret;
  242. ppgtt = kzalloc(sizeof(*ppgtt), GFP_KERNEL);
  243. if (!ppgtt)
  244. return -ENOMEM;
  245. ppgtt->dev = dev;
  246. ppgtt->scratch_page_dma_addr = dev_priv->gtt.scratch_page_dma;
  247. if (INTEL_INFO(dev)->gen < 8)
  248. ret = gen6_ppgtt_init(ppgtt);
  249. else
  250. BUG();
  251. if (ret)
  252. kfree(ppgtt);
  253. else
  254. dev_priv->mm.aliasing_ppgtt = ppgtt;
  255. return ret;
  256. }
  257. void i915_gem_cleanup_aliasing_ppgtt(struct drm_device *dev)
  258. {
  259. struct drm_i915_private *dev_priv = dev->dev_private;
  260. struct i915_hw_ppgtt *ppgtt = dev_priv->mm.aliasing_ppgtt;
  261. if (!ppgtt)
  262. return;
  263. ppgtt->cleanup(ppgtt);
  264. dev_priv->mm.aliasing_ppgtt = NULL;
  265. }
  266. void i915_ppgtt_bind_object(struct i915_hw_ppgtt *ppgtt,
  267. struct drm_i915_gem_object *obj,
  268. enum i915_cache_level cache_level)
  269. {
  270. ppgtt->insert_entries(ppgtt, obj->pages,
  271. obj->gtt_space->start >> PAGE_SHIFT,
  272. cache_level);
  273. }
  274. void i915_ppgtt_unbind_object(struct i915_hw_ppgtt *ppgtt,
  275. struct drm_i915_gem_object *obj)
  276. {
  277. ppgtt->clear_range(ppgtt,
  278. obj->gtt_space->start >> PAGE_SHIFT,
  279. obj->base.size >> PAGE_SHIFT);
  280. }
  281. extern int intel_iommu_gfx_mapped;
  282. /* Certain Gen5 chipsets require require idling the GPU before
  283. * unmapping anything from the GTT when VT-d is enabled.
  284. */
  285. static inline bool needs_idle_maps(struct drm_device *dev)
  286. {
  287. #ifdef CONFIG_INTEL_IOMMU
  288. /* Query intel_iommu to see if we need the workaround. Presumably that
  289. * was loaded first.
  290. */
  291. if (IS_GEN5(dev) && IS_MOBILE(dev) && intel_iommu_gfx_mapped)
  292. return true;
  293. #endif
  294. return false;
  295. }
  296. static bool do_idling(struct drm_i915_private *dev_priv)
  297. {
  298. bool ret = dev_priv->mm.interruptible;
  299. if (unlikely(dev_priv->gtt.do_idle_maps)) {
  300. dev_priv->mm.interruptible = false;
  301. if (i915_gpu_idle(dev_priv->dev)) {
  302. DRM_ERROR("Couldn't idle GPU\n");
  303. /* Wait a bit, in hopes it avoids the hang */
  304. udelay(10);
  305. }
  306. }
  307. return ret;
  308. }
  309. static void undo_idling(struct drm_i915_private *dev_priv, bool interruptible)
  310. {
  311. if (unlikely(dev_priv->gtt.do_idle_maps))
  312. dev_priv->mm.interruptible = interruptible;
  313. }
  314. void i915_gem_restore_gtt_mappings(struct drm_device *dev)
  315. {
  316. struct drm_i915_private *dev_priv = dev->dev_private;
  317. struct drm_i915_gem_object *obj;
  318. /* First fill our portion of the GTT with scratch pages */
  319. dev_priv->gtt.gtt_clear_range(dev, dev_priv->gtt.start / PAGE_SIZE,
  320. dev_priv->gtt.total / PAGE_SIZE);
  321. list_for_each_entry(obj, &dev_priv->mm.bound_list, gtt_list) {
  322. i915_gem_clflush_object(obj);
  323. i915_gem_gtt_bind_object(obj, obj->cache_level);
  324. }
  325. i915_gem_chipset_flush(dev);
  326. }
  327. int i915_gem_gtt_prepare_object(struct drm_i915_gem_object *obj)
  328. {
  329. if (obj->has_dma_mapping)
  330. return 0;
  331. if (!dma_map_sg(&obj->base.dev->pdev->dev,
  332. obj->pages->sgl, obj->pages->nents,
  333. PCI_DMA_BIDIRECTIONAL))
  334. return -ENOSPC;
  335. return 0;
  336. }
  337. /*
  338. * Binds an object into the global gtt with the specified cache level. The object
  339. * will be accessible to the GPU via commands whose operands reference offsets
  340. * within the global GTT as well as accessible by the GPU through the GMADR
  341. * mapped BAR (dev_priv->mm.gtt->gtt).
  342. */
  343. static void gen6_ggtt_insert_entries(struct drm_device *dev,
  344. struct sg_table *st,
  345. unsigned int first_entry,
  346. enum i915_cache_level level)
  347. {
  348. struct drm_i915_private *dev_priv = dev->dev_private;
  349. gen6_gtt_pte_t __iomem *gtt_entries =
  350. (gen6_gtt_pte_t __iomem *)dev_priv->gtt.gsm + first_entry;
  351. int i = 0;
  352. struct sg_page_iter sg_iter;
  353. dma_addr_t addr;
  354. for_each_sg_page(st->sgl, &sg_iter, st->nents, 0) {
  355. addr = sg_page_iter_dma_address(&sg_iter);
  356. iowrite32(gen6_pte_encode(dev, addr, level), &gtt_entries[i]);
  357. i++;
  358. }
  359. /* XXX: This serves as a posting read to make sure that the PTE has
  360. * actually been updated. There is some concern that even though
  361. * registers and PTEs are within the same BAR that they are potentially
  362. * of NUMA access patterns. Therefore, even with the way we assume
  363. * hardware should work, we must keep this posting read for paranoia.
  364. */
  365. if (i != 0)
  366. WARN_ON(readl(&gtt_entries[i-1])
  367. != gen6_pte_encode(dev, addr, level));
  368. /* This next bit makes the above posting read even more important. We
  369. * want to flush the TLBs only after we're certain all the PTE updates
  370. * have finished.
  371. */
  372. I915_WRITE(GFX_FLSH_CNTL_GEN6, GFX_FLSH_CNTL_EN);
  373. POSTING_READ(GFX_FLSH_CNTL_GEN6);
  374. }
  375. static void gen6_ggtt_clear_range(struct drm_device *dev,
  376. unsigned int first_entry,
  377. unsigned int num_entries)
  378. {
  379. struct drm_i915_private *dev_priv = dev->dev_private;
  380. gen6_gtt_pte_t scratch_pte, __iomem *gtt_base =
  381. (gen6_gtt_pte_t __iomem *) dev_priv->gtt.gsm + first_entry;
  382. const int max_entries = gtt_total_entries(dev_priv->gtt) - first_entry;
  383. int i;
  384. if (WARN(num_entries > max_entries,
  385. "First entry = %d; Num entries = %d (max=%d)\n",
  386. first_entry, num_entries, max_entries))
  387. num_entries = max_entries;
  388. scratch_pte = gen6_pte_encode(dev, dev_priv->gtt.scratch_page_dma,
  389. I915_CACHE_LLC);
  390. for (i = 0; i < num_entries; i++)
  391. iowrite32(scratch_pte, &gtt_base[i]);
  392. readl(gtt_base);
  393. }
  394. static void i915_ggtt_insert_entries(struct drm_device *dev,
  395. struct sg_table *st,
  396. unsigned int pg_start,
  397. enum i915_cache_level cache_level)
  398. {
  399. unsigned int flags = (cache_level == I915_CACHE_NONE) ?
  400. AGP_USER_MEMORY : AGP_USER_CACHED_MEMORY;
  401. intel_gtt_insert_sg_entries(st, pg_start, flags);
  402. }
  403. static void i915_ggtt_clear_range(struct drm_device *dev,
  404. unsigned int first_entry,
  405. unsigned int num_entries)
  406. {
  407. intel_gtt_clear_range(first_entry, num_entries);
  408. }
  409. void i915_gem_gtt_bind_object(struct drm_i915_gem_object *obj,
  410. enum i915_cache_level cache_level)
  411. {
  412. struct drm_device *dev = obj->base.dev;
  413. struct drm_i915_private *dev_priv = dev->dev_private;
  414. dev_priv->gtt.gtt_insert_entries(dev, obj->pages,
  415. obj->gtt_space->start >> PAGE_SHIFT,
  416. cache_level);
  417. obj->has_global_gtt_mapping = 1;
  418. }
  419. void i915_gem_gtt_unbind_object(struct drm_i915_gem_object *obj)
  420. {
  421. struct drm_device *dev = obj->base.dev;
  422. struct drm_i915_private *dev_priv = dev->dev_private;
  423. dev_priv->gtt.gtt_clear_range(obj->base.dev,
  424. obj->gtt_space->start >> PAGE_SHIFT,
  425. obj->base.size >> PAGE_SHIFT);
  426. obj->has_global_gtt_mapping = 0;
  427. }
  428. void i915_gem_gtt_finish_object(struct drm_i915_gem_object *obj)
  429. {
  430. struct drm_device *dev = obj->base.dev;
  431. struct drm_i915_private *dev_priv = dev->dev_private;
  432. bool interruptible;
  433. interruptible = do_idling(dev_priv);
  434. if (!obj->has_dma_mapping)
  435. dma_unmap_sg(&dev->pdev->dev,
  436. obj->pages->sgl, obj->pages->nents,
  437. PCI_DMA_BIDIRECTIONAL);
  438. undo_idling(dev_priv, interruptible);
  439. }
  440. static void i915_gtt_color_adjust(struct drm_mm_node *node,
  441. unsigned long color,
  442. unsigned long *start,
  443. unsigned long *end)
  444. {
  445. if (node->color != color)
  446. *start += 4096;
  447. if (!list_empty(&node->node_list)) {
  448. node = list_entry(node->node_list.next,
  449. struct drm_mm_node,
  450. node_list);
  451. if (node->allocated && node->color != color)
  452. *end -= 4096;
  453. }
  454. }
  455. void i915_gem_setup_global_gtt(struct drm_device *dev,
  456. unsigned long start,
  457. unsigned long mappable_end,
  458. unsigned long end)
  459. {
  460. /* Let GEM Manage all of the aperture.
  461. *
  462. * However, leave one page at the end still bound to the scratch page.
  463. * There are a number of places where the hardware apparently prefetches
  464. * past the end of the object, and we've seen multiple hangs with the
  465. * GPU head pointer stuck in a batchbuffer bound at the last page of the
  466. * aperture. One page should be enough to keep any prefetching inside
  467. * of the aperture.
  468. */
  469. drm_i915_private_t *dev_priv = dev->dev_private;
  470. struct drm_mm_node *entry;
  471. struct drm_i915_gem_object *obj;
  472. unsigned long hole_start, hole_end;
  473. BUG_ON(mappable_end > end);
  474. /* Subtract the guard page ... */
  475. drm_mm_init(&dev_priv->mm.gtt_space, start, end - start - PAGE_SIZE);
  476. if (!HAS_LLC(dev))
  477. dev_priv->mm.gtt_space.color_adjust = i915_gtt_color_adjust;
  478. /* Mark any preallocated objects as occupied */
  479. list_for_each_entry(obj, &dev_priv->mm.bound_list, gtt_list) {
  480. DRM_DEBUG_KMS("reserving preallocated space: %x + %zx\n",
  481. obj->gtt_offset, obj->base.size);
  482. BUG_ON(obj->gtt_space != I915_GTT_RESERVED);
  483. obj->gtt_space = drm_mm_create_block(&dev_priv->mm.gtt_space,
  484. obj->gtt_offset,
  485. obj->base.size,
  486. false);
  487. obj->has_global_gtt_mapping = 1;
  488. }
  489. dev_priv->gtt.start = start;
  490. dev_priv->gtt.total = end - start;
  491. /* Clear any non-preallocated blocks */
  492. drm_mm_for_each_hole(entry, &dev_priv->mm.gtt_space,
  493. hole_start, hole_end) {
  494. DRM_DEBUG_KMS("clearing unused GTT space: [%lx, %lx]\n",
  495. hole_start, hole_end);
  496. dev_priv->gtt.gtt_clear_range(dev, hole_start / PAGE_SIZE,
  497. (hole_end-hole_start) / PAGE_SIZE);
  498. }
  499. /* And finally clear the reserved guard page */
  500. dev_priv->gtt.gtt_clear_range(dev, end / PAGE_SIZE - 1, 1);
  501. }
  502. static bool
  503. intel_enable_ppgtt(struct drm_device *dev)
  504. {
  505. if (i915_enable_ppgtt >= 0)
  506. return i915_enable_ppgtt;
  507. #ifdef CONFIG_INTEL_IOMMU
  508. /* Disable ppgtt on SNB if VT-d is on. */
  509. if (INTEL_INFO(dev)->gen == 6 && intel_iommu_gfx_mapped)
  510. return false;
  511. #endif
  512. return true;
  513. }
  514. void i915_gem_init_global_gtt(struct drm_device *dev)
  515. {
  516. struct drm_i915_private *dev_priv = dev->dev_private;
  517. unsigned long gtt_size, mappable_size;
  518. gtt_size = dev_priv->gtt.total;
  519. mappable_size = dev_priv->gtt.mappable_end;
  520. if (intel_enable_ppgtt(dev) && HAS_ALIASING_PPGTT(dev)) {
  521. int ret;
  522. if (INTEL_INFO(dev)->gen <= 7) {
  523. /* PPGTT pdes are stolen from global gtt ptes, so shrink the
  524. * aperture accordingly when using aliasing ppgtt. */
  525. gtt_size -= I915_PPGTT_PD_ENTRIES*PAGE_SIZE;
  526. }
  527. i915_gem_setup_global_gtt(dev, 0, mappable_size, gtt_size);
  528. ret = i915_gem_init_aliasing_ppgtt(dev);
  529. if (!ret)
  530. return;
  531. DRM_ERROR("Aliased PPGTT setup failed %d\n", ret);
  532. drm_mm_takedown(&dev_priv->mm.gtt_space);
  533. gtt_size += I915_PPGTT_PD_ENTRIES*PAGE_SIZE;
  534. }
  535. i915_gem_setup_global_gtt(dev, 0, mappable_size, gtt_size);
  536. }
  537. static int setup_scratch_page(struct drm_device *dev)
  538. {
  539. struct drm_i915_private *dev_priv = dev->dev_private;
  540. struct page *page;
  541. dma_addr_t dma_addr;
  542. page = alloc_page(GFP_KERNEL | GFP_DMA32 | __GFP_ZERO);
  543. if (page == NULL)
  544. return -ENOMEM;
  545. get_page(page);
  546. set_pages_uc(page, 1);
  547. #ifdef CONFIG_INTEL_IOMMU
  548. dma_addr = pci_map_page(dev->pdev, page, 0, PAGE_SIZE,
  549. PCI_DMA_BIDIRECTIONAL);
  550. if (pci_dma_mapping_error(dev->pdev, dma_addr))
  551. return -EINVAL;
  552. #else
  553. dma_addr = page_to_phys(page);
  554. #endif
  555. dev_priv->gtt.scratch_page = page;
  556. dev_priv->gtt.scratch_page_dma = dma_addr;
  557. return 0;
  558. }
  559. static void teardown_scratch_page(struct drm_device *dev)
  560. {
  561. struct drm_i915_private *dev_priv = dev->dev_private;
  562. set_pages_wb(dev_priv->gtt.scratch_page, 1);
  563. pci_unmap_page(dev->pdev, dev_priv->gtt.scratch_page_dma,
  564. PAGE_SIZE, PCI_DMA_BIDIRECTIONAL);
  565. put_page(dev_priv->gtt.scratch_page);
  566. __free_page(dev_priv->gtt.scratch_page);
  567. }
  568. static inline unsigned int gen6_get_total_gtt_size(u16 snb_gmch_ctl)
  569. {
  570. snb_gmch_ctl >>= SNB_GMCH_GGMS_SHIFT;
  571. snb_gmch_ctl &= SNB_GMCH_GGMS_MASK;
  572. return snb_gmch_ctl << 20;
  573. }
  574. static inline size_t gen6_get_stolen_size(u16 snb_gmch_ctl)
  575. {
  576. snb_gmch_ctl >>= SNB_GMCH_GMS_SHIFT;
  577. snb_gmch_ctl &= SNB_GMCH_GMS_MASK;
  578. return snb_gmch_ctl << 25; /* 32 MB units */
  579. }
  580. static inline size_t gen7_get_stolen_size(u16 snb_gmch_ctl)
  581. {
  582. static const int stolen_decoder[] = {
  583. 0, 0, 0, 0, 0, 32, 48, 64, 128, 256, 96, 160, 224, 352};
  584. snb_gmch_ctl >>= IVB_GMCH_GMS_SHIFT;
  585. snb_gmch_ctl &= IVB_GMCH_GMS_MASK;
  586. return stolen_decoder[snb_gmch_ctl] << 20;
  587. }
  588. static int gen6_gmch_probe(struct drm_device *dev,
  589. size_t *gtt_total,
  590. size_t *stolen,
  591. phys_addr_t *mappable_base,
  592. unsigned long *mappable_end)
  593. {
  594. struct drm_i915_private *dev_priv = dev->dev_private;
  595. phys_addr_t gtt_bus_addr;
  596. unsigned int gtt_size;
  597. u16 snb_gmch_ctl;
  598. int ret;
  599. *mappable_base = pci_resource_start(dev->pdev, 2);
  600. *mappable_end = pci_resource_len(dev->pdev, 2);
  601. /* 64/512MB is the current min/max we actually know of, but this is just
  602. * a coarse sanity check.
  603. */
  604. if ((*mappable_end < (64<<20) || (*mappable_end > (512<<20)))) {
  605. DRM_ERROR("Unknown GMADR size (%lx)\n",
  606. dev_priv->gtt.mappable_end);
  607. return -ENXIO;
  608. }
  609. if (!pci_set_dma_mask(dev->pdev, DMA_BIT_MASK(40)))
  610. pci_set_consistent_dma_mask(dev->pdev, DMA_BIT_MASK(40));
  611. pci_read_config_word(dev->pdev, SNB_GMCH_CTRL, &snb_gmch_ctl);
  612. gtt_size = gen6_get_total_gtt_size(snb_gmch_ctl);
  613. if (IS_GEN7(dev) && !IS_VALLEYVIEW(dev))
  614. *stolen = gen7_get_stolen_size(snb_gmch_ctl);
  615. else
  616. *stolen = gen6_get_stolen_size(snb_gmch_ctl);
  617. *gtt_total = (gtt_size / sizeof(gen6_gtt_pte_t)) << PAGE_SHIFT;
  618. /* For Modern GENs the PTEs and register space are split in the BAR */
  619. gtt_bus_addr = pci_resource_start(dev->pdev, 0) +
  620. (pci_resource_len(dev->pdev, 0) / 2);
  621. dev_priv->gtt.gsm = ioremap_wc(gtt_bus_addr, gtt_size);
  622. if (!dev_priv->gtt.gsm) {
  623. DRM_ERROR("Failed to map the gtt page table\n");
  624. return -ENOMEM;
  625. }
  626. ret = setup_scratch_page(dev);
  627. if (ret)
  628. DRM_ERROR("Scratch setup failed\n");
  629. dev_priv->gtt.gtt_clear_range = gen6_ggtt_clear_range;
  630. dev_priv->gtt.gtt_insert_entries = gen6_ggtt_insert_entries;
  631. return ret;
  632. }
  633. static void gen6_gmch_remove(struct drm_device *dev)
  634. {
  635. struct drm_i915_private *dev_priv = dev->dev_private;
  636. iounmap(dev_priv->gtt.gsm);
  637. teardown_scratch_page(dev_priv->dev);
  638. }
  639. static int i915_gmch_probe(struct drm_device *dev,
  640. size_t *gtt_total,
  641. size_t *stolen,
  642. phys_addr_t *mappable_base,
  643. unsigned long *mappable_end)
  644. {
  645. struct drm_i915_private *dev_priv = dev->dev_private;
  646. int ret;
  647. ret = intel_gmch_probe(dev_priv->bridge_dev, dev_priv->dev->pdev, NULL);
  648. if (!ret) {
  649. DRM_ERROR("failed to set up gmch\n");
  650. return -EIO;
  651. }
  652. intel_gtt_get(gtt_total, stolen, mappable_base, mappable_end);
  653. dev_priv->gtt.do_idle_maps = needs_idle_maps(dev_priv->dev);
  654. dev_priv->gtt.gtt_clear_range = i915_ggtt_clear_range;
  655. dev_priv->gtt.gtt_insert_entries = i915_ggtt_insert_entries;
  656. return 0;
  657. }
  658. static void i915_gmch_remove(struct drm_device *dev)
  659. {
  660. intel_gmch_remove();
  661. }
  662. int i915_gem_gtt_init(struct drm_device *dev)
  663. {
  664. struct drm_i915_private *dev_priv = dev->dev_private;
  665. struct i915_gtt *gtt = &dev_priv->gtt;
  666. unsigned long gtt_size;
  667. int ret;
  668. if (INTEL_INFO(dev)->gen <= 5) {
  669. dev_priv->gtt.gtt_probe = i915_gmch_probe;
  670. dev_priv->gtt.gtt_remove = i915_gmch_remove;
  671. } else {
  672. dev_priv->gtt.gtt_probe = gen6_gmch_probe;
  673. dev_priv->gtt.gtt_remove = gen6_gmch_remove;
  674. }
  675. ret = dev_priv->gtt.gtt_probe(dev, &dev_priv->gtt.total,
  676. &dev_priv->gtt.stolen_size,
  677. &gtt->mappable_base,
  678. &gtt->mappable_end);
  679. if (ret)
  680. return ret;
  681. gtt_size = (dev_priv->gtt.total >> PAGE_SHIFT) * sizeof(gen6_gtt_pte_t);
  682. /* GMADR is the PCI mmio aperture into the global GTT. */
  683. DRM_INFO("Memory usable by graphics device = %zdM\n",
  684. dev_priv->gtt.total >> 20);
  685. DRM_DEBUG_DRIVER("GMADR size = %ldM\n",
  686. dev_priv->gtt.mappable_end >> 20);
  687. DRM_DEBUG_DRIVER("GTT stolen size = %zdM\n",
  688. dev_priv->gtt.stolen_size >> 20);
  689. return 0;
  690. }