radeon_asic.c 75 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538
  1. /*
  2. * Copyright 2008 Advanced Micro Devices, Inc.
  3. * Copyright 2008 Red Hat Inc.
  4. * Copyright 2009 Jerome Glisse.
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a
  7. * copy of this software and associated documentation files (the "Software"),
  8. * to deal in the Software without restriction, including without limitation
  9. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  10. * and/or sell copies of the Software, and to permit persons to whom the
  11. * Software is furnished to do so, subject to the following conditions:
  12. *
  13. * The above copyright notice and this permission notice shall be included in
  14. * all copies or substantial portions of the Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  17. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  18. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  19. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  20. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  21. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  22. * OTHER DEALINGS IN THE SOFTWARE.
  23. *
  24. * Authors: Dave Airlie
  25. * Alex Deucher
  26. * Jerome Glisse
  27. */
  28. #include <linux/console.h>
  29. #include <drm/drmP.h>
  30. #include <drm/drm_crtc_helper.h>
  31. #include <drm/radeon_drm.h>
  32. #include <linux/vgaarb.h>
  33. #include <linux/vga_switcheroo.h>
  34. #include "radeon_reg.h"
  35. #include "radeon.h"
  36. #include "radeon_asic.h"
  37. #include "atom.h"
  38. /*
  39. * Registers accessors functions.
  40. */
  41. /**
  42. * radeon_invalid_rreg - dummy reg read function
  43. *
  44. * @rdev: radeon device pointer
  45. * @reg: offset of register
  46. *
  47. * Dummy register read function. Used for register blocks
  48. * that certain asics don't have (all asics).
  49. * Returns the value in the register.
  50. */
  51. static uint32_t radeon_invalid_rreg(struct radeon_device *rdev, uint32_t reg)
  52. {
  53. DRM_ERROR("Invalid callback to read register 0x%04X\n", reg);
  54. BUG_ON(1);
  55. return 0;
  56. }
  57. /**
  58. * radeon_invalid_wreg - dummy reg write function
  59. *
  60. * @rdev: radeon device pointer
  61. * @reg: offset of register
  62. * @v: value to write to the register
  63. *
  64. * Dummy register read function. Used for register blocks
  65. * that certain asics don't have (all asics).
  66. */
  67. static void radeon_invalid_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v)
  68. {
  69. DRM_ERROR("Invalid callback to write register 0x%04X with 0x%08X\n",
  70. reg, v);
  71. BUG_ON(1);
  72. }
  73. /**
  74. * radeon_register_accessor_init - sets up the register accessor callbacks
  75. *
  76. * @rdev: radeon device pointer
  77. *
  78. * Sets up the register accessor callbacks for various register
  79. * apertures. Not all asics have all apertures (all asics).
  80. */
  81. static void radeon_register_accessor_init(struct radeon_device *rdev)
  82. {
  83. rdev->mc_rreg = &radeon_invalid_rreg;
  84. rdev->mc_wreg = &radeon_invalid_wreg;
  85. rdev->pll_rreg = &radeon_invalid_rreg;
  86. rdev->pll_wreg = &radeon_invalid_wreg;
  87. rdev->pciep_rreg = &radeon_invalid_rreg;
  88. rdev->pciep_wreg = &radeon_invalid_wreg;
  89. /* Don't change order as we are overridding accessor. */
  90. if (rdev->family < CHIP_RV515) {
  91. rdev->pcie_reg_mask = 0xff;
  92. } else {
  93. rdev->pcie_reg_mask = 0x7ff;
  94. }
  95. /* FIXME: not sure here */
  96. if (rdev->family <= CHIP_R580) {
  97. rdev->pll_rreg = &r100_pll_rreg;
  98. rdev->pll_wreg = &r100_pll_wreg;
  99. }
  100. if (rdev->family >= CHIP_R420) {
  101. rdev->mc_rreg = &r420_mc_rreg;
  102. rdev->mc_wreg = &r420_mc_wreg;
  103. }
  104. if (rdev->family >= CHIP_RV515) {
  105. rdev->mc_rreg = &rv515_mc_rreg;
  106. rdev->mc_wreg = &rv515_mc_wreg;
  107. }
  108. if (rdev->family == CHIP_RS400 || rdev->family == CHIP_RS480) {
  109. rdev->mc_rreg = &rs400_mc_rreg;
  110. rdev->mc_wreg = &rs400_mc_wreg;
  111. }
  112. if (rdev->family == CHIP_RS690 || rdev->family == CHIP_RS740) {
  113. rdev->mc_rreg = &rs690_mc_rreg;
  114. rdev->mc_wreg = &rs690_mc_wreg;
  115. }
  116. if (rdev->family == CHIP_RS600) {
  117. rdev->mc_rreg = &rs600_mc_rreg;
  118. rdev->mc_wreg = &rs600_mc_wreg;
  119. }
  120. if (rdev->family == CHIP_RS780 || rdev->family == CHIP_RS880) {
  121. rdev->mc_rreg = &rs780_mc_rreg;
  122. rdev->mc_wreg = &rs780_mc_wreg;
  123. }
  124. if (rdev->family >= CHIP_BONAIRE) {
  125. rdev->pciep_rreg = &cik_pciep_rreg;
  126. rdev->pciep_wreg = &cik_pciep_wreg;
  127. } else if (rdev->family >= CHIP_R600) {
  128. rdev->pciep_rreg = &r600_pciep_rreg;
  129. rdev->pciep_wreg = &r600_pciep_wreg;
  130. }
  131. }
  132. /* helper to disable agp */
  133. /**
  134. * radeon_agp_disable - AGP disable helper function
  135. *
  136. * @rdev: radeon device pointer
  137. *
  138. * Removes AGP flags and changes the gart callbacks on AGP
  139. * cards when using the internal gart rather than AGP (all asics).
  140. */
  141. void radeon_agp_disable(struct radeon_device *rdev)
  142. {
  143. rdev->flags &= ~RADEON_IS_AGP;
  144. if (rdev->family >= CHIP_R600) {
  145. DRM_INFO("Forcing AGP to PCIE mode\n");
  146. rdev->flags |= RADEON_IS_PCIE;
  147. } else if (rdev->family >= CHIP_RV515 ||
  148. rdev->family == CHIP_RV380 ||
  149. rdev->family == CHIP_RV410 ||
  150. rdev->family == CHIP_R423) {
  151. DRM_INFO("Forcing AGP to PCIE mode\n");
  152. rdev->flags |= RADEON_IS_PCIE;
  153. rdev->asic->gart.tlb_flush = &rv370_pcie_gart_tlb_flush;
  154. rdev->asic->gart.set_page = &rv370_pcie_gart_set_page;
  155. } else {
  156. DRM_INFO("Forcing AGP to PCI mode\n");
  157. rdev->flags |= RADEON_IS_PCI;
  158. rdev->asic->gart.tlb_flush = &r100_pci_gart_tlb_flush;
  159. rdev->asic->gart.set_page = &r100_pci_gart_set_page;
  160. }
  161. rdev->mc.gtt_size = radeon_gart_size * 1024 * 1024;
  162. }
  163. /*
  164. * ASIC
  165. */
  166. static struct radeon_asic_ring r100_gfx_ring = {
  167. .ib_execute = &r100_ring_ib_execute,
  168. .emit_fence = &r100_fence_ring_emit,
  169. .emit_semaphore = &r100_semaphore_ring_emit,
  170. .cs_parse = &r100_cs_parse,
  171. .ring_start = &r100_ring_start,
  172. .ring_test = &r100_ring_test,
  173. .ib_test = &r100_ib_test,
  174. .is_lockup = &r100_gpu_is_lockup,
  175. .get_rptr = &radeon_ring_generic_get_rptr,
  176. .get_wptr = &radeon_ring_generic_get_wptr,
  177. .set_wptr = &radeon_ring_generic_set_wptr,
  178. };
  179. static struct radeon_asic r100_asic = {
  180. .init = &r100_init,
  181. .fini = &r100_fini,
  182. .suspend = &r100_suspend,
  183. .resume = &r100_resume,
  184. .vga_set_state = &r100_vga_set_state,
  185. .asic_reset = &r100_asic_reset,
  186. .ioctl_wait_idle = NULL,
  187. .gui_idle = &r100_gui_idle,
  188. .mc_wait_for_idle = &r100_mc_wait_for_idle,
  189. .gart = {
  190. .tlb_flush = &r100_pci_gart_tlb_flush,
  191. .set_page = &r100_pci_gart_set_page,
  192. },
  193. .ring = {
  194. [RADEON_RING_TYPE_GFX_INDEX] = &r100_gfx_ring
  195. },
  196. .irq = {
  197. .set = &r100_irq_set,
  198. .process = &r100_irq_process,
  199. },
  200. .display = {
  201. .bandwidth_update = &r100_bandwidth_update,
  202. .get_vblank_counter = &r100_get_vblank_counter,
  203. .wait_for_vblank = &r100_wait_for_vblank,
  204. .set_backlight_level = &radeon_legacy_set_backlight_level,
  205. .get_backlight_level = &radeon_legacy_get_backlight_level,
  206. },
  207. .copy = {
  208. .blit = &r100_copy_blit,
  209. .blit_ring_index = RADEON_RING_TYPE_GFX_INDEX,
  210. .dma = NULL,
  211. .dma_ring_index = RADEON_RING_TYPE_GFX_INDEX,
  212. .copy = &r100_copy_blit,
  213. .copy_ring_index = RADEON_RING_TYPE_GFX_INDEX,
  214. },
  215. .surface = {
  216. .set_reg = r100_set_surface_reg,
  217. .clear_reg = r100_clear_surface_reg,
  218. },
  219. .hpd = {
  220. .init = &r100_hpd_init,
  221. .fini = &r100_hpd_fini,
  222. .sense = &r100_hpd_sense,
  223. .set_polarity = &r100_hpd_set_polarity,
  224. },
  225. .pm = {
  226. .misc = &r100_pm_misc,
  227. .prepare = &r100_pm_prepare,
  228. .finish = &r100_pm_finish,
  229. .init_profile = &r100_pm_init_profile,
  230. .get_dynpm_state = &r100_pm_get_dynpm_state,
  231. .get_engine_clock = &radeon_legacy_get_engine_clock,
  232. .set_engine_clock = &radeon_legacy_set_engine_clock,
  233. .get_memory_clock = &radeon_legacy_get_memory_clock,
  234. .set_memory_clock = NULL,
  235. .get_pcie_lanes = NULL,
  236. .set_pcie_lanes = NULL,
  237. .set_clock_gating = &radeon_legacy_set_clock_gating,
  238. },
  239. .pflip = {
  240. .pre_page_flip = &r100_pre_page_flip,
  241. .page_flip = &r100_page_flip,
  242. .post_page_flip = &r100_post_page_flip,
  243. },
  244. };
  245. static struct radeon_asic r200_asic = {
  246. .init = &r100_init,
  247. .fini = &r100_fini,
  248. .suspend = &r100_suspend,
  249. .resume = &r100_resume,
  250. .vga_set_state = &r100_vga_set_state,
  251. .asic_reset = &r100_asic_reset,
  252. .ioctl_wait_idle = NULL,
  253. .gui_idle = &r100_gui_idle,
  254. .mc_wait_for_idle = &r100_mc_wait_for_idle,
  255. .gart = {
  256. .tlb_flush = &r100_pci_gart_tlb_flush,
  257. .set_page = &r100_pci_gart_set_page,
  258. },
  259. .ring = {
  260. [RADEON_RING_TYPE_GFX_INDEX] = &r100_gfx_ring
  261. },
  262. .irq = {
  263. .set = &r100_irq_set,
  264. .process = &r100_irq_process,
  265. },
  266. .display = {
  267. .bandwidth_update = &r100_bandwidth_update,
  268. .get_vblank_counter = &r100_get_vblank_counter,
  269. .wait_for_vblank = &r100_wait_for_vblank,
  270. .set_backlight_level = &radeon_legacy_set_backlight_level,
  271. .get_backlight_level = &radeon_legacy_get_backlight_level,
  272. },
  273. .copy = {
  274. .blit = &r100_copy_blit,
  275. .blit_ring_index = RADEON_RING_TYPE_GFX_INDEX,
  276. .dma = &r200_copy_dma,
  277. .dma_ring_index = RADEON_RING_TYPE_GFX_INDEX,
  278. .copy = &r100_copy_blit,
  279. .copy_ring_index = RADEON_RING_TYPE_GFX_INDEX,
  280. },
  281. .surface = {
  282. .set_reg = r100_set_surface_reg,
  283. .clear_reg = r100_clear_surface_reg,
  284. },
  285. .hpd = {
  286. .init = &r100_hpd_init,
  287. .fini = &r100_hpd_fini,
  288. .sense = &r100_hpd_sense,
  289. .set_polarity = &r100_hpd_set_polarity,
  290. },
  291. .pm = {
  292. .misc = &r100_pm_misc,
  293. .prepare = &r100_pm_prepare,
  294. .finish = &r100_pm_finish,
  295. .init_profile = &r100_pm_init_profile,
  296. .get_dynpm_state = &r100_pm_get_dynpm_state,
  297. .get_engine_clock = &radeon_legacy_get_engine_clock,
  298. .set_engine_clock = &radeon_legacy_set_engine_clock,
  299. .get_memory_clock = &radeon_legacy_get_memory_clock,
  300. .set_memory_clock = NULL,
  301. .get_pcie_lanes = NULL,
  302. .set_pcie_lanes = NULL,
  303. .set_clock_gating = &radeon_legacy_set_clock_gating,
  304. },
  305. .pflip = {
  306. .pre_page_flip = &r100_pre_page_flip,
  307. .page_flip = &r100_page_flip,
  308. .post_page_flip = &r100_post_page_flip,
  309. },
  310. };
  311. static struct radeon_asic_ring r300_gfx_ring = {
  312. .ib_execute = &r100_ring_ib_execute,
  313. .emit_fence = &r300_fence_ring_emit,
  314. .emit_semaphore = &r100_semaphore_ring_emit,
  315. .cs_parse = &r300_cs_parse,
  316. .ring_start = &r300_ring_start,
  317. .ring_test = &r100_ring_test,
  318. .ib_test = &r100_ib_test,
  319. .is_lockup = &r100_gpu_is_lockup,
  320. .get_rptr = &radeon_ring_generic_get_rptr,
  321. .get_wptr = &radeon_ring_generic_get_wptr,
  322. .set_wptr = &radeon_ring_generic_set_wptr,
  323. };
  324. static struct radeon_asic r300_asic = {
  325. .init = &r300_init,
  326. .fini = &r300_fini,
  327. .suspend = &r300_suspend,
  328. .resume = &r300_resume,
  329. .vga_set_state = &r100_vga_set_state,
  330. .asic_reset = &r300_asic_reset,
  331. .ioctl_wait_idle = NULL,
  332. .gui_idle = &r100_gui_idle,
  333. .mc_wait_for_idle = &r300_mc_wait_for_idle,
  334. .gart = {
  335. .tlb_flush = &r100_pci_gart_tlb_flush,
  336. .set_page = &r100_pci_gart_set_page,
  337. },
  338. .ring = {
  339. [RADEON_RING_TYPE_GFX_INDEX] = &r300_gfx_ring
  340. },
  341. .irq = {
  342. .set = &r100_irq_set,
  343. .process = &r100_irq_process,
  344. },
  345. .display = {
  346. .bandwidth_update = &r100_bandwidth_update,
  347. .get_vblank_counter = &r100_get_vblank_counter,
  348. .wait_for_vblank = &r100_wait_for_vblank,
  349. .set_backlight_level = &radeon_legacy_set_backlight_level,
  350. .get_backlight_level = &radeon_legacy_get_backlight_level,
  351. },
  352. .copy = {
  353. .blit = &r100_copy_blit,
  354. .blit_ring_index = RADEON_RING_TYPE_GFX_INDEX,
  355. .dma = &r200_copy_dma,
  356. .dma_ring_index = RADEON_RING_TYPE_GFX_INDEX,
  357. .copy = &r100_copy_blit,
  358. .copy_ring_index = RADEON_RING_TYPE_GFX_INDEX,
  359. },
  360. .surface = {
  361. .set_reg = r100_set_surface_reg,
  362. .clear_reg = r100_clear_surface_reg,
  363. },
  364. .hpd = {
  365. .init = &r100_hpd_init,
  366. .fini = &r100_hpd_fini,
  367. .sense = &r100_hpd_sense,
  368. .set_polarity = &r100_hpd_set_polarity,
  369. },
  370. .pm = {
  371. .misc = &r100_pm_misc,
  372. .prepare = &r100_pm_prepare,
  373. .finish = &r100_pm_finish,
  374. .init_profile = &r100_pm_init_profile,
  375. .get_dynpm_state = &r100_pm_get_dynpm_state,
  376. .get_engine_clock = &radeon_legacy_get_engine_clock,
  377. .set_engine_clock = &radeon_legacy_set_engine_clock,
  378. .get_memory_clock = &radeon_legacy_get_memory_clock,
  379. .set_memory_clock = NULL,
  380. .get_pcie_lanes = &rv370_get_pcie_lanes,
  381. .set_pcie_lanes = &rv370_set_pcie_lanes,
  382. .set_clock_gating = &radeon_legacy_set_clock_gating,
  383. },
  384. .pflip = {
  385. .pre_page_flip = &r100_pre_page_flip,
  386. .page_flip = &r100_page_flip,
  387. .post_page_flip = &r100_post_page_flip,
  388. },
  389. };
  390. static struct radeon_asic r300_asic_pcie = {
  391. .init = &r300_init,
  392. .fini = &r300_fini,
  393. .suspend = &r300_suspend,
  394. .resume = &r300_resume,
  395. .vga_set_state = &r100_vga_set_state,
  396. .asic_reset = &r300_asic_reset,
  397. .ioctl_wait_idle = NULL,
  398. .gui_idle = &r100_gui_idle,
  399. .mc_wait_for_idle = &r300_mc_wait_for_idle,
  400. .gart = {
  401. .tlb_flush = &rv370_pcie_gart_tlb_flush,
  402. .set_page = &rv370_pcie_gart_set_page,
  403. },
  404. .ring = {
  405. [RADEON_RING_TYPE_GFX_INDEX] = &r300_gfx_ring
  406. },
  407. .irq = {
  408. .set = &r100_irq_set,
  409. .process = &r100_irq_process,
  410. },
  411. .display = {
  412. .bandwidth_update = &r100_bandwidth_update,
  413. .get_vblank_counter = &r100_get_vblank_counter,
  414. .wait_for_vblank = &r100_wait_for_vblank,
  415. .set_backlight_level = &radeon_legacy_set_backlight_level,
  416. .get_backlight_level = &radeon_legacy_get_backlight_level,
  417. },
  418. .copy = {
  419. .blit = &r100_copy_blit,
  420. .blit_ring_index = RADEON_RING_TYPE_GFX_INDEX,
  421. .dma = &r200_copy_dma,
  422. .dma_ring_index = RADEON_RING_TYPE_GFX_INDEX,
  423. .copy = &r100_copy_blit,
  424. .copy_ring_index = RADEON_RING_TYPE_GFX_INDEX,
  425. },
  426. .surface = {
  427. .set_reg = r100_set_surface_reg,
  428. .clear_reg = r100_clear_surface_reg,
  429. },
  430. .hpd = {
  431. .init = &r100_hpd_init,
  432. .fini = &r100_hpd_fini,
  433. .sense = &r100_hpd_sense,
  434. .set_polarity = &r100_hpd_set_polarity,
  435. },
  436. .pm = {
  437. .misc = &r100_pm_misc,
  438. .prepare = &r100_pm_prepare,
  439. .finish = &r100_pm_finish,
  440. .init_profile = &r100_pm_init_profile,
  441. .get_dynpm_state = &r100_pm_get_dynpm_state,
  442. .get_engine_clock = &radeon_legacy_get_engine_clock,
  443. .set_engine_clock = &radeon_legacy_set_engine_clock,
  444. .get_memory_clock = &radeon_legacy_get_memory_clock,
  445. .set_memory_clock = NULL,
  446. .get_pcie_lanes = &rv370_get_pcie_lanes,
  447. .set_pcie_lanes = &rv370_set_pcie_lanes,
  448. .set_clock_gating = &radeon_legacy_set_clock_gating,
  449. },
  450. .pflip = {
  451. .pre_page_flip = &r100_pre_page_flip,
  452. .page_flip = &r100_page_flip,
  453. .post_page_flip = &r100_post_page_flip,
  454. },
  455. };
  456. static struct radeon_asic r420_asic = {
  457. .init = &r420_init,
  458. .fini = &r420_fini,
  459. .suspend = &r420_suspend,
  460. .resume = &r420_resume,
  461. .vga_set_state = &r100_vga_set_state,
  462. .asic_reset = &r300_asic_reset,
  463. .ioctl_wait_idle = NULL,
  464. .gui_idle = &r100_gui_idle,
  465. .mc_wait_for_idle = &r300_mc_wait_for_idle,
  466. .gart = {
  467. .tlb_flush = &rv370_pcie_gart_tlb_flush,
  468. .set_page = &rv370_pcie_gart_set_page,
  469. },
  470. .ring = {
  471. [RADEON_RING_TYPE_GFX_INDEX] = &r300_gfx_ring
  472. },
  473. .irq = {
  474. .set = &r100_irq_set,
  475. .process = &r100_irq_process,
  476. },
  477. .display = {
  478. .bandwidth_update = &r100_bandwidth_update,
  479. .get_vblank_counter = &r100_get_vblank_counter,
  480. .wait_for_vblank = &r100_wait_for_vblank,
  481. .set_backlight_level = &atombios_set_backlight_level,
  482. .get_backlight_level = &atombios_get_backlight_level,
  483. },
  484. .copy = {
  485. .blit = &r100_copy_blit,
  486. .blit_ring_index = RADEON_RING_TYPE_GFX_INDEX,
  487. .dma = &r200_copy_dma,
  488. .dma_ring_index = RADEON_RING_TYPE_GFX_INDEX,
  489. .copy = &r100_copy_blit,
  490. .copy_ring_index = RADEON_RING_TYPE_GFX_INDEX,
  491. },
  492. .surface = {
  493. .set_reg = r100_set_surface_reg,
  494. .clear_reg = r100_clear_surface_reg,
  495. },
  496. .hpd = {
  497. .init = &r100_hpd_init,
  498. .fini = &r100_hpd_fini,
  499. .sense = &r100_hpd_sense,
  500. .set_polarity = &r100_hpd_set_polarity,
  501. },
  502. .pm = {
  503. .misc = &r100_pm_misc,
  504. .prepare = &r100_pm_prepare,
  505. .finish = &r100_pm_finish,
  506. .init_profile = &r420_pm_init_profile,
  507. .get_dynpm_state = &r100_pm_get_dynpm_state,
  508. .get_engine_clock = &radeon_atom_get_engine_clock,
  509. .set_engine_clock = &radeon_atom_set_engine_clock,
  510. .get_memory_clock = &radeon_atom_get_memory_clock,
  511. .set_memory_clock = &radeon_atom_set_memory_clock,
  512. .get_pcie_lanes = &rv370_get_pcie_lanes,
  513. .set_pcie_lanes = &rv370_set_pcie_lanes,
  514. .set_clock_gating = &radeon_atom_set_clock_gating,
  515. },
  516. .pflip = {
  517. .pre_page_flip = &r100_pre_page_flip,
  518. .page_flip = &r100_page_flip,
  519. .post_page_flip = &r100_post_page_flip,
  520. },
  521. };
  522. static struct radeon_asic rs400_asic = {
  523. .init = &rs400_init,
  524. .fini = &rs400_fini,
  525. .suspend = &rs400_suspend,
  526. .resume = &rs400_resume,
  527. .vga_set_state = &r100_vga_set_state,
  528. .asic_reset = &r300_asic_reset,
  529. .ioctl_wait_idle = NULL,
  530. .gui_idle = &r100_gui_idle,
  531. .mc_wait_for_idle = &rs400_mc_wait_for_idle,
  532. .gart = {
  533. .tlb_flush = &rs400_gart_tlb_flush,
  534. .set_page = &rs400_gart_set_page,
  535. },
  536. .ring = {
  537. [RADEON_RING_TYPE_GFX_INDEX] = &r300_gfx_ring
  538. },
  539. .irq = {
  540. .set = &r100_irq_set,
  541. .process = &r100_irq_process,
  542. },
  543. .display = {
  544. .bandwidth_update = &r100_bandwidth_update,
  545. .get_vblank_counter = &r100_get_vblank_counter,
  546. .wait_for_vblank = &r100_wait_for_vblank,
  547. .set_backlight_level = &radeon_legacy_set_backlight_level,
  548. .get_backlight_level = &radeon_legacy_get_backlight_level,
  549. },
  550. .copy = {
  551. .blit = &r100_copy_blit,
  552. .blit_ring_index = RADEON_RING_TYPE_GFX_INDEX,
  553. .dma = &r200_copy_dma,
  554. .dma_ring_index = RADEON_RING_TYPE_GFX_INDEX,
  555. .copy = &r100_copy_blit,
  556. .copy_ring_index = RADEON_RING_TYPE_GFX_INDEX,
  557. },
  558. .surface = {
  559. .set_reg = r100_set_surface_reg,
  560. .clear_reg = r100_clear_surface_reg,
  561. },
  562. .hpd = {
  563. .init = &r100_hpd_init,
  564. .fini = &r100_hpd_fini,
  565. .sense = &r100_hpd_sense,
  566. .set_polarity = &r100_hpd_set_polarity,
  567. },
  568. .pm = {
  569. .misc = &r100_pm_misc,
  570. .prepare = &r100_pm_prepare,
  571. .finish = &r100_pm_finish,
  572. .init_profile = &r100_pm_init_profile,
  573. .get_dynpm_state = &r100_pm_get_dynpm_state,
  574. .get_engine_clock = &radeon_legacy_get_engine_clock,
  575. .set_engine_clock = &radeon_legacy_set_engine_clock,
  576. .get_memory_clock = &radeon_legacy_get_memory_clock,
  577. .set_memory_clock = NULL,
  578. .get_pcie_lanes = NULL,
  579. .set_pcie_lanes = NULL,
  580. .set_clock_gating = &radeon_legacy_set_clock_gating,
  581. },
  582. .pflip = {
  583. .pre_page_flip = &r100_pre_page_flip,
  584. .page_flip = &r100_page_flip,
  585. .post_page_flip = &r100_post_page_flip,
  586. },
  587. };
  588. static struct radeon_asic rs600_asic = {
  589. .init = &rs600_init,
  590. .fini = &rs600_fini,
  591. .suspend = &rs600_suspend,
  592. .resume = &rs600_resume,
  593. .vga_set_state = &r100_vga_set_state,
  594. .asic_reset = &rs600_asic_reset,
  595. .ioctl_wait_idle = NULL,
  596. .gui_idle = &r100_gui_idle,
  597. .mc_wait_for_idle = &rs600_mc_wait_for_idle,
  598. .gart = {
  599. .tlb_flush = &rs600_gart_tlb_flush,
  600. .set_page = &rs600_gart_set_page,
  601. },
  602. .ring = {
  603. [RADEON_RING_TYPE_GFX_INDEX] = &r300_gfx_ring
  604. },
  605. .irq = {
  606. .set = &rs600_irq_set,
  607. .process = &rs600_irq_process,
  608. },
  609. .display = {
  610. .bandwidth_update = &rs600_bandwidth_update,
  611. .get_vblank_counter = &rs600_get_vblank_counter,
  612. .wait_for_vblank = &avivo_wait_for_vblank,
  613. .set_backlight_level = &atombios_set_backlight_level,
  614. .get_backlight_level = &atombios_get_backlight_level,
  615. .hdmi_enable = &r600_hdmi_enable,
  616. .hdmi_setmode = &r600_hdmi_setmode,
  617. },
  618. .copy = {
  619. .blit = &r100_copy_blit,
  620. .blit_ring_index = RADEON_RING_TYPE_GFX_INDEX,
  621. .dma = &r200_copy_dma,
  622. .dma_ring_index = RADEON_RING_TYPE_GFX_INDEX,
  623. .copy = &r100_copy_blit,
  624. .copy_ring_index = RADEON_RING_TYPE_GFX_INDEX,
  625. },
  626. .surface = {
  627. .set_reg = r100_set_surface_reg,
  628. .clear_reg = r100_clear_surface_reg,
  629. },
  630. .hpd = {
  631. .init = &rs600_hpd_init,
  632. .fini = &rs600_hpd_fini,
  633. .sense = &rs600_hpd_sense,
  634. .set_polarity = &rs600_hpd_set_polarity,
  635. },
  636. .pm = {
  637. .misc = &rs600_pm_misc,
  638. .prepare = &rs600_pm_prepare,
  639. .finish = &rs600_pm_finish,
  640. .init_profile = &r420_pm_init_profile,
  641. .get_dynpm_state = &r100_pm_get_dynpm_state,
  642. .get_engine_clock = &radeon_atom_get_engine_clock,
  643. .set_engine_clock = &radeon_atom_set_engine_clock,
  644. .get_memory_clock = &radeon_atom_get_memory_clock,
  645. .set_memory_clock = &radeon_atom_set_memory_clock,
  646. .get_pcie_lanes = NULL,
  647. .set_pcie_lanes = NULL,
  648. .set_clock_gating = &radeon_atom_set_clock_gating,
  649. },
  650. .pflip = {
  651. .pre_page_flip = &rs600_pre_page_flip,
  652. .page_flip = &rs600_page_flip,
  653. .post_page_flip = &rs600_post_page_flip,
  654. },
  655. };
  656. static struct radeon_asic rs690_asic = {
  657. .init = &rs690_init,
  658. .fini = &rs690_fini,
  659. .suspend = &rs690_suspend,
  660. .resume = &rs690_resume,
  661. .vga_set_state = &r100_vga_set_state,
  662. .asic_reset = &rs600_asic_reset,
  663. .ioctl_wait_idle = NULL,
  664. .gui_idle = &r100_gui_idle,
  665. .mc_wait_for_idle = &rs690_mc_wait_for_idle,
  666. .gart = {
  667. .tlb_flush = &rs400_gart_tlb_flush,
  668. .set_page = &rs400_gart_set_page,
  669. },
  670. .ring = {
  671. [RADEON_RING_TYPE_GFX_INDEX] = &r300_gfx_ring
  672. },
  673. .irq = {
  674. .set = &rs600_irq_set,
  675. .process = &rs600_irq_process,
  676. },
  677. .display = {
  678. .get_vblank_counter = &rs600_get_vblank_counter,
  679. .bandwidth_update = &rs690_bandwidth_update,
  680. .wait_for_vblank = &avivo_wait_for_vblank,
  681. .set_backlight_level = &atombios_set_backlight_level,
  682. .get_backlight_level = &atombios_get_backlight_level,
  683. .hdmi_enable = &r600_hdmi_enable,
  684. .hdmi_setmode = &r600_hdmi_setmode,
  685. },
  686. .copy = {
  687. .blit = &r100_copy_blit,
  688. .blit_ring_index = RADEON_RING_TYPE_GFX_INDEX,
  689. .dma = &r200_copy_dma,
  690. .dma_ring_index = RADEON_RING_TYPE_GFX_INDEX,
  691. .copy = &r200_copy_dma,
  692. .copy_ring_index = RADEON_RING_TYPE_GFX_INDEX,
  693. },
  694. .surface = {
  695. .set_reg = r100_set_surface_reg,
  696. .clear_reg = r100_clear_surface_reg,
  697. },
  698. .hpd = {
  699. .init = &rs600_hpd_init,
  700. .fini = &rs600_hpd_fini,
  701. .sense = &rs600_hpd_sense,
  702. .set_polarity = &rs600_hpd_set_polarity,
  703. },
  704. .pm = {
  705. .misc = &rs600_pm_misc,
  706. .prepare = &rs600_pm_prepare,
  707. .finish = &rs600_pm_finish,
  708. .init_profile = &r420_pm_init_profile,
  709. .get_dynpm_state = &r100_pm_get_dynpm_state,
  710. .get_engine_clock = &radeon_atom_get_engine_clock,
  711. .set_engine_clock = &radeon_atom_set_engine_clock,
  712. .get_memory_clock = &radeon_atom_get_memory_clock,
  713. .set_memory_clock = &radeon_atom_set_memory_clock,
  714. .get_pcie_lanes = NULL,
  715. .set_pcie_lanes = NULL,
  716. .set_clock_gating = &radeon_atom_set_clock_gating,
  717. },
  718. .pflip = {
  719. .pre_page_flip = &rs600_pre_page_flip,
  720. .page_flip = &rs600_page_flip,
  721. .post_page_flip = &rs600_post_page_flip,
  722. },
  723. };
  724. static struct radeon_asic rv515_asic = {
  725. .init = &rv515_init,
  726. .fini = &rv515_fini,
  727. .suspend = &rv515_suspend,
  728. .resume = &rv515_resume,
  729. .vga_set_state = &r100_vga_set_state,
  730. .asic_reset = &rs600_asic_reset,
  731. .ioctl_wait_idle = NULL,
  732. .gui_idle = &r100_gui_idle,
  733. .mc_wait_for_idle = &rv515_mc_wait_for_idle,
  734. .gart = {
  735. .tlb_flush = &rv370_pcie_gart_tlb_flush,
  736. .set_page = &rv370_pcie_gart_set_page,
  737. },
  738. .ring = {
  739. [RADEON_RING_TYPE_GFX_INDEX] = &r300_gfx_ring
  740. },
  741. .irq = {
  742. .set = &rs600_irq_set,
  743. .process = &rs600_irq_process,
  744. },
  745. .display = {
  746. .get_vblank_counter = &rs600_get_vblank_counter,
  747. .bandwidth_update = &rv515_bandwidth_update,
  748. .wait_for_vblank = &avivo_wait_for_vblank,
  749. .set_backlight_level = &atombios_set_backlight_level,
  750. .get_backlight_level = &atombios_get_backlight_level,
  751. },
  752. .copy = {
  753. .blit = &r100_copy_blit,
  754. .blit_ring_index = RADEON_RING_TYPE_GFX_INDEX,
  755. .dma = &r200_copy_dma,
  756. .dma_ring_index = RADEON_RING_TYPE_GFX_INDEX,
  757. .copy = &r100_copy_blit,
  758. .copy_ring_index = RADEON_RING_TYPE_GFX_INDEX,
  759. },
  760. .surface = {
  761. .set_reg = r100_set_surface_reg,
  762. .clear_reg = r100_clear_surface_reg,
  763. },
  764. .hpd = {
  765. .init = &rs600_hpd_init,
  766. .fini = &rs600_hpd_fini,
  767. .sense = &rs600_hpd_sense,
  768. .set_polarity = &rs600_hpd_set_polarity,
  769. },
  770. .pm = {
  771. .misc = &rs600_pm_misc,
  772. .prepare = &rs600_pm_prepare,
  773. .finish = &rs600_pm_finish,
  774. .init_profile = &r420_pm_init_profile,
  775. .get_dynpm_state = &r100_pm_get_dynpm_state,
  776. .get_engine_clock = &radeon_atom_get_engine_clock,
  777. .set_engine_clock = &radeon_atom_set_engine_clock,
  778. .get_memory_clock = &radeon_atom_get_memory_clock,
  779. .set_memory_clock = &radeon_atom_set_memory_clock,
  780. .get_pcie_lanes = &rv370_get_pcie_lanes,
  781. .set_pcie_lanes = &rv370_set_pcie_lanes,
  782. .set_clock_gating = &radeon_atom_set_clock_gating,
  783. },
  784. .pflip = {
  785. .pre_page_flip = &rs600_pre_page_flip,
  786. .page_flip = &rs600_page_flip,
  787. .post_page_flip = &rs600_post_page_flip,
  788. },
  789. };
  790. static struct radeon_asic r520_asic = {
  791. .init = &r520_init,
  792. .fini = &rv515_fini,
  793. .suspend = &rv515_suspend,
  794. .resume = &r520_resume,
  795. .vga_set_state = &r100_vga_set_state,
  796. .asic_reset = &rs600_asic_reset,
  797. .ioctl_wait_idle = NULL,
  798. .gui_idle = &r100_gui_idle,
  799. .mc_wait_for_idle = &r520_mc_wait_for_idle,
  800. .gart = {
  801. .tlb_flush = &rv370_pcie_gart_tlb_flush,
  802. .set_page = &rv370_pcie_gart_set_page,
  803. },
  804. .ring = {
  805. [RADEON_RING_TYPE_GFX_INDEX] = &r300_gfx_ring
  806. },
  807. .irq = {
  808. .set = &rs600_irq_set,
  809. .process = &rs600_irq_process,
  810. },
  811. .display = {
  812. .bandwidth_update = &rv515_bandwidth_update,
  813. .get_vblank_counter = &rs600_get_vblank_counter,
  814. .wait_for_vblank = &avivo_wait_for_vblank,
  815. .set_backlight_level = &atombios_set_backlight_level,
  816. .get_backlight_level = &atombios_get_backlight_level,
  817. },
  818. .copy = {
  819. .blit = &r100_copy_blit,
  820. .blit_ring_index = RADEON_RING_TYPE_GFX_INDEX,
  821. .dma = &r200_copy_dma,
  822. .dma_ring_index = RADEON_RING_TYPE_GFX_INDEX,
  823. .copy = &r100_copy_blit,
  824. .copy_ring_index = RADEON_RING_TYPE_GFX_INDEX,
  825. },
  826. .surface = {
  827. .set_reg = r100_set_surface_reg,
  828. .clear_reg = r100_clear_surface_reg,
  829. },
  830. .hpd = {
  831. .init = &rs600_hpd_init,
  832. .fini = &rs600_hpd_fini,
  833. .sense = &rs600_hpd_sense,
  834. .set_polarity = &rs600_hpd_set_polarity,
  835. },
  836. .pm = {
  837. .misc = &rs600_pm_misc,
  838. .prepare = &rs600_pm_prepare,
  839. .finish = &rs600_pm_finish,
  840. .init_profile = &r420_pm_init_profile,
  841. .get_dynpm_state = &r100_pm_get_dynpm_state,
  842. .get_engine_clock = &radeon_atom_get_engine_clock,
  843. .set_engine_clock = &radeon_atom_set_engine_clock,
  844. .get_memory_clock = &radeon_atom_get_memory_clock,
  845. .set_memory_clock = &radeon_atom_set_memory_clock,
  846. .get_pcie_lanes = &rv370_get_pcie_lanes,
  847. .set_pcie_lanes = &rv370_set_pcie_lanes,
  848. .set_clock_gating = &radeon_atom_set_clock_gating,
  849. },
  850. .pflip = {
  851. .pre_page_flip = &rs600_pre_page_flip,
  852. .page_flip = &rs600_page_flip,
  853. .post_page_flip = &rs600_post_page_flip,
  854. },
  855. };
  856. static struct radeon_asic_ring r600_gfx_ring = {
  857. .ib_execute = &r600_ring_ib_execute,
  858. .emit_fence = &r600_fence_ring_emit,
  859. .emit_semaphore = &r600_semaphore_ring_emit,
  860. .cs_parse = &r600_cs_parse,
  861. .ring_test = &r600_ring_test,
  862. .ib_test = &r600_ib_test,
  863. .is_lockup = &r600_gfx_is_lockup,
  864. .get_rptr = &radeon_ring_generic_get_rptr,
  865. .get_wptr = &radeon_ring_generic_get_wptr,
  866. .set_wptr = &radeon_ring_generic_set_wptr,
  867. };
  868. static struct radeon_asic_ring r600_dma_ring = {
  869. .ib_execute = &r600_dma_ring_ib_execute,
  870. .emit_fence = &r600_dma_fence_ring_emit,
  871. .emit_semaphore = &r600_dma_semaphore_ring_emit,
  872. .cs_parse = &r600_dma_cs_parse,
  873. .ring_test = &r600_dma_ring_test,
  874. .ib_test = &r600_dma_ib_test,
  875. .is_lockup = &r600_dma_is_lockup,
  876. .get_rptr = &r600_dma_get_rptr,
  877. .get_wptr = &r600_dma_get_wptr,
  878. .set_wptr = &r600_dma_set_wptr,
  879. };
  880. static struct radeon_asic r600_asic = {
  881. .init = &r600_init,
  882. .fini = &r600_fini,
  883. .suspend = &r600_suspend,
  884. .resume = &r600_resume,
  885. .vga_set_state = &r600_vga_set_state,
  886. .asic_reset = &r600_asic_reset,
  887. .ioctl_wait_idle = r600_ioctl_wait_idle,
  888. .gui_idle = &r600_gui_idle,
  889. .mc_wait_for_idle = &r600_mc_wait_for_idle,
  890. .get_xclk = &r600_get_xclk,
  891. .get_gpu_clock_counter = &r600_get_gpu_clock_counter,
  892. .gart = {
  893. .tlb_flush = &r600_pcie_gart_tlb_flush,
  894. .set_page = &rs600_gart_set_page,
  895. },
  896. .ring = {
  897. [RADEON_RING_TYPE_GFX_INDEX] = &r600_gfx_ring,
  898. [R600_RING_TYPE_DMA_INDEX] = &r600_dma_ring,
  899. },
  900. .irq = {
  901. .set = &r600_irq_set,
  902. .process = &r600_irq_process,
  903. },
  904. .display = {
  905. .bandwidth_update = &rv515_bandwidth_update,
  906. .get_vblank_counter = &rs600_get_vblank_counter,
  907. .wait_for_vblank = &avivo_wait_for_vblank,
  908. .set_backlight_level = &atombios_set_backlight_level,
  909. .get_backlight_level = &atombios_get_backlight_level,
  910. .hdmi_enable = &r600_hdmi_enable,
  911. .hdmi_setmode = &r600_hdmi_setmode,
  912. },
  913. .copy = {
  914. .blit = &r600_copy_cpdma,
  915. .blit_ring_index = RADEON_RING_TYPE_GFX_INDEX,
  916. .dma = &r600_copy_dma,
  917. .dma_ring_index = R600_RING_TYPE_DMA_INDEX,
  918. .copy = &r600_copy_cpdma,
  919. .copy_ring_index = RADEON_RING_TYPE_GFX_INDEX,
  920. },
  921. .surface = {
  922. .set_reg = r600_set_surface_reg,
  923. .clear_reg = r600_clear_surface_reg,
  924. },
  925. .hpd = {
  926. .init = &r600_hpd_init,
  927. .fini = &r600_hpd_fini,
  928. .sense = &r600_hpd_sense,
  929. .set_polarity = &r600_hpd_set_polarity,
  930. },
  931. .pm = {
  932. .misc = &r600_pm_misc,
  933. .prepare = &rs600_pm_prepare,
  934. .finish = &rs600_pm_finish,
  935. .init_profile = &r600_pm_init_profile,
  936. .get_dynpm_state = &r600_pm_get_dynpm_state,
  937. .get_engine_clock = &radeon_atom_get_engine_clock,
  938. .set_engine_clock = &radeon_atom_set_engine_clock,
  939. .get_memory_clock = &radeon_atom_get_memory_clock,
  940. .set_memory_clock = &radeon_atom_set_memory_clock,
  941. .get_pcie_lanes = &r600_get_pcie_lanes,
  942. .set_pcie_lanes = &r600_set_pcie_lanes,
  943. .set_clock_gating = NULL,
  944. .get_temperature = &rv6xx_get_temp,
  945. },
  946. .pflip = {
  947. .pre_page_flip = &rs600_pre_page_flip,
  948. .page_flip = &rs600_page_flip,
  949. .post_page_flip = &rs600_post_page_flip,
  950. },
  951. };
  952. static struct radeon_asic rv6xx_asic = {
  953. .init = &r600_init,
  954. .fini = &r600_fini,
  955. .suspend = &r600_suspend,
  956. .resume = &r600_resume,
  957. .vga_set_state = &r600_vga_set_state,
  958. .asic_reset = &r600_asic_reset,
  959. .ioctl_wait_idle = r600_ioctl_wait_idle,
  960. .gui_idle = &r600_gui_idle,
  961. .mc_wait_for_idle = &r600_mc_wait_for_idle,
  962. .get_xclk = &r600_get_xclk,
  963. .get_gpu_clock_counter = &r600_get_gpu_clock_counter,
  964. .gart = {
  965. .tlb_flush = &r600_pcie_gart_tlb_flush,
  966. .set_page = &rs600_gart_set_page,
  967. },
  968. .ring = {
  969. [RADEON_RING_TYPE_GFX_INDEX] = &r600_gfx_ring,
  970. [R600_RING_TYPE_DMA_INDEX] = &r600_dma_ring,
  971. },
  972. .irq = {
  973. .set = &r600_irq_set,
  974. .process = &r600_irq_process,
  975. },
  976. .display = {
  977. .bandwidth_update = &rv515_bandwidth_update,
  978. .get_vblank_counter = &rs600_get_vblank_counter,
  979. .wait_for_vblank = &avivo_wait_for_vblank,
  980. .set_backlight_level = &atombios_set_backlight_level,
  981. .get_backlight_level = &atombios_get_backlight_level,
  982. },
  983. .copy = {
  984. .blit = &r600_copy_cpdma,
  985. .blit_ring_index = RADEON_RING_TYPE_GFX_INDEX,
  986. .dma = &r600_copy_dma,
  987. .dma_ring_index = R600_RING_TYPE_DMA_INDEX,
  988. .copy = &r600_copy_cpdma,
  989. .copy_ring_index = RADEON_RING_TYPE_GFX_INDEX,
  990. },
  991. .surface = {
  992. .set_reg = r600_set_surface_reg,
  993. .clear_reg = r600_clear_surface_reg,
  994. },
  995. .hpd = {
  996. .init = &r600_hpd_init,
  997. .fini = &r600_hpd_fini,
  998. .sense = &r600_hpd_sense,
  999. .set_polarity = &r600_hpd_set_polarity,
  1000. },
  1001. .pm = {
  1002. .misc = &r600_pm_misc,
  1003. .prepare = &rs600_pm_prepare,
  1004. .finish = &rs600_pm_finish,
  1005. .init_profile = &r600_pm_init_profile,
  1006. .get_dynpm_state = &r600_pm_get_dynpm_state,
  1007. .get_engine_clock = &radeon_atom_get_engine_clock,
  1008. .set_engine_clock = &radeon_atom_set_engine_clock,
  1009. .get_memory_clock = &radeon_atom_get_memory_clock,
  1010. .set_memory_clock = &radeon_atom_set_memory_clock,
  1011. .get_pcie_lanes = &r600_get_pcie_lanes,
  1012. .set_pcie_lanes = &r600_set_pcie_lanes,
  1013. .set_clock_gating = NULL,
  1014. .get_temperature = &rv6xx_get_temp,
  1015. .set_uvd_clocks = &r600_set_uvd_clocks,
  1016. },
  1017. .dpm = {
  1018. .init = &rv6xx_dpm_init,
  1019. .setup_asic = &rv6xx_setup_asic,
  1020. .enable = &rv6xx_dpm_enable,
  1021. .disable = &rv6xx_dpm_disable,
  1022. .pre_set_power_state = &r600_dpm_pre_set_power_state,
  1023. .set_power_state = &rv6xx_dpm_set_power_state,
  1024. .post_set_power_state = &r600_dpm_post_set_power_state,
  1025. .display_configuration_changed = &rv6xx_dpm_display_configuration_changed,
  1026. .fini = &rv6xx_dpm_fini,
  1027. .get_sclk = &rv6xx_dpm_get_sclk,
  1028. .get_mclk = &rv6xx_dpm_get_mclk,
  1029. .print_power_state = &rv6xx_dpm_print_power_state,
  1030. .debugfs_print_current_performance_level = &rv6xx_dpm_debugfs_print_current_performance_level,
  1031. .force_performance_level = &rv6xx_dpm_force_performance_level,
  1032. },
  1033. .pflip = {
  1034. .pre_page_flip = &rs600_pre_page_flip,
  1035. .page_flip = &rs600_page_flip,
  1036. .post_page_flip = &rs600_post_page_flip,
  1037. },
  1038. };
  1039. static struct radeon_asic rs780_asic = {
  1040. .init = &r600_init,
  1041. .fini = &r600_fini,
  1042. .suspend = &r600_suspend,
  1043. .resume = &r600_resume,
  1044. .vga_set_state = &r600_vga_set_state,
  1045. .asic_reset = &r600_asic_reset,
  1046. .ioctl_wait_idle = r600_ioctl_wait_idle,
  1047. .gui_idle = &r600_gui_idle,
  1048. .mc_wait_for_idle = &r600_mc_wait_for_idle,
  1049. .get_xclk = &r600_get_xclk,
  1050. .get_gpu_clock_counter = &r600_get_gpu_clock_counter,
  1051. .gart = {
  1052. .tlb_flush = &r600_pcie_gart_tlb_flush,
  1053. .set_page = &rs600_gart_set_page,
  1054. },
  1055. .ring = {
  1056. [RADEON_RING_TYPE_GFX_INDEX] = &r600_gfx_ring,
  1057. [R600_RING_TYPE_DMA_INDEX] = &r600_dma_ring,
  1058. },
  1059. .irq = {
  1060. .set = &r600_irq_set,
  1061. .process = &r600_irq_process,
  1062. },
  1063. .display = {
  1064. .bandwidth_update = &rs690_bandwidth_update,
  1065. .get_vblank_counter = &rs600_get_vblank_counter,
  1066. .wait_for_vblank = &avivo_wait_for_vblank,
  1067. .set_backlight_level = &atombios_set_backlight_level,
  1068. .get_backlight_level = &atombios_get_backlight_level,
  1069. .hdmi_enable = &r600_hdmi_enable,
  1070. .hdmi_setmode = &r600_hdmi_setmode,
  1071. },
  1072. .copy = {
  1073. .blit = &r600_copy_cpdma,
  1074. .blit_ring_index = RADEON_RING_TYPE_GFX_INDEX,
  1075. .dma = &r600_copy_dma,
  1076. .dma_ring_index = R600_RING_TYPE_DMA_INDEX,
  1077. .copy = &r600_copy_cpdma,
  1078. .copy_ring_index = RADEON_RING_TYPE_GFX_INDEX,
  1079. },
  1080. .surface = {
  1081. .set_reg = r600_set_surface_reg,
  1082. .clear_reg = r600_clear_surface_reg,
  1083. },
  1084. .hpd = {
  1085. .init = &r600_hpd_init,
  1086. .fini = &r600_hpd_fini,
  1087. .sense = &r600_hpd_sense,
  1088. .set_polarity = &r600_hpd_set_polarity,
  1089. },
  1090. .pm = {
  1091. .misc = &r600_pm_misc,
  1092. .prepare = &rs600_pm_prepare,
  1093. .finish = &rs600_pm_finish,
  1094. .init_profile = &rs780_pm_init_profile,
  1095. .get_dynpm_state = &r600_pm_get_dynpm_state,
  1096. .get_engine_clock = &radeon_atom_get_engine_clock,
  1097. .set_engine_clock = &radeon_atom_set_engine_clock,
  1098. .get_memory_clock = NULL,
  1099. .set_memory_clock = NULL,
  1100. .get_pcie_lanes = NULL,
  1101. .set_pcie_lanes = NULL,
  1102. .set_clock_gating = NULL,
  1103. .get_temperature = &rv6xx_get_temp,
  1104. .set_uvd_clocks = &r600_set_uvd_clocks,
  1105. },
  1106. .dpm = {
  1107. .init = &rs780_dpm_init,
  1108. .setup_asic = &rs780_dpm_setup_asic,
  1109. .enable = &rs780_dpm_enable,
  1110. .disable = &rs780_dpm_disable,
  1111. .pre_set_power_state = &r600_dpm_pre_set_power_state,
  1112. .set_power_state = &rs780_dpm_set_power_state,
  1113. .post_set_power_state = &r600_dpm_post_set_power_state,
  1114. .display_configuration_changed = &rs780_dpm_display_configuration_changed,
  1115. .fini = &rs780_dpm_fini,
  1116. .get_sclk = &rs780_dpm_get_sclk,
  1117. .get_mclk = &rs780_dpm_get_mclk,
  1118. .print_power_state = &rs780_dpm_print_power_state,
  1119. .debugfs_print_current_performance_level = &rs780_dpm_debugfs_print_current_performance_level,
  1120. .force_performance_level = &rs780_dpm_force_performance_level,
  1121. },
  1122. .pflip = {
  1123. .pre_page_flip = &rs600_pre_page_flip,
  1124. .page_flip = &rs600_page_flip,
  1125. .post_page_flip = &rs600_post_page_flip,
  1126. },
  1127. };
  1128. static struct radeon_asic_ring rv770_uvd_ring = {
  1129. .ib_execute = &uvd_v1_0_ib_execute,
  1130. .emit_fence = &uvd_v2_2_fence_emit,
  1131. .emit_semaphore = &uvd_v1_0_semaphore_emit,
  1132. .cs_parse = &radeon_uvd_cs_parse,
  1133. .ring_test = &uvd_v1_0_ring_test,
  1134. .ib_test = &uvd_v1_0_ib_test,
  1135. .is_lockup = &radeon_ring_test_lockup,
  1136. .get_rptr = &uvd_v1_0_get_rptr,
  1137. .get_wptr = &uvd_v1_0_get_wptr,
  1138. .set_wptr = &uvd_v1_0_set_wptr,
  1139. };
  1140. static struct radeon_asic rv770_asic = {
  1141. .init = &rv770_init,
  1142. .fini = &rv770_fini,
  1143. .suspend = &rv770_suspend,
  1144. .resume = &rv770_resume,
  1145. .asic_reset = &r600_asic_reset,
  1146. .vga_set_state = &r600_vga_set_state,
  1147. .ioctl_wait_idle = r600_ioctl_wait_idle,
  1148. .gui_idle = &r600_gui_idle,
  1149. .mc_wait_for_idle = &r600_mc_wait_for_idle,
  1150. .get_xclk = &rv770_get_xclk,
  1151. .get_gpu_clock_counter = &r600_get_gpu_clock_counter,
  1152. .gart = {
  1153. .tlb_flush = &r600_pcie_gart_tlb_flush,
  1154. .set_page = &rs600_gart_set_page,
  1155. },
  1156. .ring = {
  1157. [RADEON_RING_TYPE_GFX_INDEX] = &r600_gfx_ring,
  1158. [R600_RING_TYPE_DMA_INDEX] = &r600_dma_ring,
  1159. [R600_RING_TYPE_UVD_INDEX] = &rv770_uvd_ring,
  1160. },
  1161. .irq = {
  1162. .set = &r600_irq_set,
  1163. .process = &r600_irq_process,
  1164. },
  1165. .display = {
  1166. .bandwidth_update = &rv515_bandwidth_update,
  1167. .get_vblank_counter = &rs600_get_vblank_counter,
  1168. .wait_for_vblank = &avivo_wait_for_vblank,
  1169. .set_backlight_level = &atombios_set_backlight_level,
  1170. .get_backlight_level = &atombios_get_backlight_level,
  1171. .hdmi_enable = &r600_hdmi_enable,
  1172. .hdmi_setmode = &r600_hdmi_setmode,
  1173. },
  1174. .copy = {
  1175. .blit = &r600_copy_cpdma,
  1176. .blit_ring_index = RADEON_RING_TYPE_GFX_INDEX,
  1177. .dma = &rv770_copy_dma,
  1178. .dma_ring_index = R600_RING_TYPE_DMA_INDEX,
  1179. .copy = &rv770_copy_dma,
  1180. .copy_ring_index = R600_RING_TYPE_DMA_INDEX,
  1181. },
  1182. .surface = {
  1183. .set_reg = r600_set_surface_reg,
  1184. .clear_reg = r600_clear_surface_reg,
  1185. },
  1186. .hpd = {
  1187. .init = &r600_hpd_init,
  1188. .fini = &r600_hpd_fini,
  1189. .sense = &r600_hpd_sense,
  1190. .set_polarity = &r600_hpd_set_polarity,
  1191. },
  1192. .pm = {
  1193. .misc = &rv770_pm_misc,
  1194. .prepare = &rs600_pm_prepare,
  1195. .finish = &rs600_pm_finish,
  1196. .init_profile = &r600_pm_init_profile,
  1197. .get_dynpm_state = &r600_pm_get_dynpm_state,
  1198. .get_engine_clock = &radeon_atom_get_engine_clock,
  1199. .set_engine_clock = &radeon_atom_set_engine_clock,
  1200. .get_memory_clock = &radeon_atom_get_memory_clock,
  1201. .set_memory_clock = &radeon_atom_set_memory_clock,
  1202. .get_pcie_lanes = &r600_get_pcie_lanes,
  1203. .set_pcie_lanes = &r600_set_pcie_lanes,
  1204. .set_clock_gating = &radeon_atom_set_clock_gating,
  1205. .set_uvd_clocks = &rv770_set_uvd_clocks,
  1206. .get_temperature = &rv770_get_temp,
  1207. },
  1208. .dpm = {
  1209. .init = &rv770_dpm_init,
  1210. .setup_asic = &rv770_dpm_setup_asic,
  1211. .enable = &rv770_dpm_enable,
  1212. .disable = &rv770_dpm_disable,
  1213. .pre_set_power_state = &r600_dpm_pre_set_power_state,
  1214. .set_power_state = &rv770_dpm_set_power_state,
  1215. .post_set_power_state = &r600_dpm_post_set_power_state,
  1216. .display_configuration_changed = &rv770_dpm_display_configuration_changed,
  1217. .fini = &rv770_dpm_fini,
  1218. .get_sclk = &rv770_dpm_get_sclk,
  1219. .get_mclk = &rv770_dpm_get_mclk,
  1220. .print_power_state = &rv770_dpm_print_power_state,
  1221. .debugfs_print_current_performance_level = &rv770_dpm_debugfs_print_current_performance_level,
  1222. .force_performance_level = &rv770_dpm_force_performance_level,
  1223. .vblank_too_short = &rv770_dpm_vblank_too_short,
  1224. },
  1225. .pflip = {
  1226. .pre_page_flip = &rs600_pre_page_flip,
  1227. .page_flip = &rv770_page_flip,
  1228. .post_page_flip = &rs600_post_page_flip,
  1229. },
  1230. };
  1231. static struct radeon_asic_ring evergreen_gfx_ring = {
  1232. .ib_execute = &evergreen_ring_ib_execute,
  1233. .emit_fence = &r600_fence_ring_emit,
  1234. .emit_semaphore = &r600_semaphore_ring_emit,
  1235. .cs_parse = &evergreen_cs_parse,
  1236. .ring_test = &r600_ring_test,
  1237. .ib_test = &r600_ib_test,
  1238. .is_lockup = &evergreen_gfx_is_lockup,
  1239. .get_rptr = &radeon_ring_generic_get_rptr,
  1240. .get_wptr = &radeon_ring_generic_get_wptr,
  1241. .set_wptr = &radeon_ring_generic_set_wptr,
  1242. };
  1243. static struct radeon_asic_ring evergreen_dma_ring = {
  1244. .ib_execute = &evergreen_dma_ring_ib_execute,
  1245. .emit_fence = &evergreen_dma_fence_ring_emit,
  1246. .emit_semaphore = &r600_dma_semaphore_ring_emit,
  1247. .cs_parse = &evergreen_dma_cs_parse,
  1248. .ring_test = &r600_dma_ring_test,
  1249. .ib_test = &r600_dma_ib_test,
  1250. .is_lockup = &evergreen_dma_is_lockup,
  1251. .get_rptr = &r600_dma_get_rptr,
  1252. .get_wptr = &r600_dma_get_wptr,
  1253. .set_wptr = &r600_dma_set_wptr,
  1254. };
  1255. static struct radeon_asic evergreen_asic = {
  1256. .init = &evergreen_init,
  1257. .fini = &evergreen_fini,
  1258. .suspend = &evergreen_suspend,
  1259. .resume = &evergreen_resume,
  1260. .asic_reset = &evergreen_asic_reset,
  1261. .vga_set_state = &r600_vga_set_state,
  1262. .ioctl_wait_idle = r600_ioctl_wait_idle,
  1263. .gui_idle = &r600_gui_idle,
  1264. .mc_wait_for_idle = &evergreen_mc_wait_for_idle,
  1265. .get_xclk = &rv770_get_xclk,
  1266. .get_gpu_clock_counter = &r600_get_gpu_clock_counter,
  1267. .gart = {
  1268. .tlb_flush = &evergreen_pcie_gart_tlb_flush,
  1269. .set_page = &rs600_gart_set_page,
  1270. },
  1271. .ring = {
  1272. [RADEON_RING_TYPE_GFX_INDEX] = &evergreen_gfx_ring,
  1273. [R600_RING_TYPE_DMA_INDEX] = &evergreen_dma_ring,
  1274. [R600_RING_TYPE_UVD_INDEX] = &rv770_uvd_ring,
  1275. },
  1276. .irq = {
  1277. .set = &evergreen_irq_set,
  1278. .process = &evergreen_irq_process,
  1279. },
  1280. .display = {
  1281. .bandwidth_update = &evergreen_bandwidth_update,
  1282. .get_vblank_counter = &evergreen_get_vblank_counter,
  1283. .wait_for_vblank = &dce4_wait_for_vblank,
  1284. .set_backlight_level = &atombios_set_backlight_level,
  1285. .get_backlight_level = &atombios_get_backlight_level,
  1286. .hdmi_enable = &evergreen_hdmi_enable,
  1287. .hdmi_setmode = &evergreen_hdmi_setmode,
  1288. },
  1289. .copy = {
  1290. .blit = &r600_copy_cpdma,
  1291. .blit_ring_index = RADEON_RING_TYPE_GFX_INDEX,
  1292. .dma = &evergreen_copy_dma,
  1293. .dma_ring_index = R600_RING_TYPE_DMA_INDEX,
  1294. .copy = &evergreen_copy_dma,
  1295. .copy_ring_index = R600_RING_TYPE_DMA_INDEX,
  1296. },
  1297. .surface = {
  1298. .set_reg = r600_set_surface_reg,
  1299. .clear_reg = r600_clear_surface_reg,
  1300. },
  1301. .hpd = {
  1302. .init = &evergreen_hpd_init,
  1303. .fini = &evergreen_hpd_fini,
  1304. .sense = &evergreen_hpd_sense,
  1305. .set_polarity = &evergreen_hpd_set_polarity,
  1306. },
  1307. .pm = {
  1308. .misc = &evergreen_pm_misc,
  1309. .prepare = &evergreen_pm_prepare,
  1310. .finish = &evergreen_pm_finish,
  1311. .init_profile = &r600_pm_init_profile,
  1312. .get_dynpm_state = &r600_pm_get_dynpm_state,
  1313. .get_engine_clock = &radeon_atom_get_engine_clock,
  1314. .set_engine_clock = &radeon_atom_set_engine_clock,
  1315. .get_memory_clock = &radeon_atom_get_memory_clock,
  1316. .set_memory_clock = &radeon_atom_set_memory_clock,
  1317. .get_pcie_lanes = &r600_get_pcie_lanes,
  1318. .set_pcie_lanes = &r600_set_pcie_lanes,
  1319. .set_clock_gating = NULL,
  1320. .set_uvd_clocks = &evergreen_set_uvd_clocks,
  1321. .get_temperature = &evergreen_get_temp,
  1322. },
  1323. .dpm = {
  1324. .init = &cypress_dpm_init,
  1325. .setup_asic = &cypress_dpm_setup_asic,
  1326. .enable = &cypress_dpm_enable,
  1327. .disable = &cypress_dpm_disable,
  1328. .pre_set_power_state = &r600_dpm_pre_set_power_state,
  1329. .set_power_state = &cypress_dpm_set_power_state,
  1330. .post_set_power_state = &r600_dpm_post_set_power_state,
  1331. .display_configuration_changed = &cypress_dpm_display_configuration_changed,
  1332. .fini = &cypress_dpm_fini,
  1333. .get_sclk = &rv770_dpm_get_sclk,
  1334. .get_mclk = &rv770_dpm_get_mclk,
  1335. .print_power_state = &rv770_dpm_print_power_state,
  1336. .debugfs_print_current_performance_level = &rv770_dpm_debugfs_print_current_performance_level,
  1337. .force_performance_level = &rv770_dpm_force_performance_level,
  1338. .vblank_too_short = &cypress_dpm_vblank_too_short,
  1339. },
  1340. .pflip = {
  1341. .pre_page_flip = &evergreen_pre_page_flip,
  1342. .page_flip = &evergreen_page_flip,
  1343. .post_page_flip = &evergreen_post_page_flip,
  1344. },
  1345. };
  1346. static struct radeon_asic sumo_asic = {
  1347. .init = &evergreen_init,
  1348. .fini = &evergreen_fini,
  1349. .suspend = &evergreen_suspend,
  1350. .resume = &evergreen_resume,
  1351. .asic_reset = &evergreen_asic_reset,
  1352. .vga_set_state = &r600_vga_set_state,
  1353. .ioctl_wait_idle = r600_ioctl_wait_idle,
  1354. .gui_idle = &r600_gui_idle,
  1355. .mc_wait_for_idle = &evergreen_mc_wait_for_idle,
  1356. .get_xclk = &r600_get_xclk,
  1357. .get_gpu_clock_counter = &r600_get_gpu_clock_counter,
  1358. .gart = {
  1359. .tlb_flush = &evergreen_pcie_gart_tlb_flush,
  1360. .set_page = &rs600_gart_set_page,
  1361. },
  1362. .ring = {
  1363. [RADEON_RING_TYPE_GFX_INDEX] = &evergreen_gfx_ring,
  1364. [R600_RING_TYPE_DMA_INDEX] = &evergreen_dma_ring,
  1365. [R600_RING_TYPE_UVD_INDEX] = &rv770_uvd_ring,
  1366. },
  1367. .irq = {
  1368. .set = &evergreen_irq_set,
  1369. .process = &evergreen_irq_process,
  1370. },
  1371. .display = {
  1372. .bandwidth_update = &evergreen_bandwidth_update,
  1373. .get_vblank_counter = &evergreen_get_vblank_counter,
  1374. .wait_for_vblank = &dce4_wait_for_vblank,
  1375. .set_backlight_level = &atombios_set_backlight_level,
  1376. .get_backlight_level = &atombios_get_backlight_level,
  1377. .hdmi_enable = &evergreen_hdmi_enable,
  1378. .hdmi_setmode = &evergreen_hdmi_setmode,
  1379. },
  1380. .copy = {
  1381. .blit = &r600_copy_cpdma,
  1382. .blit_ring_index = RADEON_RING_TYPE_GFX_INDEX,
  1383. .dma = &evergreen_copy_dma,
  1384. .dma_ring_index = R600_RING_TYPE_DMA_INDEX,
  1385. .copy = &evergreen_copy_dma,
  1386. .copy_ring_index = R600_RING_TYPE_DMA_INDEX,
  1387. },
  1388. .surface = {
  1389. .set_reg = r600_set_surface_reg,
  1390. .clear_reg = r600_clear_surface_reg,
  1391. },
  1392. .hpd = {
  1393. .init = &evergreen_hpd_init,
  1394. .fini = &evergreen_hpd_fini,
  1395. .sense = &evergreen_hpd_sense,
  1396. .set_polarity = &evergreen_hpd_set_polarity,
  1397. },
  1398. .pm = {
  1399. .misc = &evergreen_pm_misc,
  1400. .prepare = &evergreen_pm_prepare,
  1401. .finish = &evergreen_pm_finish,
  1402. .init_profile = &sumo_pm_init_profile,
  1403. .get_dynpm_state = &r600_pm_get_dynpm_state,
  1404. .get_engine_clock = &radeon_atom_get_engine_clock,
  1405. .set_engine_clock = &radeon_atom_set_engine_clock,
  1406. .get_memory_clock = NULL,
  1407. .set_memory_clock = NULL,
  1408. .get_pcie_lanes = NULL,
  1409. .set_pcie_lanes = NULL,
  1410. .set_clock_gating = NULL,
  1411. .set_uvd_clocks = &sumo_set_uvd_clocks,
  1412. .get_temperature = &sumo_get_temp,
  1413. },
  1414. .dpm = {
  1415. .init = &sumo_dpm_init,
  1416. .setup_asic = &sumo_dpm_setup_asic,
  1417. .enable = &sumo_dpm_enable,
  1418. .disable = &sumo_dpm_disable,
  1419. .pre_set_power_state = &sumo_dpm_pre_set_power_state,
  1420. .set_power_state = &sumo_dpm_set_power_state,
  1421. .post_set_power_state = &sumo_dpm_post_set_power_state,
  1422. .display_configuration_changed = &sumo_dpm_display_configuration_changed,
  1423. .fini = &sumo_dpm_fini,
  1424. .get_sclk = &sumo_dpm_get_sclk,
  1425. .get_mclk = &sumo_dpm_get_mclk,
  1426. .print_power_state = &sumo_dpm_print_power_state,
  1427. .debugfs_print_current_performance_level = &sumo_dpm_debugfs_print_current_performance_level,
  1428. .force_performance_level = &sumo_dpm_force_performance_level,
  1429. },
  1430. .pflip = {
  1431. .pre_page_flip = &evergreen_pre_page_flip,
  1432. .page_flip = &evergreen_page_flip,
  1433. .post_page_flip = &evergreen_post_page_flip,
  1434. },
  1435. };
  1436. static struct radeon_asic btc_asic = {
  1437. .init = &evergreen_init,
  1438. .fini = &evergreen_fini,
  1439. .suspend = &evergreen_suspend,
  1440. .resume = &evergreen_resume,
  1441. .asic_reset = &evergreen_asic_reset,
  1442. .vga_set_state = &r600_vga_set_state,
  1443. .ioctl_wait_idle = r600_ioctl_wait_idle,
  1444. .gui_idle = &r600_gui_idle,
  1445. .mc_wait_for_idle = &evergreen_mc_wait_for_idle,
  1446. .get_xclk = &rv770_get_xclk,
  1447. .get_gpu_clock_counter = &r600_get_gpu_clock_counter,
  1448. .gart = {
  1449. .tlb_flush = &evergreen_pcie_gart_tlb_flush,
  1450. .set_page = &rs600_gart_set_page,
  1451. },
  1452. .ring = {
  1453. [RADEON_RING_TYPE_GFX_INDEX] = &evergreen_gfx_ring,
  1454. [R600_RING_TYPE_DMA_INDEX] = &evergreen_dma_ring,
  1455. [R600_RING_TYPE_UVD_INDEX] = &rv770_uvd_ring,
  1456. },
  1457. .irq = {
  1458. .set = &evergreen_irq_set,
  1459. .process = &evergreen_irq_process,
  1460. },
  1461. .display = {
  1462. .bandwidth_update = &evergreen_bandwidth_update,
  1463. .get_vblank_counter = &evergreen_get_vblank_counter,
  1464. .wait_for_vblank = &dce4_wait_for_vblank,
  1465. .set_backlight_level = &atombios_set_backlight_level,
  1466. .get_backlight_level = &atombios_get_backlight_level,
  1467. .hdmi_enable = &evergreen_hdmi_enable,
  1468. .hdmi_setmode = &evergreen_hdmi_setmode,
  1469. },
  1470. .copy = {
  1471. .blit = &r600_copy_cpdma,
  1472. .blit_ring_index = RADEON_RING_TYPE_GFX_INDEX,
  1473. .dma = &evergreen_copy_dma,
  1474. .dma_ring_index = R600_RING_TYPE_DMA_INDEX,
  1475. .copy = &evergreen_copy_dma,
  1476. .copy_ring_index = R600_RING_TYPE_DMA_INDEX,
  1477. },
  1478. .surface = {
  1479. .set_reg = r600_set_surface_reg,
  1480. .clear_reg = r600_clear_surface_reg,
  1481. },
  1482. .hpd = {
  1483. .init = &evergreen_hpd_init,
  1484. .fini = &evergreen_hpd_fini,
  1485. .sense = &evergreen_hpd_sense,
  1486. .set_polarity = &evergreen_hpd_set_polarity,
  1487. },
  1488. .pm = {
  1489. .misc = &evergreen_pm_misc,
  1490. .prepare = &evergreen_pm_prepare,
  1491. .finish = &evergreen_pm_finish,
  1492. .init_profile = &btc_pm_init_profile,
  1493. .get_dynpm_state = &r600_pm_get_dynpm_state,
  1494. .get_engine_clock = &radeon_atom_get_engine_clock,
  1495. .set_engine_clock = &radeon_atom_set_engine_clock,
  1496. .get_memory_clock = &radeon_atom_get_memory_clock,
  1497. .set_memory_clock = &radeon_atom_set_memory_clock,
  1498. .get_pcie_lanes = &r600_get_pcie_lanes,
  1499. .set_pcie_lanes = &r600_set_pcie_lanes,
  1500. .set_clock_gating = NULL,
  1501. .set_uvd_clocks = &evergreen_set_uvd_clocks,
  1502. .get_temperature = &evergreen_get_temp,
  1503. },
  1504. .dpm = {
  1505. .init = &btc_dpm_init,
  1506. .setup_asic = &btc_dpm_setup_asic,
  1507. .enable = &btc_dpm_enable,
  1508. .disable = &btc_dpm_disable,
  1509. .pre_set_power_state = &btc_dpm_pre_set_power_state,
  1510. .set_power_state = &btc_dpm_set_power_state,
  1511. .post_set_power_state = &btc_dpm_post_set_power_state,
  1512. .display_configuration_changed = &cypress_dpm_display_configuration_changed,
  1513. .fini = &btc_dpm_fini,
  1514. .get_sclk = &btc_dpm_get_sclk,
  1515. .get_mclk = &btc_dpm_get_mclk,
  1516. .print_power_state = &rv770_dpm_print_power_state,
  1517. .debugfs_print_current_performance_level = &rv770_dpm_debugfs_print_current_performance_level,
  1518. .force_performance_level = &rv770_dpm_force_performance_level,
  1519. .vblank_too_short = &btc_dpm_vblank_too_short,
  1520. },
  1521. .pflip = {
  1522. .pre_page_flip = &evergreen_pre_page_flip,
  1523. .page_flip = &evergreen_page_flip,
  1524. .post_page_flip = &evergreen_post_page_flip,
  1525. },
  1526. };
  1527. static struct radeon_asic_ring cayman_gfx_ring = {
  1528. .ib_execute = &cayman_ring_ib_execute,
  1529. .ib_parse = &evergreen_ib_parse,
  1530. .emit_fence = &cayman_fence_ring_emit,
  1531. .emit_semaphore = &r600_semaphore_ring_emit,
  1532. .cs_parse = &evergreen_cs_parse,
  1533. .ring_test = &r600_ring_test,
  1534. .ib_test = &r600_ib_test,
  1535. .is_lockup = &cayman_gfx_is_lockup,
  1536. .vm_flush = &cayman_vm_flush,
  1537. .get_rptr = &radeon_ring_generic_get_rptr,
  1538. .get_wptr = &radeon_ring_generic_get_wptr,
  1539. .set_wptr = &radeon_ring_generic_set_wptr,
  1540. };
  1541. static struct radeon_asic_ring cayman_dma_ring = {
  1542. .ib_execute = &cayman_dma_ring_ib_execute,
  1543. .ib_parse = &evergreen_dma_ib_parse,
  1544. .emit_fence = &evergreen_dma_fence_ring_emit,
  1545. .emit_semaphore = &r600_dma_semaphore_ring_emit,
  1546. .cs_parse = &evergreen_dma_cs_parse,
  1547. .ring_test = &r600_dma_ring_test,
  1548. .ib_test = &r600_dma_ib_test,
  1549. .is_lockup = &cayman_dma_is_lockup,
  1550. .vm_flush = &cayman_dma_vm_flush,
  1551. .get_rptr = &r600_dma_get_rptr,
  1552. .get_wptr = &r600_dma_get_wptr,
  1553. .set_wptr = &r600_dma_set_wptr
  1554. };
  1555. static struct radeon_asic_ring cayman_uvd_ring = {
  1556. .ib_execute = &uvd_v1_0_ib_execute,
  1557. .emit_fence = &uvd_v2_2_fence_emit,
  1558. .emit_semaphore = &uvd_v3_1_semaphore_emit,
  1559. .cs_parse = &radeon_uvd_cs_parse,
  1560. .ring_test = &uvd_v1_0_ring_test,
  1561. .ib_test = &uvd_v1_0_ib_test,
  1562. .is_lockup = &radeon_ring_test_lockup,
  1563. .get_rptr = &uvd_v1_0_get_rptr,
  1564. .get_wptr = &uvd_v1_0_get_wptr,
  1565. .set_wptr = &uvd_v1_0_set_wptr,
  1566. };
  1567. static struct radeon_asic cayman_asic = {
  1568. .init = &cayman_init,
  1569. .fini = &cayman_fini,
  1570. .suspend = &cayman_suspend,
  1571. .resume = &cayman_resume,
  1572. .asic_reset = &cayman_asic_reset,
  1573. .vga_set_state = &r600_vga_set_state,
  1574. .ioctl_wait_idle = r600_ioctl_wait_idle,
  1575. .gui_idle = &r600_gui_idle,
  1576. .mc_wait_for_idle = &evergreen_mc_wait_for_idle,
  1577. .get_xclk = &rv770_get_xclk,
  1578. .get_gpu_clock_counter = &r600_get_gpu_clock_counter,
  1579. .gart = {
  1580. .tlb_flush = &cayman_pcie_gart_tlb_flush,
  1581. .set_page = &rs600_gart_set_page,
  1582. },
  1583. .vm = {
  1584. .init = &cayman_vm_init,
  1585. .fini = &cayman_vm_fini,
  1586. .pt_ring_index = R600_RING_TYPE_DMA_INDEX,
  1587. .set_page = &cayman_vm_set_page,
  1588. },
  1589. .ring = {
  1590. [RADEON_RING_TYPE_GFX_INDEX] = &cayman_gfx_ring,
  1591. [CAYMAN_RING_TYPE_CP1_INDEX] = &cayman_gfx_ring,
  1592. [CAYMAN_RING_TYPE_CP2_INDEX] = &cayman_gfx_ring,
  1593. [R600_RING_TYPE_DMA_INDEX] = &cayman_dma_ring,
  1594. [CAYMAN_RING_TYPE_DMA1_INDEX] = &cayman_dma_ring,
  1595. [R600_RING_TYPE_UVD_INDEX] = &cayman_uvd_ring,
  1596. },
  1597. .irq = {
  1598. .set = &evergreen_irq_set,
  1599. .process = &evergreen_irq_process,
  1600. },
  1601. .display = {
  1602. .bandwidth_update = &evergreen_bandwidth_update,
  1603. .get_vblank_counter = &evergreen_get_vblank_counter,
  1604. .wait_for_vblank = &dce4_wait_for_vblank,
  1605. .set_backlight_level = &atombios_set_backlight_level,
  1606. .get_backlight_level = &atombios_get_backlight_level,
  1607. .hdmi_enable = &evergreen_hdmi_enable,
  1608. .hdmi_setmode = &evergreen_hdmi_setmode,
  1609. },
  1610. .copy = {
  1611. .blit = &r600_copy_cpdma,
  1612. .blit_ring_index = RADEON_RING_TYPE_GFX_INDEX,
  1613. .dma = &evergreen_copy_dma,
  1614. .dma_ring_index = R600_RING_TYPE_DMA_INDEX,
  1615. .copy = &evergreen_copy_dma,
  1616. .copy_ring_index = R600_RING_TYPE_DMA_INDEX,
  1617. },
  1618. .surface = {
  1619. .set_reg = r600_set_surface_reg,
  1620. .clear_reg = r600_clear_surface_reg,
  1621. },
  1622. .hpd = {
  1623. .init = &evergreen_hpd_init,
  1624. .fini = &evergreen_hpd_fini,
  1625. .sense = &evergreen_hpd_sense,
  1626. .set_polarity = &evergreen_hpd_set_polarity,
  1627. },
  1628. .pm = {
  1629. .misc = &evergreen_pm_misc,
  1630. .prepare = &evergreen_pm_prepare,
  1631. .finish = &evergreen_pm_finish,
  1632. .init_profile = &btc_pm_init_profile,
  1633. .get_dynpm_state = &r600_pm_get_dynpm_state,
  1634. .get_engine_clock = &radeon_atom_get_engine_clock,
  1635. .set_engine_clock = &radeon_atom_set_engine_clock,
  1636. .get_memory_clock = &radeon_atom_get_memory_clock,
  1637. .set_memory_clock = &radeon_atom_set_memory_clock,
  1638. .get_pcie_lanes = &r600_get_pcie_lanes,
  1639. .set_pcie_lanes = &r600_set_pcie_lanes,
  1640. .set_clock_gating = NULL,
  1641. .set_uvd_clocks = &evergreen_set_uvd_clocks,
  1642. .get_temperature = &evergreen_get_temp,
  1643. },
  1644. .dpm = {
  1645. .init = &ni_dpm_init,
  1646. .setup_asic = &ni_dpm_setup_asic,
  1647. .enable = &ni_dpm_enable,
  1648. .disable = &ni_dpm_disable,
  1649. .pre_set_power_state = &ni_dpm_pre_set_power_state,
  1650. .set_power_state = &ni_dpm_set_power_state,
  1651. .post_set_power_state = &ni_dpm_post_set_power_state,
  1652. .display_configuration_changed = &cypress_dpm_display_configuration_changed,
  1653. .fini = &ni_dpm_fini,
  1654. .get_sclk = &ni_dpm_get_sclk,
  1655. .get_mclk = &ni_dpm_get_mclk,
  1656. .print_power_state = &ni_dpm_print_power_state,
  1657. .debugfs_print_current_performance_level = &ni_dpm_debugfs_print_current_performance_level,
  1658. .force_performance_level = &ni_dpm_force_performance_level,
  1659. .vblank_too_short = &ni_dpm_vblank_too_short,
  1660. },
  1661. .pflip = {
  1662. .pre_page_flip = &evergreen_pre_page_flip,
  1663. .page_flip = &evergreen_page_flip,
  1664. .post_page_flip = &evergreen_post_page_flip,
  1665. },
  1666. };
  1667. static struct radeon_asic trinity_asic = {
  1668. .init = &cayman_init,
  1669. .fini = &cayman_fini,
  1670. .suspend = &cayman_suspend,
  1671. .resume = &cayman_resume,
  1672. .asic_reset = &cayman_asic_reset,
  1673. .vga_set_state = &r600_vga_set_state,
  1674. .ioctl_wait_idle = r600_ioctl_wait_idle,
  1675. .gui_idle = &r600_gui_idle,
  1676. .mc_wait_for_idle = &evergreen_mc_wait_for_idle,
  1677. .get_xclk = &r600_get_xclk,
  1678. .get_gpu_clock_counter = &r600_get_gpu_clock_counter,
  1679. .gart = {
  1680. .tlb_flush = &cayman_pcie_gart_tlb_flush,
  1681. .set_page = &rs600_gart_set_page,
  1682. },
  1683. .vm = {
  1684. .init = &cayman_vm_init,
  1685. .fini = &cayman_vm_fini,
  1686. .pt_ring_index = R600_RING_TYPE_DMA_INDEX,
  1687. .set_page = &cayman_vm_set_page,
  1688. },
  1689. .ring = {
  1690. [RADEON_RING_TYPE_GFX_INDEX] = &cayman_gfx_ring,
  1691. [CAYMAN_RING_TYPE_CP1_INDEX] = &cayman_gfx_ring,
  1692. [CAYMAN_RING_TYPE_CP2_INDEX] = &cayman_gfx_ring,
  1693. [R600_RING_TYPE_DMA_INDEX] = &cayman_dma_ring,
  1694. [CAYMAN_RING_TYPE_DMA1_INDEX] = &cayman_dma_ring,
  1695. [R600_RING_TYPE_UVD_INDEX] = &cayman_uvd_ring,
  1696. },
  1697. .irq = {
  1698. .set = &evergreen_irq_set,
  1699. .process = &evergreen_irq_process,
  1700. },
  1701. .display = {
  1702. .bandwidth_update = &dce6_bandwidth_update,
  1703. .get_vblank_counter = &evergreen_get_vblank_counter,
  1704. .wait_for_vblank = &dce4_wait_for_vblank,
  1705. .set_backlight_level = &atombios_set_backlight_level,
  1706. .get_backlight_level = &atombios_get_backlight_level,
  1707. .hdmi_enable = &evergreen_hdmi_enable,
  1708. .hdmi_setmode = &evergreen_hdmi_setmode,
  1709. },
  1710. .copy = {
  1711. .blit = &r600_copy_cpdma,
  1712. .blit_ring_index = RADEON_RING_TYPE_GFX_INDEX,
  1713. .dma = &evergreen_copy_dma,
  1714. .dma_ring_index = R600_RING_TYPE_DMA_INDEX,
  1715. .copy = &evergreen_copy_dma,
  1716. .copy_ring_index = R600_RING_TYPE_DMA_INDEX,
  1717. },
  1718. .surface = {
  1719. .set_reg = r600_set_surface_reg,
  1720. .clear_reg = r600_clear_surface_reg,
  1721. },
  1722. .hpd = {
  1723. .init = &evergreen_hpd_init,
  1724. .fini = &evergreen_hpd_fini,
  1725. .sense = &evergreen_hpd_sense,
  1726. .set_polarity = &evergreen_hpd_set_polarity,
  1727. },
  1728. .pm = {
  1729. .misc = &evergreen_pm_misc,
  1730. .prepare = &evergreen_pm_prepare,
  1731. .finish = &evergreen_pm_finish,
  1732. .init_profile = &sumo_pm_init_profile,
  1733. .get_dynpm_state = &r600_pm_get_dynpm_state,
  1734. .get_engine_clock = &radeon_atom_get_engine_clock,
  1735. .set_engine_clock = &radeon_atom_set_engine_clock,
  1736. .get_memory_clock = NULL,
  1737. .set_memory_clock = NULL,
  1738. .get_pcie_lanes = NULL,
  1739. .set_pcie_lanes = NULL,
  1740. .set_clock_gating = NULL,
  1741. .set_uvd_clocks = &sumo_set_uvd_clocks,
  1742. .get_temperature = &tn_get_temp,
  1743. },
  1744. .dpm = {
  1745. .init = &trinity_dpm_init,
  1746. .setup_asic = &trinity_dpm_setup_asic,
  1747. .enable = &trinity_dpm_enable,
  1748. .disable = &trinity_dpm_disable,
  1749. .pre_set_power_state = &trinity_dpm_pre_set_power_state,
  1750. .set_power_state = &trinity_dpm_set_power_state,
  1751. .post_set_power_state = &trinity_dpm_post_set_power_state,
  1752. .display_configuration_changed = &trinity_dpm_display_configuration_changed,
  1753. .fini = &trinity_dpm_fini,
  1754. .get_sclk = &trinity_dpm_get_sclk,
  1755. .get_mclk = &trinity_dpm_get_mclk,
  1756. .print_power_state = &trinity_dpm_print_power_state,
  1757. .debugfs_print_current_performance_level = &trinity_dpm_debugfs_print_current_performance_level,
  1758. .force_performance_level = &trinity_dpm_force_performance_level,
  1759. .enable_bapm = &trinity_dpm_enable_bapm,
  1760. },
  1761. .pflip = {
  1762. .pre_page_flip = &evergreen_pre_page_flip,
  1763. .page_flip = &evergreen_page_flip,
  1764. .post_page_flip = &evergreen_post_page_flip,
  1765. },
  1766. };
  1767. static struct radeon_asic_ring si_gfx_ring = {
  1768. .ib_execute = &si_ring_ib_execute,
  1769. .ib_parse = &si_ib_parse,
  1770. .emit_fence = &si_fence_ring_emit,
  1771. .emit_semaphore = &r600_semaphore_ring_emit,
  1772. .cs_parse = NULL,
  1773. .ring_test = &r600_ring_test,
  1774. .ib_test = &r600_ib_test,
  1775. .is_lockup = &si_gfx_is_lockup,
  1776. .vm_flush = &si_vm_flush,
  1777. .get_rptr = &radeon_ring_generic_get_rptr,
  1778. .get_wptr = &radeon_ring_generic_get_wptr,
  1779. .set_wptr = &radeon_ring_generic_set_wptr,
  1780. };
  1781. static struct radeon_asic_ring si_dma_ring = {
  1782. .ib_execute = &cayman_dma_ring_ib_execute,
  1783. .ib_parse = &evergreen_dma_ib_parse,
  1784. .emit_fence = &evergreen_dma_fence_ring_emit,
  1785. .emit_semaphore = &r600_dma_semaphore_ring_emit,
  1786. .cs_parse = NULL,
  1787. .ring_test = &r600_dma_ring_test,
  1788. .ib_test = &r600_dma_ib_test,
  1789. .is_lockup = &si_dma_is_lockup,
  1790. .vm_flush = &si_dma_vm_flush,
  1791. .get_rptr = &r600_dma_get_rptr,
  1792. .get_wptr = &r600_dma_get_wptr,
  1793. .set_wptr = &r600_dma_set_wptr,
  1794. };
  1795. static struct radeon_asic si_asic = {
  1796. .init = &si_init,
  1797. .fini = &si_fini,
  1798. .suspend = &si_suspend,
  1799. .resume = &si_resume,
  1800. .asic_reset = &si_asic_reset,
  1801. .vga_set_state = &r600_vga_set_state,
  1802. .ioctl_wait_idle = r600_ioctl_wait_idle,
  1803. .gui_idle = &r600_gui_idle,
  1804. .mc_wait_for_idle = &evergreen_mc_wait_for_idle,
  1805. .get_xclk = &si_get_xclk,
  1806. .get_gpu_clock_counter = &si_get_gpu_clock_counter,
  1807. .gart = {
  1808. .tlb_flush = &si_pcie_gart_tlb_flush,
  1809. .set_page = &rs600_gart_set_page,
  1810. },
  1811. .vm = {
  1812. .init = &si_vm_init,
  1813. .fini = &si_vm_fini,
  1814. .pt_ring_index = R600_RING_TYPE_DMA_INDEX,
  1815. .set_page = &si_vm_set_page,
  1816. },
  1817. .ring = {
  1818. [RADEON_RING_TYPE_GFX_INDEX] = &si_gfx_ring,
  1819. [CAYMAN_RING_TYPE_CP1_INDEX] = &si_gfx_ring,
  1820. [CAYMAN_RING_TYPE_CP2_INDEX] = &si_gfx_ring,
  1821. [R600_RING_TYPE_DMA_INDEX] = &si_dma_ring,
  1822. [CAYMAN_RING_TYPE_DMA1_INDEX] = &si_dma_ring,
  1823. [R600_RING_TYPE_UVD_INDEX] = &cayman_uvd_ring,
  1824. },
  1825. .irq = {
  1826. .set = &si_irq_set,
  1827. .process = &si_irq_process,
  1828. },
  1829. .display = {
  1830. .bandwidth_update = &dce6_bandwidth_update,
  1831. .get_vblank_counter = &evergreen_get_vblank_counter,
  1832. .wait_for_vblank = &dce4_wait_for_vblank,
  1833. .set_backlight_level = &atombios_set_backlight_level,
  1834. .get_backlight_level = &atombios_get_backlight_level,
  1835. .hdmi_enable = &evergreen_hdmi_enable,
  1836. .hdmi_setmode = &evergreen_hdmi_setmode,
  1837. },
  1838. .copy = {
  1839. .blit = NULL,
  1840. .blit_ring_index = RADEON_RING_TYPE_GFX_INDEX,
  1841. .dma = &si_copy_dma,
  1842. .dma_ring_index = R600_RING_TYPE_DMA_INDEX,
  1843. .copy = &si_copy_dma,
  1844. .copy_ring_index = R600_RING_TYPE_DMA_INDEX,
  1845. },
  1846. .surface = {
  1847. .set_reg = r600_set_surface_reg,
  1848. .clear_reg = r600_clear_surface_reg,
  1849. },
  1850. .hpd = {
  1851. .init = &evergreen_hpd_init,
  1852. .fini = &evergreen_hpd_fini,
  1853. .sense = &evergreen_hpd_sense,
  1854. .set_polarity = &evergreen_hpd_set_polarity,
  1855. },
  1856. .pm = {
  1857. .misc = &evergreen_pm_misc,
  1858. .prepare = &evergreen_pm_prepare,
  1859. .finish = &evergreen_pm_finish,
  1860. .init_profile = &sumo_pm_init_profile,
  1861. .get_dynpm_state = &r600_pm_get_dynpm_state,
  1862. .get_engine_clock = &radeon_atom_get_engine_clock,
  1863. .set_engine_clock = &radeon_atom_set_engine_clock,
  1864. .get_memory_clock = &radeon_atom_get_memory_clock,
  1865. .set_memory_clock = &radeon_atom_set_memory_clock,
  1866. .get_pcie_lanes = &r600_get_pcie_lanes,
  1867. .set_pcie_lanes = &r600_set_pcie_lanes,
  1868. .set_clock_gating = NULL,
  1869. .set_uvd_clocks = &si_set_uvd_clocks,
  1870. .get_temperature = &si_get_temp,
  1871. },
  1872. .dpm = {
  1873. .init = &si_dpm_init,
  1874. .setup_asic = &si_dpm_setup_asic,
  1875. .enable = &si_dpm_enable,
  1876. .disable = &si_dpm_disable,
  1877. .pre_set_power_state = &si_dpm_pre_set_power_state,
  1878. .set_power_state = &si_dpm_set_power_state,
  1879. .post_set_power_state = &si_dpm_post_set_power_state,
  1880. .display_configuration_changed = &si_dpm_display_configuration_changed,
  1881. .fini = &si_dpm_fini,
  1882. .get_sclk = &ni_dpm_get_sclk,
  1883. .get_mclk = &ni_dpm_get_mclk,
  1884. .print_power_state = &ni_dpm_print_power_state,
  1885. .debugfs_print_current_performance_level = &si_dpm_debugfs_print_current_performance_level,
  1886. .force_performance_level = &si_dpm_force_performance_level,
  1887. .vblank_too_short = &ni_dpm_vblank_too_short,
  1888. },
  1889. .pflip = {
  1890. .pre_page_flip = &evergreen_pre_page_flip,
  1891. .page_flip = &evergreen_page_flip,
  1892. .post_page_flip = &evergreen_post_page_flip,
  1893. },
  1894. };
  1895. static struct radeon_asic_ring ci_gfx_ring = {
  1896. .ib_execute = &cik_ring_ib_execute,
  1897. .ib_parse = &cik_ib_parse,
  1898. .emit_fence = &cik_fence_gfx_ring_emit,
  1899. .emit_semaphore = &cik_semaphore_ring_emit,
  1900. .cs_parse = NULL,
  1901. .ring_test = &cik_ring_test,
  1902. .ib_test = &cik_ib_test,
  1903. .is_lockup = &cik_gfx_is_lockup,
  1904. .vm_flush = &cik_vm_flush,
  1905. .get_rptr = &radeon_ring_generic_get_rptr,
  1906. .get_wptr = &radeon_ring_generic_get_wptr,
  1907. .set_wptr = &radeon_ring_generic_set_wptr,
  1908. };
  1909. static struct radeon_asic_ring ci_cp_ring = {
  1910. .ib_execute = &cik_ring_ib_execute,
  1911. .ib_parse = &cik_ib_parse,
  1912. .emit_fence = &cik_fence_compute_ring_emit,
  1913. .emit_semaphore = &cik_semaphore_ring_emit,
  1914. .cs_parse = NULL,
  1915. .ring_test = &cik_ring_test,
  1916. .ib_test = &cik_ib_test,
  1917. .is_lockup = &cik_gfx_is_lockup,
  1918. .vm_flush = &cik_vm_flush,
  1919. .get_rptr = &cik_compute_ring_get_rptr,
  1920. .get_wptr = &cik_compute_ring_get_wptr,
  1921. .set_wptr = &cik_compute_ring_set_wptr,
  1922. };
  1923. static struct radeon_asic_ring ci_dma_ring = {
  1924. .ib_execute = &cik_sdma_ring_ib_execute,
  1925. .ib_parse = &cik_ib_parse,
  1926. .emit_fence = &cik_sdma_fence_ring_emit,
  1927. .emit_semaphore = &cik_sdma_semaphore_ring_emit,
  1928. .cs_parse = NULL,
  1929. .ring_test = &cik_sdma_ring_test,
  1930. .ib_test = &cik_sdma_ib_test,
  1931. .is_lockup = &cik_sdma_is_lockup,
  1932. .vm_flush = &cik_dma_vm_flush,
  1933. .get_rptr = &r600_dma_get_rptr,
  1934. .get_wptr = &r600_dma_get_wptr,
  1935. .set_wptr = &r600_dma_set_wptr,
  1936. };
  1937. static struct radeon_asic ci_asic = {
  1938. .init = &cik_init,
  1939. .fini = &cik_fini,
  1940. .suspend = &cik_suspend,
  1941. .resume = &cik_resume,
  1942. .asic_reset = &cik_asic_reset,
  1943. .vga_set_state = &r600_vga_set_state,
  1944. .ioctl_wait_idle = NULL,
  1945. .gui_idle = &r600_gui_idle,
  1946. .mc_wait_for_idle = &evergreen_mc_wait_for_idle,
  1947. .get_xclk = &cik_get_xclk,
  1948. .get_gpu_clock_counter = &cik_get_gpu_clock_counter,
  1949. .gart = {
  1950. .tlb_flush = &cik_pcie_gart_tlb_flush,
  1951. .set_page = &rs600_gart_set_page,
  1952. },
  1953. .vm = {
  1954. .init = &cik_vm_init,
  1955. .fini = &cik_vm_fini,
  1956. .pt_ring_index = R600_RING_TYPE_DMA_INDEX,
  1957. .set_page = &cik_vm_set_page,
  1958. },
  1959. .ring = {
  1960. [RADEON_RING_TYPE_GFX_INDEX] = &ci_gfx_ring,
  1961. [CAYMAN_RING_TYPE_CP1_INDEX] = &ci_cp_ring,
  1962. [CAYMAN_RING_TYPE_CP2_INDEX] = &ci_cp_ring,
  1963. [R600_RING_TYPE_DMA_INDEX] = &ci_dma_ring,
  1964. [CAYMAN_RING_TYPE_DMA1_INDEX] = &ci_dma_ring,
  1965. [R600_RING_TYPE_UVD_INDEX] = &cayman_uvd_ring,
  1966. },
  1967. .irq = {
  1968. .set = &cik_irq_set,
  1969. .process = &cik_irq_process,
  1970. },
  1971. .display = {
  1972. .bandwidth_update = &dce8_bandwidth_update,
  1973. .get_vblank_counter = &evergreen_get_vblank_counter,
  1974. .wait_for_vblank = &dce4_wait_for_vblank,
  1975. .hdmi_enable = &evergreen_hdmi_enable,
  1976. .hdmi_setmode = &evergreen_hdmi_setmode,
  1977. },
  1978. .copy = {
  1979. .blit = NULL,
  1980. .blit_ring_index = RADEON_RING_TYPE_GFX_INDEX,
  1981. .dma = &cik_copy_dma,
  1982. .dma_ring_index = R600_RING_TYPE_DMA_INDEX,
  1983. .copy = &cik_copy_dma,
  1984. .copy_ring_index = R600_RING_TYPE_DMA_INDEX,
  1985. },
  1986. .surface = {
  1987. .set_reg = r600_set_surface_reg,
  1988. .clear_reg = r600_clear_surface_reg,
  1989. },
  1990. .hpd = {
  1991. .init = &evergreen_hpd_init,
  1992. .fini = &evergreen_hpd_fini,
  1993. .sense = &evergreen_hpd_sense,
  1994. .set_polarity = &evergreen_hpd_set_polarity,
  1995. },
  1996. .pm = {
  1997. .misc = &evergreen_pm_misc,
  1998. .prepare = &evergreen_pm_prepare,
  1999. .finish = &evergreen_pm_finish,
  2000. .init_profile = &sumo_pm_init_profile,
  2001. .get_dynpm_state = &r600_pm_get_dynpm_state,
  2002. .get_engine_clock = &radeon_atom_get_engine_clock,
  2003. .set_engine_clock = &radeon_atom_set_engine_clock,
  2004. .get_memory_clock = &radeon_atom_get_memory_clock,
  2005. .set_memory_clock = &radeon_atom_set_memory_clock,
  2006. .get_pcie_lanes = NULL,
  2007. .set_pcie_lanes = NULL,
  2008. .set_clock_gating = NULL,
  2009. .set_uvd_clocks = &cik_set_uvd_clocks,
  2010. .get_temperature = &ci_get_temp,
  2011. },
  2012. .dpm = {
  2013. .init = &ci_dpm_init,
  2014. .setup_asic = &ci_dpm_setup_asic,
  2015. .enable = &ci_dpm_enable,
  2016. .disable = &ci_dpm_disable,
  2017. .pre_set_power_state = &ci_dpm_pre_set_power_state,
  2018. .set_power_state = &ci_dpm_set_power_state,
  2019. .post_set_power_state = &ci_dpm_post_set_power_state,
  2020. .display_configuration_changed = &ci_dpm_display_configuration_changed,
  2021. .fini = &ci_dpm_fini,
  2022. .get_sclk = &ci_dpm_get_sclk,
  2023. .get_mclk = &ci_dpm_get_mclk,
  2024. .print_power_state = &ci_dpm_print_power_state,
  2025. .debugfs_print_current_performance_level = &ci_dpm_debugfs_print_current_performance_level,
  2026. .force_performance_level = &ci_dpm_force_performance_level,
  2027. .vblank_too_short = &ci_dpm_vblank_too_short,
  2028. .powergate_uvd = &ci_dpm_powergate_uvd,
  2029. },
  2030. .pflip = {
  2031. .pre_page_flip = &evergreen_pre_page_flip,
  2032. .page_flip = &evergreen_page_flip,
  2033. .post_page_flip = &evergreen_post_page_flip,
  2034. },
  2035. };
  2036. static struct radeon_asic kv_asic = {
  2037. .init = &cik_init,
  2038. .fini = &cik_fini,
  2039. .suspend = &cik_suspend,
  2040. .resume = &cik_resume,
  2041. .asic_reset = &cik_asic_reset,
  2042. .vga_set_state = &r600_vga_set_state,
  2043. .ioctl_wait_idle = NULL,
  2044. .gui_idle = &r600_gui_idle,
  2045. .mc_wait_for_idle = &evergreen_mc_wait_for_idle,
  2046. .get_xclk = &cik_get_xclk,
  2047. .get_gpu_clock_counter = &cik_get_gpu_clock_counter,
  2048. .gart = {
  2049. .tlb_flush = &cik_pcie_gart_tlb_flush,
  2050. .set_page = &rs600_gart_set_page,
  2051. },
  2052. .vm = {
  2053. .init = &cik_vm_init,
  2054. .fini = &cik_vm_fini,
  2055. .pt_ring_index = R600_RING_TYPE_DMA_INDEX,
  2056. .set_page = &cik_vm_set_page,
  2057. },
  2058. .ring = {
  2059. [RADEON_RING_TYPE_GFX_INDEX] = &ci_gfx_ring,
  2060. [CAYMAN_RING_TYPE_CP1_INDEX] = &ci_cp_ring,
  2061. [CAYMAN_RING_TYPE_CP2_INDEX] = &ci_cp_ring,
  2062. [R600_RING_TYPE_DMA_INDEX] = &ci_dma_ring,
  2063. [CAYMAN_RING_TYPE_DMA1_INDEX] = &ci_dma_ring,
  2064. [R600_RING_TYPE_UVD_INDEX] = &cayman_uvd_ring,
  2065. },
  2066. .irq = {
  2067. .set = &cik_irq_set,
  2068. .process = &cik_irq_process,
  2069. },
  2070. .display = {
  2071. .bandwidth_update = &dce8_bandwidth_update,
  2072. .get_vblank_counter = &evergreen_get_vblank_counter,
  2073. .wait_for_vblank = &dce4_wait_for_vblank,
  2074. .hdmi_enable = &evergreen_hdmi_enable,
  2075. .hdmi_setmode = &evergreen_hdmi_setmode,
  2076. },
  2077. .copy = {
  2078. .blit = NULL,
  2079. .blit_ring_index = RADEON_RING_TYPE_GFX_INDEX,
  2080. .dma = &cik_copy_dma,
  2081. .dma_ring_index = R600_RING_TYPE_DMA_INDEX,
  2082. .copy = &cik_copy_dma,
  2083. .copy_ring_index = R600_RING_TYPE_DMA_INDEX,
  2084. },
  2085. .surface = {
  2086. .set_reg = r600_set_surface_reg,
  2087. .clear_reg = r600_clear_surface_reg,
  2088. },
  2089. .hpd = {
  2090. .init = &evergreen_hpd_init,
  2091. .fini = &evergreen_hpd_fini,
  2092. .sense = &evergreen_hpd_sense,
  2093. .set_polarity = &evergreen_hpd_set_polarity,
  2094. },
  2095. .pm = {
  2096. .misc = &evergreen_pm_misc,
  2097. .prepare = &evergreen_pm_prepare,
  2098. .finish = &evergreen_pm_finish,
  2099. .init_profile = &sumo_pm_init_profile,
  2100. .get_dynpm_state = &r600_pm_get_dynpm_state,
  2101. .get_engine_clock = &radeon_atom_get_engine_clock,
  2102. .set_engine_clock = &radeon_atom_set_engine_clock,
  2103. .get_memory_clock = &radeon_atom_get_memory_clock,
  2104. .set_memory_clock = &radeon_atom_set_memory_clock,
  2105. .get_pcie_lanes = NULL,
  2106. .set_pcie_lanes = NULL,
  2107. .set_clock_gating = NULL,
  2108. .set_uvd_clocks = &cik_set_uvd_clocks,
  2109. .get_temperature = &kv_get_temp,
  2110. },
  2111. .dpm = {
  2112. .init = &kv_dpm_init,
  2113. .setup_asic = &kv_dpm_setup_asic,
  2114. .enable = &kv_dpm_enable,
  2115. .disable = &kv_dpm_disable,
  2116. .pre_set_power_state = &kv_dpm_pre_set_power_state,
  2117. .set_power_state = &kv_dpm_set_power_state,
  2118. .post_set_power_state = &kv_dpm_post_set_power_state,
  2119. .display_configuration_changed = &kv_dpm_display_configuration_changed,
  2120. .fini = &kv_dpm_fini,
  2121. .get_sclk = &kv_dpm_get_sclk,
  2122. .get_mclk = &kv_dpm_get_mclk,
  2123. .print_power_state = &kv_dpm_print_power_state,
  2124. .debugfs_print_current_performance_level = &kv_dpm_debugfs_print_current_performance_level,
  2125. .force_performance_level = &kv_dpm_force_performance_level,
  2126. .powergate_uvd = &kv_dpm_powergate_uvd,
  2127. .enable_bapm = &kv_dpm_enable_bapm,
  2128. },
  2129. .pflip = {
  2130. .pre_page_flip = &evergreen_pre_page_flip,
  2131. .page_flip = &evergreen_page_flip,
  2132. .post_page_flip = &evergreen_post_page_flip,
  2133. },
  2134. };
  2135. /**
  2136. * radeon_asic_init - register asic specific callbacks
  2137. *
  2138. * @rdev: radeon device pointer
  2139. *
  2140. * Registers the appropriate asic specific callbacks for each
  2141. * chip family. Also sets other asics specific info like the number
  2142. * of crtcs and the register aperture accessors (all asics).
  2143. * Returns 0 for success.
  2144. */
  2145. int radeon_asic_init(struct radeon_device *rdev)
  2146. {
  2147. radeon_register_accessor_init(rdev);
  2148. /* set the number of crtcs */
  2149. if (rdev->flags & RADEON_SINGLE_CRTC)
  2150. rdev->num_crtc = 1;
  2151. else
  2152. rdev->num_crtc = 2;
  2153. rdev->has_uvd = false;
  2154. switch (rdev->family) {
  2155. case CHIP_R100:
  2156. case CHIP_RV100:
  2157. case CHIP_RS100:
  2158. case CHIP_RV200:
  2159. case CHIP_RS200:
  2160. rdev->asic = &r100_asic;
  2161. break;
  2162. case CHIP_R200:
  2163. case CHIP_RV250:
  2164. case CHIP_RS300:
  2165. case CHIP_RV280:
  2166. rdev->asic = &r200_asic;
  2167. break;
  2168. case CHIP_R300:
  2169. case CHIP_R350:
  2170. case CHIP_RV350:
  2171. case CHIP_RV380:
  2172. if (rdev->flags & RADEON_IS_PCIE)
  2173. rdev->asic = &r300_asic_pcie;
  2174. else
  2175. rdev->asic = &r300_asic;
  2176. break;
  2177. case CHIP_R420:
  2178. case CHIP_R423:
  2179. case CHIP_RV410:
  2180. rdev->asic = &r420_asic;
  2181. /* handle macs */
  2182. if (rdev->bios == NULL) {
  2183. rdev->asic->pm.get_engine_clock = &radeon_legacy_get_engine_clock;
  2184. rdev->asic->pm.set_engine_clock = &radeon_legacy_set_engine_clock;
  2185. rdev->asic->pm.get_memory_clock = &radeon_legacy_get_memory_clock;
  2186. rdev->asic->pm.set_memory_clock = NULL;
  2187. rdev->asic->display.set_backlight_level = &radeon_legacy_set_backlight_level;
  2188. }
  2189. break;
  2190. case CHIP_RS400:
  2191. case CHIP_RS480:
  2192. rdev->asic = &rs400_asic;
  2193. break;
  2194. case CHIP_RS600:
  2195. rdev->asic = &rs600_asic;
  2196. break;
  2197. case CHIP_RS690:
  2198. case CHIP_RS740:
  2199. rdev->asic = &rs690_asic;
  2200. break;
  2201. case CHIP_RV515:
  2202. rdev->asic = &rv515_asic;
  2203. break;
  2204. case CHIP_R520:
  2205. case CHIP_RV530:
  2206. case CHIP_RV560:
  2207. case CHIP_RV570:
  2208. case CHIP_R580:
  2209. rdev->asic = &r520_asic;
  2210. break;
  2211. case CHIP_R600:
  2212. rdev->asic = &r600_asic;
  2213. break;
  2214. case CHIP_RV610:
  2215. case CHIP_RV630:
  2216. case CHIP_RV620:
  2217. case CHIP_RV635:
  2218. case CHIP_RV670:
  2219. rdev->asic = &rv6xx_asic;
  2220. rdev->has_uvd = true;
  2221. break;
  2222. case CHIP_RS780:
  2223. case CHIP_RS880:
  2224. rdev->asic = &rs780_asic;
  2225. rdev->has_uvd = true;
  2226. break;
  2227. case CHIP_RV770:
  2228. case CHIP_RV730:
  2229. case CHIP_RV710:
  2230. case CHIP_RV740:
  2231. rdev->asic = &rv770_asic;
  2232. rdev->has_uvd = true;
  2233. break;
  2234. case CHIP_CEDAR:
  2235. case CHIP_REDWOOD:
  2236. case CHIP_JUNIPER:
  2237. case CHIP_CYPRESS:
  2238. case CHIP_HEMLOCK:
  2239. /* set num crtcs */
  2240. if (rdev->family == CHIP_CEDAR)
  2241. rdev->num_crtc = 4;
  2242. else
  2243. rdev->num_crtc = 6;
  2244. rdev->asic = &evergreen_asic;
  2245. rdev->has_uvd = true;
  2246. break;
  2247. case CHIP_PALM:
  2248. case CHIP_SUMO:
  2249. case CHIP_SUMO2:
  2250. rdev->asic = &sumo_asic;
  2251. rdev->has_uvd = true;
  2252. break;
  2253. case CHIP_BARTS:
  2254. case CHIP_TURKS:
  2255. case CHIP_CAICOS:
  2256. /* set num crtcs */
  2257. if (rdev->family == CHIP_CAICOS)
  2258. rdev->num_crtc = 4;
  2259. else
  2260. rdev->num_crtc = 6;
  2261. rdev->asic = &btc_asic;
  2262. rdev->has_uvd = true;
  2263. break;
  2264. case CHIP_CAYMAN:
  2265. rdev->asic = &cayman_asic;
  2266. /* set num crtcs */
  2267. rdev->num_crtc = 6;
  2268. rdev->has_uvd = true;
  2269. break;
  2270. case CHIP_ARUBA:
  2271. rdev->asic = &trinity_asic;
  2272. /* set num crtcs */
  2273. rdev->num_crtc = 4;
  2274. rdev->has_uvd = true;
  2275. break;
  2276. case CHIP_TAHITI:
  2277. case CHIP_PITCAIRN:
  2278. case CHIP_VERDE:
  2279. case CHIP_OLAND:
  2280. case CHIP_HAINAN:
  2281. rdev->asic = &si_asic;
  2282. /* set num crtcs */
  2283. if (rdev->family == CHIP_HAINAN)
  2284. rdev->num_crtc = 0;
  2285. else if (rdev->family == CHIP_OLAND)
  2286. rdev->num_crtc = 2;
  2287. else
  2288. rdev->num_crtc = 6;
  2289. if (rdev->family == CHIP_HAINAN)
  2290. rdev->has_uvd = false;
  2291. else
  2292. rdev->has_uvd = true;
  2293. switch (rdev->family) {
  2294. case CHIP_TAHITI:
  2295. rdev->cg_flags =
  2296. RADEON_CG_SUPPORT_GFX_MGCG |
  2297. RADEON_CG_SUPPORT_GFX_MGLS |
  2298. /*RADEON_CG_SUPPORT_GFX_CGCG |*/
  2299. RADEON_CG_SUPPORT_GFX_CGLS |
  2300. RADEON_CG_SUPPORT_GFX_CGTS |
  2301. RADEON_CG_SUPPORT_GFX_CP_LS |
  2302. RADEON_CG_SUPPORT_MC_MGCG |
  2303. RADEON_CG_SUPPORT_SDMA_MGCG |
  2304. RADEON_CG_SUPPORT_BIF_LS |
  2305. RADEON_CG_SUPPORT_VCE_MGCG |
  2306. RADEON_CG_SUPPORT_UVD_MGCG |
  2307. RADEON_CG_SUPPORT_HDP_LS |
  2308. RADEON_CG_SUPPORT_HDP_MGCG;
  2309. rdev->pg_flags = 0;
  2310. break;
  2311. case CHIP_PITCAIRN:
  2312. rdev->cg_flags =
  2313. RADEON_CG_SUPPORT_GFX_MGCG |
  2314. RADEON_CG_SUPPORT_GFX_MGLS |
  2315. /*RADEON_CG_SUPPORT_GFX_CGCG |*/
  2316. RADEON_CG_SUPPORT_GFX_CGLS |
  2317. RADEON_CG_SUPPORT_GFX_CGTS |
  2318. RADEON_CG_SUPPORT_GFX_CP_LS |
  2319. RADEON_CG_SUPPORT_GFX_RLC_LS |
  2320. RADEON_CG_SUPPORT_MC_LS |
  2321. RADEON_CG_SUPPORT_MC_MGCG |
  2322. RADEON_CG_SUPPORT_SDMA_MGCG |
  2323. RADEON_CG_SUPPORT_BIF_LS |
  2324. RADEON_CG_SUPPORT_VCE_MGCG |
  2325. RADEON_CG_SUPPORT_UVD_MGCG |
  2326. RADEON_CG_SUPPORT_HDP_LS |
  2327. RADEON_CG_SUPPORT_HDP_MGCG;
  2328. rdev->pg_flags = 0;
  2329. break;
  2330. case CHIP_VERDE:
  2331. rdev->cg_flags =
  2332. RADEON_CG_SUPPORT_GFX_MGCG |
  2333. RADEON_CG_SUPPORT_GFX_MGLS |
  2334. /*RADEON_CG_SUPPORT_GFX_CGCG |*/
  2335. RADEON_CG_SUPPORT_GFX_CGLS |
  2336. RADEON_CG_SUPPORT_GFX_CGTS |
  2337. RADEON_CG_SUPPORT_GFX_CP_LS |
  2338. RADEON_CG_SUPPORT_GFX_RLC_LS |
  2339. RADEON_CG_SUPPORT_MC_LS |
  2340. RADEON_CG_SUPPORT_MC_MGCG |
  2341. RADEON_CG_SUPPORT_SDMA_MGCG |
  2342. RADEON_CG_SUPPORT_BIF_LS |
  2343. RADEON_CG_SUPPORT_VCE_MGCG |
  2344. RADEON_CG_SUPPORT_UVD_MGCG |
  2345. RADEON_CG_SUPPORT_HDP_LS |
  2346. RADEON_CG_SUPPORT_HDP_MGCG;
  2347. rdev->pg_flags = 0 |
  2348. /*RADEON_PG_SUPPORT_GFX_PG | */
  2349. RADEON_PG_SUPPORT_SDMA;
  2350. break;
  2351. case CHIP_OLAND:
  2352. rdev->cg_flags =
  2353. RADEON_CG_SUPPORT_GFX_MGCG |
  2354. RADEON_CG_SUPPORT_GFX_MGLS |
  2355. /*RADEON_CG_SUPPORT_GFX_CGCG |*/
  2356. RADEON_CG_SUPPORT_GFX_CGLS |
  2357. RADEON_CG_SUPPORT_GFX_CGTS |
  2358. RADEON_CG_SUPPORT_GFX_CP_LS |
  2359. RADEON_CG_SUPPORT_GFX_RLC_LS |
  2360. RADEON_CG_SUPPORT_MC_LS |
  2361. RADEON_CG_SUPPORT_MC_MGCG |
  2362. RADEON_CG_SUPPORT_SDMA_MGCG |
  2363. RADEON_CG_SUPPORT_BIF_LS |
  2364. RADEON_CG_SUPPORT_UVD_MGCG |
  2365. RADEON_CG_SUPPORT_HDP_LS |
  2366. RADEON_CG_SUPPORT_HDP_MGCG;
  2367. rdev->pg_flags = 0;
  2368. break;
  2369. case CHIP_HAINAN:
  2370. rdev->cg_flags =
  2371. RADEON_CG_SUPPORT_GFX_MGCG |
  2372. RADEON_CG_SUPPORT_GFX_MGLS |
  2373. /*RADEON_CG_SUPPORT_GFX_CGCG |*/
  2374. RADEON_CG_SUPPORT_GFX_CGLS |
  2375. RADEON_CG_SUPPORT_GFX_CGTS |
  2376. RADEON_CG_SUPPORT_GFX_CP_LS |
  2377. RADEON_CG_SUPPORT_GFX_RLC_LS |
  2378. RADEON_CG_SUPPORT_MC_LS |
  2379. RADEON_CG_SUPPORT_MC_MGCG |
  2380. RADEON_CG_SUPPORT_SDMA_MGCG |
  2381. RADEON_CG_SUPPORT_BIF_LS |
  2382. RADEON_CG_SUPPORT_HDP_LS |
  2383. RADEON_CG_SUPPORT_HDP_MGCG;
  2384. rdev->pg_flags = 0;
  2385. break;
  2386. default:
  2387. rdev->cg_flags = 0;
  2388. rdev->pg_flags = 0;
  2389. break;
  2390. }
  2391. break;
  2392. case CHIP_BONAIRE:
  2393. rdev->asic = &ci_asic;
  2394. rdev->num_crtc = 6;
  2395. rdev->has_uvd = true;
  2396. rdev->cg_flags =
  2397. RADEON_CG_SUPPORT_GFX_MGCG |
  2398. RADEON_CG_SUPPORT_GFX_MGLS |
  2399. /*RADEON_CG_SUPPORT_GFX_CGCG |*/
  2400. RADEON_CG_SUPPORT_GFX_CGLS |
  2401. RADEON_CG_SUPPORT_GFX_CGTS |
  2402. RADEON_CG_SUPPORT_GFX_CGTS_LS |
  2403. RADEON_CG_SUPPORT_GFX_CP_LS |
  2404. RADEON_CG_SUPPORT_MC_LS |
  2405. RADEON_CG_SUPPORT_MC_MGCG |
  2406. RADEON_CG_SUPPORT_SDMA_MGCG |
  2407. RADEON_CG_SUPPORT_SDMA_LS |
  2408. RADEON_CG_SUPPORT_BIF_LS |
  2409. RADEON_CG_SUPPORT_VCE_MGCG |
  2410. RADEON_CG_SUPPORT_UVD_MGCG |
  2411. RADEON_CG_SUPPORT_HDP_LS |
  2412. RADEON_CG_SUPPORT_HDP_MGCG;
  2413. rdev->pg_flags = 0;
  2414. break;
  2415. case CHIP_KAVERI:
  2416. case CHIP_KABINI:
  2417. rdev->asic = &kv_asic;
  2418. /* set num crtcs */
  2419. if (rdev->family == CHIP_KAVERI) {
  2420. rdev->num_crtc = 4;
  2421. rdev->cg_flags =
  2422. RADEON_CG_SUPPORT_GFX_MGCG |
  2423. RADEON_CG_SUPPORT_GFX_MGLS |
  2424. /*RADEON_CG_SUPPORT_GFX_CGCG |*/
  2425. RADEON_CG_SUPPORT_GFX_CGLS |
  2426. RADEON_CG_SUPPORT_GFX_CGTS |
  2427. RADEON_CG_SUPPORT_GFX_CGTS_LS |
  2428. RADEON_CG_SUPPORT_GFX_CP_LS |
  2429. RADEON_CG_SUPPORT_SDMA_MGCG |
  2430. RADEON_CG_SUPPORT_SDMA_LS |
  2431. RADEON_CG_SUPPORT_BIF_LS |
  2432. RADEON_CG_SUPPORT_VCE_MGCG |
  2433. RADEON_CG_SUPPORT_UVD_MGCG |
  2434. RADEON_CG_SUPPORT_HDP_LS |
  2435. RADEON_CG_SUPPORT_HDP_MGCG;
  2436. rdev->pg_flags = 0;
  2437. /*RADEON_PG_SUPPORT_GFX_PG |
  2438. RADEON_PG_SUPPORT_GFX_SMG |
  2439. RADEON_PG_SUPPORT_GFX_DMG |
  2440. RADEON_PG_SUPPORT_UVD |
  2441. RADEON_PG_SUPPORT_VCE |
  2442. RADEON_PG_SUPPORT_CP |
  2443. RADEON_PG_SUPPORT_GDS |
  2444. RADEON_PG_SUPPORT_RLC_SMU_HS |
  2445. RADEON_PG_SUPPORT_ACP |
  2446. RADEON_PG_SUPPORT_SAMU;*/
  2447. } else {
  2448. rdev->num_crtc = 2;
  2449. rdev->cg_flags =
  2450. RADEON_CG_SUPPORT_GFX_MGCG |
  2451. RADEON_CG_SUPPORT_GFX_MGLS |
  2452. /*RADEON_CG_SUPPORT_GFX_CGCG |*/
  2453. RADEON_CG_SUPPORT_GFX_CGLS |
  2454. RADEON_CG_SUPPORT_GFX_CGTS |
  2455. RADEON_CG_SUPPORT_GFX_CGTS_LS |
  2456. RADEON_CG_SUPPORT_GFX_CP_LS |
  2457. RADEON_CG_SUPPORT_SDMA_MGCG |
  2458. RADEON_CG_SUPPORT_SDMA_LS |
  2459. RADEON_CG_SUPPORT_BIF_LS |
  2460. RADEON_CG_SUPPORT_VCE_MGCG |
  2461. RADEON_CG_SUPPORT_UVD_MGCG |
  2462. RADEON_CG_SUPPORT_HDP_LS |
  2463. RADEON_CG_SUPPORT_HDP_MGCG;
  2464. rdev->pg_flags = 0;
  2465. /*RADEON_PG_SUPPORT_GFX_PG |
  2466. RADEON_PG_SUPPORT_GFX_SMG |
  2467. RADEON_PG_SUPPORT_UVD |
  2468. RADEON_PG_SUPPORT_VCE |
  2469. RADEON_PG_SUPPORT_CP |
  2470. RADEON_PG_SUPPORT_GDS |
  2471. RADEON_PG_SUPPORT_RLC_SMU_HS |
  2472. RADEON_PG_SUPPORT_SAMU;*/
  2473. }
  2474. rdev->has_uvd = true;
  2475. break;
  2476. default:
  2477. /* FIXME: not supported yet */
  2478. return -EINVAL;
  2479. }
  2480. if (rdev->flags & RADEON_IS_IGP) {
  2481. rdev->asic->pm.get_memory_clock = NULL;
  2482. rdev->asic->pm.set_memory_clock = NULL;
  2483. }
  2484. return 0;
  2485. }