oxygen_lib.c 16 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502
  1. /*
  2. * C-Media CMI8788 driver - main driver module
  3. *
  4. * Copyright (c) Clemens Ladisch <clemens@ladisch.de>
  5. *
  6. *
  7. * This driver is free software; you can redistribute it and/or modify
  8. * it under the terms of the GNU General Public License, version 2.
  9. *
  10. * This driver is distributed in the hope that it will be useful,
  11. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  12. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  13. * GNU General Public License for more details.
  14. *
  15. * You should have received a copy of the GNU General Public License
  16. * along with this driver; if not, write to the Free Software
  17. * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
  18. */
  19. #include <linux/delay.h>
  20. #include <linux/interrupt.h>
  21. #include <linux/mutex.h>
  22. #include <linux/pci.h>
  23. #include <sound/ac97_codec.h>
  24. #include <sound/asoundef.h>
  25. #include <sound/core.h>
  26. #include <sound/info.h>
  27. #include <sound/mpu401.h>
  28. #include <sound/pcm.h>
  29. #include "oxygen.h"
  30. #include "cm9780.h"
  31. MODULE_AUTHOR("Clemens Ladisch <clemens@ladisch.de>");
  32. MODULE_DESCRIPTION("C-Media CMI8788 helper library");
  33. MODULE_LICENSE("GPL");
  34. static irqreturn_t oxygen_interrupt(int dummy, void *dev_id)
  35. {
  36. struct oxygen *chip = dev_id;
  37. unsigned int status, clear, elapsed_streams, i;
  38. status = oxygen_read16(chip, OXYGEN_INTERRUPT_STATUS);
  39. if (!status)
  40. return IRQ_NONE;
  41. spin_lock(&chip->reg_lock);
  42. clear = status & (OXYGEN_CHANNEL_A |
  43. OXYGEN_CHANNEL_B |
  44. OXYGEN_CHANNEL_C |
  45. OXYGEN_CHANNEL_SPDIF |
  46. OXYGEN_CHANNEL_MULTICH |
  47. OXYGEN_CHANNEL_AC97 |
  48. OXYGEN_INT_SPDIF_IN_DETECT |
  49. OXYGEN_INT_GPIO);
  50. if (clear) {
  51. if (clear & OXYGEN_INT_SPDIF_IN_DETECT)
  52. chip->interrupt_mask &= ~OXYGEN_INT_SPDIF_IN_DETECT;
  53. oxygen_write16(chip, OXYGEN_INTERRUPT_MASK,
  54. chip->interrupt_mask & ~clear);
  55. oxygen_write16(chip, OXYGEN_INTERRUPT_MASK,
  56. chip->interrupt_mask);
  57. }
  58. elapsed_streams = status & chip->pcm_running;
  59. spin_unlock(&chip->reg_lock);
  60. for (i = 0; i < PCM_COUNT; ++i)
  61. if ((elapsed_streams & (1 << i)) && chip->streams[i])
  62. snd_pcm_period_elapsed(chip->streams[i]);
  63. if (status & OXYGEN_INT_SPDIF_IN_DETECT) {
  64. spin_lock(&chip->reg_lock);
  65. i = oxygen_read32(chip, OXYGEN_SPDIF_CONTROL);
  66. if (i & (OXYGEN_SPDIF_SENSE_INT | OXYGEN_SPDIF_LOCK_INT |
  67. OXYGEN_SPDIF_RATE_INT)) {
  68. /* write the interrupt bit(s) to clear */
  69. oxygen_write32(chip, OXYGEN_SPDIF_CONTROL, i);
  70. schedule_work(&chip->spdif_input_bits_work);
  71. }
  72. spin_unlock(&chip->reg_lock);
  73. }
  74. if (status & OXYGEN_INT_GPIO)
  75. ;
  76. if ((status & OXYGEN_INT_MIDI) && chip->midi)
  77. snd_mpu401_uart_interrupt(0, chip->midi->private_data);
  78. return IRQ_HANDLED;
  79. }
  80. static void oxygen_spdif_input_bits_changed(struct work_struct *work)
  81. {
  82. struct oxygen *chip = container_of(work, struct oxygen,
  83. spdif_input_bits_work);
  84. u32 reg;
  85. /*
  86. * This function gets called when there is new activity on the SPDIF
  87. * input, or when we lose lock on the input signal, or when the rate
  88. * changes.
  89. */
  90. msleep(1);
  91. spin_lock_irq(&chip->reg_lock);
  92. reg = oxygen_read32(chip, OXYGEN_SPDIF_CONTROL);
  93. if ((reg & (OXYGEN_SPDIF_SENSE_STATUS |
  94. OXYGEN_SPDIF_LOCK_STATUS))
  95. == OXYGEN_SPDIF_SENSE_STATUS) {
  96. /*
  97. * If we detect activity on the SPDIF input but cannot lock to
  98. * a signal, the clock bit is likely to be wrong.
  99. */
  100. reg ^= OXYGEN_SPDIF_IN_CLOCK_MASK;
  101. oxygen_write32(chip, OXYGEN_SPDIF_CONTROL, reg);
  102. spin_unlock_irq(&chip->reg_lock);
  103. msleep(1);
  104. spin_lock_irq(&chip->reg_lock);
  105. reg = oxygen_read32(chip, OXYGEN_SPDIF_CONTROL);
  106. if ((reg & (OXYGEN_SPDIF_SENSE_STATUS |
  107. OXYGEN_SPDIF_LOCK_STATUS))
  108. == OXYGEN_SPDIF_SENSE_STATUS) {
  109. /* nothing detected with either clock; give up */
  110. if ((reg & OXYGEN_SPDIF_IN_CLOCK_MASK)
  111. == OXYGEN_SPDIF_IN_CLOCK_192) {
  112. /*
  113. * Reset clock to <= 96 kHz because this is
  114. * more likely to be received next time.
  115. */
  116. reg &= ~OXYGEN_SPDIF_IN_CLOCK_MASK;
  117. reg |= OXYGEN_SPDIF_IN_CLOCK_96;
  118. oxygen_write32(chip, OXYGEN_SPDIF_CONTROL, reg);
  119. }
  120. }
  121. }
  122. spin_unlock_irq(&chip->reg_lock);
  123. if (chip->controls[CONTROL_SPDIF_INPUT_BITS]) {
  124. spin_lock_irq(&chip->reg_lock);
  125. chip->interrupt_mask |= OXYGEN_INT_SPDIF_IN_DETECT;
  126. oxygen_write16(chip, OXYGEN_INTERRUPT_MASK,
  127. chip->interrupt_mask);
  128. spin_unlock_irq(&chip->reg_lock);
  129. /*
  130. * We don't actually know that any channel status bits have
  131. * changed, but let's send a notification just to be sure.
  132. */
  133. snd_ctl_notify(chip->card, SNDRV_CTL_EVENT_MASK_VALUE,
  134. &chip->controls[CONTROL_SPDIF_INPUT_BITS]->id);
  135. }
  136. }
  137. #ifdef CONFIG_PROC_FS
  138. static void oxygen_proc_read(struct snd_info_entry *entry,
  139. struct snd_info_buffer *buffer)
  140. {
  141. struct oxygen *chip = entry->private_data;
  142. int i, j;
  143. snd_iprintf(buffer, "CMI8788\n\n");
  144. for (i = 0; i < 0x100; i += 0x10) {
  145. snd_iprintf(buffer, "%02x:", i);
  146. for (j = 0; j < 0x10; ++j)
  147. snd_iprintf(buffer, " %02x", oxygen_read8(chip, i + j));
  148. snd_iprintf(buffer, "\n");
  149. }
  150. if (mutex_lock_interruptible(&chip->mutex) < 0)
  151. return;
  152. if (chip->has_ac97_0) {
  153. snd_iprintf(buffer, "\nAC97\n");
  154. for (i = 0; i < 0x80; i += 0x10) {
  155. snd_iprintf(buffer, "%02x:", i);
  156. for (j = 0; j < 0x10; j += 2)
  157. snd_iprintf(buffer, " %04x",
  158. oxygen_read_ac97(chip, 0, i + j));
  159. snd_iprintf(buffer, "\n");
  160. }
  161. }
  162. if (chip->has_ac97_1) {
  163. snd_iprintf(buffer, "\nAC97 2\n");
  164. for (i = 0; i < 0x80; i += 0x10) {
  165. snd_iprintf(buffer, "%02x:", i);
  166. for (j = 0; j < 0x10; j += 2)
  167. snd_iprintf(buffer, " %04x",
  168. oxygen_read_ac97(chip, 1, i + j));
  169. snd_iprintf(buffer, "\n");
  170. }
  171. }
  172. mutex_unlock(&chip->mutex);
  173. }
  174. static void __devinit oxygen_proc_init(struct oxygen *chip)
  175. {
  176. struct snd_info_entry *entry;
  177. if (!snd_card_proc_new(chip->card, "cmi8788", &entry))
  178. snd_info_set_text_ops(entry, chip, oxygen_proc_read);
  179. }
  180. #else
  181. #define oxygen_proc_init(chip)
  182. #endif
  183. static void __devinit oxygen_init(struct oxygen *chip)
  184. {
  185. unsigned int i;
  186. chip->dac_routing = 1;
  187. for (i = 0; i < 8; ++i)
  188. chip->dac_volume[i] = 0xff;
  189. chip->spdif_playback_enable = 1;
  190. chip->spdif_bits = OXYGEN_SPDIF_C | OXYGEN_SPDIF_ORIGINAL |
  191. (IEC958_AES1_CON_PCM_CODER << OXYGEN_SPDIF_CATEGORY_SHIFT);
  192. chip->spdif_pcm_bits = chip->spdif_bits;
  193. if (oxygen_read8(chip, OXYGEN_REVISION) & OXYGEN_REVISION_2)
  194. chip->revision = 2;
  195. else
  196. chip->revision = 1;
  197. if (chip->revision == 1)
  198. oxygen_set_bits8(chip, OXYGEN_MISC,
  199. OXYGEN_MISC_PCI_MEM_W_1_CLOCK);
  200. i = oxygen_read16(chip, OXYGEN_AC97_CONTROL);
  201. chip->has_ac97_0 = (i & OXYGEN_AC97_CODEC_0) != 0;
  202. chip->has_ac97_1 = (i & OXYGEN_AC97_CODEC_1) != 0;
  203. oxygen_set_bits8(chip, OXYGEN_FUNCTION,
  204. OXYGEN_FUNCTION_RESET_CODEC |
  205. chip->model->function_flags);
  206. oxygen_write8_masked(chip, OXYGEN_FUNCTION,
  207. OXYGEN_FUNCTION_SPI,
  208. OXYGEN_FUNCTION_2WIRE_SPI_MASK);
  209. oxygen_write8(chip, OXYGEN_DMA_STATUS, 0);
  210. oxygen_write8(chip, OXYGEN_DMA_PAUSE, 0);
  211. oxygen_write8(chip, OXYGEN_PLAY_CHANNELS,
  212. OXYGEN_PLAY_CHANNELS_2 |
  213. OXYGEN_DMA_A_BURST_8 |
  214. OXYGEN_DMA_MULTICH_BURST_8);
  215. oxygen_write16(chip, OXYGEN_INTERRUPT_MASK, 0);
  216. oxygen_write8_masked(chip, OXYGEN_MISC, 0,
  217. OXYGEN_MISC_WRITE_PCI_SUBID |
  218. OXYGEN_MISC_REC_C_FROM_SPDIF |
  219. OXYGEN_MISC_REC_B_FROM_AC97 |
  220. OXYGEN_MISC_REC_A_FROM_MULTICH);
  221. oxygen_write8(chip, OXYGEN_REC_FORMAT,
  222. (OXYGEN_FORMAT_16 << OXYGEN_REC_FORMAT_A_SHIFT) |
  223. (OXYGEN_FORMAT_16 << OXYGEN_REC_FORMAT_B_SHIFT) |
  224. (OXYGEN_FORMAT_16 << OXYGEN_REC_FORMAT_C_SHIFT));
  225. oxygen_write8(chip, OXYGEN_PLAY_FORMAT,
  226. (OXYGEN_FORMAT_16 << OXYGEN_SPDIF_FORMAT_SHIFT) |
  227. (OXYGEN_FORMAT_16 << OXYGEN_MULTICH_FORMAT_SHIFT));
  228. oxygen_write8(chip, OXYGEN_REC_CHANNELS, OXYGEN_REC_CHANNELS_2_2_2);
  229. oxygen_write16(chip, OXYGEN_I2S_MULTICH_FORMAT,
  230. OXYGEN_RATE_48000 | OXYGEN_I2S_FORMAT_LJUST |
  231. OXYGEN_I2S_MCLK_128 | OXYGEN_I2S_BITS_16 |
  232. OXYGEN_I2S_MASTER | OXYGEN_I2S_BCLK_64);
  233. oxygen_write16(chip, OXYGEN_I2S_A_FORMAT,
  234. OXYGEN_RATE_48000 | OXYGEN_I2S_FORMAT_LJUST |
  235. OXYGEN_I2S_MCLK_128 | OXYGEN_I2S_BITS_16 |
  236. OXYGEN_I2S_MASTER | OXYGEN_I2S_BCLK_64);
  237. oxygen_write16(chip, OXYGEN_I2S_B_FORMAT,
  238. OXYGEN_RATE_48000 | OXYGEN_I2S_FORMAT_LJUST |
  239. OXYGEN_I2S_MCLK_128 | OXYGEN_I2S_BITS_16 |
  240. OXYGEN_I2S_MASTER | OXYGEN_I2S_BCLK_64);
  241. oxygen_write16(chip, OXYGEN_I2S_C_FORMAT,
  242. OXYGEN_RATE_48000 | OXYGEN_I2S_FORMAT_LJUST |
  243. OXYGEN_I2S_MCLK_128 | OXYGEN_I2S_BITS_16 |
  244. OXYGEN_I2S_MASTER | OXYGEN_I2S_BCLK_64);
  245. oxygen_write32_masked(chip, OXYGEN_SPDIF_CONTROL,
  246. OXYGEN_SPDIF_SENSE_MASK |
  247. OXYGEN_SPDIF_LOCK_MASK |
  248. OXYGEN_SPDIF_RATE_MASK |
  249. OXYGEN_SPDIF_LOCK_PAR |
  250. OXYGEN_SPDIF_IN_CLOCK_96,
  251. OXYGEN_SPDIF_OUT_ENABLE |
  252. OXYGEN_SPDIF_LOOPBACK |
  253. OXYGEN_SPDIF_SENSE_MASK |
  254. OXYGEN_SPDIF_LOCK_MASK |
  255. OXYGEN_SPDIF_RATE_MASK |
  256. OXYGEN_SPDIF_SENSE_PAR |
  257. OXYGEN_SPDIF_LOCK_PAR |
  258. OXYGEN_SPDIF_IN_CLOCK_MASK);
  259. oxygen_write32(chip, OXYGEN_SPDIF_OUTPUT_BITS, chip->spdif_bits);
  260. oxygen_clear_bits8(chip, OXYGEN_MPU401_CONTROL, OXYGEN_MPU401_LOOPBACK);
  261. oxygen_write8(chip, OXYGEN_GPI_INTERRUPT_MASK, 0);
  262. oxygen_write16(chip, OXYGEN_GPIO_INTERRUPT_MASK, 0);
  263. oxygen_write16(chip, OXYGEN_PLAY_ROUTING,
  264. OXYGEN_PLAY_MULTICH_I2S_DAC |
  265. OXYGEN_PLAY_SPDIF_SPDIF |
  266. (0 << OXYGEN_PLAY_DAC0_SOURCE_SHIFT) |
  267. (1 << OXYGEN_PLAY_DAC1_SOURCE_SHIFT) |
  268. (2 << OXYGEN_PLAY_DAC2_SOURCE_SHIFT) |
  269. (3 << OXYGEN_PLAY_DAC3_SOURCE_SHIFT));
  270. oxygen_write8(chip, OXYGEN_REC_ROUTING,
  271. OXYGEN_REC_A_ROUTE_I2S_ADC_1 |
  272. OXYGEN_REC_B_ROUTE_I2S_ADC_2 |
  273. OXYGEN_REC_C_ROUTE_SPDIF);
  274. oxygen_write8(chip, OXYGEN_ADC_MONITOR, 0);
  275. oxygen_write8(chip, OXYGEN_A_MONITOR_ROUTING,
  276. (0 << OXYGEN_A_MONITOR_ROUTE_0_SHIFT) |
  277. (1 << OXYGEN_A_MONITOR_ROUTE_1_SHIFT) |
  278. (2 << OXYGEN_A_MONITOR_ROUTE_2_SHIFT) |
  279. (3 << OXYGEN_A_MONITOR_ROUTE_3_SHIFT));
  280. oxygen_write8(chip, OXYGEN_AC97_INTERRUPT_MASK, 0);
  281. oxygen_write32(chip, OXYGEN_AC97_OUT_CONFIG, 0);
  282. oxygen_write32(chip, OXYGEN_AC97_IN_CONFIG, 0);
  283. if (!(chip->has_ac97_0 | chip->has_ac97_1))
  284. oxygen_set_bits16(chip, OXYGEN_AC97_CONTROL,
  285. OXYGEN_AC97_CLOCK_DISABLE);
  286. if (!chip->has_ac97_0) {
  287. oxygen_set_bits16(chip, OXYGEN_AC97_CONTROL,
  288. OXYGEN_AC97_NO_CODEC_0);
  289. } else {
  290. oxygen_write_ac97(chip, 0, AC97_RESET, 0);
  291. msleep(1);
  292. oxygen_ac97_set_bits(chip, 0, CM9780_GPIO_SETUP,
  293. CM9780_GPIO0IO | CM9780_GPIO1IO);
  294. oxygen_ac97_set_bits(chip, 0, CM9780_MIXER,
  295. CM9780_BSTSEL | CM9780_STRO_MIC |
  296. CM9780_MIX2FR | CM9780_PCBSW);
  297. oxygen_ac97_set_bits(chip, 0, CM9780_JACK,
  298. CM9780_RSOE | CM9780_CBOE |
  299. CM9780_SSOE | CM9780_FROE |
  300. CM9780_MIC2MIC | CM9780_LI2LI);
  301. oxygen_write_ac97(chip, 0, AC97_MASTER, 0x0000);
  302. oxygen_write_ac97(chip, 0, AC97_PC_BEEP, 0x8000);
  303. oxygen_write_ac97(chip, 0, AC97_MIC, 0x8808);
  304. oxygen_write_ac97(chip, 0, AC97_LINE, 0x0808);
  305. oxygen_write_ac97(chip, 0, AC97_CD, 0x8808);
  306. oxygen_write_ac97(chip, 0, AC97_VIDEO, 0x8808);
  307. oxygen_write_ac97(chip, 0, AC97_AUX, 0x8808);
  308. oxygen_write_ac97(chip, 0, AC97_REC_GAIN, 0x8000);
  309. oxygen_write_ac97(chip, 0, AC97_CENTER_LFE_MASTER, 0x8080);
  310. oxygen_write_ac97(chip, 0, AC97_SURROUND_MASTER, 0x8080);
  311. oxygen_ac97_clear_bits(chip, 0,
  312. CM9780_GPIO_STATUS, CM9780_GPO0);
  313. /* power down unused ADCs and DACs */
  314. oxygen_ac97_set_bits(chip, 0, AC97_POWERDOWN,
  315. AC97_PD_PR0 | AC97_PD_PR1);
  316. oxygen_ac97_set_bits(chip, 0, AC97_EXTENDED_STATUS,
  317. AC97_EA_PRI | AC97_EA_PRJ | AC97_EA_PRK);
  318. }
  319. if (chip->has_ac97_1) {
  320. oxygen_set_bits32(chip, OXYGEN_AC97_OUT_CONFIG,
  321. OXYGEN_AC97_CODEC1_SLOT3 |
  322. OXYGEN_AC97_CODEC1_SLOT4);
  323. oxygen_write_ac97(chip, 1, AC97_RESET, 0);
  324. msleep(1);
  325. oxygen_write_ac97(chip, 1, AC97_MASTER, 0x0000);
  326. oxygen_write_ac97(chip, 1, AC97_HEADPHONE, 0x8000);
  327. oxygen_write_ac97(chip, 1, AC97_PC_BEEP, 0x8000);
  328. oxygen_write_ac97(chip, 1, AC97_MIC, 0x8808);
  329. oxygen_write_ac97(chip, 1, AC97_LINE, 0x8808);
  330. oxygen_write_ac97(chip, 1, AC97_CD, 0x8808);
  331. oxygen_write_ac97(chip, 1, AC97_VIDEO, 0x8808);
  332. oxygen_write_ac97(chip, 1, AC97_AUX, 0x8808);
  333. oxygen_write_ac97(chip, 1, AC97_PCM, 0x0808);
  334. oxygen_write_ac97(chip, 1, AC97_REC_SEL, 0x0000);
  335. oxygen_write_ac97(chip, 1, AC97_REC_GAIN, 0x8000);
  336. oxygen_ac97_clear_bits(chip, 1, AC97_REC_GAIN, 0x1c00);
  337. oxygen_ac97_set_bits(chip, 1, 0x6a, 0x0040);
  338. }
  339. }
  340. static void oxygen_card_free(struct snd_card *card)
  341. {
  342. struct oxygen *chip = card->private_data;
  343. spin_lock_irq(&chip->reg_lock);
  344. chip->interrupt_mask = 0;
  345. chip->pcm_running = 0;
  346. oxygen_write16(chip, OXYGEN_DMA_STATUS, 0);
  347. oxygen_write16(chip, OXYGEN_INTERRUPT_MASK, 0);
  348. spin_unlock_irq(&chip->reg_lock);
  349. if (chip->irq >= 0) {
  350. free_irq(chip->irq, chip);
  351. synchronize_irq(chip->irq);
  352. }
  353. flush_scheduled_work();
  354. chip->model->cleanup(chip);
  355. mutex_destroy(&chip->mutex);
  356. pci_release_regions(chip->pci);
  357. pci_disable_device(chip->pci);
  358. }
  359. int __devinit oxygen_pci_probe(struct pci_dev *pci, int index, char *id,
  360. int midi, const struct oxygen_model *model)
  361. {
  362. struct snd_card *card;
  363. struct oxygen *chip;
  364. int err;
  365. card = snd_card_new(index, id, model->owner,
  366. sizeof *chip + model->model_data_size);
  367. if (!card)
  368. return -ENOMEM;
  369. chip = card->private_data;
  370. chip->card = card;
  371. chip->pci = pci;
  372. chip->irq = -1;
  373. chip->model = model;
  374. chip->model_data = chip + 1;
  375. spin_lock_init(&chip->reg_lock);
  376. mutex_init(&chip->mutex);
  377. INIT_WORK(&chip->spdif_input_bits_work,
  378. oxygen_spdif_input_bits_changed);
  379. err = pci_enable_device(pci);
  380. if (err < 0)
  381. goto err_card;
  382. err = pci_request_regions(pci, model->chip);
  383. if (err < 0) {
  384. snd_printk(KERN_ERR "cannot reserve PCI resources\n");
  385. goto err_pci_enable;
  386. }
  387. if (!(pci_resource_flags(pci, 0) & IORESOURCE_IO) ||
  388. pci_resource_len(pci, 0) < 0x100) {
  389. snd_printk(KERN_ERR "invalid PCI I/O range\n");
  390. err = -ENXIO;
  391. goto err_pci_regions;
  392. }
  393. chip->addr = pci_resource_start(pci, 0);
  394. pci_set_master(pci);
  395. snd_card_set_dev(card, &pci->dev);
  396. card->private_free = oxygen_card_free;
  397. oxygen_init(chip);
  398. model->init(chip);
  399. err = request_irq(pci->irq, oxygen_interrupt, IRQF_SHARED,
  400. model->chip, chip);
  401. if (err < 0) {
  402. snd_printk(KERN_ERR "cannot grab interrupt %d\n", pci->irq);
  403. goto err_card;
  404. }
  405. chip->irq = pci->irq;
  406. strcpy(card->driver, model->chip);
  407. strcpy(card->shortname, model->shortname);
  408. sprintf(card->longname, "%s (rev %u) at %#lx, irq %i",
  409. model->longname, chip->revision, chip->addr, chip->irq);
  410. strcpy(card->mixername, model->chip);
  411. snd_component_add(card, model->chip);
  412. err = oxygen_pcm_init(chip);
  413. if (err < 0)
  414. goto err_card;
  415. err = oxygen_mixer_init(chip);
  416. if (err < 0)
  417. goto err_card;
  418. oxygen_write8_masked(chip, OXYGEN_MISC,
  419. midi ? OXYGEN_MISC_MIDI : 0, OXYGEN_MISC_MIDI);
  420. if (midi) {
  421. err = snd_mpu401_uart_new(card, 0, MPU401_HW_CMIPCI,
  422. chip->addr + OXYGEN_MPU401,
  423. MPU401_INFO_INTEGRATED, 0, 0,
  424. &chip->midi);
  425. if (err < 0)
  426. goto err_card;
  427. }
  428. oxygen_proc_init(chip);
  429. spin_lock_irq(&chip->reg_lock);
  430. chip->interrupt_mask |= OXYGEN_INT_SPDIF_IN_DETECT;
  431. oxygen_write16(chip, OXYGEN_INTERRUPT_MASK, chip->interrupt_mask);
  432. spin_unlock_irq(&chip->reg_lock);
  433. err = snd_card_register(card);
  434. if (err < 0)
  435. goto err_card;
  436. pci_set_drvdata(pci, card);
  437. return 0;
  438. err_pci_regions:
  439. pci_release_regions(pci);
  440. err_pci_enable:
  441. pci_disable_device(pci);
  442. err_card:
  443. snd_card_free(card);
  444. return err;
  445. }
  446. EXPORT_SYMBOL(oxygen_pci_probe);
  447. void __devexit oxygen_pci_remove(struct pci_dev *pci)
  448. {
  449. snd_card_free(pci_get_drvdata(pci));
  450. pci_set_drvdata(pci, NULL);
  451. }
  452. EXPORT_SYMBOL(oxygen_pci_remove);