4965-mac.c 176 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325332633273328332933303331333233333334333533363337333833393340334133423343334433453346334733483349335033513352335333543355335633573358335933603361336233633364336533663367336833693370337133723373337433753376337733783379338033813382338333843385338633873388338933903391339233933394339533963397339833993400340134023403340434053406340734083409341034113412341334143415341634173418341934203421342234233424342534263427342834293430343134323433343434353436343734383439344034413442344334443445344634473448344934503451345234533454345534563457345834593460346134623463346434653466346734683469347034713472347334743475347634773478347934803481348234833484348534863487348834893490349134923493349434953496349734983499350035013502350335043505350635073508350935103511351235133514351535163517351835193520352135223523352435253526352735283529353035313532353335343535353635373538353935403541354235433544354535463547354835493550355135523553355435553556355735583559356035613562356335643565356635673568356935703571357235733574357535763577357835793580358135823583358435853586358735883589359035913592359335943595359635973598359936003601360236033604360536063607360836093610361136123613361436153616361736183619362036213622362336243625362636273628362936303631363236333634363536363637363836393640364136423643364436453646364736483649365036513652365336543655365636573658365936603661366236633664366536663667366836693670367136723673367436753676367736783679368036813682368336843685368636873688368936903691369236933694369536963697369836993700370137023703370437053706370737083709371037113712371337143715371637173718371937203721372237233724372537263727372837293730373137323733373437353736373737383739374037413742374337443745374637473748374937503751375237533754375537563757375837593760376137623763376437653766376737683769377037713772377337743775377637773778377937803781378237833784378537863787378837893790379137923793379437953796379737983799380038013802380338043805380638073808380938103811381238133814381538163817381838193820382138223823382438253826382738283829383038313832383338343835383638373838383938403841384238433844384538463847384838493850385138523853385438553856385738583859386038613862386338643865386638673868386938703871387238733874387538763877387838793880388138823883388438853886388738883889389038913892389338943895389638973898389939003901390239033904390539063907390839093910391139123913391439153916391739183919392039213922392339243925392639273928392939303931393239333934393539363937393839393940394139423943394439453946394739483949395039513952395339543955395639573958395939603961396239633964396539663967396839693970397139723973397439753976397739783979398039813982398339843985398639873988398939903991399239933994399539963997399839994000400140024003400440054006400740084009401040114012401340144015401640174018401940204021402240234024402540264027402840294030403140324033403440354036403740384039404040414042404340444045404640474048404940504051405240534054405540564057405840594060406140624063406440654066406740684069407040714072407340744075407640774078407940804081408240834084408540864087408840894090409140924093409440954096409740984099410041014102410341044105410641074108410941104111411241134114411541164117411841194120412141224123412441254126412741284129413041314132413341344135413641374138413941404141414241434144414541464147414841494150415141524153415441554156415741584159416041614162416341644165416641674168416941704171417241734174417541764177417841794180418141824183418441854186418741884189419041914192419341944195419641974198419942004201420242034204420542064207420842094210421142124213421442154216421742184219422042214222422342244225422642274228422942304231423242334234423542364237423842394240424142424243424442454246424742484249425042514252425342544255425642574258425942604261426242634264426542664267426842694270427142724273427442754276427742784279428042814282428342844285428642874288428942904291429242934294429542964297429842994300430143024303430443054306430743084309431043114312431343144315431643174318431943204321432243234324432543264327432843294330433143324333433443354336433743384339434043414342434343444345434643474348434943504351435243534354435543564357435843594360436143624363436443654366436743684369437043714372437343744375437643774378437943804381438243834384438543864387438843894390439143924393439443954396439743984399440044014402440344044405440644074408440944104411441244134414441544164417441844194420442144224423442444254426442744284429443044314432443344344435443644374438443944404441444244434444444544464447444844494450445144524453445444554456445744584459446044614462446344644465446644674468446944704471447244734474447544764477447844794480448144824483448444854486448744884489449044914492449344944495449644974498449945004501450245034504450545064507450845094510451145124513451445154516451745184519452045214522452345244525452645274528452945304531453245334534453545364537453845394540454145424543454445454546454745484549455045514552455345544555455645574558455945604561456245634564456545664567456845694570457145724573457445754576457745784579458045814582458345844585458645874588458945904591459245934594459545964597459845994600460146024603460446054606460746084609461046114612461346144615461646174618461946204621462246234624462546264627462846294630463146324633463446354636463746384639464046414642464346444645464646474648464946504651465246534654465546564657465846594660466146624663466446654666466746684669467046714672467346744675467646774678467946804681468246834684468546864687468846894690469146924693469446954696469746984699470047014702470347044705470647074708470947104711471247134714471547164717471847194720472147224723472447254726472747284729473047314732473347344735473647374738473947404741474247434744474547464747474847494750475147524753475447554756475747584759476047614762476347644765476647674768476947704771477247734774477547764777477847794780478147824783478447854786478747884789479047914792479347944795479647974798479948004801480248034804480548064807480848094810481148124813481448154816481748184819482048214822482348244825482648274828482948304831483248334834483548364837483848394840484148424843484448454846484748484849485048514852485348544855485648574858485948604861486248634864486548664867486848694870487148724873487448754876487748784879488048814882488348844885488648874888488948904891489248934894489548964897489848994900490149024903490449054906490749084909491049114912491349144915491649174918491949204921492249234924492549264927492849294930493149324933493449354936493749384939494049414942494349444945494649474948494949504951495249534954495549564957495849594960496149624963496449654966496749684969497049714972497349744975497649774978497949804981498249834984498549864987498849894990499149924993499449954996499749984999500050015002500350045005500650075008500950105011501250135014501550165017501850195020502150225023502450255026502750285029503050315032503350345035503650375038503950405041504250435044504550465047504850495050505150525053505450555056505750585059506050615062506350645065506650675068506950705071507250735074507550765077507850795080508150825083508450855086508750885089509050915092509350945095509650975098509951005101510251035104510551065107510851095110511151125113511451155116511751185119512051215122512351245125512651275128512951305131513251335134513551365137513851395140514151425143514451455146514751485149515051515152515351545155515651575158515951605161516251635164516551665167516851695170517151725173517451755176517751785179518051815182518351845185518651875188518951905191519251935194519551965197519851995200520152025203520452055206520752085209521052115212521352145215521652175218521952205221522252235224522552265227522852295230523152325233523452355236523752385239524052415242524352445245524652475248524952505251525252535254525552565257525852595260526152625263526452655266526752685269527052715272527352745275527652775278527952805281528252835284528552865287528852895290529152925293529452955296529752985299530053015302530353045305530653075308530953105311531253135314531553165317531853195320532153225323532453255326532753285329533053315332533353345335533653375338533953405341534253435344534553465347534853495350535153525353535453555356535753585359536053615362536353645365536653675368536953705371537253735374537553765377537853795380538153825383538453855386538753885389539053915392539353945395539653975398539954005401540254035404540554065407540854095410541154125413541454155416541754185419542054215422542354245425542654275428542954305431543254335434543554365437543854395440544154425443544454455446544754485449545054515452545354545455545654575458545954605461546254635464546554665467546854695470547154725473547454755476547754785479548054815482548354845485548654875488548954905491549254935494549554965497549854995500550155025503550455055506550755085509551055115512551355145515551655175518551955205521552255235524552555265527552855295530553155325533553455355536553755385539554055415542554355445545554655475548554955505551555255535554555555565557555855595560556155625563556455655566556755685569557055715572557355745575557655775578557955805581558255835584558555865587558855895590559155925593559455955596559755985599560056015602560356045605560656075608560956105611561256135614561556165617561856195620562156225623562456255626562756285629563056315632563356345635563656375638563956405641564256435644564556465647564856495650565156525653565456555656565756585659566056615662566356645665566656675668566956705671567256735674567556765677567856795680568156825683568456855686568756885689569056915692569356945695569656975698569957005701570257035704570557065707570857095710571157125713571457155716571757185719572057215722572357245725572657275728572957305731573257335734573557365737573857395740574157425743574457455746574757485749575057515752575357545755575657575758575957605761576257635764576557665767576857695770577157725773577457755776577757785779578057815782578357845785578657875788578957905791579257935794579557965797579857995800580158025803580458055806580758085809581058115812581358145815581658175818581958205821582258235824582558265827582858295830583158325833583458355836583758385839584058415842584358445845584658475848584958505851585258535854585558565857585858595860586158625863586458655866586758685869587058715872587358745875587658775878587958805881588258835884588558865887588858895890589158925893589458955896589758985899590059015902590359045905590659075908590959105911591259135914591559165917591859195920592159225923592459255926592759285929593059315932593359345935593659375938593959405941594259435944594559465947594859495950595159525953595459555956595759585959596059615962596359645965596659675968596959705971597259735974597559765977597859795980598159825983598459855986598759885989599059915992599359945995599659975998599960006001600260036004600560066007600860096010601160126013601460156016601760186019602060216022602360246025602660276028602960306031603260336034603560366037603860396040604160426043604460456046604760486049605060516052605360546055605660576058605960606061606260636064606560666067606860696070607160726073607460756076607760786079608060816082608360846085608660876088608960906091609260936094609560966097609860996100610161026103610461056106610761086109611061116112611361146115611661176118611961206121612261236124612561266127612861296130613161326133613461356136613761386139614061416142614361446145614661476148614961506151615261536154615561566157615861596160616161626163616461656166616761686169617061716172617361746175617661776178617961806181618261836184618561866187618861896190619161926193619461956196619761986199620062016202620362046205620662076208620962106211621262136214621562166217621862196220622162226223622462256226622762286229623062316232623362346235623662376238623962406241624262436244624562466247624862496250625162526253625462556256625762586259626062616262626362646265626662676268626962706271627262736274627562766277627862796280628162826283628462856286628762886289629062916292629362946295629662976298629963006301630263036304630563066307630863096310631163126313631463156316631763186319632063216322632363246325632663276328632963306331633263336334633563366337633863396340634163426343634463456346634763486349635063516352635363546355635663576358635963606361636263636364636563666367636863696370637163726373637463756376637763786379638063816382638363846385638663876388638963906391639263936394639563966397639863996400640164026403640464056406640764086409641064116412641364146415641664176418641964206421642264236424642564266427642864296430643164326433643464356436643764386439644064416442644364446445644664476448644964506451645264536454645564566457645864596460646164626463646464656466646764686469647064716472647364746475647664776478647964806481648264836484648564866487648864896490649164926493649464956496649764986499650065016502650365046505
  1. /******************************************************************************
  2. *
  3. * Copyright(c) 2003 - 2011 Intel Corporation. All rights reserved.
  4. *
  5. * Portions of this file are derived from the ipw3945 project, as well
  6. * as portions of the ieee80211 subsystem header files.
  7. *
  8. * This program is free software; you can redistribute it and/or modify it
  9. * under the terms of version 2 of the GNU General Public License as
  10. * published by the Free Software Foundation.
  11. *
  12. * This program is distributed in the hope that it will be useful, but WITHOUT
  13. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  14. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  15. * more details.
  16. *
  17. * You should have received a copy of the GNU General Public License along with
  18. * this program; if not, write to the Free Software Foundation, Inc.,
  19. * 51 Franklin Street, Fifth Floor, Boston, MA 02110, USA
  20. *
  21. * The full GNU General Public License is included in this distribution in the
  22. * file called LICENSE.
  23. *
  24. * Contact Information:
  25. * Intel Linux Wireless <ilw@linux.intel.com>
  26. * Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497
  27. *
  28. *****************************************************************************/
  29. #define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
  30. #include <linux/kernel.h>
  31. #include <linux/module.h>
  32. #include <linux/init.h>
  33. #include <linux/pci.h>
  34. #include <linux/pci-aspm.h>
  35. #include <linux/slab.h>
  36. #include <linux/dma-mapping.h>
  37. #include <linux/delay.h>
  38. #include <linux/sched.h>
  39. #include <linux/skbuff.h>
  40. #include <linux/netdevice.h>
  41. #include <linux/firmware.h>
  42. #include <linux/etherdevice.h>
  43. #include <linux/if_arp.h>
  44. #include <net/mac80211.h>
  45. #include <asm/div64.h>
  46. #define DRV_NAME "iwl4965"
  47. #include "common.h"
  48. #include "4965.h"
  49. /******************************************************************************
  50. *
  51. * module boiler plate
  52. *
  53. ******************************************************************************/
  54. /*
  55. * module name, copyright, version, etc.
  56. */
  57. #define DRV_DESCRIPTION "Intel(R) Wireless WiFi 4965 driver for Linux"
  58. #ifdef CONFIG_IWLEGACY_DEBUG
  59. #define VD "d"
  60. #else
  61. #define VD
  62. #endif
  63. #define DRV_VERSION IWLWIFI_VERSION VD
  64. MODULE_DESCRIPTION(DRV_DESCRIPTION);
  65. MODULE_VERSION(DRV_VERSION);
  66. MODULE_AUTHOR(DRV_COPYRIGHT " " DRV_AUTHOR);
  67. MODULE_LICENSE("GPL");
  68. MODULE_ALIAS("iwl4965");
  69. void
  70. il4965_check_abort_status(struct il_priv *il, u8 frame_count, u32 status)
  71. {
  72. if (frame_count == 1 && status == TX_STATUS_FAIL_RFKILL_FLUSH) {
  73. IL_ERR("Tx flush command to flush out all frames\n");
  74. if (!test_bit(S_EXIT_PENDING, &il->status))
  75. queue_work(il->workqueue, &il->tx_flush);
  76. }
  77. }
  78. /*
  79. * EEPROM
  80. */
  81. struct il_mod_params il4965_mod_params = {
  82. .amsdu_size_8K = 1,
  83. .restart_fw = 1,
  84. /* the rest are 0 by default */
  85. };
  86. void
  87. il4965_rx_queue_reset(struct il_priv *il, struct il_rx_queue *rxq)
  88. {
  89. unsigned long flags;
  90. int i;
  91. spin_lock_irqsave(&rxq->lock, flags);
  92. INIT_LIST_HEAD(&rxq->rx_free);
  93. INIT_LIST_HEAD(&rxq->rx_used);
  94. /* Fill the rx_used queue with _all_ of the Rx buffers */
  95. for (i = 0; i < RX_FREE_BUFFERS + RX_QUEUE_SIZE; i++) {
  96. /* In the reset function, these buffers may have been allocated
  97. * to an SKB, so we need to unmap and free potential storage */
  98. if (rxq->pool[i].page != NULL) {
  99. pci_unmap_page(il->pci_dev, rxq->pool[i].page_dma,
  100. PAGE_SIZE << il->hw_params.rx_page_order,
  101. PCI_DMA_FROMDEVICE);
  102. __il_free_pages(il, rxq->pool[i].page);
  103. rxq->pool[i].page = NULL;
  104. }
  105. list_add_tail(&rxq->pool[i].list, &rxq->rx_used);
  106. }
  107. for (i = 0; i < RX_QUEUE_SIZE; i++)
  108. rxq->queue[i] = NULL;
  109. /* Set us so that we have processed and used all buffers, but have
  110. * not restocked the Rx queue with fresh buffers */
  111. rxq->read = rxq->write = 0;
  112. rxq->write_actual = 0;
  113. rxq->free_count = 0;
  114. spin_unlock_irqrestore(&rxq->lock, flags);
  115. }
  116. int
  117. il4965_rx_init(struct il_priv *il, struct il_rx_queue *rxq)
  118. {
  119. u32 rb_size;
  120. const u32 rfdnlog = RX_QUEUE_SIZE_LOG; /* 256 RBDs */
  121. u32 rb_timeout = 0;
  122. if (il->cfg->mod_params->amsdu_size_8K)
  123. rb_size = FH49_RCSR_RX_CONFIG_REG_VAL_RB_SIZE_8K;
  124. else
  125. rb_size = FH49_RCSR_RX_CONFIG_REG_VAL_RB_SIZE_4K;
  126. /* Stop Rx DMA */
  127. il_wr(il, FH49_MEM_RCSR_CHNL0_CONFIG_REG, 0);
  128. /* Reset driver's Rx queue write idx */
  129. il_wr(il, FH49_RSCSR_CHNL0_RBDCB_WPTR_REG, 0);
  130. /* Tell device where to find RBD circular buffer in DRAM */
  131. il_wr(il, FH49_RSCSR_CHNL0_RBDCB_BASE_REG, (u32) (rxq->bd_dma >> 8));
  132. /* Tell device where in DRAM to update its Rx status */
  133. il_wr(il, FH49_RSCSR_CHNL0_STTS_WPTR_REG, rxq->rb_stts_dma >> 4);
  134. /* Enable Rx DMA
  135. * Direct rx interrupts to hosts
  136. * Rx buffer size 4 or 8k
  137. * RB timeout 0x10
  138. * 256 RBDs
  139. */
  140. il_wr(il, FH49_MEM_RCSR_CHNL0_CONFIG_REG,
  141. FH49_RCSR_RX_CONFIG_CHNL_EN_ENABLE_VAL |
  142. FH49_RCSR_CHNL0_RX_CONFIG_IRQ_DEST_INT_HOST_VAL |
  143. FH49_RCSR_CHNL0_RX_CONFIG_SINGLE_FRAME_MSK |
  144. rb_size |
  145. (rb_timeout << FH49_RCSR_RX_CONFIG_REG_IRQ_RBTH_POS) |
  146. (rfdnlog << FH49_RCSR_RX_CONFIG_RBDCB_SIZE_POS));
  147. /* Set interrupt coalescing timer to default (2048 usecs) */
  148. il_write8(il, CSR_INT_COALESCING, IL_HOST_INT_TIMEOUT_DEF);
  149. return 0;
  150. }
  151. static void
  152. il4965_set_pwr_vmain(struct il_priv *il)
  153. {
  154. /*
  155. * (for documentation purposes)
  156. * to set power to V_AUX, do:
  157. if (pci_pme_capable(il->pci_dev, PCI_D3cold))
  158. il_set_bits_mask_prph(il, APMG_PS_CTRL_REG,
  159. APMG_PS_CTRL_VAL_PWR_SRC_VAUX,
  160. ~APMG_PS_CTRL_MSK_PWR_SRC);
  161. */
  162. il_set_bits_mask_prph(il, APMG_PS_CTRL_REG,
  163. APMG_PS_CTRL_VAL_PWR_SRC_VMAIN,
  164. ~APMG_PS_CTRL_MSK_PWR_SRC);
  165. }
  166. int
  167. il4965_hw_nic_init(struct il_priv *il)
  168. {
  169. unsigned long flags;
  170. struct il_rx_queue *rxq = &il->rxq;
  171. int ret;
  172. /* nic_init */
  173. spin_lock_irqsave(&il->lock, flags);
  174. il->cfg->ops->lib->apm_ops.init(il);
  175. /* Set interrupt coalescing calibration timer to default (512 usecs) */
  176. il_write8(il, CSR_INT_COALESCING, IL_HOST_INT_CALIB_TIMEOUT_DEF);
  177. spin_unlock_irqrestore(&il->lock, flags);
  178. il4965_set_pwr_vmain(il);
  179. il->cfg->ops->lib->apm_ops.config(il);
  180. /* Allocate the RX queue, or reset if it is already allocated */
  181. if (!rxq->bd) {
  182. ret = il_rx_queue_alloc(il);
  183. if (ret) {
  184. IL_ERR("Unable to initialize Rx queue\n");
  185. return -ENOMEM;
  186. }
  187. } else
  188. il4965_rx_queue_reset(il, rxq);
  189. il4965_rx_replenish(il);
  190. il4965_rx_init(il, rxq);
  191. spin_lock_irqsave(&il->lock, flags);
  192. rxq->need_update = 1;
  193. il_rx_queue_update_write_ptr(il, rxq);
  194. spin_unlock_irqrestore(&il->lock, flags);
  195. /* Allocate or reset and init all Tx and Command queues */
  196. if (!il->txq) {
  197. ret = il4965_txq_ctx_alloc(il);
  198. if (ret)
  199. return ret;
  200. } else
  201. il4965_txq_ctx_reset(il);
  202. set_bit(S_INIT, &il->status);
  203. return 0;
  204. }
  205. /**
  206. * il4965_dma_addr2rbd_ptr - convert a DMA address to a uCode read buffer ptr
  207. */
  208. static inline __le32
  209. il4965_dma_addr2rbd_ptr(struct il_priv *il, dma_addr_t dma_addr)
  210. {
  211. return cpu_to_le32((u32) (dma_addr >> 8));
  212. }
  213. /**
  214. * il4965_rx_queue_restock - refill RX queue from pre-allocated pool
  215. *
  216. * If there are slots in the RX queue that need to be restocked,
  217. * and we have free pre-allocated buffers, fill the ranks as much
  218. * as we can, pulling from rx_free.
  219. *
  220. * This moves the 'write' idx forward to catch up with 'processed', and
  221. * also updates the memory address in the firmware to reference the new
  222. * target buffer.
  223. */
  224. void
  225. il4965_rx_queue_restock(struct il_priv *il)
  226. {
  227. struct il_rx_queue *rxq = &il->rxq;
  228. struct list_head *element;
  229. struct il_rx_buf *rxb;
  230. unsigned long flags;
  231. spin_lock_irqsave(&rxq->lock, flags);
  232. while (il_rx_queue_space(rxq) > 0 && rxq->free_count) {
  233. /* The overwritten rxb must be a used one */
  234. rxb = rxq->queue[rxq->write];
  235. BUG_ON(rxb && rxb->page);
  236. /* Get next free Rx buffer, remove from free list */
  237. element = rxq->rx_free.next;
  238. rxb = list_entry(element, struct il_rx_buf, list);
  239. list_del(element);
  240. /* Point to Rx buffer via next RBD in circular buffer */
  241. rxq->bd[rxq->write] =
  242. il4965_dma_addr2rbd_ptr(il, rxb->page_dma);
  243. rxq->queue[rxq->write] = rxb;
  244. rxq->write = (rxq->write + 1) & RX_QUEUE_MASK;
  245. rxq->free_count--;
  246. }
  247. spin_unlock_irqrestore(&rxq->lock, flags);
  248. /* If the pre-allocated buffer pool is dropping low, schedule to
  249. * refill it */
  250. if (rxq->free_count <= RX_LOW_WATERMARK)
  251. queue_work(il->workqueue, &il->rx_replenish);
  252. /* If we've added more space for the firmware to place data, tell it.
  253. * Increment device's write pointer in multiples of 8. */
  254. if (rxq->write_actual != (rxq->write & ~0x7)) {
  255. spin_lock_irqsave(&rxq->lock, flags);
  256. rxq->need_update = 1;
  257. spin_unlock_irqrestore(&rxq->lock, flags);
  258. il_rx_queue_update_write_ptr(il, rxq);
  259. }
  260. }
  261. /**
  262. * il4965_rx_replenish - Move all used packet from rx_used to rx_free
  263. *
  264. * When moving to rx_free an SKB is allocated for the slot.
  265. *
  266. * Also restock the Rx queue via il_rx_queue_restock.
  267. * This is called as a scheduled work item (except for during initialization)
  268. */
  269. static void
  270. il4965_rx_allocate(struct il_priv *il, gfp_t priority)
  271. {
  272. struct il_rx_queue *rxq = &il->rxq;
  273. struct list_head *element;
  274. struct il_rx_buf *rxb;
  275. struct page *page;
  276. unsigned long flags;
  277. gfp_t gfp_mask = priority;
  278. while (1) {
  279. spin_lock_irqsave(&rxq->lock, flags);
  280. if (list_empty(&rxq->rx_used)) {
  281. spin_unlock_irqrestore(&rxq->lock, flags);
  282. return;
  283. }
  284. spin_unlock_irqrestore(&rxq->lock, flags);
  285. if (rxq->free_count > RX_LOW_WATERMARK)
  286. gfp_mask |= __GFP_NOWARN;
  287. if (il->hw_params.rx_page_order > 0)
  288. gfp_mask |= __GFP_COMP;
  289. /* Alloc a new receive buffer */
  290. page = alloc_pages(gfp_mask, il->hw_params.rx_page_order);
  291. if (!page) {
  292. if (net_ratelimit())
  293. D_INFO("alloc_pages failed, " "order: %d\n",
  294. il->hw_params.rx_page_order);
  295. if (rxq->free_count <= RX_LOW_WATERMARK &&
  296. net_ratelimit())
  297. IL_ERR("Failed to alloc_pages with %s. "
  298. "Only %u free buffers remaining.\n",
  299. priority ==
  300. GFP_ATOMIC ? "GFP_ATOMIC" : "GFP_KERNEL",
  301. rxq->free_count);
  302. /* We don't reschedule replenish work here -- we will
  303. * call the restock method and if it still needs
  304. * more buffers it will schedule replenish */
  305. return;
  306. }
  307. spin_lock_irqsave(&rxq->lock, flags);
  308. if (list_empty(&rxq->rx_used)) {
  309. spin_unlock_irqrestore(&rxq->lock, flags);
  310. __free_pages(page, il->hw_params.rx_page_order);
  311. return;
  312. }
  313. element = rxq->rx_used.next;
  314. rxb = list_entry(element, struct il_rx_buf, list);
  315. list_del(element);
  316. spin_unlock_irqrestore(&rxq->lock, flags);
  317. BUG_ON(rxb->page);
  318. rxb->page = page;
  319. /* Get physical address of the RB */
  320. rxb->page_dma =
  321. pci_map_page(il->pci_dev, page, 0,
  322. PAGE_SIZE << il->hw_params.rx_page_order,
  323. PCI_DMA_FROMDEVICE);
  324. /* dma address must be no more than 36 bits */
  325. BUG_ON(rxb->page_dma & ~DMA_BIT_MASK(36));
  326. /* and also 256 byte aligned! */
  327. BUG_ON(rxb->page_dma & DMA_BIT_MASK(8));
  328. spin_lock_irqsave(&rxq->lock, flags);
  329. list_add_tail(&rxb->list, &rxq->rx_free);
  330. rxq->free_count++;
  331. il->alloc_rxb_page++;
  332. spin_unlock_irqrestore(&rxq->lock, flags);
  333. }
  334. }
  335. void
  336. il4965_rx_replenish(struct il_priv *il)
  337. {
  338. unsigned long flags;
  339. il4965_rx_allocate(il, GFP_KERNEL);
  340. spin_lock_irqsave(&il->lock, flags);
  341. il4965_rx_queue_restock(il);
  342. spin_unlock_irqrestore(&il->lock, flags);
  343. }
  344. void
  345. il4965_rx_replenish_now(struct il_priv *il)
  346. {
  347. il4965_rx_allocate(il, GFP_ATOMIC);
  348. il4965_rx_queue_restock(il);
  349. }
  350. /* Assumes that the skb field of the buffers in 'pool' is kept accurate.
  351. * If an SKB has been detached, the POOL needs to have its SKB set to NULL
  352. * This free routine walks the list of POOL entries and if SKB is set to
  353. * non NULL it is unmapped and freed
  354. */
  355. void
  356. il4965_rx_queue_free(struct il_priv *il, struct il_rx_queue *rxq)
  357. {
  358. int i;
  359. for (i = 0; i < RX_QUEUE_SIZE + RX_FREE_BUFFERS; i++) {
  360. if (rxq->pool[i].page != NULL) {
  361. pci_unmap_page(il->pci_dev, rxq->pool[i].page_dma,
  362. PAGE_SIZE << il->hw_params.rx_page_order,
  363. PCI_DMA_FROMDEVICE);
  364. __il_free_pages(il, rxq->pool[i].page);
  365. rxq->pool[i].page = NULL;
  366. }
  367. }
  368. dma_free_coherent(&il->pci_dev->dev, 4 * RX_QUEUE_SIZE, rxq->bd,
  369. rxq->bd_dma);
  370. dma_free_coherent(&il->pci_dev->dev, sizeof(struct il_rb_status),
  371. rxq->rb_stts, rxq->rb_stts_dma);
  372. rxq->bd = NULL;
  373. rxq->rb_stts = NULL;
  374. }
  375. int
  376. il4965_rxq_stop(struct il_priv *il)
  377. {
  378. /* stop Rx DMA */
  379. il_wr(il, FH49_MEM_RCSR_CHNL0_CONFIG_REG, 0);
  380. il_poll_bit(il, FH49_MEM_RSSR_RX_STATUS_REG,
  381. FH49_RSSR_CHNL0_RX_STATUS_CHNL_IDLE, 1000);
  382. return 0;
  383. }
  384. int
  385. il4965_hwrate_to_mac80211_idx(u32 rate_n_flags, enum ieee80211_band band)
  386. {
  387. int idx = 0;
  388. int band_offset = 0;
  389. /* HT rate format: mac80211 wants an MCS number, which is just LSB */
  390. if (rate_n_flags & RATE_MCS_HT_MSK) {
  391. idx = (rate_n_flags & 0xff);
  392. return idx;
  393. /* Legacy rate format, search for match in table */
  394. } else {
  395. if (band == IEEE80211_BAND_5GHZ)
  396. band_offset = IL_FIRST_OFDM_RATE;
  397. for (idx = band_offset; idx < RATE_COUNT_LEGACY; idx++)
  398. if (il_rates[idx].plcp == (rate_n_flags & 0xFF))
  399. return idx - band_offset;
  400. }
  401. return -1;
  402. }
  403. static int
  404. il4965_calc_rssi(struct il_priv *il, struct il_rx_phy_res *rx_resp)
  405. {
  406. /* data from PHY/DSP regarding signal strength, etc.,
  407. * contents are always there, not configurable by host. */
  408. struct il4965_rx_non_cfg_phy *ncphy =
  409. (struct il4965_rx_non_cfg_phy *)rx_resp->non_cfg_phy_buf;
  410. u32 agc =
  411. (le16_to_cpu(ncphy->agc_info) & IL49_AGC_DB_MASK) >>
  412. IL49_AGC_DB_POS;
  413. u32 valid_antennae =
  414. (le16_to_cpu(rx_resp->phy_flags) & IL49_RX_PHY_FLAGS_ANTENNAE_MASK)
  415. >> IL49_RX_PHY_FLAGS_ANTENNAE_OFFSET;
  416. u8 max_rssi = 0;
  417. u32 i;
  418. /* Find max rssi among 3 possible receivers.
  419. * These values are measured by the digital signal processor (DSP).
  420. * They should stay fairly constant even as the signal strength varies,
  421. * if the radio's automatic gain control (AGC) is working right.
  422. * AGC value (see below) will provide the "interesting" info. */
  423. for (i = 0; i < 3; i++)
  424. if (valid_antennae & (1 << i))
  425. max_rssi = max(ncphy->rssi_info[i << 1], max_rssi);
  426. D_STATS("Rssi In A %d B %d C %d Max %d AGC dB %d\n",
  427. ncphy->rssi_info[0], ncphy->rssi_info[2], ncphy->rssi_info[4],
  428. max_rssi, agc);
  429. /* dBm = max_rssi dB - agc dB - constant.
  430. * Higher AGC (higher radio gain) means lower signal. */
  431. return max_rssi - agc - IL4965_RSSI_OFFSET;
  432. }
  433. static u32
  434. il4965_translate_rx_status(struct il_priv *il, u32 decrypt_in)
  435. {
  436. u32 decrypt_out = 0;
  437. if ((decrypt_in & RX_RES_STATUS_STATION_FOUND) ==
  438. RX_RES_STATUS_STATION_FOUND)
  439. decrypt_out |=
  440. (RX_RES_STATUS_STATION_FOUND |
  441. RX_RES_STATUS_NO_STATION_INFO_MISMATCH);
  442. decrypt_out |= (decrypt_in & RX_RES_STATUS_SEC_TYPE_MSK);
  443. /* packet was not encrypted */
  444. if ((decrypt_in & RX_RES_STATUS_SEC_TYPE_MSK) ==
  445. RX_RES_STATUS_SEC_TYPE_NONE)
  446. return decrypt_out;
  447. /* packet was encrypted with unknown alg */
  448. if ((decrypt_in & RX_RES_STATUS_SEC_TYPE_MSK) ==
  449. RX_RES_STATUS_SEC_TYPE_ERR)
  450. return decrypt_out;
  451. /* decryption was not done in HW */
  452. if ((decrypt_in & RX_MPDU_RES_STATUS_DEC_DONE_MSK) !=
  453. RX_MPDU_RES_STATUS_DEC_DONE_MSK)
  454. return decrypt_out;
  455. switch (decrypt_in & RX_RES_STATUS_SEC_TYPE_MSK) {
  456. case RX_RES_STATUS_SEC_TYPE_CCMP:
  457. /* alg is CCM: check MIC only */
  458. if (!(decrypt_in & RX_MPDU_RES_STATUS_MIC_OK))
  459. /* Bad MIC */
  460. decrypt_out |= RX_RES_STATUS_BAD_ICV_MIC;
  461. else
  462. decrypt_out |= RX_RES_STATUS_DECRYPT_OK;
  463. break;
  464. case RX_RES_STATUS_SEC_TYPE_TKIP:
  465. if (!(decrypt_in & RX_MPDU_RES_STATUS_TTAK_OK)) {
  466. /* Bad TTAK */
  467. decrypt_out |= RX_RES_STATUS_BAD_KEY_TTAK;
  468. break;
  469. }
  470. /* fall through if TTAK OK */
  471. default:
  472. if (!(decrypt_in & RX_MPDU_RES_STATUS_ICV_OK))
  473. decrypt_out |= RX_RES_STATUS_BAD_ICV_MIC;
  474. else
  475. decrypt_out |= RX_RES_STATUS_DECRYPT_OK;
  476. break;
  477. }
  478. D_RX("decrypt_in:0x%x decrypt_out = 0x%x\n", decrypt_in, decrypt_out);
  479. return decrypt_out;
  480. }
  481. static void
  482. il4965_pass_packet_to_mac80211(struct il_priv *il, struct ieee80211_hdr *hdr,
  483. u16 len, u32 ampdu_status, struct il_rx_buf *rxb,
  484. struct ieee80211_rx_status *stats)
  485. {
  486. struct sk_buff *skb;
  487. __le16 fc = hdr->frame_control;
  488. /* We only process data packets if the interface is open */
  489. if (unlikely(!il->is_open)) {
  490. D_DROP("Dropping packet while interface is not open.\n");
  491. return;
  492. }
  493. /* In case of HW accelerated crypto and bad decryption, drop */
  494. if (!il->cfg->mod_params->sw_crypto &&
  495. il_set_decrypted_flag(il, hdr, ampdu_status, stats))
  496. return;
  497. skb = dev_alloc_skb(128);
  498. if (!skb) {
  499. IL_ERR("dev_alloc_skb failed\n");
  500. return;
  501. }
  502. skb_add_rx_frag(skb, 0, rxb->page, (void *)hdr - rxb_addr(rxb), len);
  503. il_update_stats(il, false, fc, len);
  504. memcpy(IEEE80211_SKB_RXCB(skb), stats, sizeof(*stats));
  505. ieee80211_rx(il->hw, skb);
  506. il->alloc_rxb_page--;
  507. rxb->page = NULL;
  508. }
  509. /* Called for N_RX (legacy ABG frames), or
  510. * N_RX_MPDU (HT high-throughput N frames). */
  511. void
  512. il4965_hdl_rx(struct il_priv *il, struct il_rx_buf *rxb)
  513. {
  514. struct ieee80211_hdr *header;
  515. struct ieee80211_rx_status rx_status;
  516. struct il_rx_pkt *pkt = rxb_addr(rxb);
  517. struct il_rx_phy_res *phy_res;
  518. __le32 rx_pkt_status;
  519. struct il_rx_mpdu_res_start *amsdu;
  520. u32 len;
  521. u32 ampdu_status;
  522. u32 rate_n_flags;
  523. /**
  524. * N_RX and N_RX_MPDU are handled differently.
  525. * N_RX: physical layer info is in this buffer
  526. * N_RX_MPDU: physical layer info was sent in separate
  527. * command and cached in il->last_phy_res
  528. *
  529. * Here we set up local variables depending on which command is
  530. * received.
  531. */
  532. if (pkt->hdr.cmd == N_RX) {
  533. phy_res = (struct il_rx_phy_res *)pkt->u.raw;
  534. header =
  535. (struct ieee80211_hdr *)(pkt->u.raw + sizeof(*phy_res) +
  536. phy_res->cfg_phy_cnt);
  537. len = le16_to_cpu(phy_res->byte_count);
  538. rx_pkt_status =
  539. *(__le32 *) (pkt->u.raw + sizeof(*phy_res) +
  540. phy_res->cfg_phy_cnt + len);
  541. ampdu_status = le32_to_cpu(rx_pkt_status);
  542. } else {
  543. if (!il->_4965.last_phy_res_valid) {
  544. IL_ERR("MPDU frame without cached PHY data\n");
  545. return;
  546. }
  547. phy_res = &il->_4965.last_phy_res;
  548. amsdu = (struct il_rx_mpdu_res_start *)pkt->u.raw;
  549. header = (struct ieee80211_hdr *)(pkt->u.raw + sizeof(*amsdu));
  550. len = le16_to_cpu(amsdu->byte_count);
  551. rx_pkt_status = *(__le32 *) (pkt->u.raw + sizeof(*amsdu) + len);
  552. ampdu_status =
  553. il4965_translate_rx_status(il, le32_to_cpu(rx_pkt_status));
  554. }
  555. if ((unlikely(phy_res->cfg_phy_cnt > 20))) {
  556. D_DROP("dsp size out of range [0,20]: %d/n",
  557. phy_res->cfg_phy_cnt);
  558. return;
  559. }
  560. if (!(rx_pkt_status & RX_RES_STATUS_NO_CRC32_ERROR) ||
  561. !(rx_pkt_status & RX_RES_STATUS_NO_RXE_OVERFLOW)) {
  562. D_RX("Bad CRC or FIFO: 0x%08X.\n", le32_to_cpu(rx_pkt_status));
  563. return;
  564. }
  565. /* This will be used in several places later */
  566. rate_n_flags = le32_to_cpu(phy_res->rate_n_flags);
  567. /* rx_status carries information about the packet to mac80211 */
  568. rx_status.mactime = le64_to_cpu(phy_res->timestamp);
  569. rx_status.band =
  570. (phy_res->
  571. phy_flags & RX_RES_PHY_FLAGS_BAND_24_MSK) ? IEEE80211_BAND_2GHZ :
  572. IEEE80211_BAND_5GHZ;
  573. rx_status.freq =
  574. ieee80211_channel_to_frequency(le16_to_cpu(phy_res->channel),
  575. rx_status.band);
  576. rx_status.rate_idx =
  577. il4965_hwrate_to_mac80211_idx(rate_n_flags, rx_status.band);
  578. rx_status.flag = 0;
  579. /* TSF isn't reliable. In order to allow smooth user experience,
  580. * this W/A doesn't propagate it to the mac80211 */
  581. /*rx_status.flag |= RX_FLAG_MACTIME_MPDU; */
  582. il->ucode_beacon_time = le32_to_cpu(phy_res->beacon_time_stamp);
  583. /* Find max signal strength (dBm) among 3 antenna/receiver chains */
  584. rx_status.signal = il4965_calc_rssi(il, phy_res);
  585. il_dbg_log_rx_data_frame(il, len, header);
  586. D_STATS("Rssi %d, TSF %llu\n", rx_status.signal,
  587. (unsigned long long)rx_status.mactime);
  588. /*
  589. * "antenna number"
  590. *
  591. * It seems that the antenna field in the phy flags value
  592. * is actually a bit field. This is undefined by radiotap,
  593. * it wants an actual antenna number but I always get "7"
  594. * for most legacy frames I receive indicating that the
  595. * same frame was received on all three RX chains.
  596. *
  597. * I think this field should be removed in favor of a
  598. * new 802.11n radiotap field "RX chains" that is defined
  599. * as a bitmask.
  600. */
  601. rx_status.antenna =
  602. (le16_to_cpu(phy_res->phy_flags) & RX_RES_PHY_FLAGS_ANTENNA_MSK) >>
  603. RX_RES_PHY_FLAGS_ANTENNA_POS;
  604. /* set the preamble flag if appropriate */
  605. if (phy_res->phy_flags & RX_RES_PHY_FLAGS_SHORT_PREAMBLE_MSK)
  606. rx_status.flag |= RX_FLAG_SHORTPRE;
  607. /* Set up the HT phy flags */
  608. if (rate_n_flags & RATE_MCS_HT_MSK)
  609. rx_status.flag |= RX_FLAG_HT;
  610. if (rate_n_flags & RATE_MCS_HT40_MSK)
  611. rx_status.flag |= RX_FLAG_40MHZ;
  612. if (rate_n_flags & RATE_MCS_SGI_MSK)
  613. rx_status.flag |= RX_FLAG_SHORT_GI;
  614. il4965_pass_packet_to_mac80211(il, header, len, ampdu_status, rxb,
  615. &rx_status);
  616. }
  617. /* Cache phy data (Rx signal strength, etc) for HT frame (N_RX_PHY).
  618. * This will be used later in il_hdl_rx() for N_RX_MPDU. */
  619. void
  620. il4965_hdl_rx_phy(struct il_priv *il, struct il_rx_buf *rxb)
  621. {
  622. struct il_rx_pkt *pkt = rxb_addr(rxb);
  623. il->_4965.last_phy_res_valid = true;
  624. memcpy(&il->_4965.last_phy_res, pkt->u.raw,
  625. sizeof(struct il_rx_phy_res));
  626. }
  627. static int
  628. il4965_get_channels_for_scan(struct il_priv *il, struct ieee80211_vif *vif,
  629. enum ieee80211_band band, u8 is_active,
  630. u8 n_probes, struct il_scan_channel *scan_ch)
  631. {
  632. struct ieee80211_channel *chan;
  633. const struct ieee80211_supported_band *sband;
  634. const struct il_channel_info *ch_info;
  635. u16 passive_dwell = 0;
  636. u16 active_dwell = 0;
  637. int added, i;
  638. u16 channel;
  639. sband = il_get_hw_mode(il, band);
  640. if (!sband)
  641. return 0;
  642. active_dwell = il_get_active_dwell_time(il, band, n_probes);
  643. passive_dwell = il_get_passive_dwell_time(il, band, vif);
  644. if (passive_dwell <= active_dwell)
  645. passive_dwell = active_dwell + 1;
  646. for (i = 0, added = 0; i < il->scan_request->n_channels; i++) {
  647. chan = il->scan_request->channels[i];
  648. if (chan->band != band)
  649. continue;
  650. channel = chan->hw_value;
  651. scan_ch->channel = cpu_to_le16(channel);
  652. ch_info = il_get_channel_info(il, band, channel);
  653. if (!il_is_channel_valid(ch_info)) {
  654. D_SCAN("Channel %d is INVALID for this band.\n",
  655. channel);
  656. continue;
  657. }
  658. if (!is_active || il_is_channel_passive(ch_info) ||
  659. (chan->flags & IEEE80211_CHAN_PASSIVE_SCAN))
  660. scan_ch->type = SCAN_CHANNEL_TYPE_PASSIVE;
  661. else
  662. scan_ch->type = SCAN_CHANNEL_TYPE_ACTIVE;
  663. if (n_probes)
  664. scan_ch->type |= IL_SCAN_PROBE_MASK(n_probes);
  665. scan_ch->active_dwell = cpu_to_le16(active_dwell);
  666. scan_ch->passive_dwell = cpu_to_le16(passive_dwell);
  667. /* Set txpower levels to defaults */
  668. scan_ch->dsp_atten = 110;
  669. /* NOTE: if we were doing 6Mb OFDM for scans we'd use
  670. * power level:
  671. * scan_ch->tx_gain = ((1 << 5) | (2 << 3)) | 3;
  672. */
  673. if (band == IEEE80211_BAND_5GHZ)
  674. scan_ch->tx_gain = ((1 << 5) | (3 << 3)) | 3;
  675. else
  676. scan_ch->tx_gain = ((1 << 5) | (5 << 3));
  677. D_SCAN("Scanning ch=%d prob=0x%X [%s %d]\n", channel,
  678. le32_to_cpu(scan_ch->type),
  679. (scan_ch->
  680. type & SCAN_CHANNEL_TYPE_ACTIVE) ? "ACTIVE" : "PASSIVE",
  681. (scan_ch->
  682. type & SCAN_CHANNEL_TYPE_ACTIVE) ? active_dwell :
  683. passive_dwell);
  684. scan_ch++;
  685. added++;
  686. }
  687. D_SCAN("total channels to scan %d\n", added);
  688. return added;
  689. }
  690. static void
  691. il4965_toggle_tx_ant(struct il_priv *il, u8 *ant, u8 valid)
  692. {
  693. int i;
  694. u8 ind = *ant;
  695. for (i = 0; i < RATE_ANT_NUM - 1; i++) {
  696. ind = (ind + 1) < RATE_ANT_NUM ? ind + 1 : 0;
  697. if (valid & BIT(ind)) {
  698. *ant = ind;
  699. return;
  700. }
  701. }
  702. }
  703. int
  704. il4965_request_scan(struct il_priv *il, struct ieee80211_vif *vif)
  705. {
  706. struct il_host_cmd cmd = {
  707. .id = C_SCAN,
  708. .len = sizeof(struct il_scan_cmd),
  709. .flags = CMD_SIZE_HUGE,
  710. };
  711. struct il_scan_cmd *scan;
  712. struct il_rxon_context *ctx = &il->ctx;
  713. u32 rate_flags = 0;
  714. u16 cmd_len;
  715. u16 rx_chain = 0;
  716. enum ieee80211_band band;
  717. u8 n_probes = 0;
  718. u8 rx_ant = il->hw_params.valid_rx_ant;
  719. u8 rate;
  720. bool is_active = false;
  721. int chan_mod;
  722. u8 active_chains;
  723. u8 scan_tx_antennas = il->hw_params.valid_tx_ant;
  724. int ret;
  725. lockdep_assert_held(&il->mutex);
  726. ctx = il_rxon_ctx_from_vif(vif);
  727. if (!il->scan_cmd) {
  728. il->scan_cmd =
  729. kmalloc(sizeof(struct il_scan_cmd) + IL_MAX_SCAN_SIZE,
  730. GFP_KERNEL);
  731. if (!il->scan_cmd) {
  732. D_SCAN("fail to allocate memory for scan\n");
  733. return -ENOMEM;
  734. }
  735. }
  736. scan = il->scan_cmd;
  737. memset(scan, 0, sizeof(struct il_scan_cmd) + IL_MAX_SCAN_SIZE);
  738. scan->quiet_plcp_th = IL_PLCP_QUIET_THRESH;
  739. scan->quiet_time = IL_ACTIVE_QUIET_TIME;
  740. if (il_is_any_associated(il)) {
  741. u16 interval;
  742. u32 extra;
  743. u32 suspend_time = 100;
  744. u32 scan_suspend_time = 100;
  745. D_INFO("Scanning while associated...\n");
  746. interval = vif->bss_conf.beacon_int;
  747. scan->suspend_time = 0;
  748. scan->max_out_time = cpu_to_le32(200 * 1024);
  749. if (!interval)
  750. interval = suspend_time;
  751. extra = (suspend_time / interval) << 22;
  752. scan_suspend_time =
  753. (extra | ((suspend_time % interval) * 1024));
  754. scan->suspend_time = cpu_to_le32(scan_suspend_time);
  755. D_SCAN("suspend_time 0x%X beacon interval %d\n",
  756. scan_suspend_time, interval);
  757. }
  758. if (il->scan_request->n_ssids) {
  759. int i, p = 0;
  760. D_SCAN("Kicking off active scan\n");
  761. for (i = 0; i < il->scan_request->n_ssids; i++) {
  762. /* always does wildcard anyway */
  763. if (!il->scan_request->ssids[i].ssid_len)
  764. continue;
  765. scan->direct_scan[p].id = WLAN_EID_SSID;
  766. scan->direct_scan[p].len =
  767. il->scan_request->ssids[i].ssid_len;
  768. memcpy(scan->direct_scan[p].ssid,
  769. il->scan_request->ssids[i].ssid,
  770. il->scan_request->ssids[i].ssid_len);
  771. n_probes++;
  772. p++;
  773. }
  774. is_active = true;
  775. } else
  776. D_SCAN("Start passive scan.\n");
  777. scan->tx_cmd.tx_flags = TX_CMD_FLG_SEQ_CTL_MSK;
  778. scan->tx_cmd.sta_id = il->hw_params.bcast_id;
  779. scan->tx_cmd.stop_time.life_time = TX_CMD_LIFE_TIME_INFINITE;
  780. switch (il->scan_band) {
  781. case IEEE80211_BAND_2GHZ:
  782. scan->flags = RXON_FLG_BAND_24G_MSK | RXON_FLG_AUTO_DETECT_MSK;
  783. chan_mod =
  784. le32_to_cpu(il->active.flags & RXON_FLG_CHANNEL_MODE_MSK) >>
  785. RXON_FLG_CHANNEL_MODE_POS;
  786. if (chan_mod == CHANNEL_MODE_PURE_40) {
  787. rate = RATE_6M_PLCP;
  788. } else {
  789. rate = RATE_1M_PLCP;
  790. rate_flags = RATE_MCS_CCK_MSK;
  791. }
  792. break;
  793. case IEEE80211_BAND_5GHZ:
  794. rate = RATE_6M_PLCP;
  795. break;
  796. default:
  797. IL_WARN("Invalid scan band\n");
  798. return -EIO;
  799. }
  800. /*
  801. * If active scanning is requested but a certain channel is
  802. * marked passive, we can do active scanning if we detect
  803. * transmissions.
  804. *
  805. * There is an issue with some firmware versions that triggers
  806. * a sysassert on a "good CRC threshold" of zero (== disabled),
  807. * on a radar channel even though this means that we should NOT
  808. * send probes.
  809. *
  810. * The "good CRC threshold" is the number of frames that we
  811. * need to receive during our dwell time on a channel before
  812. * sending out probes -- setting this to a huge value will
  813. * mean we never reach it, but at the same time work around
  814. * the aforementioned issue. Thus use IL_GOOD_CRC_TH_NEVER
  815. * here instead of IL_GOOD_CRC_TH_DISABLED.
  816. */
  817. scan->good_CRC_th =
  818. is_active ? IL_GOOD_CRC_TH_DEFAULT : IL_GOOD_CRC_TH_NEVER;
  819. band = il->scan_band;
  820. if (il->cfg->scan_rx_antennas[band])
  821. rx_ant = il->cfg->scan_rx_antennas[band];
  822. il4965_toggle_tx_ant(il, &il->scan_tx_ant[band], scan_tx_antennas);
  823. rate_flags |= BIT(il->scan_tx_ant[band]) << RATE_MCS_ANT_POS;
  824. scan->tx_cmd.rate_n_flags = cpu_to_le32(rate | rate_flags);
  825. /* In power save mode use one chain, otherwise use all chains */
  826. if (test_bit(S_POWER_PMI, &il->status)) {
  827. /* rx_ant has been set to all valid chains previously */
  828. active_chains =
  829. rx_ant & ((u8) (il->chain_noise_data.active_chains));
  830. if (!active_chains)
  831. active_chains = rx_ant;
  832. D_SCAN("chain_noise_data.active_chains: %u\n",
  833. il->chain_noise_data.active_chains);
  834. rx_ant = il4965_first_antenna(active_chains);
  835. }
  836. /* MIMO is not used here, but value is required */
  837. rx_chain |= il->hw_params.valid_rx_ant << RXON_RX_CHAIN_VALID_POS;
  838. rx_chain |= rx_ant << RXON_RX_CHAIN_FORCE_MIMO_SEL_POS;
  839. rx_chain |= rx_ant << RXON_RX_CHAIN_FORCE_SEL_POS;
  840. rx_chain |= 0x1 << RXON_RX_CHAIN_DRIVER_FORCE_POS;
  841. scan->rx_chain = cpu_to_le16(rx_chain);
  842. cmd_len =
  843. il_fill_probe_req(il, (struct ieee80211_mgmt *)scan->data,
  844. vif->addr, il->scan_request->ie,
  845. il->scan_request->ie_len,
  846. IL_MAX_SCAN_SIZE - sizeof(*scan));
  847. scan->tx_cmd.len = cpu_to_le16(cmd_len);
  848. scan->filter_flags |=
  849. (RXON_FILTER_ACCEPT_GRP_MSK | RXON_FILTER_BCON_AWARE_MSK);
  850. scan->channel_count =
  851. il4965_get_channels_for_scan(il, vif, band, is_active, n_probes,
  852. (void *)&scan->data[cmd_len]);
  853. if (scan->channel_count == 0) {
  854. D_SCAN("channel count %d\n", scan->channel_count);
  855. return -EIO;
  856. }
  857. cmd.len +=
  858. le16_to_cpu(scan->tx_cmd.len) +
  859. scan->channel_count * sizeof(struct il_scan_channel);
  860. cmd.data = scan;
  861. scan->len = cpu_to_le16(cmd.len);
  862. set_bit(S_SCAN_HW, &il->status);
  863. ret = il_send_cmd_sync(il, &cmd);
  864. if (ret)
  865. clear_bit(S_SCAN_HW, &il->status);
  866. return ret;
  867. }
  868. int
  869. il4965_manage_ibss_station(struct il_priv *il, struct ieee80211_vif *vif,
  870. bool add)
  871. {
  872. struct il_vif_priv *vif_priv = (void *)vif->drv_priv;
  873. if (add)
  874. return il4965_add_bssid_station(il, vif_priv->ctx,
  875. vif->bss_conf.bssid,
  876. &vif_priv->ibss_bssid_sta_id);
  877. return il_remove_station(il, vif_priv->ibss_bssid_sta_id,
  878. vif->bss_conf.bssid);
  879. }
  880. void
  881. il4965_free_tfds_in_queue(struct il_priv *il, int sta_id, int tid, int freed)
  882. {
  883. lockdep_assert_held(&il->sta_lock);
  884. if (il->stations[sta_id].tid[tid].tfds_in_queue >= freed)
  885. il->stations[sta_id].tid[tid].tfds_in_queue -= freed;
  886. else {
  887. D_TX("free more than tfds_in_queue (%u:%d)\n",
  888. il->stations[sta_id].tid[tid].tfds_in_queue, freed);
  889. il->stations[sta_id].tid[tid].tfds_in_queue = 0;
  890. }
  891. }
  892. #define IL_TX_QUEUE_MSK 0xfffff
  893. static bool
  894. il4965_is_single_rx_stream(struct il_priv *il)
  895. {
  896. return il->current_ht_config.smps == IEEE80211_SMPS_STATIC ||
  897. il->current_ht_config.single_chain_sufficient;
  898. }
  899. #define IL_NUM_RX_CHAINS_MULTIPLE 3
  900. #define IL_NUM_RX_CHAINS_SINGLE 2
  901. #define IL_NUM_IDLE_CHAINS_DUAL 2
  902. #define IL_NUM_IDLE_CHAINS_SINGLE 1
  903. /*
  904. * Determine how many receiver/antenna chains to use.
  905. *
  906. * More provides better reception via diversity. Fewer saves power
  907. * at the expense of throughput, but only when not in powersave to
  908. * start with.
  909. *
  910. * MIMO (dual stream) requires at least 2, but works better with 3.
  911. * This does not determine *which* chains to use, just how many.
  912. */
  913. static int
  914. il4965_get_active_rx_chain_count(struct il_priv *il)
  915. {
  916. /* # of Rx chains to use when expecting MIMO. */
  917. if (il4965_is_single_rx_stream(il))
  918. return IL_NUM_RX_CHAINS_SINGLE;
  919. else
  920. return IL_NUM_RX_CHAINS_MULTIPLE;
  921. }
  922. /*
  923. * When we are in power saving mode, unless device support spatial
  924. * multiplexing power save, use the active count for rx chain count.
  925. */
  926. static int
  927. il4965_get_idle_rx_chain_count(struct il_priv *il, int active_cnt)
  928. {
  929. /* # Rx chains when idling, depending on SMPS mode */
  930. switch (il->current_ht_config.smps) {
  931. case IEEE80211_SMPS_STATIC:
  932. case IEEE80211_SMPS_DYNAMIC:
  933. return IL_NUM_IDLE_CHAINS_SINGLE;
  934. case IEEE80211_SMPS_OFF:
  935. return active_cnt;
  936. default:
  937. WARN(1, "invalid SMPS mode %d", il->current_ht_config.smps);
  938. return active_cnt;
  939. }
  940. }
  941. /* up to 4 chains */
  942. static u8
  943. il4965_count_chain_bitmap(u32 chain_bitmap)
  944. {
  945. u8 res;
  946. res = (chain_bitmap & BIT(0)) >> 0;
  947. res += (chain_bitmap & BIT(1)) >> 1;
  948. res += (chain_bitmap & BIT(2)) >> 2;
  949. res += (chain_bitmap & BIT(3)) >> 3;
  950. return res;
  951. }
  952. /**
  953. * il4965_set_rxon_chain - Set up Rx chain usage in "staging" RXON image
  954. *
  955. * Selects how many and which Rx receivers/antennas/chains to use.
  956. * This should not be used for scan command ... it puts data in wrong place.
  957. */
  958. void
  959. il4965_set_rxon_chain(struct il_priv *il, struct il_rxon_context *ctx)
  960. {
  961. bool is_single = il4965_is_single_rx_stream(il);
  962. bool is_cam = !test_bit(S_POWER_PMI, &il->status);
  963. u8 idle_rx_cnt, active_rx_cnt, valid_rx_cnt;
  964. u32 active_chains;
  965. u16 rx_chain;
  966. /* Tell uCode which antennas are actually connected.
  967. * Before first association, we assume all antennas are connected.
  968. * Just after first association, il4965_chain_noise_calibration()
  969. * checks which antennas actually *are* connected. */
  970. if (il->chain_noise_data.active_chains)
  971. active_chains = il->chain_noise_data.active_chains;
  972. else
  973. active_chains = il->hw_params.valid_rx_ant;
  974. rx_chain = active_chains << RXON_RX_CHAIN_VALID_POS;
  975. /* How many receivers should we use? */
  976. active_rx_cnt = il4965_get_active_rx_chain_count(il);
  977. idle_rx_cnt = il4965_get_idle_rx_chain_count(il, active_rx_cnt);
  978. /* correct rx chain count according hw settings
  979. * and chain noise calibration
  980. */
  981. valid_rx_cnt = il4965_count_chain_bitmap(active_chains);
  982. if (valid_rx_cnt < active_rx_cnt)
  983. active_rx_cnt = valid_rx_cnt;
  984. if (valid_rx_cnt < idle_rx_cnt)
  985. idle_rx_cnt = valid_rx_cnt;
  986. rx_chain |= active_rx_cnt << RXON_RX_CHAIN_MIMO_CNT_POS;
  987. rx_chain |= idle_rx_cnt << RXON_RX_CHAIN_CNT_POS;
  988. il->staging.rx_chain = cpu_to_le16(rx_chain);
  989. if (!is_single && active_rx_cnt >= IL_NUM_RX_CHAINS_SINGLE && is_cam)
  990. il->staging.rx_chain |= RXON_RX_CHAIN_MIMO_FORCE_MSK;
  991. else
  992. il->staging.rx_chain &= ~RXON_RX_CHAIN_MIMO_FORCE_MSK;
  993. D_ASSOC("rx_chain=0x%X active=%d idle=%d\n", il->staging.rx_chain,
  994. active_rx_cnt, idle_rx_cnt);
  995. WARN_ON(active_rx_cnt == 0 || idle_rx_cnt == 0 ||
  996. active_rx_cnt < idle_rx_cnt);
  997. }
  998. static const char *
  999. il4965_get_fh_string(int cmd)
  1000. {
  1001. switch (cmd) {
  1002. IL_CMD(FH49_RSCSR_CHNL0_STTS_WPTR_REG);
  1003. IL_CMD(FH49_RSCSR_CHNL0_RBDCB_BASE_REG);
  1004. IL_CMD(FH49_RSCSR_CHNL0_WPTR);
  1005. IL_CMD(FH49_MEM_RCSR_CHNL0_CONFIG_REG);
  1006. IL_CMD(FH49_MEM_RSSR_SHARED_CTRL_REG);
  1007. IL_CMD(FH49_MEM_RSSR_RX_STATUS_REG);
  1008. IL_CMD(FH49_MEM_RSSR_RX_ENABLE_ERR_IRQ2DRV);
  1009. IL_CMD(FH49_TSSR_TX_STATUS_REG);
  1010. IL_CMD(FH49_TSSR_TX_ERROR_REG);
  1011. default:
  1012. return "UNKNOWN";
  1013. }
  1014. }
  1015. int
  1016. il4965_dump_fh(struct il_priv *il, char **buf, bool display)
  1017. {
  1018. int i;
  1019. #ifdef CONFIG_IWLEGACY_DEBUG
  1020. int pos = 0;
  1021. size_t bufsz = 0;
  1022. #endif
  1023. static const u32 fh_tbl[] = {
  1024. FH49_RSCSR_CHNL0_STTS_WPTR_REG,
  1025. FH49_RSCSR_CHNL0_RBDCB_BASE_REG,
  1026. FH49_RSCSR_CHNL0_WPTR,
  1027. FH49_MEM_RCSR_CHNL0_CONFIG_REG,
  1028. FH49_MEM_RSSR_SHARED_CTRL_REG,
  1029. FH49_MEM_RSSR_RX_STATUS_REG,
  1030. FH49_MEM_RSSR_RX_ENABLE_ERR_IRQ2DRV,
  1031. FH49_TSSR_TX_STATUS_REG,
  1032. FH49_TSSR_TX_ERROR_REG
  1033. };
  1034. #ifdef CONFIG_IWLEGACY_DEBUG
  1035. if (display) {
  1036. bufsz = ARRAY_SIZE(fh_tbl) * 48 + 40;
  1037. *buf = kmalloc(bufsz, GFP_KERNEL);
  1038. if (!*buf)
  1039. return -ENOMEM;
  1040. pos +=
  1041. scnprintf(*buf + pos, bufsz - pos, "FH register values:\n");
  1042. for (i = 0; i < ARRAY_SIZE(fh_tbl); i++) {
  1043. pos +=
  1044. scnprintf(*buf + pos, bufsz - pos,
  1045. " %34s: 0X%08x\n",
  1046. il4965_get_fh_string(fh_tbl[i]),
  1047. il_rd(il, fh_tbl[i]));
  1048. }
  1049. return pos;
  1050. }
  1051. #endif
  1052. IL_ERR("FH register values:\n");
  1053. for (i = 0; i < ARRAY_SIZE(fh_tbl); i++) {
  1054. IL_ERR(" %34s: 0X%08x\n", il4965_get_fh_string(fh_tbl[i]),
  1055. il_rd(il, fh_tbl[i]));
  1056. }
  1057. return 0;
  1058. }
  1059. void
  1060. il4965_hdl_missed_beacon(struct il_priv *il, struct il_rx_buf *rxb)
  1061. {
  1062. struct il_rx_pkt *pkt = rxb_addr(rxb);
  1063. struct il_missed_beacon_notif *missed_beacon;
  1064. missed_beacon = &pkt->u.missed_beacon;
  1065. if (le32_to_cpu(missed_beacon->consecutive_missed_beacons) >
  1066. il->missed_beacon_threshold) {
  1067. D_CALIB("missed bcn cnsq %d totl %d rcd %d expctd %d\n",
  1068. le32_to_cpu(missed_beacon->consecutive_missed_beacons),
  1069. le32_to_cpu(missed_beacon->total_missed_becons),
  1070. le32_to_cpu(missed_beacon->num_recvd_beacons),
  1071. le32_to_cpu(missed_beacon->num_expected_beacons));
  1072. if (!test_bit(S_SCANNING, &il->status))
  1073. il4965_init_sensitivity(il);
  1074. }
  1075. }
  1076. /* Calculate noise level, based on measurements during network silence just
  1077. * before arriving beacon. This measurement can be done only if we know
  1078. * exactly when to expect beacons, therefore only when we're associated. */
  1079. static void
  1080. il4965_rx_calc_noise(struct il_priv *il)
  1081. {
  1082. struct stats_rx_non_phy *rx_info;
  1083. int num_active_rx = 0;
  1084. int total_silence = 0;
  1085. int bcn_silence_a, bcn_silence_b, bcn_silence_c;
  1086. int last_rx_noise;
  1087. rx_info = &(il->_4965.stats.rx.general);
  1088. bcn_silence_a =
  1089. le32_to_cpu(rx_info->beacon_silence_rssi_a) & IN_BAND_FILTER;
  1090. bcn_silence_b =
  1091. le32_to_cpu(rx_info->beacon_silence_rssi_b) & IN_BAND_FILTER;
  1092. bcn_silence_c =
  1093. le32_to_cpu(rx_info->beacon_silence_rssi_c) & IN_BAND_FILTER;
  1094. if (bcn_silence_a) {
  1095. total_silence += bcn_silence_a;
  1096. num_active_rx++;
  1097. }
  1098. if (bcn_silence_b) {
  1099. total_silence += bcn_silence_b;
  1100. num_active_rx++;
  1101. }
  1102. if (bcn_silence_c) {
  1103. total_silence += bcn_silence_c;
  1104. num_active_rx++;
  1105. }
  1106. /* Average among active antennas */
  1107. if (num_active_rx)
  1108. last_rx_noise = (total_silence / num_active_rx) - 107;
  1109. else
  1110. last_rx_noise = IL_NOISE_MEAS_NOT_AVAILABLE;
  1111. D_CALIB("inband silence a %u, b %u, c %u, dBm %d\n", bcn_silence_a,
  1112. bcn_silence_b, bcn_silence_c, last_rx_noise);
  1113. }
  1114. #ifdef CONFIG_IWLEGACY_DEBUGFS
  1115. /*
  1116. * based on the assumption of all stats counter are in DWORD
  1117. * FIXME: This function is for debugging, do not deal with
  1118. * the case of counters roll-over.
  1119. */
  1120. static void
  1121. il4965_accumulative_stats(struct il_priv *il, __le32 * stats)
  1122. {
  1123. int i, size;
  1124. __le32 *prev_stats;
  1125. u32 *accum_stats;
  1126. u32 *delta, *max_delta;
  1127. struct stats_general_common *general, *accum_general;
  1128. struct stats_tx *tx, *accum_tx;
  1129. prev_stats = (__le32 *) &il->_4965.stats;
  1130. accum_stats = (u32 *) &il->_4965.accum_stats;
  1131. size = sizeof(struct il_notif_stats);
  1132. general = &il->_4965.stats.general.common;
  1133. accum_general = &il->_4965.accum_stats.general.common;
  1134. tx = &il->_4965.stats.tx;
  1135. accum_tx = &il->_4965.accum_stats.tx;
  1136. delta = (u32 *) &il->_4965.delta_stats;
  1137. max_delta = (u32 *) &il->_4965.max_delta;
  1138. for (i = sizeof(__le32); i < size;
  1139. i +=
  1140. sizeof(__le32), stats++, prev_stats++, delta++, max_delta++,
  1141. accum_stats++) {
  1142. if (le32_to_cpu(*stats) > le32_to_cpu(*prev_stats)) {
  1143. *delta =
  1144. (le32_to_cpu(*stats) - le32_to_cpu(*prev_stats));
  1145. *accum_stats += *delta;
  1146. if (*delta > *max_delta)
  1147. *max_delta = *delta;
  1148. }
  1149. }
  1150. /* reset accumulative stats for "no-counter" type stats */
  1151. accum_general->temperature = general->temperature;
  1152. accum_general->ttl_timestamp = general->ttl_timestamp;
  1153. }
  1154. #endif
  1155. #define REG_RECALIB_PERIOD (60)
  1156. void
  1157. il4965_hdl_stats(struct il_priv *il, struct il_rx_buf *rxb)
  1158. {
  1159. int change;
  1160. struct il_rx_pkt *pkt = rxb_addr(rxb);
  1161. D_RX("Statistics notification received (%d vs %d).\n",
  1162. (int)sizeof(struct il_notif_stats),
  1163. le32_to_cpu(pkt->len_n_flags) & IL_RX_FRAME_SIZE_MSK);
  1164. change =
  1165. ((il->_4965.stats.general.common.temperature !=
  1166. pkt->u.stats.general.common.temperature) ||
  1167. ((il->_4965.stats.flag & STATS_REPLY_FLG_HT40_MODE_MSK) !=
  1168. (pkt->u.stats.flag & STATS_REPLY_FLG_HT40_MODE_MSK)));
  1169. #ifdef CONFIG_IWLEGACY_DEBUGFS
  1170. il4965_accumulative_stats(il, (__le32 *) &pkt->u.stats);
  1171. #endif
  1172. /* TODO: reading some of stats is unneeded */
  1173. memcpy(&il->_4965.stats, &pkt->u.stats, sizeof(il->_4965.stats));
  1174. set_bit(S_STATS, &il->status);
  1175. /* Reschedule the stats timer to occur in
  1176. * REG_RECALIB_PERIOD seconds to ensure we get a
  1177. * thermal update even if the uCode doesn't give
  1178. * us one */
  1179. mod_timer(&il->stats_periodic,
  1180. jiffies + msecs_to_jiffies(REG_RECALIB_PERIOD * 1000));
  1181. if (unlikely(!test_bit(S_SCANNING, &il->status)) &&
  1182. (pkt->hdr.cmd == N_STATS)) {
  1183. il4965_rx_calc_noise(il);
  1184. queue_work(il->workqueue, &il->run_time_calib_work);
  1185. }
  1186. if (il->cfg->ops->lib->temp_ops.temperature && change)
  1187. il->cfg->ops->lib->temp_ops.temperature(il);
  1188. }
  1189. void
  1190. il4965_hdl_c_stats(struct il_priv *il, struct il_rx_buf *rxb)
  1191. {
  1192. struct il_rx_pkt *pkt = rxb_addr(rxb);
  1193. if (le32_to_cpu(pkt->u.stats.flag) & UCODE_STATS_CLEAR_MSK) {
  1194. #ifdef CONFIG_IWLEGACY_DEBUGFS
  1195. memset(&il->_4965.accum_stats, 0,
  1196. sizeof(struct il_notif_stats));
  1197. memset(&il->_4965.delta_stats, 0,
  1198. sizeof(struct il_notif_stats));
  1199. memset(&il->_4965.max_delta, 0, sizeof(struct il_notif_stats));
  1200. #endif
  1201. D_RX("Statistics have been cleared\n");
  1202. }
  1203. il4965_hdl_stats(il, rxb);
  1204. }
  1205. /*
  1206. * mac80211 queues, ACs, hardware queues, FIFOs.
  1207. *
  1208. * Cf. http://wireless.kernel.org/en/developers/Documentation/mac80211/queues
  1209. *
  1210. * Mac80211 uses the following numbers, which we get as from it
  1211. * by way of skb_get_queue_mapping(skb):
  1212. *
  1213. * VO 0
  1214. * VI 1
  1215. * BE 2
  1216. * BK 3
  1217. *
  1218. *
  1219. * Regular (not A-MPDU) frames are put into hardware queues corresponding
  1220. * to the FIFOs, see comments in iwl-prph.h. Aggregated frames get their
  1221. * own queue per aggregation session (RA/TID combination), such queues are
  1222. * set up to map into FIFOs too, for which we need an AC->FIFO mapping. In
  1223. * order to map frames to the right queue, we also need an AC->hw queue
  1224. * mapping. This is implemented here.
  1225. *
  1226. * Due to the way hw queues are set up (by the hw specific modules like
  1227. * 4965.c), the AC->hw queue mapping is the identity
  1228. * mapping.
  1229. */
  1230. static const u8 tid_to_ac[] = {
  1231. IEEE80211_AC_BE,
  1232. IEEE80211_AC_BK,
  1233. IEEE80211_AC_BK,
  1234. IEEE80211_AC_BE,
  1235. IEEE80211_AC_VI,
  1236. IEEE80211_AC_VI,
  1237. IEEE80211_AC_VO,
  1238. IEEE80211_AC_VO
  1239. };
  1240. static inline int
  1241. il4965_get_ac_from_tid(u16 tid)
  1242. {
  1243. if (likely(tid < ARRAY_SIZE(tid_to_ac)))
  1244. return tid_to_ac[tid];
  1245. /* no support for TIDs 8-15 yet */
  1246. return -EINVAL;
  1247. }
  1248. static inline int
  1249. il4965_get_fifo_from_tid(struct il_rxon_context *ctx, u16 tid)
  1250. {
  1251. const u8 ac_to_fifo[] = {
  1252. IL_TX_FIFO_VO,
  1253. IL_TX_FIFO_VI,
  1254. IL_TX_FIFO_BE,
  1255. IL_TX_FIFO_BK,
  1256. };
  1257. if (likely(tid < ARRAY_SIZE(tid_to_ac)))
  1258. return ac_to_fifo[tid_to_ac[tid]];
  1259. /* no support for TIDs 8-15 yet */
  1260. return -EINVAL;
  1261. }
  1262. /*
  1263. * handle build C_TX command notification.
  1264. */
  1265. static void
  1266. il4965_tx_cmd_build_basic(struct il_priv *il, struct sk_buff *skb,
  1267. struct il_tx_cmd *tx_cmd,
  1268. struct ieee80211_tx_info *info,
  1269. struct ieee80211_hdr *hdr, u8 std_id)
  1270. {
  1271. __le16 fc = hdr->frame_control;
  1272. __le32 tx_flags = tx_cmd->tx_flags;
  1273. tx_cmd->stop_time.life_time = TX_CMD_LIFE_TIME_INFINITE;
  1274. if (!(info->flags & IEEE80211_TX_CTL_NO_ACK)) {
  1275. tx_flags |= TX_CMD_FLG_ACK_MSK;
  1276. if (ieee80211_is_mgmt(fc))
  1277. tx_flags |= TX_CMD_FLG_SEQ_CTL_MSK;
  1278. if (ieee80211_is_probe_resp(fc) &&
  1279. !(le16_to_cpu(hdr->seq_ctrl) & 0xf))
  1280. tx_flags |= TX_CMD_FLG_TSF_MSK;
  1281. } else {
  1282. tx_flags &= (~TX_CMD_FLG_ACK_MSK);
  1283. tx_flags |= TX_CMD_FLG_SEQ_CTL_MSK;
  1284. }
  1285. if (ieee80211_is_back_req(fc))
  1286. tx_flags |= TX_CMD_FLG_ACK_MSK | TX_CMD_FLG_IMM_BA_RSP_MASK;
  1287. tx_cmd->sta_id = std_id;
  1288. if (ieee80211_has_morefrags(fc))
  1289. tx_flags |= TX_CMD_FLG_MORE_FRAG_MSK;
  1290. if (ieee80211_is_data_qos(fc)) {
  1291. u8 *qc = ieee80211_get_qos_ctl(hdr);
  1292. tx_cmd->tid_tspec = qc[0] & 0xf;
  1293. tx_flags &= ~TX_CMD_FLG_SEQ_CTL_MSK;
  1294. } else {
  1295. tx_flags |= TX_CMD_FLG_SEQ_CTL_MSK;
  1296. }
  1297. il_tx_cmd_protection(il, info, fc, &tx_flags);
  1298. tx_flags &= ~(TX_CMD_FLG_ANT_SEL_MSK);
  1299. if (ieee80211_is_mgmt(fc)) {
  1300. if (ieee80211_is_assoc_req(fc) || ieee80211_is_reassoc_req(fc))
  1301. tx_cmd->timeout.pm_frame_timeout = cpu_to_le16(3);
  1302. else
  1303. tx_cmd->timeout.pm_frame_timeout = cpu_to_le16(2);
  1304. } else {
  1305. tx_cmd->timeout.pm_frame_timeout = 0;
  1306. }
  1307. tx_cmd->driver_txop = 0;
  1308. tx_cmd->tx_flags = tx_flags;
  1309. tx_cmd->next_frame_len = 0;
  1310. }
  1311. static void
  1312. il4965_tx_cmd_build_rate(struct il_priv *il, struct il_tx_cmd *tx_cmd,
  1313. struct ieee80211_tx_info *info, __le16 fc)
  1314. {
  1315. const u8 rts_retry_limit = 60;
  1316. u32 rate_flags;
  1317. int rate_idx;
  1318. u8 data_retry_limit;
  1319. u8 rate_plcp;
  1320. /* Set retry limit on DATA packets and Probe Responses */
  1321. if (ieee80211_is_probe_resp(fc))
  1322. data_retry_limit = 3;
  1323. else
  1324. data_retry_limit = IL4965_DEFAULT_TX_RETRY;
  1325. tx_cmd->data_retry_limit = data_retry_limit;
  1326. /* Set retry limit on RTS packets */
  1327. tx_cmd->rts_retry_limit = min(data_retry_limit, rts_retry_limit);
  1328. /* DATA packets will use the uCode station table for rate/antenna
  1329. * selection */
  1330. if (ieee80211_is_data(fc)) {
  1331. tx_cmd->initial_rate_idx = 0;
  1332. tx_cmd->tx_flags |= TX_CMD_FLG_STA_RATE_MSK;
  1333. return;
  1334. }
  1335. /**
  1336. * If the current TX rate stored in mac80211 has the MCS bit set, it's
  1337. * not really a TX rate. Thus, we use the lowest supported rate for
  1338. * this band. Also use the lowest supported rate if the stored rate
  1339. * idx is invalid.
  1340. */
  1341. rate_idx = info->control.rates[0].idx;
  1342. if ((info->control.rates[0].flags & IEEE80211_TX_RC_MCS) || rate_idx < 0
  1343. || rate_idx > RATE_COUNT_LEGACY)
  1344. rate_idx =
  1345. rate_lowest_index(&il->bands[info->band],
  1346. info->control.sta);
  1347. /* For 5 GHZ band, remap mac80211 rate indices into driver indices */
  1348. if (info->band == IEEE80211_BAND_5GHZ)
  1349. rate_idx += IL_FIRST_OFDM_RATE;
  1350. /* Get PLCP rate for tx_cmd->rate_n_flags */
  1351. rate_plcp = il_rates[rate_idx].plcp;
  1352. /* Zero out flags for this packet */
  1353. rate_flags = 0;
  1354. /* Set CCK flag as needed */
  1355. if (rate_idx >= IL_FIRST_CCK_RATE && rate_idx <= IL_LAST_CCK_RATE)
  1356. rate_flags |= RATE_MCS_CCK_MSK;
  1357. /* Set up antennas */
  1358. il4965_toggle_tx_ant(il, &il->mgmt_tx_ant, il->hw_params.valid_tx_ant);
  1359. rate_flags |= BIT(il->mgmt_tx_ant) << RATE_MCS_ANT_POS;
  1360. /* Set the rate in the TX cmd */
  1361. tx_cmd->rate_n_flags = cpu_to_le32(rate_plcp | rate_flags);
  1362. }
  1363. static void
  1364. il4965_tx_cmd_build_hwcrypto(struct il_priv *il, struct ieee80211_tx_info *info,
  1365. struct il_tx_cmd *tx_cmd, struct sk_buff *skb_frag,
  1366. int sta_id)
  1367. {
  1368. struct ieee80211_key_conf *keyconf = info->control.hw_key;
  1369. switch (keyconf->cipher) {
  1370. case WLAN_CIPHER_SUITE_CCMP:
  1371. tx_cmd->sec_ctl = TX_CMD_SEC_CCM;
  1372. memcpy(tx_cmd->key, keyconf->key, keyconf->keylen);
  1373. if (info->flags & IEEE80211_TX_CTL_AMPDU)
  1374. tx_cmd->tx_flags |= TX_CMD_FLG_AGG_CCMP_MSK;
  1375. D_TX("tx_cmd with AES hwcrypto\n");
  1376. break;
  1377. case WLAN_CIPHER_SUITE_TKIP:
  1378. tx_cmd->sec_ctl = TX_CMD_SEC_TKIP;
  1379. ieee80211_get_tkip_p2k(keyconf, skb_frag, tx_cmd->key);
  1380. D_TX("tx_cmd with tkip hwcrypto\n");
  1381. break;
  1382. case WLAN_CIPHER_SUITE_WEP104:
  1383. tx_cmd->sec_ctl |= TX_CMD_SEC_KEY128;
  1384. /* fall through */
  1385. case WLAN_CIPHER_SUITE_WEP40:
  1386. tx_cmd->sec_ctl |=
  1387. (TX_CMD_SEC_WEP | (keyconf->keyidx & TX_CMD_SEC_MSK) <<
  1388. TX_CMD_SEC_SHIFT);
  1389. memcpy(&tx_cmd->key[3], keyconf->key, keyconf->keylen);
  1390. D_TX("Configuring packet for WEP encryption " "with key %d\n",
  1391. keyconf->keyidx);
  1392. break;
  1393. default:
  1394. IL_ERR("Unknown encode cipher %x\n", keyconf->cipher);
  1395. break;
  1396. }
  1397. }
  1398. /*
  1399. * start C_TX command process
  1400. */
  1401. int
  1402. il4965_tx_skb(struct il_priv *il, struct sk_buff *skb)
  1403. {
  1404. struct ieee80211_hdr *hdr = (struct ieee80211_hdr *)skb->data;
  1405. struct ieee80211_tx_info *info = IEEE80211_SKB_CB(skb);
  1406. struct ieee80211_sta *sta = info->control.sta;
  1407. struct il_station_priv *sta_priv = NULL;
  1408. struct il_tx_queue *txq;
  1409. struct il_queue *q;
  1410. struct il_device_cmd *out_cmd;
  1411. struct il_cmd_meta *out_meta;
  1412. struct il_tx_cmd *tx_cmd;
  1413. struct il_rxon_context *ctx = &il->ctx;
  1414. int txq_id;
  1415. dma_addr_t phys_addr;
  1416. dma_addr_t txcmd_phys;
  1417. dma_addr_t scratch_phys;
  1418. u16 len, firstlen, secondlen;
  1419. u16 seq_number = 0;
  1420. __le16 fc;
  1421. u8 hdr_len;
  1422. u8 sta_id;
  1423. u8 wait_write_ptr = 0;
  1424. u8 tid = 0;
  1425. u8 *qc = NULL;
  1426. unsigned long flags;
  1427. bool is_agg = false;
  1428. if (info->control.vif)
  1429. ctx = il_rxon_ctx_from_vif(info->control.vif);
  1430. spin_lock_irqsave(&il->lock, flags);
  1431. if (il_is_rfkill(il)) {
  1432. D_DROP("Dropping - RF KILL\n");
  1433. goto drop_unlock;
  1434. }
  1435. fc = hdr->frame_control;
  1436. #ifdef CONFIG_IWLEGACY_DEBUG
  1437. if (ieee80211_is_auth(fc))
  1438. D_TX("Sending AUTH frame\n");
  1439. else if (ieee80211_is_assoc_req(fc))
  1440. D_TX("Sending ASSOC frame\n");
  1441. else if (ieee80211_is_reassoc_req(fc))
  1442. D_TX("Sending REASSOC frame\n");
  1443. #endif
  1444. hdr_len = ieee80211_hdrlen(fc);
  1445. /* For management frames use broadcast id to do not break aggregation */
  1446. if (!ieee80211_is_data(fc))
  1447. sta_id = il->hw_params.bcast_id;
  1448. else {
  1449. /* Find idx into station table for destination station */
  1450. sta_id = il_sta_id_or_broadcast(il, ctx, info->control.sta);
  1451. if (sta_id == IL_INVALID_STATION) {
  1452. D_DROP("Dropping - INVALID STATION: %pM\n", hdr->addr1);
  1453. goto drop_unlock;
  1454. }
  1455. }
  1456. D_TX("station Id %d\n", sta_id);
  1457. if (sta)
  1458. sta_priv = (void *)sta->drv_priv;
  1459. if (sta_priv && sta_priv->asleep &&
  1460. (info->flags & IEEE80211_TX_CTL_POLL_RESPONSE)) {
  1461. /*
  1462. * This sends an asynchronous command to the device,
  1463. * but we can rely on it being processed before the
  1464. * next frame is processed -- and the next frame to
  1465. * this station is the one that will consume this
  1466. * counter.
  1467. * For now set the counter to just 1 since we do not
  1468. * support uAPSD yet.
  1469. */
  1470. il4965_sta_modify_sleep_tx_count(il, sta_id, 1);
  1471. }
  1472. /* FIXME: remove me ? */
  1473. WARN_ON_ONCE(info->flags & IEEE80211_TX_CTL_SEND_AFTER_DTIM);
  1474. txq_id = ctx->ac_to_queue[skb_get_queue_mapping(skb)];
  1475. /* irqs already disabled/saved above when locking il->lock */
  1476. spin_lock(&il->sta_lock);
  1477. if (ieee80211_is_data_qos(fc)) {
  1478. qc = ieee80211_get_qos_ctl(hdr);
  1479. tid = qc[0] & IEEE80211_QOS_CTL_TID_MASK;
  1480. if (WARN_ON_ONCE(tid >= MAX_TID_COUNT)) {
  1481. spin_unlock(&il->sta_lock);
  1482. goto drop_unlock;
  1483. }
  1484. seq_number = il->stations[sta_id].tid[tid].seq_number;
  1485. seq_number &= IEEE80211_SCTL_SEQ;
  1486. hdr->seq_ctrl =
  1487. hdr->seq_ctrl & cpu_to_le16(IEEE80211_SCTL_FRAG);
  1488. hdr->seq_ctrl |= cpu_to_le16(seq_number);
  1489. seq_number += 0x10;
  1490. /* aggregation is on for this <sta,tid> */
  1491. if (info->flags & IEEE80211_TX_CTL_AMPDU &&
  1492. il->stations[sta_id].tid[tid].agg.state == IL_AGG_ON) {
  1493. txq_id = il->stations[sta_id].tid[tid].agg.txq_id;
  1494. is_agg = true;
  1495. }
  1496. }
  1497. txq = &il->txq[txq_id];
  1498. q = &txq->q;
  1499. if (unlikely(il_queue_space(q) < q->high_mark)) {
  1500. spin_unlock(&il->sta_lock);
  1501. goto drop_unlock;
  1502. }
  1503. if (ieee80211_is_data_qos(fc)) {
  1504. il->stations[sta_id].tid[tid].tfds_in_queue++;
  1505. if (!ieee80211_has_morefrags(fc))
  1506. il->stations[sta_id].tid[tid].seq_number = seq_number;
  1507. }
  1508. spin_unlock(&il->sta_lock);
  1509. /* Set up driver data for this TFD */
  1510. memset(&(txq->txb[q->write_ptr]), 0, sizeof(struct il_tx_info));
  1511. txq->txb[q->write_ptr].skb = skb;
  1512. txq->txb[q->write_ptr].ctx = ctx;
  1513. /* Set up first empty entry in queue's array of Tx/cmd buffers */
  1514. out_cmd = txq->cmd[q->write_ptr];
  1515. out_meta = &txq->meta[q->write_ptr];
  1516. tx_cmd = &out_cmd->cmd.tx;
  1517. memset(&out_cmd->hdr, 0, sizeof(out_cmd->hdr));
  1518. memset(tx_cmd, 0, sizeof(struct il_tx_cmd));
  1519. /*
  1520. * Set up the Tx-command (not MAC!) header.
  1521. * Store the chosen Tx queue and TFD idx within the sequence field;
  1522. * after Tx, uCode's Tx response will return this value so driver can
  1523. * locate the frame within the tx queue and do post-tx processing.
  1524. */
  1525. out_cmd->hdr.cmd = C_TX;
  1526. out_cmd->hdr.sequence =
  1527. cpu_to_le16((u16)
  1528. (QUEUE_TO_SEQ(txq_id) | IDX_TO_SEQ(q->write_ptr)));
  1529. /* Copy MAC header from skb into command buffer */
  1530. memcpy(tx_cmd->hdr, hdr, hdr_len);
  1531. /* Total # bytes to be transmitted */
  1532. len = (u16) skb->len;
  1533. tx_cmd->len = cpu_to_le16(len);
  1534. if (info->control.hw_key)
  1535. il4965_tx_cmd_build_hwcrypto(il, info, tx_cmd, skb, sta_id);
  1536. /* TODO need this for burst mode later on */
  1537. il4965_tx_cmd_build_basic(il, skb, tx_cmd, info, hdr, sta_id);
  1538. il_dbg_log_tx_data_frame(il, len, hdr);
  1539. il4965_tx_cmd_build_rate(il, tx_cmd, info, fc);
  1540. il_update_stats(il, true, fc, len);
  1541. /*
  1542. * Use the first empty entry in this queue's command buffer array
  1543. * to contain the Tx command and MAC header concatenated together
  1544. * (payload data will be in another buffer).
  1545. * Size of this varies, due to varying MAC header length.
  1546. * If end is not dword aligned, we'll have 2 extra bytes at the end
  1547. * of the MAC header (device reads on dword boundaries).
  1548. * We'll tell device about this padding later.
  1549. */
  1550. len = sizeof(struct il_tx_cmd) + sizeof(struct il_cmd_header) + hdr_len;
  1551. firstlen = (len + 3) & ~3;
  1552. /* Tell NIC about any 2-byte padding after MAC header */
  1553. if (firstlen != len)
  1554. tx_cmd->tx_flags |= TX_CMD_FLG_MH_PAD_MSK;
  1555. /* Physical address of this Tx command's header (not MAC header!),
  1556. * within command buffer array. */
  1557. txcmd_phys =
  1558. pci_map_single(il->pci_dev, &out_cmd->hdr, firstlen,
  1559. PCI_DMA_BIDIRECTIONAL);
  1560. dma_unmap_addr_set(out_meta, mapping, txcmd_phys);
  1561. dma_unmap_len_set(out_meta, len, firstlen);
  1562. /* Add buffer containing Tx command and MAC(!) header to TFD's
  1563. * first entry */
  1564. il->cfg->ops->lib->txq_attach_buf_to_tfd(il, txq, txcmd_phys, firstlen,
  1565. 1, 0);
  1566. if (!ieee80211_has_morefrags(hdr->frame_control)) {
  1567. txq->need_update = 1;
  1568. } else {
  1569. wait_write_ptr = 1;
  1570. txq->need_update = 0;
  1571. }
  1572. /* Set up TFD's 2nd entry to point directly to remainder of skb,
  1573. * if any (802.11 null frames have no payload). */
  1574. secondlen = skb->len - hdr_len;
  1575. if (secondlen > 0) {
  1576. phys_addr =
  1577. pci_map_single(il->pci_dev, skb->data + hdr_len, secondlen,
  1578. PCI_DMA_TODEVICE);
  1579. il->cfg->ops->lib->txq_attach_buf_to_tfd(il, txq, phys_addr,
  1580. secondlen, 0, 0);
  1581. }
  1582. scratch_phys =
  1583. txcmd_phys + sizeof(struct il_cmd_header) +
  1584. offsetof(struct il_tx_cmd, scratch);
  1585. /* take back ownership of DMA buffer to enable update */
  1586. pci_dma_sync_single_for_cpu(il->pci_dev, txcmd_phys, firstlen,
  1587. PCI_DMA_BIDIRECTIONAL);
  1588. tx_cmd->dram_lsb_ptr = cpu_to_le32(scratch_phys);
  1589. tx_cmd->dram_msb_ptr = il_get_dma_hi_addr(scratch_phys);
  1590. D_TX("sequence nr = 0X%x\n", le16_to_cpu(out_cmd->hdr.sequence));
  1591. D_TX("tx_flags = 0X%x\n", le32_to_cpu(tx_cmd->tx_flags));
  1592. il_print_hex_dump(il, IL_DL_TX, (u8 *) tx_cmd, sizeof(*tx_cmd));
  1593. il_print_hex_dump(il, IL_DL_TX, (u8 *) tx_cmd->hdr, hdr_len);
  1594. /* Set up entry for this TFD in Tx byte-count array */
  1595. if (info->flags & IEEE80211_TX_CTL_AMPDU)
  1596. il->cfg->ops->lib->txq_update_byte_cnt_tbl(il, txq,
  1597. le16_to_cpu(tx_cmd->
  1598. len));
  1599. pci_dma_sync_single_for_device(il->pci_dev, txcmd_phys, firstlen,
  1600. PCI_DMA_BIDIRECTIONAL);
  1601. /* Tell device the write idx *just past* this latest filled TFD */
  1602. q->write_ptr = il_queue_inc_wrap(q->write_ptr, q->n_bd);
  1603. il_txq_update_write_ptr(il, txq);
  1604. spin_unlock_irqrestore(&il->lock, flags);
  1605. /*
  1606. * At this point the frame is "transmitted" successfully
  1607. * and we will get a TX status notification eventually,
  1608. * regardless of the value of ret. "ret" only indicates
  1609. * whether or not we should update the write pointer.
  1610. */
  1611. /*
  1612. * Avoid atomic ops if it isn't an associated client.
  1613. * Also, if this is a packet for aggregation, don't
  1614. * increase the counter because the ucode will stop
  1615. * aggregation queues when their respective station
  1616. * goes to sleep.
  1617. */
  1618. if (sta_priv && sta_priv->client && !is_agg)
  1619. atomic_inc(&sta_priv->pending_frames);
  1620. if (il_queue_space(q) < q->high_mark && il->mac80211_registered) {
  1621. if (wait_write_ptr) {
  1622. spin_lock_irqsave(&il->lock, flags);
  1623. txq->need_update = 1;
  1624. il_txq_update_write_ptr(il, txq);
  1625. spin_unlock_irqrestore(&il->lock, flags);
  1626. } else {
  1627. il_stop_queue(il, txq);
  1628. }
  1629. }
  1630. return 0;
  1631. drop_unlock:
  1632. spin_unlock_irqrestore(&il->lock, flags);
  1633. return -1;
  1634. }
  1635. static inline int
  1636. il4965_alloc_dma_ptr(struct il_priv *il, struct il_dma_ptr *ptr, size_t size)
  1637. {
  1638. ptr->addr =
  1639. dma_alloc_coherent(&il->pci_dev->dev, size, &ptr->dma, GFP_KERNEL);
  1640. if (!ptr->addr)
  1641. return -ENOMEM;
  1642. ptr->size = size;
  1643. return 0;
  1644. }
  1645. static inline void
  1646. il4965_free_dma_ptr(struct il_priv *il, struct il_dma_ptr *ptr)
  1647. {
  1648. if (unlikely(!ptr->addr))
  1649. return;
  1650. dma_free_coherent(&il->pci_dev->dev, ptr->size, ptr->addr, ptr->dma);
  1651. memset(ptr, 0, sizeof(*ptr));
  1652. }
  1653. /**
  1654. * il4965_hw_txq_ctx_free - Free TXQ Context
  1655. *
  1656. * Destroy all TX DMA queues and structures
  1657. */
  1658. void
  1659. il4965_hw_txq_ctx_free(struct il_priv *il)
  1660. {
  1661. int txq_id;
  1662. /* Tx queues */
  1663. if (il->txq) {
  1664. for (txq_id = 0; txq_id < il->hw_params.max_txq_num; txq_id++)
  1665. if (txq_id == il->cmd_queue)
  1666. il_cmd_queue_free(il);
  1667. else
  1668. il_tx_queue_free(il, txq_id);
  1669. }
  1670. il4965_free_dma_ptr(il, &il->kw);
  1671. il4965_free_dma_ptr(il, &il->scd_bc_tbls);
  1672. /* free tx queue structure */
  1673. il_txq_mem(il);
  1674. }
  1675. /**
  1676. * il4965_txq_ctx_alloc - allocate TX queue context
  1677. * Allocate all Tx DMA structures and initialize them
  1678. *
  1679. * @param il
  1680. * @return error code
  1681. */
  1682. int
  1683. il4965_txq_ctx_alloc(struct il_priv *il)
  1684. {
  1685. int ret;
  1686. int txq_id, slots_num;
  1687. unsigned long flags;
  1688. /* Free all tx/cmd queues and keep-warm buffer */
  1689. il4965_hw_txq_ctx_free(il);
  1690. ret =
  1691. il4965_alloc_dma_ptr(il, &il->scd_bc_tbls,
  1692. il->hw_params.scd_bc_tbls_size);
  1693. if (ret) {
  1694. IL_ERR("Scheduler BC Table allocation failed\n");
  1695. goto error_bc_tbls;
  1696. }
  1697. /* Alloc keep-warm buffer */
  1698. ret = il4965_alloc_dma_ptr(il, &il->kw, IL_KW_SIZE);
  1699. if (ret) {
  1700. IL_ERR("Keep Warm allocation failed\n");
  1701. goto error_kw;
  1702. }
  1703. /* allocate tx queue structure */
  1704. ret = il_alloc_txq_mem(il);
  1705. if (ret)
  1706. goto error;
  1707. spin_lock_irqsave(&il->lock, flags);
  1708. /* Turn off all Tx DMA fifos */
  1709. il4965_txq_set_sched(il, 0);
  1710. /* Tell NIC where to find the "keep warm" buffer */
  1711. il_wr(il, FH49_KW_MEM_ADDR_REG, il->kw.dma >> 4);
  1712. spin_unlock_irqrestore(&il->lock, flags);
  1713. /* Alloc and init all Tx queues, including the command queue (#4/#9) */
  1714. for (txq_id = 0; txq_id < il->hw_params.max_txq_num; txq_id++) {
  1715. slots_num =
  1716. (txq_id ==
  1717. il->cmd_queue) ? TFD_CMD_SLOTS : TFD_TX_CMD_SLOTS;
  1718. ret = il_tx_queue_init(il, &il->txq[txq_id], slots_num, txq_id);
  1719. if (ret) {
  1720. IL_ERR("Tx %d queue init failed\n", txq_id);
  1721. goto error;
  1722. }
  1723. }
  1724. return ret;
  1725. error:
  1726. il4965_hw_txq_ctx_free(il);
  1727. il4965_free_dma_ptr(il, &il->kw);
  1728. error_kw:
  1729. il4965_free_dma_ptr(il, &il->scd_bc_tbls);
  1730. error_bc_tbls:
  1731. return ret;
  1732. }
  1733. void
  1734. il4965_txq_ctx_reset(struct il_priv *il)
  1735. {
  1736. int txq_id, slots_num;
  1737. unsigned long flags;
  1738. spin_lock_irqsave(&il->lock, flags);
  1739. /* Turn off all Tx DMA fifos */
  1740. il4965_txq_set_sched(il, 0);
  1741. /* Tell NIC where to find the "keep warm" buffer */
  1742. il_wr(il, FH49_KW_MEM_ADDR_REG, il->kw.dma >> 4);
  1743. spin_unlock_irqrestore(&il->lock, flags);
  1744. /* Alloc and init all Tx queues, including the command queue (#4) */
  1745. for (txq_id = 0; txq_id < il->hw_params.max_txq_num; txq_id++) {
  1746. slots_num =
  1747. txq_id == il->cmd_queue ? TFD_CMD_SLOTS : TFD_TX_CMD_SLOTS;
  1748. il_tx_queue_reset(il, &il->txq[txq_id], slots_num, txq_id);
  1749. }
  1750. }
  1751. /**
  1752. * il4965_txq_ctx_stop - Stop all Tx DMA channels
  1753. */
  1754. void
  1755. il4965_txq_ctx_stop(struct il_priv *il)
  1756. {
  1757. int ch, txq_id;
  1758. unsigned long flags;
  1759. /* Turn off all Tx DMA fifos */
  1760. spin_lock_irqsave(&il->lock, flags);
  1761. il4965_txq_set_sched(il, 0);
  1762. /* Stop each Tx DMA channel, and wait for it to be idle */
  1763. for (ch = 0; ch < il->hw_params.dma_chnl_num; ch++) {
  1764. il_wr(il, FH49_TCSR_CHNL_TX_CONFIG_REG(ch), 0x0);
  1765. if (il_poll_bit
  1766. (il, FH49_TSSR_TX_STATUS_REG,
  1767. FH49_TSSR_TX_STATUS_REG_MSK_CHNL_IDLE(ch), 1000))
  1768. IL_ERR("Failing on timeout while stopping"
  1769. " DMA channel %d [0x%08x]", ch,
  1770. il_rd(il, FH49_TSSR_TX_STATUS_REG));
  1771. }
  1772. spin_unlock_irqrestore(&il->lock, flags);
  1773. if (!il->txq)
  1774. return;
  1775. /* Unmap DMA from host system and free skb's */
  1776. for (txq_id = 0; txq_id < il->hw_params.max_txq_num; txq_id++)
  1777. if (txq_id == il->cmd_queue)
  1778. il_cmd_queue_unmap(il);
  1779. else
  1780. il_tx_queue_unmap(il, txq_id);
  1781. }
  1782. /*
  1783. * Find first available (lowest unused) Tx Queue, mark it "active".
  1784. * Called only when finding queue for aggregation.
  1785. * Should never return anything < 7, because they should already
  1786. * be in use as EDCA AC (0-3), Command (4), reserved (5, 6)
  1787. */
  1788. static int
  1789. il4965_txq_ctx_activate_free(struct il_priv *il)
  1790. {
  1791. int txq_id;
  1792. for (txq_id = 0; txq_id < il->hw_params.max_txq_num; txq_id++)
  1793. if (!test_and_set_bit(txq_id, &il->txq_ctx_active_msk))
  1794. return txq_id;
  1795. return -1;
  1796. }
  1797. /**
  1798. * il4965_tx_queue_stop_scheduler - Stop queue, but keep configuration
  1799. */
  1800. static void
  1801. il4965_tx_queue_stop_scheduler(struct il_priv *il, u16 txq_id)
  1802. {
  1803. /* Simply stop the queue, but don't change any configuration;
  1804. * the SCD_ACT_EN bit is the write-enable mask for the ACTIVE bit. */
  1805. il_wr_prph(il, IL49_SCD_QUEUE_STATUS_BITS(txq_id),
  1806. (0 << IL49_SCD_QUEUE_STTS_REG_POS_ACTIVE) |
  1807. (1 << IL49_SCD_QUEUE_STTS_REG_POS_SCD_ACT_EN));
  1808. }
  1809. /**
  1810. * il4965_tx_queue_set_q2ratid - Map unique receiver/tid combination to a queue
  1811. */
  1812. static int
  1813. il4965_tx_queue_set_q2ratid(struct il_priv *il, u16 ra_tid, u16 txq_id)
  1814. {
  1815. u32 tbl_dw_addr;
  1816. u32 tbl_dw;
  1817. u16 scd_q2ratid;
  1818. scd_q2ratid = ra_tid & IL_SCD_QUEUE_RA_TID_MAP_RATID_MSK;
  1819. tbl_dw_addr =
  1820. il->scd_base_addr + IL49_SCD_TRANSLATE_TBL_OFFSET_QUEUE(txq_id);
  1821. tbl_dw = il_read_targ_mem(il, tbl_dw_addr);
  1822. if (txq_id & 0x1)
  1823. tbl_dw = (scd_q2ratid << 16) | (tbl_dw & 0x0000FFFF);
  1824. else
  1825. tbl_dw = scd_q2ratid | (tbl_dw & 0xFFFF0000);
  1826. il_write_targ_mem(il, tbl_dw_addr, tbl_dw);
  1827. return 0;
  1828. }
  1829. /**
  1830. * il4965_tx_queue_agg_enable - Set up & enable aggregation for selected queue
  1831. *
  1832. * NOTE: txq_id must be greater than IL49_FIRST_AMPDU_QUEUE,
  1833. * i.e. it must be one of the higher queues used for aggregation
  1834. */
  1835. static int
  1836. il4965_txq_agg_enable(struct il_priv *il, int txq_id, int tx_fifo, int sta_id,
  1837. int tid, u16 ssn_idx)
  1838. {
  1839. unsigned long flags;
  1840. u16 ra_tid;
  1841. int ret;
  1842. if ((IL49_FIRST_AMPDU_QUEUE > txq_id) ||
  1843. (IL49_FIRST_AMPDU_QUEUE +
  1844. il->cfg->base_params->num_of_ampdu_queues <= txq_id)) {
  1845. IL_WARN("queue number out of range: %d, must be %d to %d\n",
  1846. txq_id, IL49_FIRST_AMPDU_QUEUE,
  1847. IL49_FIRST_AMPDU_QUEUE +
  1848. il->cfg->base_params->num_of_ampdu_queues - 1);
  1849. return -EINVAL;
  1850. }
  1851. ra_tid = BUILD_RAxTID(sta_id, tid);
  1852. /* Modify device's station table to Tx this TID */
  1853. ret = il4965_sta_tx_modify_enable_tid(il, sta_id, tid);
  1854. if (ret)
  1855. return ret;
  1856. spin_lock_irqsave(&il->lock, flags);
  1857. /* Stop this Tx queue before configuring it */
  1858. il4965_tx_queue_stop_scheduler(il, txq_id);
  1859. /* Map receiver-address / traffic-ID to this queue */
  1860. il4965_tx_queue_set_q2ratid(il, ra_tid, txq_id);
  1861. /* Set this queue as a chain-building queue */
  1862. il_set_bits_prph(il, IL49_SCD_QUEUECHAIN_SEL, (1 << txq_id));
  1863. /* Place first TFD at idx corresponding to start sequence number.
  1864. * Assumes that ssn_idx is valid (!= 0xFFF) */
  1865. il->txq[txq_id].q.read_ptr = (ssn_idx & 0xff);
  1866. il->txq[txq_id].q.write_ptr = (ssn_idx & 0xff);
  1867. il4965_set_wr_ptrs(il, txq_id, ssn_idx);
  1868. /* Set up Tx win size and frame limit for this queue */
  1869. il_write_targ_mem(il,
  1870. il->scd_base_addr +
  1871. IL49_SCD_CONTEXT_QUEUE_OFFSET(txq_id),
  1872. (SCD_WIN_SIZE << IL49_SCD_QUEUE_CTX_REG1_WIN_SIZE_POS)
  1873. & IL49_SCD_QUEUE_CTX_REG1_WIN_SIZE_MSK);
  1874. il_write_targ_mem(il,
  1875. il->scd_base_addr +
  1876. IL49_SCD_CONTEXT_QUEUE_OFFSET(txq_id) + sizeof(u32),
  1877. (SCD_FRAME_LIMIT <<
  1878. IL49_SCD_QUEUE_CTX_REG2_FRAME_LIMIT_POS) &
  1879. IL49_SCD_QUEUE_CTX_REG2_FRAME_LIMIT_MSK);
  1880. il_set_bits_prph(il, IL49_SCD_INTERRUPT_MASK, (1 << txq_id));
  1881. /* Set up Status area in SRAM, map to Tx DMA/FIFO, activate the queue */
  1882. il4965_tx_queue_set_status(il, &il->txq[txq_id], tx_fifo, 1);
  1883. spin_unlock_irqrestore(&il->lock, flags);
  1884. return 0;
  1885. }
  1886. int
  1887. il4965_tx_agg_start(struct il_priv *il, struct ieee80211_vif *vif,
  1888. struct ieee80211_sta *sta, u16 tid, u16 * ssn)
  1889. {
  1890. int sta_id;
  1891. int tx_fifo;
  1892. int txq_id;
  1893. int ret;
  1894. unsigned long flags;
  1895. struct il_tid_data *tid_data;
  1896. tx_fifo = il4965_get_fifo_from_tid(il_rxon_ctx_from_vif(vif), tid);
  1897. if (unlikely(tx_fifo < 0))
  1898. return tx_fifo;
  1899. D_HT("%s on ra = %pM tid = %d\n", __func__, sta->addr, tid);
  1900. sta_id = il_sta_id(sta);
  1901. if (sta_id == IL_INVALID_STATION) {
  1902. IL_ERR("Start AGG on invalid station\n");
  1903. return -ENXIO;
  1904. }
  1905. if (unlikely(tid >= MAX_TID_COUNT))
  1906. return -EINVAL;
  1907. if (il->stations[sta_id].tid[tid].agg.state != IL_AGG_OFF) {
  1908. IL_ERR("Start AGG when state is not IL_AGG_OFF !\n");
  1909. return -ENXIO;
  1910. }
  1911. txq_id = il4965_txq_ctx_activate_free(il);
  1912. if (txq_id == -1) {
  1913. IL_ERR("No free aggregation queue available\n");
  1914. return -ENXIO;
  1915. }
  1916. spin_lock_irqsave(&il->sta_lock, flags);
  1917. tid_data = &il->stations[sta_id].tid[tid];
  1918. *ssn = SEQ_TO_SN(tid_data->seq_number);
  1919. tid_data->agg.txq_id = txq_id;
  1920. il_set_swq_id(&il->txq[txq_id], il4965_get_ac_from_tid(tid), txq_id);
  1921. spin_unlock_irqrestore(&il->sta_lock, flags);
  1922. ret = il4965_txq_agg_enable(il, txq_id, tx_fifo, sta_id, tid, *ssn);
  1923. if (ret)
  1924. return ret;
  1925. spin_lock_irqsave(&il->sta_lock, flags);
  1926. tid_data = &il->stations[sta_id].tid[tid];
  1927. if (tid_data->tfds_in_queue == 0) {
  1928. D_HT("HW queue is empty\n");
  1929. tid_data->agg.state = IL_AGG_ON;
  1930. ieee80211_start_tx_ba_cb_irqsafe(vif, sta->addr, tid);
  1931. } else {
  1932. D_HT("HW queue is NOT empty: %d packets in HW queue\n",
  1933. tid_data->tfds_in_queue);
  1934. tid_data->agg.state = IL_EMPTYING_HW_QUEUE_ADDBA;
  1935. }
  1936. spin_unlock_irqrestore(&il->sta_lock, flags);
  1937. return ret;
  1938. }
  1939. /**
  1940. * txq_id must be greater than IL49_FIRST_AMPDU_QUEUE
  1941. * il->lock must be held by the caller
  1942. */
  1943. static int
  1944. il4965_txq_agg_disable(struct il_priv *il, u16 txq_id, u16 ssn_idx, u8 tx_fifo)
  1945. {
  1946. if ((IL49_FIRST_AMPDU_QUEUE > txq_id) ||
  1947. (IL49_FIRST_AMPDU_QUEUE +
  1948. il->cfg->base_params->num_of_ampdu_queues <= txq_id)) {
  1949. IL_WARN("queue number out of range: %d, must be %d to %d\n",
  1950. txq_id, IL49_FIRST_AMPDU_QUEUE,
  1951. IL49_FIRST_AMPDU_QUEUE +
  1952. il->cfg->base_params->num_of_ampdu_queues - 1);
  1953. return -EINVAL;
  1954. }
  1955. il4965_tx_queue_stop_scheduler(il, txq_id);
  1956. il_clear_bits_prph(il, IL49_SCD_QUEUECHAIN_SEL, (1 << txq_id));
  1957. il->txq[txq_id].q.read_ptr = (ssn_idx & 0xff);
  1958. il->txq[txq_id].q.write_ptr = (ssn_idx & 0xff);
  1959. /* supposes that ssn_idx is valid (!= 0xFFF) */
  1960. il4965_set_wr_ptrs(il, txq_id, ssn_idx);
  1961. il_clear_bits_prph(il, IL49_SCD_INTERRUPT_MASK, (1 << txq_id));
  1962. il_txq_ctx_deactivate(il, txq_id);
  1963. il4965_tx_queue_set_status(il, &il->txq[txq_id], tx_fifo, 0);
  1964. return 0;
  1965. }
  1966. int
  1967. il4965_tx_agg_stop(struct il_priv *il, struct ieee80211_vif *vif,
  1968. struct ieee80211_sta *sta, u16 tid)
  1969. {
  1970. int tx_fifo_id, txq_id, sta_id, ssn;
  1971. struct il_tid_data *tid_data;
  1972. int write_ptr, read_ptr;
  1973. unsigned long flags;
  1974. tx_fifo_id = il4965_get_fifo_from_tid(il_rxon_ctx_from_vif(vif), tid);
  1975. if (unlikely(tx_fifo_id < 0))
  1976. return tx_fifo_id;
  1977. sta_id = il_sta_id(sta);
  1978. if (sta_id == IL_INVALID_STATION) {
  1979. IL_ERR("Invalid station for AGG tid %d\n", tid);
  1980. return -ENXIO;
  1981. }
  1982. spin_lock_irqsave(&il->sta_lock, flags);
  1983. tid_data = &il->stations[sta_id].tid[tid];
  1984. ssn = (tid_data->seq_number & IEEE80211_SCTL_SEQ) >> 4;
  1985. txq_id = tid_data->agg.txq_id;
  1986. switch (il->stations[sta_id].tid[tid].agg.state) {
  1987. case IL_EMPTYING_HW_QUEUE_ADDBA:
  1988. /*
  1989. * This can happen if the peer stops aggregation
  1990. * again before we've had a chance to drain the
  1991. * queue we selected previously, i.e. before the
  1992. * session was really started completely.
  1993. */
  1994. D_HT("AGG stop before setup done\n");
  1995. goto turn_off;
  1996. case IL_AGG_ON:
  1997. break;
  1998. default:
  1999. IL_WARN("Stopping AGG while state not ON or starting\n");
  2000. }
  2001. write_ptr = il->txq[txq_id].q.write_ptr;
  2002. read_ptr = il->txq[txq_id].q.read_ptr;
  2003. /* The queue is not empty */
  2004. if (write_ptr != read_ptr) {
  2005. D_HT("Stopping a non empty AGG HW QUEUE\n");
  2006. il->stations[sta_id].tid[tid].agg.state =
  2007. IL_EMPTYING_HW_QUEUE_DELBA;
  2008. spin_unlock_irqrestore(&il->sta_lock, flags);
  2009. return 0;
  2010. }
  2011. D_HT("HW queue is empty\n");
  2012. turn_off:
  2013. il->stations[sta_id].tid[tid].agg.state = IL_AGG_OFF;
  2014. /* do not restore/save irqs */
  2015. spin_unlock(&il->sta_lock);
  2016. spin_lock(&il->lock);
  2017. /*
  2018. * the only reason this call can fail is queue number out of range,
  2019. * which can happen if uCode is reloaded and all the station
  2020. * information are lost. if it is outside the range, there is no need
  2021. * to deactivate the uCode queue, just return "success" to allow
  2022. * mac80211 to clean up it own data.
  2023. */
  2024. il4965_txq_agg_disable(il, txq_id, ssn, tx_fifo_id);
  2025. spin_unlock_irqrestore(&il->lock, flags);
  2026. ieee80211_stop_tx_ba_cb_irqsafe(vif, sta->addr, tid);
  2027. return 0;
  2028. }
  2029. int
  2030. il4965_txq_check_empty(struct il_priv *il, int sta_id, u8 tid, int txq_id)
  2031. {
  2032. struct il_queue *q = &il->txq[txq_id].q;
  2033. u8 *addr = il->stations[sta_id].sta.sta.addr;
  2034. struct il_tid_data *tid_data = &il->stations[sta_id].tid[tid];
  2035. struct il_rxon_context *ctx;
  2036. ctx = &il->ctx;
  2037. lockdep_assert_held(&il->sta_lock);
  2038. switch (il->stations[sta_id].tid[tid].agg.state) {
  2039. case IL_EMPTYING_HW_QUEUE_DELBA:
  2040. /* We are reclaiming the last packet of the */
  2041. /* aggregated HW queue */
  2042. if (txq_id == tid_data->agg.txq_id &&
  2043. q->read_ptr == q->write_ptr) {
  2044. u16 ssn = SEQ_TO_SN(tid_data->seq_number);
  2045. int tx_fifo = il4965_get_fifo_from_tid(ctx, tid);
  2046. D_HT("HW queue empty: continue DELBA flow\n");
  2047. il4965_txq_agg_disable(il, txq_id, ssn, tx_fifo);
  2048. tid_data->agg.state = IL_AGG_OFF;
  2049. ieee80211_stop_tx_ba_cb_irqsafe(ctx->vif, addr, tid);
  2050. }
  2051. break;
  2052. case IL_EMPTYING_HW_QUEUE_ADDBA:
  2053. /* We are reclaiming the last packet of the queue */
  2054. if (tid_data->tfds_in_queue == 0) {
  2055. D_HT("HW queue empty: continue ADDBA flow\n");
  2056. tid_data->agg.state = IL_AGG_ON;
  2057. ieee80211_start_tx_ba_cb_irqsafe(ctx->vif, addr, tid);
  2058. }
  2059. break;
  2060. }
  2061. return 0;
  2062. }
  2063. static void
  2064. il4965_non_agg_tx_status(struct il_priv *il, struct il_rxon_context *ctx,
  2065. const u8 *addr1)
  2066. {
  2067. struct ieee80211_sta *sta;
  2068. struct il_station_priv *sta_priv;
  2069. rcu_read_lock();
  2070. sta = ieee80211_find_sta(ctx->vif, addr1);
  2071. if (sta) {
  2072. sta_priv = (void *)sta->drv_priv;
  2073. /* avoid atomic ops if this isn't a client */
  2074. if (sta_priv->client &&
  2075. atomic_dec_return(&sta_priv->pending_frames) == 0)
  2076. ieee80211_sta_block_awake(il->hw, sta, false);
  2077. }
  2078. rcu_read_unlock();
  2079. }
  2080. static void
  2081. il4965_tx_status(struct il_priv *il, struct il_tx_info *tx_info, bool is_agg)
  2082. {
  2083. struct ieee80211_hdr *hdr = (struct ieee80211_hdr *)tx_info->skb->data;
  2084. if (!is_agg)
  2085. il4965_non_agg_tx_status(il, tx_info->ctx, hdr->addr1);
  2086. ieee80211_tx_status_irqsafe(il->hw, tx_info->skb);
  2087. }
  2088. int
  2089. il4965_tx_queue_reclaim(struct il_priv *il, int txq_id, int idx)
  2090. {
  2091. struct il_tx_queue *txq = &il->txq[txq_id];
  2092. struct il_queue *q = &txq->q;
  2093. struct il_tx_info *tx_info;
  2094. int nfreed = 0;
  2095. struct ieee80211_hdr *hdr;
  2096. if (idx >= q->n_bd || il_queue_used(q, idx) == 0) {
  2097. IL_ERR("Read idx for DMA queue txq id (%d), idx %d, "
  2098. "is out of range [0-%d] %d %d.\n", txq_id, idx, q->n_bd,
  2099. q->write_ptr, q->read_ptr);
  2100. return 0;
  2101. }
  2102. for (idx = il_queue_inc_wrap(idx, q->n_bd); q->read_ptr != idx;
  2103. q->read_ptr = il_queue_inc_wrap(q->read_ptr, q->n_bd)) {
  2104. tx_info = &txq->txb[txq->q.read_ptr];
  2105. if (WARN_ON_ONCE(tx_info->skb == NULL))
  2106. continue;
  2107. hdr = (struct ieee80211_hdr *)tx_info->skb->data;
  2108. if (ieee80211_is_data_qos(hdr->frame_control))
  2109. nfreed++;
  2110. il4965_tx_status(il, tx_info,
  2111. txq_id >= IL4965_FIRST_AMPDU_QUEUE);
  2112. tx_info->skb = NULL;
  2113. il->cfg->ops->lib->txq_free_tfd(il, txq);
  2114. }
  2115. return nfreed;
  2116. }
  2117. /**
  2118. * il4965_tx_status_reply_compressed_ba - Update tx status from block-ack
  2119. *
  2120. * Go through block-ack's bitmap of ACK'd frames, update driver's record of
  2121. * ACK vs. not. This gets sent to mac80211, then to rate scaling algo.
  2122. */
  2123. static int
  2124. il4965_tx_status_reply_compressed_ba(struct il_priv *il, struct il_ht_agg *agg,
  2125. struct il_compressed_ba_resp *ba_resp)
  2126. {
  2127. int i, sh, ack;
  2128. u16 seq_ctl = le16_to_cpu(ba_resp->seq_ctl);
  2129. u16 scd_flow = le16_to_cpu(ba_resp->scd_flow);
  2130. int successes = 0;
  2131. struct ieee80211_tx_info *info;
  2132. u64 bitmap, sent_bitmap;
  2133. if (unlikely(!agg->wait_for_ba)) {
  2134. if (unlikely(ba_resp->bitmap))
  2135. IL_ERR("Received BA when not expected\n");
  2136. return -EINVAL;
  2137. }
  2138. /* Mark that the expected block-ack response arrived */
  2139. agg->wait_for_ba = 0;
  2140. D_TX_REPLY("BA %d %d\n", agg->start_idx, ba_resp->seq_ctl);
  2141. /* Calculate shift to align block-ack bits with our Tx win bits */
  2142. sh = agg->start_idx - SEQ_TO_IDX(seq_ctl >> 4);
  2143. if (sh < 0) /* tbw something is wrong with indices */
  2144. sh += 0x100;
  2145. if (agg->frame_count > (64 - sh)) {
  2146. D_TX_REPLY("more frames than bitmap size");
  2147. return -1;
  2148. }
  2149. /* don't use 64-bit values for now */
  2150. bitmap = le64_to_cpu(ba_resp->bitmap) >> sh;
  2151. /* check for success or failure according to the
  2152. * transmitted bitmap and block-ack bitmap */
  2153. sent_bitmap = bitmap & agg->bitmap;
  2154. /* For each frame attempted in aggregation,
  2155. * update driver's record of tx frame's status. */
  2156. i = 0;
  2157. while (sent_bitmap) {
  2158. ack = sent_bitmap & 1ULL;
  2159. successes += ack;
  2160. D_TX_REPLY("%s ON i=%d idx=%d raw=%d\n", ack ? "ACK" : "NACK",
  2161. i, (agg->start_idx + i) & 0xff, agg->start_idx + i);
  2162. sent_bitmap >>= 1;
  2163. ++i;
  2164. }
  2165. D_TX_REPLY("Bitmap %llx\n", (unsigned long long)bitmap);
  2166. info = IEEE80211_SKB_CB(il->txq[scd_flow].txb[agg->start_idx].skb);
  2167. memset(&info->status, 0, sizeof(info->status));
  2168. info->flags |= IEEE80211_TX_STAT_ACK;
  2169. info->flags |= IEEE80211_TX_STAT_AMPDU;
  2170. info->status.ampdu_ack_len = successes;
  2171. info->status.ampdu_len = agg->frame_count;
  2172. il4965_hwrate_to_tx_control(il, agg->rate_n_flags, info);
  2173. return 0;
  2174. }
  2175. /**
  2176. * translate ucode response to mac80211 tx status control values
  2177. */
  2178. void
  2179. il4965_hwrate_to_tx_control(struct il_priv *il, u32 rate_n_flags,
  2180. struct ieee80211_tx_info *info)
  2181. {
  2182. struct ieee80211_tx_rate *r = &info->control.rates[0];
  2183. info->antenna_sel_tx =
  2184. ((rate_n_flags & RATE_MCS_ANT_ABC_MSK) >> RATE_MCS_ANT_POS);
  2185. if (rate_n_flags & RATE_MCS_HT_MSK)
  2186. r->flags |= IEEE80211_TX_RC_MCS;
  2187. if (rate_n_flags & RATE_MCS_GF_MSK)
  2188. r->flags |= IEEE80211_TX_RC_GREEN_FIELD;
  2189. if (rate_n_flags & RATE_MCS_HT40_MSK)
  2190. r->flags |= IEEE80211_TX_RC_40_MHZ_WIDTH;
  2191. if (rate_n_flags & RATE_MCS_DUP_MSK)
  2192. r->flags |= IEEE80211_TX_RC_DUP_DATA;
  2193. if (rate_n_flags & RATE_MCS_SGI_MSK)
  2194. r->flags |= IEEE80211_TX_RC_SHORT_GI;
  2195. r->idx = il4965_hwrate_to_mac80211_idx(rate_n_flags, info->band);
  2196. }
  2197. /**
  2198. * il4965_hdl_compressed_ba - Handler for N_COMPRESSED_BA
  2199. *
  2200. * Handles block-acknowledge notification from device, which reports success
  2201. * of frames sent via aggregation.
  2202. */
  2203. void
  2204. il4965_hdl_compressed_ba(struct il_priv *il, struct il_rx_buf *rxb)
  2205. {
  2206. struct il_rx_pkt *pkt = rxb_addr(rxb);
  2207. struct il_compressed_ba_resp *ba_resp = &pkt->u.compressed_ba;
  2208. struct il_tx_queue *txq = NULL;
  2209. struct il_ht_agg *agg;
  2210. int idx;
  2211. int sta_id;
  2212. int tid;
  2213. unsigned long flags;
  2214. /* "flow" corresponds to Tx queue */
  2215. u16 scd_flow = le16_to_cpu(ba_resp->scd_flow);
  2216. /* "ssn" is start of block-ack Tx win, corresponds to idx
  2217. * (in Tx queue's circular buffer) of first TFD/frame in win */
  2218. u16 ba_resp_scd_ssn = le16_to_cpu(ba_resp->scd_ssn);
  2219. if (scd_flow >= il->hw_params.max_txq_num) {
  2220. IL_ERR("BUG_ON scd_flow is bigger than number of queues\n");
  2221. return;
  2222. }
  2223. txq = &il->txq[scd_flow];
  2224. sta_id = ba_resp->sta_id;
  2225. tid = ba_resp->tid;
  2226. agg = &il->stations[sta_id].tid[tid].agg;
  2227. if (unlikely(agg->txq_id != scd_flow)) {
  2228. /*
  2229. * FIXME: this is a uCode bug which need to be addressed,
  2230. * log the information and return for now!
  2231. * since it is possible happen very often and in order
  2232. * not to fill the syslog, don't enable the logging by default
  2233. */
  2234. D_TX_REPLY("BA scd_flow %d does not match txq_id %d\n",
  2235. scd_flow, agg->txq_id);
  2236. return;
  2237. }
  2238. /* Find idx just before block-ack win */
  2239. idx = il_queue_dec_wrap(ba_resp_scd_ssn & 0xff, txq->q.n_bd);
  2240. spin_lock_irqsave(&il->sta_lock, flags);
  2241. D_TX_REPLY("N_COMPRESSED_BA [%d] Received from %pM, " "sta_id = %d\n",
  2242. agg->wait_for_ba, (u8 *) &ba_resp->sta_addr_lo32,
  2243. ba_resp->sta_id);
  2244. D_TX_REPLY("TID = %d, SeqCtl = %d, bitmap = 0x%llx," "scd_flow = "
  2245. "%d, scd_ssn = %d\n", ba_resp->tid, ba_resp->seq_ctl,
  2246. (unsigned long long)le64_to_cpu(ba_resp->bitmap),
  2247. ba_resp->scd_flow, ba_resp->scd_ssn);
  2248. D_TX_REPLY("DAT start_idx = %d, bitmap = 0x%llx\n", agg->start_idx,
  2249. (unsigned long long)agg->bitmap);
  2250. /* Update driver's record of ACK vs. not for each frame in win */
  2251. il4965_tx_status_reply_compressed_ba(il, agg, ba_resp);
  2252. /* Release all TFDs before the SSN, i.e. all TFDs in front of
  2253. * block-ack win (we assume that they've been successfully
  2254. * transmitted ... if not, it's too late anyway). */
  2255. if (txq->q.read_ptr != (ba_resp_scd_ssn & 0xff)) {
  2256. /* calculate mac80211 ampdu sw queue to wake */
  2257. int freed = il4965_tx_queue_reclaim(il, scd_flow, idx);
  2258. il4965_free_tfds_in_queue(il, sta_id, tid, freed);
  2259. if (il_queue_space(&txq->q) > txq->q.low_mark &&
  2260. il->mac80211_registered &&
  2261. agg->state != IL_EMPTYING_HW_QUEUE_DELBA)
  2262. il_wake_queue(il, txq);
  2263. il4965_txq_check_empty(il, sta_id, tid, scd_flow);
  2264. }
  2265. spin_unlock_irqrestore(&il->sta_lock, flags);
  2266. }
  2267. #ifdef CONFIG_IWLEGACY_DEBUG
  2268. const char *
  2269. il4965_get_tx_fail_reason(u32 status)
  2270. {
  2271. #define TX_STATUS_FAIL(x) case TX_STATUS_FAIL_ ## x: return #x
  2272. #define TX_STATUS_POSTPONE(x) case TX_STATUS_POSTPONE_ ## x: return #x
  2273. switch (status & TX_STATUS_MSK) {
  2274. case TX_STATUS_SUCCESS:
  2275. return "SUCCESS";
  2276. TX_STATUS_POSTPONE(DELAY);
  2277. TX_STATUS_POSTPONE(FEW_BYTES);
  2278. TX_STATUS_POSTPONE(QUIET_PERIOD);
  2279. TX_STATUS_POSTPONE(CALC_TTAK);
  2280. TX_STATUS_FAIL(INTERNAL_CROSSED_RETRY);
  2281. TX_STATUS_FAIL(SHORT_LIMIT);
  2282. TX_STATUS_FAIL(LONG_LIMIT);
  2283. TX_STATUS_FAIL(FIFO_UNDERRUN);
  2284. TX_STATUS_FAIL(DRAIN_FLOW);
  2285. TX_STATUS_FAIL(RFKILL_FLUSH);
  2286. TX_STATUS_FAIL(LIFE_EXPIRE);
  2287. TX_STATUS_FAIL(DEST_PS);
  2288. TX_STATUS_FAIL(HOST_ABORTED);
  2289. TX_STATUS_FAIL(BT_RETRY);
  2290. TX_STATUS_FAIL(STA_INVALID);
  2291. TX_STATUS_FAIL(FRAG_DROPPED);
  2292. TX_STATUS_FAIL(TID_DISABLE);
  2293. TX_STATUS_FAIL(FIFO_FLUSHED);
  2294. TX_STATUS_FAIL(INSUFFICIENT_CF_POLL);
  2295. TX_STATUS_FAIL(PASSIVE_NO_RX);
  2296. TX_STATUS_FAIL(NO_BEACON_ON_RADAR);
  2297. }
  2298. return "UNKNOWN";
  2299. #undef TX_STATUS_FAIL
  2300. #undef TX_STATUS_POSTPONE
  2301. }
  2302. #endif /* CONFIG_IWLEGACY_DEBUG */
  2303. static struct il_link_quality_cmd *
  2304. il4965_sta_alloc_lq(struct il_priv *il, u8 sta_id)
  2305. {
  2306. int i, r;
  2307. struct il_link_quality_cmd *link_cmd;
  2308. u32 rate_flags = 0;
  2309. __le32 rate_n_flags;
  2310. link_cmd = kzalloc(sizeof(struct il_link_quality_cmd), GFP_KERNEL);
  2311. if (!link_cmd) {
  2312. IL_ERR("Unable to allocate memory for LQ cmd.\n");
  2313. return NULL;
  2314. }
  2315. /* Set up the rate scaling to start at selected rate, fall back
  2316. * all the way down to 1M in IEEE order, and then spin on 1M */
  2317. if (il->band == IEEE80211_BAND_5GHZ)
  2318. r = RATE_6M_IDX;
  2319. else
  2320. r = RATE_1M_IDX;
  2321. if (r >= IL_FIRST_CCK_RATE && r <= IL_LAST_CCK_RATE)
  2322. rate_flags |= RATE_MCS_CCK_MSK;
  2323. rate_flags |=
  2324. il4965_first_antenna(il->hw_params.
  2325. valid_tx_ant) << RATE_MCS_ANT_POS;
  2326. rate_n_flags = cpu_to_le32(il_rates[r].plcp | rate_flags);
  2327. for (i = 0; i < LINK_QUAL_MAX_RETRY_NUM; i++)
  2328. link_cmd->rs_table[i].rate_n_flags = rate_n_flags;
  2329. link_cmd->general_params.single_stream_ant_msk =
  2330. il4965_first_antenna(il->hw_params.valid_tx_ant);
  2331. link_cmd->general_params.dual_stream_ant_msk =
  2332. il->hw_params.valid_tx_ant & ~il4965_first_antenna(il->hw_params.
  2333. valid_tx_ant);
  2334. if (!link_cmd->general_params.dual_stream_ant_msk) {
  2335. link_cmd->general_params.dual_stream_ant_msk = ANT_AB;
  2336. } else if (il4965_num_of_ant(il->hw_params.valid_tx_ant) == 2) {
  2337. link_cmd->general_params.dual_stream_ant_msk =
  2338. il->hw_params.valid_tx_ant;
  2339. }
  2340. link_cmd->agg_params.agg_dis_start_th = LINK_QUAL_AGG_DISABLE_START_DEF;
  2341. link_cmd->agg_params.agg_time_limit =
  2342. cpu_to_le16(LINK_QUAL_AGG_TIME_LIMIT_DEF);
  2343. link_cmd->sta_id = sta_id;
  2344. return link_cmd;
  2345. }
  2346. /*
  2347. * il4965_add_bssid_station - Add the special IBSS BSSID station
  2348. *
  2349. * Function sleeps.
  2350. */
  2351. int
  2352. il4965_add_bssid_station(struct il_priv *il, struct il_rxon_context *ctx,
  2353. const u8 *addr, u8 *sta_id_r)
  2354. {
  2355. int ret;
  2356. u8 sta_id;
  2357. struct il_link_quality_cmd *link_cmd;
  2358. unsigned long flags;
  2359. if (sta_id_r)
  2360. *sta_id_r = IL_INVALID_STATION;
  2361. ret = il_add_station_common(il, ctx, addr, 0, NULL, &sta_id);
  2362. if (ret) {
  2363. IL_ERR("Unable to add station %pM\n", addr);
  2364. return ret;
  2365. }
  2366. if (sta_id_r)
  2367. *sta_id_r = sta_id;
  2368. spin_lock_irqsave(&il->sta_lock, flags);
  2369. il->stations[sta_id].used |= IL_STA_LOCAL;
  2370. spin_unlock_irqrestore(&il->sta_lock, flags);
  2371. /* Set up default rate scaling table in device's station table */
  2372. link_cmd = il4965_sta_alloc_lq(il, sta_id);
  2373. if (!link_cmd) {
  2374. IL_ERR("Unable to initialize rate scaling for station %pM.\n",
  2375. addr);
  2376. return -ENOMEM;
  2377. }
  2378. ret = il_send_lq_cmd(il, ctx, link_cmd, CMD_SYNC, true);
  2379. if (ret)
  2380. IL_ERR("Link quality command failed (%d)\n", ret);
  2381. spin_lock_irqsave(&il->sta_lock, flags);
  2382. il->stations[sta_id].lq = link_cmd;
  2383. spin_unlock_irqrestore(&il->sta_lock, flags);
  2384. return 0;
  2385. }
  2386. static int
  2387. il4965_static_wepkey_cmd(struct il_priv *il, struct il_rxon_context *ctx,
  2388. bool send_if_empty)
  2389. {
  2390. int i;
  2391. u8 buff[sizeof(struct il_wep_cmd) +
  2392. sizeof(struct il_wep_key) * WEP_KEYS_MAX];
  2393. struct il_wep_cmd *wep_cmd = (struct il_wep_cmd *)buff;
  2394. size_t cmd_size = sizeof(struct il_wep_cmd);
  2395. struct il_host_cmd cmd = {
  2396. .id = C_WEPKEY,
  2397. .data = wep_cmd,
  2398. .flags = CMD_SYNC,
  2399. };
  2400. bool not_empty = false;
  2401. might_sleep();
  2402. memset(wep_cmd, 0,
  2403. cmd_size + (sizeof(struct il_wep_key) * WEP_KEYS_MAX));
  2404. for (i = 0; i < WEP_KEYS_MAX; i++) {
  2405. u8 key_size = il->_4965.wep_keys[i].key_size;
  2406. wep_cmd->key[i].key_idx = i;
  2407. if (key_size) {
  2408. wep_cmd->key[i].key_offset = i;
  2409. not_empty = true;
  2410. } else
  2411. wep_cmd->key[i].key_offset = WEP_INVALID_OFFSET;
  2412. wep_cmd->key[i].key_size = key_size;
  2413. memcpy(&wep_cmd->key[i].key[3], il->_4965.wep_keys[i].key, key_size);
  2414. }
  2415. wep_cmd->global_key_type = WEP_KEY_WEP_TYPE;
  2416. wep_cmd->num_keys = WEP_KEYS_MAX;
  2417. cmd_size += sizeof(struct il_wep_key) * WEP_KEYS_MAX;
  2418. cmd.len = cmd_size;
  2419. if (not_empty || send_if_empty)
  2420. return il_send_cmd(il, &cmd);
  2421. else
  2422. return 0;
  2423. }
  2424. int
  2425. il4965_restore_default_wep_keys(struct il_priv *il, struct il_rxon_context *ctx)
  2426. {
  2427. lockdep_assert_held(&il->mutex);
  2428. return il4965_static_wepkey_cmd(il, ctx, false);
  2429. }
  2430. int
  2431. il4965_remove_default_wep_key(struct il_priv *il, struct il_rxon_context *ctx,
  2432. struct ieee80211_key_conf *keyconf)
  2433. {
  2434. int ret;
  2435. int idx = keyconf->keyidx;
  2436. lockdep_assert_held(&il->mutex);
  2437. D_WEP("Removing default WEP key: idx=%d\n", idx);
  2438. memset(&il->_4965.wep_keys[idx], 0, sizeof(struct il_wep_key));
  2439. if (il_is_rfkill(il)) {
  2440. D_WEP("Not sending C_WEPKEY command due to RFKILL.\n");
  2441. /* but keys in device are clear anyway so return success */
  2442. return 0;
  2443. }
  2444. ret = il4965_static_wepkey_cmd(il, ctx, 1);
  2445. D_WEP("Remove default WEP key: idx=%d ret=%d\n", idx, ret);
  2446. return ret;
  2447. }
  2448. int
  2449. il4965_set_default_wep_key(struct il_priv *il, struct il_rxon_context *ctx,
  2450. struct ieee80211_key_conf *keyconf)
  2451. {
  2452. int ret;
  2453. int len = keyconf->keylen;
  2454. int idx = keyconf->keyidx;
  2455. lockdep_assert_held(&il->mutex);
  2456. if (len != WEP_KEY_LEN_128 && len != WEP_KEY_LEN_64) {
  2457. D_WEP("Bad WEP key length %d\n", keyconf->keylen);
  2458. return -EINVAL;
  2459. }
  2460. keyconf->flags &= ~IEEE80211_KEY_FLAG_GENERATE_IV;
  2461. keyconf->hw_key_idx = HW_KEY_DEFAULT;
  2462. il->stations[IL_AP_ID].keyinfo.cipher = keyconf->cipher;
  2463. il->_4965.wep_keys[idx].key_size = len;
  2464. memcpy(&il->_4965.wep_keys[idx].key, &keyconf->key, len);
  2465. ret = il4965_static_wepkey_cmd(il, ctx, false);
  2466. D_WEP("Set default WEP key: len=%d idx=%d ret=%d\n", len, idx, ret);
  2467. return ret;
  2468. }
  2469. static int
  2470. il4965_set_wep_dynamic_key_info(struct il_priv *il, struct il_rxon_context *ctx,
  2471. struct ieee80211_key_conf *keyconf, u8 sta_id)
  2472. {
  2473. unsigned long flags;
  2474. __le16 key_flags = 0;
  2475. struct il_addsta_cmd sta_cmd;
  2476. lockdep_assert_held(&il->mutex);
  2477. keyconf->flags &= ~IEEE80211_KEY_FLAG_GENERATE_IV;
  2478. key_flags |= (STA_KEY_FLG_WEP | STA_KEY_FLG_MAP_KEY_MSK);
  2479. key_flags |= cpu_to_le16(keyconf->keyidx << STA_KEY_FLG_KEYID_POS);
  2480. key_flags &= ~STA_KEY_FLG_INVALID;
  2481. if (keyconf->keylen == WEP_KEY_LEN_128)
  2482. key_flags |= STA_KEY_FLG_KEY_SIZE_MSK;
  2483. if (sta_id == il->hw_params.bcast_id)
  2484. key_flags |= STA_KEY_MULTICAST_MSK;
  2485. spin_lock_irqsave(&il->sta_lock, flags);
  2486. il->stations[sta_id].keyinfo.cipher = keyconf->cipher;
  2487. il->stations[sta_id].keyinfo.keylen = keyconf->keylen;
  2488. il->stations[sta_id].keyinfo.keyidx = keyconf->keyidx;
  2489. memcpy(il->stations[sta_id].keyinfo.key, keyconf->key, keyconf->keylen);
  2490. memcpy(&il->stations[sta_id].sta.key.key[3], keyconf->key,
  2491. keyconf->keylen);
  2492. if ((il->stations[sta_id].sta.key.
  2493. key_flags & STA_KEY_FLG_ENCRYPT_MSK) == STA_KEY_FLG_NO_ENC)
  2494. il->stations[sta_id].sta.key.key_offset =
  2495. il_get_free_ucode_key_idx(il);
  2496. /* else, we are overriding an existing key => no need to allocated room
  2497. * in uCode. */
  2498. WARN(il->stations[sta_id].sta.key.key_offset == WEP_INVALID_OFFSET,
  2499. "no space for a new key");
  2500. il->stations[sta_id].sta.key.key_flags = key_flags;
  2501. il->stations[sta_id].sta.sta.modify_mask = STA_MODIFY_KEY_MASK;
  2502. il->stations[sta_id].sta.mode = STA_CONTROL_MODIFY_MSK;
  2503. memcpy(&sta_cmd, &il->stations[sta_id].sta,
  2504. sizeof(struct il_addsta_cmd));
  2505. spin_unlock_irqrestore(&il->sta_lock, flags);
  2506. return il_send_add_sta(il, &sta_cmd, CMD_SYNC);
  2507. }
  2508. static int
  2509. il4965_set_ccmp_dynamic_key_info(struct il_priv *il,
  2510. struct il_rxon_context *ctx,
  2511. struct ieee80211_key_conf *keyconf, u8 sta_id)
  2512. {
  2513. unsigned long flags;
  2514. __le16 key_flags = 0;
  2515. struct il_addsta_cmd sta_cmd;
  2516. lockdep_assert_held(&il->mutex);
  2517. key_flags |= (STA_KEY_FLG_CCMP | STA_KEY_FLG_MAP_KEY_MSK);
  2518. key_flags |= cpu_to_le16(keyconf->keyidx << STA_KEY_FLG_KEYID_POS);
  2519. key_flags &= ~STA_KEY_FLG_INVALID;
  2520. if (sta_id == il->hw_params.bcast_id)
  2521. key_flags |= STA_KEY_MULTICAST_MSK;
  2522. keyconf->flags |= IEEE80211_KEY_FLAG_GENERATE_IV;
  2523. spin_lock_irqsave(&il->sta_lock, flags);
  2524. il->stations[sta_id].keyinfo.cipher = keyconf->cipher;
  2525. il->stations[sta_id].keyinfo.keylen = keyconf->keylen;
  2526. memcpy(il->stations[sta_id].keyinfo.key, keyconf->key, keyconf->keylen);
  2527. memcpy(il->stations[sta_id].sta.key.key, keyconf->key, keyconf->keylen);
  2528. if ((il->stations[sta_id].sta.key.
  2529. key_flags & STA_KEY_FLG_ENCRYPT_MSK) == STA_KEY_FLG_NO_ENC)
  2530. il->stations[sta_id].sta.key.key_offset =
  2531. il_get_free_ucode_key_idx(il);
  2532. /* else, we are overriding an existing key => no need to allocated room
  2533. * in uCode. */
  2534. WARN(il->stations[sta_id].sta.key.key_offset == WEP_INVALID_OFFSET,
  2535. "no space for a new key");
  2536. il->stations[sta_id].sta.key.key_flags = key_flags;
  2537. il->stations[sta_id].sta.sta.modify_mask = STA_MODIFY_KEY_MASK;
  2538. il->stations[sta_id].sta.mode = STA_CONTROL_MODIFY_MSK;
  2539. memcpy(&sta_cmd, &il->stations[sta_id].sta,
  2540. sizeof(struct il_addsta_cmd));
  2541. spin_unlock_irqrestore(&il->sta_lock, flags);
  2542. return il_send_add_sta(il, &sta_cmd, CMD_SYNC);
  2543. }
  2544. static int
  2545. il4965_set_tkip_dynamic_key_info(struct il_priv *il,
  2546. struct il_rxon_context *ctx,
  2547. struct ieee80211_key_conf *keyconf, u8 sta_id)
  2548. {
  2549. unsigned long flags;
  2550. int ret = 0;
  2551. __le16 key_flags = 0;
  2552. key_flags |= (STA_KEY_FLG_TKIP | STA_KEY_FLG_MAP_KEY_MSK);
  2553. key_flags |= cpu_to_le16(keyconf->keyidx << STA_KEY_FLG_KEYID_POS);
  2554. key_flags &= ~STA_KEY_FLG_INVALID;
  2555. if (sta_id == il->hw_params.bcast_id)
  2556. key_flags |= STA_KEY_MULTICAST_MSK;
  2557. keyconf->flags |= IEEE80211_KEY_FLAG_GENERATE_IV;
  2558. keyconf->flags |= IEEE80211_KEY_FLAG_GENERATE_MMIC;
  2559. spin_lock_irqsave(&il->sta_lock, flags);
  2560. il->stations[sta_id].keyinfo.cipher = keyconf->cipher;
  2561. il->stations[sta_id].keyinfo.keylen = 16;
  2562. if ((il->stations[sta_id].sta.key.
  2563. key_flags & STA_KEY_FLG_ENCRYPT_MSK) == STA_KEY_FLG_NO_ENC)
  2564. il->stations[sta_id].sta.key.key_offset =
  2565. il_get_free_ucode_key_idx(il);
  2566. /* else, we are overriding an existing key => no need to allocated room
  2567. * in uCode. */
  2568. WARN(il->stations[sta_id].sta.key.key_offset == WEP_INVALID_OFFSET,
  2569. "no space for a new key");
  2570. il->stations[sta_id].sta.key.key_flags = key_flags;
  2571. /* This copy is acutally not needed: we get the key with each TX */
  2572. memcpy(il->stations[sta_id].keyinfo.key, keyconf->key, 16);
  2573. memcpy(il->stations[sta_id].sta.key.key, keyconf->key, 16);
  2574. spin_unlock_irqrestore(&il->sta_lock, flags);
  2575. return ret;
  2576. }
  2577. void
  2578. il4965_update_tkip_key(struct il_priv *il, struct il_rxon_context *ctx,
  2579. struct ieee80211_key_conf *keyconf,
  2580. struct ieee80211_sta *sta, u32 iv32, u16 * phase1key)
  2581. {
  2582. u8 sta_id;
  2583. unsigned long flags;
  2584. int i;
  2585. if (il_scan_cancel(il)) {
  2586. /* cancel scan failed, just live w/ bad key and rely
  2587. briefly on SW decryption */
  2588. return;
  2589. }
  2590. sta_id = il_sta_id_or_broadcast(il, ctx, sta);
  2591. if (sta_id == IL_INVALID_STATION)
  2592. return;
  2593. spin_lock_irqsave(&il->sta_lock, flags);
  2594. il->stations[sta_id].sta.key.tkip_rx_tsc_byte2 = (u8) iv32;
  2595. for (i = 0; i < 5; i++)
  2596. il->stations[sta_id].sta.key.tkip_rx_ttak[i] =
  2597. cpu_to_le16(phase1key[i]);
  2598. il->stations[sta_id].sta.sta.modify_mask = STA_MODIFY_KEY_MASK;
  2599. il->stations[sta_id].sta.mode = STA_CONTROL_MODIFY_MSK;
  2600. il_send_add_sta(il, &il->stations[sta_id].sta, CMD_ASYNC);
  2601. spin_unlock_irqrestore(&il->sta_lock, flags);
  2602. }
  2603. int
  2604. il4965_remove_dynamic_key(struct il_priv *il, struct il_rxon_context *ctx,
  2605. struct ieee80211_key_conf *keyconf, u8 sta_id)
  2606. {
  2607. unsigned long flags;
  2608. u16 key_flags;
  2609. u8 keyidx;
  2610. struct il_addsta_cmd sta_cmd;
  2611. lockdep_assert_held(&il->mutex);
  2612. il->_4965.key_mapping_keys--;
  2613. spin_lock_irqsave(&il->sta_lock, flags);
  2614. key_flags = le16_to_cpu(il->stations[sta_id].sta.key.key_flags);
  2615. keyidx = (key_flags >> STA_KEY_FLG_KEYID_POS) & 0x3;
  2616. D_WEP("Remove dynamic key: idx=%d sta=%d\n", keyconf->keyidx, sta_id);
  2617. if (keyconf->keyidx != keyidx) {
  2618. /* We need to remove a key with idx different that the one
  2619. * in the uCode. This means that the key we need to remove has
  2620. * been replaced by another one with different idx.
  2621. * Don't do anything and return ok
  2622. */
  2623. spin_unlock_irqrestore(&il->sta_lock, flags);
  2624. return 0;
  2625. }
  2626. if (il->stations[sta_id].sta.key.key_offset == WEP_INVALID_OFFSET) {
  2627. IL_WARN("Removing wrong key %d 0x%x\n", keyconf->keyidx,
  2628. key_flags);
  2629. spin_unlock_irqrestore(&il->sta_lock, flags);
  2630. return 0;
  2631. }
  2632. if (!test_and_clear_bit
  2633. (il->stations[sta_id].sta.key.key_offset, &il->ucode_key_table))
  2634. IL_ERR("idx %d not used in uCode key table.\n",
  2635. il->stations[sta_id].sta.key.key_offset);
  2636. memset(&il->stations[sta_id].keyinfo, 0, sizeof(struct il_hw_key));
  2637. memset(&il->stations[sta_id].sta.key, 0, sizeof(struct il4965_keyinfo));
  2638. il->stations[sta_id].sta.key.key_flags =
  2639. STA_KEY_FLG_NO_ENC | STA_KEY_FLG_INVALID;
  2640. il->stations[sta_id].sta.key.key_offset = WEP_INVALID_OFFSET;
  2641. il->stations[sta_id].sta.sta.modify_mask = STA_MODIFY_KEY_MASK;
  2642. il->stations[sta_id].sta.mode = STA_CONTROL_MODIFY_MSK;
  2643. if (il_is_rfkill(il)) {
  2644. D_WEP
  2645. ("Not sending C_ADD_STA command because RFKILL enabled.\n");
  2646. spin_unlock_irqrestore(&il->sta_lock, flags);
  2647. return 0;
  2648. }
  2649. memcpy(&sta_cmd, &il->stations[sta_id].sta,
  2650. sizeof(struct il_addsta_cmd));
  2651. spin_unlock_irqrestore(&il->sta_lock, flags);
  2652. return il_send_add_sta(il, &sta_cmd, CMD_SYNC);
  2653. }
  2654. int
  2655. il4965_set_dynamic_key(struct il_priv *il, struct il_rxon_context *ctx,
  2656. struct ieee80211_key_conf *keyconf, u8 sta_id)
  2657. {
  2658. int ret;
  2659. lockdep_assert_held(&il->mutex);
  2660. il->_4965.key_mapping_keys++;
  2661. keyconf->hw_key_idx = HW_KEY_DYNAMIC;
  2662. switch (keyconf->cipher) {
  2663. case WLAN_CIPHER_SUITE_CCMP:
  2664. ret =
  2665. il4965_set_ccmp_dynamic_key_info(il, ctx, keyconf, sta_id);
  2666. break;
  2667. case WLAN_CIPHER_SUITE_TKIP:
  2668. ret =
  2669. il4965_set_tkip_dynamic_key_info(il, ctx, keyconf, sta_id);
  2670. break;
  2671. case WLAN_CIPHER_SUITE_WEP40:
  2672. case WLAN_CIPHER_SUITE_WEP104:
  2673. ret = il4965_set_wep_dynamic_key_info(il, ctx, keyconf, sta_id);
  2674. break;
  2675. default:
  2676. IL_ERR("Unknown alg: %s cipher = %x\n", __func__,
  2677. keyconf->cipher);
  2678. ret = -EINVAL;
  2679. }
  2680. D_WEP("Set dynamic key: cipher=%x len=%d idx=%d sta=%d ret=%d\n",
  2681. keyconf->cipher, keyconf->keylen, keyconf->keyidx, sta_id, ret);
  2682. return ret;
  2683. }
  2684. /**
  2685. * il4965_alloc_bcast_station - add broadcast station into driver's station table.
  2686. *
  2687. * This adds the broadcast station into the driver's station table
  2688. * and marks it driver active, so that it will be restored to the
  2689. * device at the next best time.
  2690. */
  2691. int
  2692. il4965_alloc_bcast_station(struct il_priv *il, struct il_rxon_context *ctx)
  2693. {
  2694. struct il_link_quality_cmd *link_cmd;
  2695. unsigned long flags;
  2696. u8 sta_id;
  2697. spin_lock_irqsave(&il->sta_lock, flags);
  2698. sta_id = il_prep_station(il, ctx, il_bcast_addr, false, NULL);
  2699. if (sta_id == IL_INVALID_STATION) {
  2700. IL_ERR("Unable to prepare broadcast station\n");
  2701. spin_unlock_irqrestore(&il->sta_lock, flags);
  2702. return -EINVAL;
  2703. }
  2704. il->stations[sta_id].used |= IL_STA_DRIVER_ACTIVE;
  2705. il->stations[sta_id].used |= IL_STA_BCAST;
  2706. spin_unlock_irqrestore(&il->sta_lock, flags);
  2707. link_cmd = il4965_sta_alloc_lq(il, sta_id);
  2708. if (!link_cmd) {
  2709. IL_ERR
  2710. ("Unable to initialize rate scaling for bcast station.\n");
  2711. return -ENOMEM;
  2712. }
  2713. spin_lock_irqsave(&il->sta_lock, flags);
  2714. il->stations[sta_id].lq = link_cmd;
  2715. spin_unlock_irqrestore(&il->sta_lock, flags);
  2716. return 0;
  2717. }
  2718. /**
  2719. * il4965_update_bcast_station - update broadcast station's LQ command
  2720. *
  2721. * Only used by iwl4965. Placed here to have all bcast station management
  2722. * code together.
  2723. */
  2724. static int
  2725. il4965_update_bcast_station(struct il_priv *il, struct il_rxon_context *ctx)
  2726. {
  2727. unsigned long flags;
  2728. struct il_link_quality_cmd *link_cmd;
  2729. u8 sta_id = il->hw_params.bcast_id;
  2730. link_cmd = il4965_sta_alloc_lq(il, sta_id);
  2731. if (!link_cmd) {
  2732. IL_ERR("Unable to initialize rate scaling for bcast sta.\n");
  2733. return -ENOMEM;
  2734. }
  2735. spin_lock_irqsave(&il->sta_lock, flags);
  2736. if (il->stations[sta_id].lq)
  2737. kfree(il->stations[sta_id].lq);
  2738. else
  2739. D_INFO("Bcast sta rate scaling has not been initialized.\n");
  2740. il->stations[sta_id].lq = link_cmd;
  2741. spin_unlock_irqrestore(&il->sta_lock, flags);
  2742. return 0;
  2743. }
  2744. int
  2745. il4965_update_bcast_stations(struct il_priv *il)
  2746. {
  2747. return il4965_update_bcast_station(il, &il->ctx);
  2748. }
  2749. /**
  2750. * il4965_sta_tx_modify_enable_tid - Enable Tx for this TID in station table
  2751. */
  2752. int
  2753. il4965_sta_tx_modify_enable_tid(struct il_priv *il, int sta_id, int tid)
  2754. {
  2755. unsigned long flags;
  2756. struct il_addsta_cmd sta_cmd;
  2757. lockdep_assert_held(&il->mutex);
  2758. /* Remove "disable" flag, to enable Tx for this TID */
  2759. spin_lock_irqsave(&il->sta_lock, flags);
  2760. il->stations[sta_id].sta.sta.modify_mask = STA_MODIFY_TID_DISABLE_TX;
  2761. il->stations[sta_id].sta.tid_disable_tx &= cpu_to_le16(~(1 << tid));
  2762. il->stations[sta_id].sta.mode = STA_CONTROL_MODIFY_MSK;
  2763. memcpy(&sta_cmd, &il->stations[sta_id].sta,
  2764. sizeof(struct il_addsta_cmd));
  2765. spin_unlock_irqrestore(&il->sta_lock, flags);
  2766. return il_send_add_sta(il, &sta_cmd, CMD_SYNC);
  2767. }
  2768. int
  2769. il4965_sta_rx_agg_start(struct il_priv *il, struct ieee80211_sta *sta, int tid,
  2770. u16 ssn)
  2771. {
  2772. unsigned long flags;
  2773. int sta_id;
  2774. struct il_addsta_cmd sta_cmd;
  2775. lockdep_assert_held(&il->mutex);
  2776. sta_id = il_sta_id(sta);
  2777. if (sta_id == IL_INVALID_STATION)
  2778. return -ENXIO;
  2779. spin_lock_irqsave(&il->sta_lock, flags);
  2780. il->stations[sta_id].sta.station_flags_msk = 0;
  2781. il->stations[sta_id].sta.sta.modify_mask = STA_MODIFY_ADDBA_TID_MSK;
  2782. il->stations[sta_id].sta.add_immediate_ba_tid = (u8) tid;
  2783. il->stations[sta_id].sta.add_immediate_ba_ssn = cpu_to_le16(ssn);
  2784. il->stations[sta_id].sta.mode = STA_CONTROL_MODIFY_MSK;
  2785. memcpy(&sta_cmd, &il->stations[sta_id].sta,
  2786. sizeof(struct il_addsta_cmd));
  2787. spin_unlock_irqrestore(&il->sta_lock, flags);
  2788. return il_send_add_sta(il, &sta_cmd, CMD_SYNC);
  2789. }
  2790. int
  2791. il4965_sta_rx_agg_stop(struct il_priv *il, struct ieee80211_sta *sta, int tid)
  2792. {
  2793. unsigned long flags;
  2794. int sta_id;
  2795. struct il_addsta_cmd sta_cmd;
  2796. lockdep_assert_held(&il->mutex);
  2797. sta_id = il_sta_id(sta);
  2798. if (sta_id == IL_INVALID_STATION) {
  2799. IL_ERR("Invalid station for AGG tid %d\n", tid);
  2800. return -ENXIO;
  2801. }
  2802. spin_lock_irqsave(&il->sta_lock, flags);
  2803. il->stations[sta_id].sta.station_flags_msk = 0;
  2804. il->stations[sta_id].sta.sta.modify_mask = STA_MODIFY_DELBA_TID_MSK;
  2805. il->stations[sta_id].sta.remove_immediate_ba_tid = (u8) tid;
  2806. il->stations[sta_id].sta.mode = STA_CONTROL_MODIFY_MSK;
  2807. memcpy(&sta_cmd, &il->stations[sta_id].sta,
  2808. sizeof(struct il_addsta_cmd));
  2809. spin_unlock_irqrestore(&il->sta_lock, flags);
  2810. return il_send_add_sta(il, &sta_cmd, CMD_SYNC);
  2811. }
  2812. void
  2813. il4965_sta_modify_sleep_tx_count(struct il_priv *il, int sta_id, int cnt)
  2814. {
  2815. unsigned long flags;
  2816. spin_lock_irqsave(&il->sta_lock, flags);
  2817. il->stations[sta_id].sta.station_flags |= STA_FLG_PWR_SAVE_MSK;
  2818. il->stations[sta_id].sta.station_flags_msk = STA_FLG_PWR_SAVE_MSK;
  2819. il->stations[sta_id].sta.sta.modify_mask =
  2820. STA_MODIFY_SLEEP_TX_COUNT_MSK;
  2821. il->stations[sta_id].sta.sleep_tx_count = cpu_to_le16(cnt);
  2822. il->stations[sta_id].sta.mode = STA_CONTROL_MODIFY_MSK;
  2823. il_send_add_sta(il, &il->stations[sta_id].sta, CMD_ASYNC);
  2824. spin_unlock_irqrestore(&il->sta_lock, flags);
  2825. }
  2826. void
  2827. il4965_update_chain_flags(struct il_priv *il)
  2828. {
  2829. if (il->cfg->ops->hcmd->set_rxon_chain) {
  2830. il->cfg->ops->hcmd->set_rxon_chain(il, &il->ctx);
  2831. if (il->active.rx_chain != il->staging.rx_chain)
  2832. il_commit_rxon(il, &il->ctx);
  2833. }
  2834. }
  2835. static void
  2836. il4965_clear_free_frames(struct il_priv *il)
  2837. {
  2838. struct list_head *element;
  2839. D_INFO("%d frames on pre-allocated heap on clear.\n", il->frames_count);
  2840. while (!list_empty(&il->free_frames)) {
  2841. element = il->free_frames.next;
  2842. list_del(element);
  2843. kfree(list_entry(element, struct il_frame, list));
  2844. il->frames_count--;
  2845. }
  2846. if (il->frames_count) {
  2847. IL_WARN("%d frames still in use. Did we lose one?\n",
  2848. il->frames_count);
  2849. il->frames_count = 0;
  2850. }
  2851. }
  2852. static struct il_frame *
  2853. il4965_get_free_frame(struct il_priv *il)
  2854. {
  2855. struct il_frame *frame;
  2856. struct list_head *element;
  2857. if (list_empty(&il->free_frames)) {
  2858. frame = kzalloc(sizeof(*frame), GFP_KERNEL);
  2859. if (!frame) {
  2860. IL_ERR("Could not allocate frame!\n");
  2861. return NULL;
  2862. }
  2863. il->frames_count++;
  2864. return frame;
  2865. }
  2866. element = il->free_frames.next;
  2867. list_del(element);
  2868. return list_entry(element, struct il_frame, list);
  2869. }
  2870. static void
  2871. il4965_free_frame(struct il_priv *il, struct il_frame *frame)
  2872. {
  2873. memset(frame, 0, sizeof(*frame));
  2874. list_add(&frame->list, &il->free_frames);
  2875. }
  2876. static u32
  2877. il4965_fill_beacon_frame(struct il_priv *il, struct ieee80211_hdr *hdr,
  2878. int left)
  2879. {
  2880. lockdep_assert_held(&il->mutex);
  2881. if (!il->beacon_skb)
  2882. return 0;
  2883. if (il->beacon_skb->len > left)
  2884. return 0;
  2885. memcpy(hdr, il->beacon_skb->data, il->beacon_skb->len);
  2886. return il->beacon_skb->len;
  2887. }
  2888. /* Parse the beacon frame to find the TIM element and set tim_idx & tim_size */
  2889. static void
  2890. il4965_set_beacon_tim(struct il_priv *il,
  2891. struct il_tx_beacon_cmd *tx_beacon_cmd, u8 * beacon,
  2892. u32 frame_size)
  2893. {
  2894. u16 tim_idx;
  2895. struct ieee80211_mgmt *mgmt = (struct ieee80211_mgmt *)beacon;
  2896. /*
  2897. * The idx is relative to frame start but we start looking at the
  2898. * variable-length part of the beacon.
  2899. */
  2900. tim_idx = mgmt->u.beacon.variable - beacon;
  2901. /* Parse variable-length elements of beacon to find WLAN_EID_TIM */
  2902. while ((tim_idx < (frame_size - 2)) &&
  2903. (beacon[tim_idx] != WLAN_EID_TIM))
  2904. tim_idx += beacon[tim_idx + 1] + 2;
  2905. /* If TIM field was found, set variables */
  2906. if ((tim_idx < (frame_size - 1)) && (beacon[tim_idx] == WLAN_EID_TIM)) {
  2907. tx_beacon_cmd->tim_idx = cpu_to_le16(tim_idx);
  2908. tx_beacon_cmd->tim_size = beacon[tim_idx + 1];
  2909. } else
  2910. IL_WARN("Unable to find TIM Element in beacon\n");
  2911. }
  2912. static unsigned int
  2913. il4965_hw_get_beacon_cmd(struct il_priv *il, struct il_frame *frame)
  2914. {
  2915. struct il_tx_beacon_cmd *tx_beacon_cmd;
  2916. u32 frame_size;
  2917. u32 rate_flags;
  2918. u32 rate;
  2919. /*
  2920. * We have to set up the TX command, the TX Beacon command, and the
  2921. * beacon contents.
  2922. */
  2923. lockdep_assert_held(&il->mutex);
  2924. if (!il->beacon_ctx) {
  2925. IL_ERR("trying to build beacon w/o beacon context!\n");
  2926. return 0;
  2927. }
  2928. /* Initialize memory */
  2929. tx_beacon_cmd = &frame->u.beacon;
  2930. memset(tx_beacon_cmd, 0, sizeof(*tx_beacon_cmd));
  2931. /* Set up TX beacon contents */
  2932. frame_size =
  2933. il4965_fill_beacon_frame(il, tx_beacon_cmd->frame,
  2934. sizeof(frame->u) - sizeof(*tx_beacon_cmd));
  2935. if (WARN_ON_ONCE(frame_size > MAX_MPDU_SIZE))
  2936. return 0;
  2937. if (!frame_size)
  2938. return 0;
  2939. /* Set up TX command fields */
  2940. tx_beacon_cmd->tx.len = cpu_to_le16((u16) frame_size);
  2941. tx_beacon_cmd->tx.sta_id = il->hw_params.bcast_id;
  2942. tx_beacon_cmd->tx.stop_time.life_time = TX_CMD_LIFE_TIME_INFINITE;
  2943. tx_beacon_cmd->tx.tx_flags =
  2944. TX_CMD_FLG_SEQ_CTL_MSK | TX_CMD_FLG_TSF_MSK |
  2945. TX_CMD_FLG_STA_RATE_MSK;
  2946. /* Set up TX beacon command fields */
  2947. il4965_set_beacon_tim(il, tx_beacon_cmd, (u8 *) tx_beacon_cmd->frame,
  2948. frame_size);
  2949. /* Set up packet rate and flags */
  2950. rate = il_get_lowest_plcp(il, il->beacon_ctx);
  2951. il4965_toggle_tx_ant(il, &il->mgmt_tx_ant, il->hw_params.valid_tx_ant);
  2952. rate_flags = BIT(il->mgmt_tx_ant) << RATE_MCS_ANT_POS;
  2953. if ((rate >= IL_FIRST_CCK_RATE) && (rate <= IL_LAST_CCK_RATE))
  2954. rate_flags |= RATE_MCS_CCK_MSK;
  2955. tx_beacon_cmd->tx.rate_n_flags = cpu_to_le32(rate | rate_flags);
  2956. return sizeof(*tx_beacon_cmd) + frame_size;
  2957. }
  2958. int
  2959. il4965_send_beacon_cmd(struct il_priv *il)
  2960. {
  2961. struct il_frame *frame;
  2962. unsigned int frame_size;
  2963. int rc;
  2964. frame = il4965_get_free_frame(il);
  2965. if (!frame) {
  2966. IL_ERR("Could not obtain free frame buffer for beacon "
  2967. "command.\n");
  2968. return -ENOMEM;
  2969. }
  2970. frame_size = il4965_hw_get_beacon_cmd(il, frame);
  2971. if (!frame_size) {
  2972. IL_ERR("Error configuring the beacon command\n");
  2973. il4965_free_frame(il, frame);
  2974. return -EINVAL;
  2975. }
  2976. rc = il_send_cmd_pdu(il, C_TX_BEACON, frame_size, &frame->u.cmd[0]);
  2977. il4965_free_frame(il, frame);
  2978. return rc;
  2979. }
  2980. static inline dma_addr_t
  2981. il4965_tfd_tb_get_addr(struct il_tfd *tfd, u8 idx)
  2982. {
  2983. struct il_tfd_tb *tb = &tfd->tbs[idx];
  2984. dma_addr_t addr = get_unaligned_le32(&tb->lo);
  2985. if (sizeof(dma_addr_t) > sizeof(u32))
  2986. addr |=
  2987. ((dma_addr_t) (le16_to_cpu(tb->hi_n_len) & 0xF) << 16) <<
  2988. 16;
  2989. return addr;
  2990. }
  2991. static inline u16
  2992. il4965_tfd_tb_get_len(struct il_tfd *tfd, u8 idx)
  2993. {
  2994. struct il_tfd_tb *tb = &tfd->tbs[idx];
  2995. return le16_to_cpu(tb->hi_n_len) >> 4;
  2996. }
  2997. static inline void
  2998. il4965_tfd_set_tb(struct il_tfd *tfd, u8 idx, dma_addr_t addr, u16 len)
  2999. {
  3000. struct il_tfd_tb *tb = &tfd->tbs[idx];
  3001. u16 hi_n_len = len << 4;
  3002. put_unaligned_le32(addr, &tb->lo);
  3003. if (sizeof(dma_addr_t) > sizeof(u32))
  3004. hi_n_len |= ((addr >> 16) >> 16) & 0xF;
  3005. tb->hi_n_len = cpu_to_le16(hi_n_len);
  3006. tfd->num_tbs = idx + 1;
  3007. }
  3008. static inline u8
  3009. il4965_tfd_get_num_tbs(struct il_tfd *tfd)
  3010. {
  3011. return tfd->num_tbs & 0x1f;
  3012. }
  3013. /**
  3014. * il4965_hw_txq_free_tfd - Free all chunks referenced by TFD [txq->q.read_ptr]
  3015. * @il - driver ilate data
  3016. * @txq - tx queue
  3017. *
  3018. * Does NOT advance any TFD circular buffer read/write idxes
  3019. * Does NOT free the TFD itself (which is within circular buffer)
  3020. */
  3021. void
  3022. il4965_hw_txq_free_tfd(struct il_priv *il, struct il_tx_queue *txq)
  3023. {
  3024. struct il_tfd *tfd_tmp = (struct il_tfd *)txq->tfds;
  3025. struct il_tfd *tfd;
  3026. struct pci_dev *dev = il->pci_dev;
  3027. int idx = txq->q.read_ptr;
  3028. int i;
  3029. int num_tbs;
  3030. tfd = &tfd_tmp[idx];
  3031. /* Sanity check on number of chunks */
  3032. num_tbs = il4965_tfd_get_num_tbs(tfd);
  3033. if (num_tbs >= IL_NUM_OF_TBS) {
  3034. IL_ERR("Too many chunks: %i\n", num_tbs);
  3035. /* @todo issue fatal error, it is quite serious situation */
  3036. return;
  3037. }
  3038. /* Unmap tx_cmd */
  3039. if (num_tbs)
  3040. pci_unmap_single(dev, dma_unmap_addr(&txq->meta[idx], mapping),
  3041. dma_unmap_len(&txq->meta[idx], len),
  3042. PCI_DMA_BIDIRECTIONAL);
  3043. /* Unmap chunks, if any. */
  3044. for (i = 1; i < num_tbs; i++)
  3045. pci_unmap_single(dev, il4965_tfd_tb_get_addr(tfd, i),
  3046. il4965_tfd_tb_get_len(tfd, i),
  3047. PCI_DMA_TODEVICE);
  3048. /* free SKB */
  3049. if (txq->txb) {
  3050. struct sk_buff *skb;
  3051. skb = txq->txb[txq->q.read_ptr].skb;
  3052. /* can be called from irqs-disabled context */
  3053. if (skb) {
  3054. dev_kfree_skb_any(skb);
  3055. txq->txb[txq->q.read_ptr].skb = NULL;
  3056. }
  3057. }
  3058. }
  3059. int
  3060. il4965_hw_txq_attach_buf_to_tfd(struct il_priv *il, struct il_tx_queue *txq,
  3061. dma_addr_t addr, u16 len, u8 reset, u8 pad)
  3062. {
  3063. struct il_queue *q;
  3064. struct il_tfd *tfd, *tfd_tmp;
  3065. u32 num_tbs;
  3066. q = &txq->q;
  3067. tfd_tmp = (struct il_tfd *)txq->tfds;
  3068. tfd = &tfd_tmp[q->write_ptr];
  3069. if (reset)
  3070. memset(tfd, 0, sizeof(*tfd));
  3071. num_tbs = il4965_tfd_get_num_tbs(tfd);
  3072. /* Each TFD can point to a maximum 20 Tx buffers */
  3073. if (num_tbs >= IL_NUM_OF_TBS) {
  3074. IL_ERR("Error can not send more than %d chunks\n",
  3075. IL_NUM_OF_TBS);
  3076. return -EINVAL;
  3077. }
  3078. BUG_ON(addr & ~DMA_BIT_MASK(36));
  3079. if (unlikely(addr & ~IL_TX_DMA_MASK))
  3080. IL_ERR("Unaligned address = %llx\n", (unsigned long long)addr);
  3081. il4965_tfd_set_tb(tfd, num_tbs, addr, len);
  3082. return 0;
  3083. }
  3084. /*
  3085. * Tell nic where to find circular buffer of Tx Frame Descriptors for
  3086. * given Tx queue, and enable the DMA channel used for that queue.
  3087. *
  3088. * 4965 supports up to 16 Tx queues in DRAM, mapped to up to 8 Tx DMA
  3089. * channels supported in hardware.
  3090. */
  3091. int
  3092. il4965_hw_tx_queue_init(struct il_priv *il, struct il_tx_queue *txq)
  3093. {
  3094. int txq_id = txq->q.id;
  3095. /* Circular buffer (TFD queue in DRAM) physical base address */
  3096. il_wr(il, FH49_MEM_CBBC_QUEUE(txq_id), txq->q.dma_addr >> 8);
  3097. return 0;
  3098. }
  3099. /******************************************************************************
  3100. *
  3101. * Generic RX handler implementations
  3102. *
  3103. ******************************************************************************/
  3104. static void
  3105. il4965_hdl_alive(struct il_priv *il, struct il_rx_buf *rxb)
  3106. {
  3107. struct il_rx_pkt *pkt = rxb_addr(rxb);
  3108. struct il_alive_resp *palive;
  3109. struct delayed_work *pwork;
  3110. palive = &pkt->u.alive_frame;
  3111. D_INFO("Alive ucode status 0x%08X revision " "0x%01X 0x%01X\n",
  3112. palive->is_valid, palive->ver_type, palive->ver_subtype);
  3113. if (palive->ver_subtype == INITIALIZE_SUBTYPE) {
  3114. D_INFO("Initialization Alive received.\n");
  3115. memcpy(&il->card_alive_init, &pkt->u.alive_frame,
  3116. sizeof(struct il_init_alive_resp));
  3117. pwork = &il->init_alive_start;
  3118. } else {
  3119. D_INFO("Runtime Alive received.\n");
  3120. memcpy(&il->card_alive, &pkt->u.alive_frame,
  3121. sizeof(struct il_alive_resp));
  3122. pwork = &il->alive_start;
  3123. }
  3124. /* We delay the ALIVE response by 5ms to
  3125. * give the HW RF Kill time to activate... */
  3126. if (palive->is_valid == UCODE_VALID_OK)
  3127. queue_delayed_work(il->workqueue, pwork, msecs_to_jiffies(5));
  3128. else
  3129. IL_WARN("uCode did not respond OK.\n");
  3130. }
  3131. /**
  3132. * il4965_bg_stats_periodic - Timer callback to queue stats
  3133. *
  3134. * This callback is provided in order to send a stats request.
  3135. *
  3136. * This timer function is continually reset to execute within
  3137. * REG_RECALIB_PERIOD seconds since the last N_STATS
  3138. * was received. We need to ensure we receive the stats in order
  3139. * to update the temperature used for calibrating the TXPOWER.
  3140. */
  3141. static void
  3142. il4965_bg_stats_periodic(unsigned long data)
  3143. {
  3144. struct il_priv *il = (struct il_priv *)data;
  3145. if (test_bit(S_EXIT_PENDING, &il->status))
  3146. return;
  3147. /* dont send host command if rf-kill is on */
  3148. if (!il_is_ready_rf(il))
  3149. return;
  3150. il_send_stats_request(il, CMD_ASYNC, false);
  3151. }
  3152. static void
  3153. il4965_hdl_beacon(struct il_priv *il, struct il_rx_buf *rxb)
  3154. {
  3155. struct il_rx_pkt *pkt = rxb_addr(rxb);
  3156. struct il4965_beacon_notif *beacon =
  3157. (struct il4965_beacon_notif *)pkt->u.raw;
  3158. #ifdef CONFIG_IWLEGACY_DEBUG
  3159. u8 rate = il4965_hw_get_rate(beacon->beacon_notify_hdr.rate_n_flags);
  3160. D_RX("beacon status %x retries %d iss %d tsf:0x%.8x%.8x rate %d\n",
  3161. le32_to_cpu(beacon->beacon_notify_hdr.u.status) & TX_STATUS_MSK,
  3162. beacon->beacon_notify_hdr.failure_frame,
  3163. le32_to_cpu(beacon->ibss_mgr_status),
  3164. le32_to_cpu(beacon->high_tsf), le32_to_cpu(beacon->low_tsf), rate);
  3165. #endif
  3166. il->ibss_manager = le32_to_cpu(beacon->ibss_mgr_status);
  3167. }
  3168. static void
  3169. il4965_perform_ct_kill_task(struct il_priv *il)
  3170. {
  3171. unsigned long flags;
  3172. D_POWER("Stop all queues\n");
  3173. if (il->mac80211_registered)
  3174. ieee80211_stop_queues(il->hw);
  3175. _il_wr(il, CSR_UCODE_DRV_GP1_SET,
  3176. CSR_UCODE_DRV_GP1_REG_BIT_CT_KILL_EXIT);
  3177. _il_rd(il, CSR_UCODE_DRV_GP1);
  3178. spin_lock_irqsave(&il->reg_lock, flags);
  3179. if (!_il_grab_nic_access(il))
  3180. _il_release_nic_access(il);
  3181. spin_unlock_irqrestore(&il->reg_lock, flags);
  3182. }
  3183. /* Handle notification from uCode that card's power state is changing
  3184. * due to software, hardware, or critical temperature RFKILL */
  3185. static void
  3186. il4965_hdl_card_state(struct il_priv *il, struct il_rx_buf *rxb)
  3187. {
  3188. struct il_rx_pkt *pkt = rxb_addr(rxb);
  3189. u32 flags = le32_to_cpu(pkt->u.card_state_notif.flags);
  3190. unsigned long status = il->status;
  3191. D_RF_KILL("Card state received: HW:%s SW:%s CT:%s\n",
  3192. (flags & HW_CARD_DISABLED) ? "Kill" : "On",
  3193. (flags & SW_CARD_DISABLED) ? "Kill" : "On",
  3194. (flags & CT_CARD_DISABLED) ? "Reached" : "Not reached");
  3195. if (flags & (SW_CARD_DISABLED | HW_CARD_DISABLED | CT_CARD_DISABLED)) {
  3196. _il_wr(il, CSR_UCODE_DRV_GP1_SET,
  3197. CSR_UCODE_DRV_GP1_BIT_CMD_BLOCKED);
  3198. il_wr(il, HBUS_TARG_MBX_C, HBUS_TARG_MBX_C_REG_BIT_CMD_BLOCKED);
  3199. if (!(flags & RXON_CARD_DISABLED)) {
  3200. _il_wr(il, CSR_UCODE_DRV_GP1_CLR,
  3201. CSR_UCODE_DRV_GP1_BIT_CMD_BLOCKED);
  3202. il_wr(il, HBUS_TARG_MBX_C,
  3203. HBUS_TARG_MBX_C_REG_BIT_CMD_BLOCKED);
  3204. }
  3205. }
  3206. if (flags & CT_CARD_DISABLED)
  3207. il4965_perform_ct_kill_task(il);
  3208. if (flags & HW_CARD_DISABLED)
  3209. set_bit(S_RF_KILL_HW, &il->status);
  3210. else
  3211. clear_bit(S_RF_KILL_HW, &il->status);
  3212. if (!(flags & RXON_CARD_DISABLED))
  3213. il_scan_cancel(il);
  3214. if ((test_bit(S_RF_KILL_HW, &status) !=
  3215. test_bit(S_RF_KILL_HW, &il->status)))
  3216. wiphy_rfkill_set_hw_state(il->hw->wiphy,
  3217. test_bit(S_RF_KILL_HW, &il->status));
  3218. else
  3219. wake_up(&il->wait_command_queue);
  3220. }
  3221. /**
  3222. * il4965_setup_handlers - Initialize Rx handler callbacks
  3223. *
  3224. * Setup the RX handlers for each of the reply types sent from the uCode
  3225. * to the host.
  3226. *
  3227. * This function chains into the hardware specific files for them to setup
  3228. * any hardware specific handlers as well.
  3229. */
  3230. static void
  3231. il4965_setup_handlers(struct il_priv *il)
  3232. {
  3233. il->handlers[N_ALIVE] = il4965_hdl_alive;
  3234. il->handlers[N_ERROR] = il_hdl_error;
  3235. il->handlers[N_CHANNEL_SWITCH] = il_hdl_csa;
  3236. il->handlers[N_SPECTRUM_MEASUREMENT] = il_hdl_spectrum_measurement;
  3237. il->handlers[N_PM_SLEEP] = il_hdl_pm_sleep;
  3238. il->handlers[N_PM_DEBUG_STATS] = il_hdl_pm_debug_stats;
  3239. il->handlers[N_BEACON] = il4965_hdl_beacon;
  3240. /*
  3241. * The same handler is used for both the REPLY to a discrete
  3242. * stats request from the host as well as for the periodic
  3243. * stats notifications (after received beacons) from the uCode.
  3244. */
  3245. il->handlers[C_STATS] = il4965_hdl_c_stats;
  3246. il->handlers[N_STATS] = il4965_hdl_stats;
  3247. il_setup_rx_scan_handlers(il);
  3248. /* status change handler */
  3249. il->handlers[N_CARD_STATE] = il4965_hdl_card_state;
  3250. il->handlers[N_MISSED_BEACONS] = il4965_hdl_missed_beacon;
  3251. /* Rx handlers */
  3252. il->handlers[N_RX_PHY] = il4965_hdl_rx_phy;
  3253. il->handlers[N_RX_MPDU] = il4965_hdl_rx;
  3254. /* block ack */
  3255. il->handlers[N_COMPRESSED_BA] = il4965_hdl_compressed_ba;
  3256. /* Set up hardware specific Rx handlers */
  3257. il->cfg->ops->lib->handler_setup(il);
  3258. }
  3259. /**
  3260. * il4965_rx_handle - Main entry function for receiving responses from uCode
  3261. *
  3262. * Uses the il->handlers callback function array to invoke
  3263. * the appropriate handlers, including command responses,
  3264. * frame-received notifications, and other notifications.
  3265. */
  3266. void
  3267. il4965_rx_handle(struct il_priv *il)
  3268. {
  3269. struct il_rx_buf *rxb;
  3270. struct il_rx_pkt *pkt;
  3271. struct il_rx_queue *rxq = &il->rxq;
  3272. u32 r, i;
  3273. int reclaim;
  3274. unsigned long flags;
  3275. u8 fill_rx = 0;
  3276. u32 count = 8;
  3277. int total_empty;
  3278. /* uCode's read idx (stored in shared DRAM) indicates the last Rx
  3279. * buffer that the driver may process (last buffer filled by ucode). */
  3280. r = le16_to_cpu(rxq->rb_stts->closed_rb_num) & 0x0FFF;
  3281. i = rxq->read;
  3282. /* Rx interrupt, but nothing sent from uCode */
  3283. if (i == r)
  3284. D_RX("r = %d, i = %d\n", r, i);
  3285. /* calculate total frames need to be restock after handling RX */
  3286. total_empty = r - rxq->write_actual;
  3287. if (total_empty < 0)
  3288. total_empty += RX_QUEUE_SIZE;
  3289. if (total_empty > (RX_QUEUE_SIZE / 2))
  3290. fill_rx = 1;
  3291. while (i != r) {
  3292. int len;
  3293. rxb = rxq->queue[i];
  3294. /* If an RXB doesn't have a Rx queue slot associated with it,
  3295. * then a bug has been introduced in the queue refilling
  3296. * routines -- catch it here */
  3297. BUG_ON(rxb == NULL);
  3298. rxq->queue[i] = NULL;
  3299. pci_unmap_page(il->pci_dev, rxb->page_dma,
  3300. PAGE_SIZE << il->hw_params.rx_page_order,
  3301. PCI_DMA_FROMDEVICE);
  3302. pkt = rxb_addr(rxb);
  3303. len = le32_to_cpu(pkt->len_n_flags) & IL_RX_FRAME_SIZE_MSK;
  3304. len += sizeof(u32); /* account for status word */
  3305. /* Reclaim a command buffer only if this packet is a response
  3306. * to a (driver-originated) command.
  3307. * If the packet (e.g. Rx frame) originated from uCode,
  3308. * there is no command buffer to reclaim.
  3309. * Ucode should set SEQ_RX_FRAME bit if ucode-originated,
  3310. * but apparently a few don't get set; catch them here. */
  3311. reclaim = !(pkt->hdr.sequence & SEQ_RX_FRAME) &&
  3312. (pkt->hdr.cmd != N_RX_PHY) && (pkt->hdr.cmd != N_RX) &&
  3313. (pkt->hdr.cmd != N_RX_MPDU) &&
  3314. (pkt->hdr.cmd != N_COMPRESSED_BA) &&
  3315. (pkt->hdr.cmd != N_STATS) && (pkt->hdr.cmd != C_TX);
  3316. /* Based on type of command response or notification,
  3317. * handle those that need handling via function in
  3318. * handlers table. See il4965_setup_handlers() */
  3319. if (il->handlers[pkt->hdr.cmd]) {
  3320. D_RX("r = %d, i = %d, %s, 0x%02x\n", r, i,
  3321. il_get_cmd_string(pkt->hdr.cmd), pkt->hdr.cmd);
  3322. il->isr_stats.handlers[pkt->hdr.cmd]++;
  3323. il->handlers[pkt->hdr.cmd] (il, rxb);
  3324. } else {
  3325. /* No handling needed */
  3326. D_RX("r %d i %d No handler needed for %s, 0x%02x\n", r,
  3327. i, il_get_cmd_string(pkt->hdr.cmd), pkt->hdr.cmd);
  3328. }
  3329. /*
  3330. * XXX: After here, we should always check rxb->page
  3331. * against NULL before touching it or its virtual
  3332. * memory (pkt). Because some handler might have
  3333. * already taken or freed the pages.
  3334. */
  3335. if (reclaim) {
  3336. /* Invoke any callbacks, transfer the buffer to caller,
  3337. * and fire off the (possibly) blocking il_send_cmd()
  3338. * as we reclaim the driver command queue */
  3339. if (rxb->page)
  3340. il_tx_cmd_complete(il, rxb);
  3341. else
  3342. IL_WARN("Claim null rxb?\n");
  3343. }
  3344. /* Reuse the page if possible. For notification packets and
  3345. * SKBs that fail to Rx correctly, add them back into the
  3346. * rx_free list for reuse later. */
  3347. spin_lock_irqsave(&rxq->lock, flags);
  3348. if (rxb->page != NULL) {
  3349. rxb->page_dma =
  3350. pci_map_page(il->pci_dev, rxb->page, 0,
  3351. PAGE_SIZE << il->hw_params.
  3352. rx_page_order, PCI_DMA_FROMDEVICE);
  3353. list_add_tail(&rxb->list, &rxq->rx_free);
  3354. rxq->free_count++;
  3355. } else
  3356. list_add_tail(&rxb->list, &rxq->rx_used);
  3357. spin_unlock_irqrestore(&rxq->lock, flags);
  3358. i = (i + 1) & RX_QUEUE_MASK;
  3359. /* If there are a lot of unused frames,
  3360. * restock the Rx queue so ucode wont assert. */
  3361. if (fill_rx) {
  3362. count++;
  3363. if (count >= 8) {
  3364. rxq->read = i;
  3365. il4965_rx_replenish_now(il);
  3366. count = 0;
  3367. }
  3368. }
  3369. }
  3370. /* Backtrack one entry */
  3371. rxq->read = i;
  3372. if (fill_rx)
  3373. il4965_rx_replenish_now(il);
  3374. else
  3375. il4965_rx_queue_restock(il);
  3376. }
  3377. /* call this function to flush any scheduled tasklet */
  3378. static inline void
  3379. il4965_synchronize_irq(struct il_priv *il)
  3380. {
  3381. /* wait to make sure we flush pending tasklet */
  3382. synchronize_irq(il->pci_dev->irq);
  3383. tasklet_kill(&il->irq_tasklet);
  3384. }
  3385. static void
  3386. il4965_irq_tasklet(struct il_priv *il)
  3387. {
  3388. u32 inta, handled = 0;
  3389. u32 inta_fh;
  3390. unsigned long flags;
  3391. u32 i;
  3392. #ifdef CONFIG_IWLEGACY_DEBUG
  3393. u32 inta_mask;
  3394. #endif
  3395. spin_lock_irqsave(&il->lock, flags);
  3396. /* Ack/clear/reset pending uCode interrupts.
  3397. * Note: Some bits in CSR_INT are "OR" of bits in CSR_FH_INT_STATUS,
  3398. * and will clear only when CSR_FH_INT_STATUS gets cleared. */
  3399. inta = _il_rd(il, CSR_INT);
  3400. _il_wr(il, CSR_INT, inta);
  3401. /* Ack/clear/reset pending flow-handler (DMA) interrupts.
  3402. * Any new interrupts that happen after this, either while we're
  3403. * in this tasklet, or later, will show up in next ISR/tasklet. */
  3404. inta_fh = _il_rd(il, CSR_FH_INT_STATUS);
  3405. _il_wr(il, CSR_FH_INT_STATUS, inta_fh);
  3406. #ifdef CONFIG_IWLEGACY_DEBUG
  3407. if (il_get_debug_level(il) & IL_DL_ISR) {
  3408. /* just for debug */
  3409. inta_mask = _il_rd(il, CSR_INT_MASK);
  3410. D_ISR("inta 0x%08x, enabled 0x%08x, fh 0x%08x\n", inta,
  3411. inta_mask, inta_fh);
  3412. }
  3413. #endif
  3414. spin_unlock_irqrestore(&il->lock, flags);
  3415. /* Since CSR_INT and CSR_FH_INT_STATUS reads and clears are not
  3416. * atomic, make sure that inta covers all the interrupts that
  3417. * we've discovered, even if FH interrupt came in just after
  3418. * reading CSR_INT. */
  3419. if (inta_fh & CSR49_FH_INT_RX_MASK)
  3420. inta |= CSR_INT_BIT_FH_RX;
  3421. if (inta_fh & CSR49_FH_INT_TX_MASK)
  3422. inta |= CSR_INT_BIT_FH_TX;
  3423. /* Now service all interrupt bits discovered above. */
  3424. if (inta & CSR_INT_BIT_HW_ERR) {
  3425. IL_ERR("Hardware error detected. Restarting.\n");
  3426. /* Tell the device to stop sending interrupts */
  3427. il_disable_interrupts(il);
  3428. il->isr_stats.hw++;
  3429. il_irq_handle_error(il);
  3430. handled |= CSR_INT_BIT_HW_ERR;
  3431. return;
  3432. }
  3433. #ifdef CONFIG_IWLEGACY_DEBUG
  3434. if (il_get_debug_level(il) & (IL_DL_ISR)) {
  3435. /* NIC fires this, but we don't use it, redundant with WAKEUP */
  3436. if (inta & CSR_INT_BIT_SCD) {
  3437. D_ISR("Scheduler finished to transmit "
  3438. "the frame/frames.\n");
  3439. il->isr_stats.sch++;
  3440. }
  3441. /* Alive notification via Rx interrupt will do the real work */
  3442. if (inta & CSR_INT_BIT_ALIVE) {
  3443. D_ISR("Alive interrupt\n");
  3444. il->isr_stats.alive++;
  3445. }
  3446. }
  3447. #endif
  3448. /* Safely ignore these bits for debug checks below */
  3449. inta &= ~(CSR_INT_BIT_SCD | CSR_INT_BIT_ALIVE);
  3450. /* HW RF KILL switch toggled */
  3451. if (inta & CSR_INT_BIT_RF_KILL) {
  3452. int hw_rf_kill = 0;
  3453. if (!
  3454. (_il_rd(il, CSR_GP_CNTRL) &
  3455. CSR_GP_CNTRL_REG_FLAG_HW_RF_KILL_SW))
  3456. hw_rf_kill = 1;
  3457. IL_WARN("RF_KILL bit toggled to %s.\n",
  3458. hw_rf_kill ? "disable radio" : "enable radio");
  3459. il->isr_stats.rfkill++;
  3460. /* driver only loads ucode once setting the interface up.
  3461. * the driver allows loading the ucode even if the radio
  3462. * is killed. Hence update the killswitch state here. The
  3463. * rfkill handler will care about restarting if needed.
  3464. */
  3465. if (!test_bit(S_ALIVE, &il->status)) {
  3466. if (hw_rf_kill)
  3467. set_bit(S_RF_KILL_HW, &il->status);
  3468. else
  3469. clear_bit(S_RF_KILL_HW, &il->status);
  3470. wiphy_rfkill_set_hw_state(il->hw->wiphy, hw_rf_kill);
  3471. }
  3472. handled |= CSR_INT_BIT_RF_KILL;
  3473. }
  3474. /* Chip got too hot and stopped itself */
  3475. if (inta & CSR_INT_BIT_CT_KILL) {
  3476. IL_ERR("Microcode CT kill error detected.\n");
  3477. il->isr_stats.ctkill++;
  3478. handled |= CSR_INT_BIT_CT_KILL;
  3479. }
  3480. /* Error detected by uCode */
  3481. if (inta & CSR_INT_BIT_SW_ERR) {
  3482. IL_ERR("Microcode SW error detected. " " Restarting 0x%X.\n",
  3483. inta);
  3484. il->isr_stats.sw++;
  3485. il_irq_handle_error(il);
  3486. handled |= CSR_INT_BIT_SW_ERR;
  3487. }
  3488. /*
  3489. * uCode wakes up after power-down sleep.
  3490. * Tell device about any new tx or host commands enqueued,
  3491. * and about any Rx buffers made available while asleep.
  3492. */
  3493. if (inta & CSR_INT_BIT_WAKEUP) {
  3494. D_ISR("Wakeup interrupt\n");
  3495. il_rx_queue_update_write_ptr(il, &il->rxq);
  3496. for (i = 0; i < il->hw_params.max_txq_num; i++)
  3497. il_txq_update_write_ptr(il, &il->txq[i]);
  3498. il->isr_stats.wakeup++;
  3499. handled |= CSR_INT_BIT_WAKEUP;
  3500. }
  3501. /* All uCode command responses, including Tx command responses,
  3502. * Rx "responses" (frame-received notification), and other
  3503. * notifications from uCode come through here*/
  3504. if (inta & (CSR_INT_BIT_FH_RX | CSR_INT_BIT_SW_RX)) {
  3505. il4965_rx_handle(il);
  3506. il->isr_stats.rx++;
  3507. handled |= (CSR_INT_BIT_FH_RX | CSR_INT_BIT_SW_RX);
  3508. }
  3509. /* This "Tx" DMA channel is used only for loading uCode */
  3510. if (inta & CSR_INT_BIT_FH_TX) {
  3511. D_ISR("uCode load interrupt\n");
  3512. il->isr_stats.tx++;
  3513. handled |= CSR_INT_BIT_FH_TX;
  3514. /* Wake up uCode load routine, now that load is complete */
  3515. il->ucode_write_complete = 1;
  3516. wake_up(&il->wait_command_queue);
  3517. }
  3518. if (inta & ~handled) {
  3519. IL_ERR("Unhandled INTA bits 0x%08x\n", inta & ~handled);
  3520. il->isr_stats.unhandled++;
  3521. }
  3522. if (inta & ~(il->inta_mask)) {
  3523. IL_WARN("Disabled INTA bits 0x%08x were pending\n",
  3524. inta & ~il->inta_mask);
  3525. IL_WARN(" with FH49_INT = 0x%08x\n", inta_fh);
  3526. }
  3527. /* Re-enable all interrupts */
  3528. /* only Re-enable if disabled by irq */
  3529. if (test_bit(S_INT_ENABLED, &il->status))
  3530. il_enable_interrupts(il);
  3531. /* Re-enable RF_KILL if it occurred */
  3532. else if (handled & CSR_INT_BIT_RF_KILL)
  3533. il_enable_rfkill_int(il);
  3534. #ifdef CONFIG_IWLEGACY_DEBUG
  3535. if (il_get_debug_level(il) & (IL_DL_ISR)) {
  3536. inta = _il_rd(il, CSR_INT);
  3537. inta_mask = _il_rd(il, CSR_INT_MASK);
  3538. inta_fh = _il_rd(il, CSR_FH_INT_STATUS);
  3539. D_ISR("End inta 0x%08x, enabled 0x%08x, fh 0x%08x, "
  3540. "flags 0x%08lx\n", inta, inta_mask, inta_fh, flags);
  3541. }
  3542. #endif
  3543. }
  3544. /*****************************************************************************
  3545. *
  3546. * sysfs attributes
  3547. *
  3548. *****************************************************************************/
  3549. #ifdef CONFIG_IWLEGACY_DEBUG
  3550. /*
  3551. * The following adds a new attribute to the sysfs representation
  3552. * of this device driver (i.e. a new file in /sys/class/net/wlan0/device/)
  3553. * used for controlling the debug level.
  3554. *
  3555. * See the level definitions in iwl for details.
  3556. *
  3557. * The debug_level being managed using sysfs below is a per device debug
  3558. * level that is used instead of the global debug level if it (the per
  3559. * device debug level) is set.
  3560. */
  3561. static ssize_t
  3562. il4965_show_debug_level(struct device *d, struct device_attribute *attr,
  3563. char *buf)
  3564. {
  3565. struct il_priv *il = dev_get_drvdata(d);
  3566. return sprintf(buf, "0x%08X\n", il_get_debug_level(il));
  3567. }
  3568. static ssize_t
  3569. il4965_store_debug_level(struct device *d, struct device_attribute *attr,
  3570. const char *buf, size_t count)
  3571. {
  3572. struct il_priv *il = dev_get_drvdata(d);
  3573. unsigned long val;
  3574. int ret;
  3575. ret = strict_strtoul(buf, 0, &val);
  3576. if (ret)
  3577. IL_ERR("%s is not in hex or decimal form.\n", buf);
  3578. else {
  3579. il->debug_level = val;
  3580. if (il_alloc_traffic_mem(il))
  3581. IL_ERR("Not enough memory to generate traffic log\n");
  3582. }
  3583. return strnlen(buf, count);
  3584. }
  3585. static DEVICE_ATTR(debug_level, S_IWUSR | S_IRUGO, il4965_show_debug_level,
  3586. il4965_store_debug_level);
  3587. #endif /* CONFIG_IWLEGACY_DEBUG */
  3588. static ssize_t
  3589. il4965_show_temperature(struct device *d, struct device_attribute *attr,
  3590. char *buf)
  3591. {
  3592. struct il_priv *il = dev_get_drvdata(d);
  3593. if (!il_is_alive(il))
  3594. return -EAGAIN;
  3595. return sprintf(buf, "%d\n", il->temperature);
  3596. }
  3597. static DEVICE_ATTR(temperature, S_IRUGO, il4965_show_temperature, NULL);
  3598. static ssize_t
  3599. il4965_show_tx_power(struct device *d, struct device_attribute *attr, char *buf)
  3600. {
  3601. struct il_priv *il = dev_get_drvdata(d);
  3602. if (!il_is_ready_rf(il))
  3603. return sprintf(buf, "off\n");
  3604. else
  3605. return sprintf(buf, "%d\n", il->tx_power_user_lmt);
  3606. }
  3607. static ssize_t
  3608. il4965_store_tx_power(struct device *d, struct device_attribute *attr,
  3609. const char *buf, size_t count)
  3610. {
  3611. struct il_priv *il = dev_get_drvdata(d);
  3612. unsigned long val;
  3613. int ret;
  3614. ret = strict_strtoul(buf, 10, &val);
  3615. if (ret)
  3616. IL_INFO("%s is not in decimal form.\n", buf);
  3617. else {
  3618. ret = il_set_tx_power(il, val, false);
  3619. if (ret)
  3620. IL_ERR("failed setting tx power (0x%d).\n", ret);
  3621. else
  3622. ret = count;
  3623. }
  3624. return ret;
  3625. }
  3626. static DEVICE_ATTR(tx_power, S_IWUSR | S_IRUGO, il4965_show_tx_power,
  3627. il4965_store_tx_power);
  3628. static struct attribute *il_sysfs_entries[] = {
  3629. &dev_attr_temperature.attr,
  3630. &dev_attr_tx_power.attr,
  3631. #ifdef CONFIG_IWLEGACY_DEBUG
  3632. &dev_attr_debug_level.attr,
  3633. #endif
  3634. NULL
  3635. };
  3636. static struct attribute_group il_attribute_group = {
  3637. .name = NULL, /* put in device directory */
  3638. .attrs = il_sysfs_entries,
  3639. };
  3640. /******************************************************************************
  3641. *
  3642. * uCode download functions
  3643. *
  3644. ******************************************************************************/
  3645. static void
  3646. il4965_dealloc_ucode_pci(struct il_priv *il)
  3647. {
  3648. il_free_fw_desc(il->pci_dev, &il->ucode_code);
  3649. il_free_fw_desc(il->pci_dev, &il->ucode_data);
  3650. il_free_fw_desc(il->pci_dev, &il->ucode_data_backup);
  3651. il_free_fw_desc(il->pci_dev, &il->ucode_init);
  3652. il_free_fw_desc(il->pci_dev, &il->ucode_init_data);
  3653. il_free_fw_desc(il->pci_dev, &il->ucode_boot);
  3654. }
  3655. static void
  3656. il4965_nic_start(struct il_priv *il)
  3657. {
  3658. /* Remove all resets to allow NIC to operate */
  3659. _il_wr(il, CSR_RESET, 0);
  3660. }
  3661. static void il4965_ucode_callback(const struct firmware *ucode_raw,
  3662. void *context);
  3663. static int il4965_mac_setup_register(struct il_priv *il, u32 max_probe_length);
  3664. static int __must_check
  3665. il4965_request_firmware(struct il_priv *il, bool first)
  3666. {
  3667. const char *name_pre = il->cfg->fw_name_pre;
  3668. char tag[8];
  3669. if (first) {
  3670. il->fw_idx = il->cfg->ucode_api_max;
  3671. sprintf(tag, "%d", il->fw_idx);
  3672. } else {
  3673. il->fw_idx--;
  3674. sprintf(tag, "%d", il->fw_idx);
  3675. }
  3676. if (il->fw_idx < il->cfg->ucode_api_min) {
  3677. IL_ERR("no suitable firmware found!\n");
  3678. return -ENOENT;
  3679. }
  3680. sprintf(il->firmware_name, "%s%s%s", name_pre, tag, ".ucode");
  3681. D_INFO("attempting to load firmware '%s'\n", il->firmware_name);
  3682. return request_firmware_nowait(THIS_MODULE, 1, il->firmware_name,
  3683. &il->pci_dev->dev, GFP_KERNEL, il,
  3684. il4965_ucode_callback);
  3685. }
  3686. struct il4965_firmware_pieces {
  3687. const void *inst, *data, *init, *init_data, *boot;
  3688. size_t inst_size, data_size, init_size, init_data_size, boot_size;
  3689. };
  3690. static int
  3691. il4965_load_firmware(struct il_priv *il, const struct firmware *ucode_raw,
  3692. struct il4965_firmware_pieces *pieces)
  3693. {
  3694. struct il_ucode_header *ucode = (void *)ucode_raw->data;
  3695. u32 api_ver, hdr_size;
  3696. const u8 *src;
  3697. il->ucode_ver = le32_to_cpu(ucode->ver);
  3698. api_ver = IL_UCODE_API(il->ucode_ver);
  3699. switch (api_ver) {
  3700. default:
  3701. case 0:
  3702. case 1:
  3703. case 2:
  3704. hdr_size = 24;
  3705. if (ucode_raw->size < hdr_size) {
  3706. IL_ERR("File size too small!\n");
  3707. return -EINVAL;
  3708. }
  3709. pieces->inst_size = le32_to_cpu(ucode->v1.inst_size);
  3710. pieces->data_size = le32_to_cpu(ucode->v1.data_size);
  3711. pieces->init_size = le32_to_cpu(ucode->v1.init_size);
  3712. pieces->init_data_size = le32_to_cpu(ucode->v1.init_data_size);
  3713. pieces->boot_size = le32_to_cpu(ucode->v1.boot_size);
  3714. src = ucode->v1.data;
  3715. break;
  3716. }
  3717. /* Verify size of file vs. image size info in file's header */
  3718. if (ucode_raw->size !=
  3719. hdr_size + pieces->inst_size + pieces->data_size +
  3720. pieces->init_size + pieces->init_data_size + pieces->boot_size) {
  3721. IL_ERR("uCode file size %d does not match expected size\n",
  3722. (int)ucode_raw->size);
  3723. return -EINVAL;
  3724. }
  3725. pieces->inst = src;
  3726. src += pieces->inst_size;
  3727. pieces->data = src;
  3728. src += pieces->data_size;
  3729. pieces->init = src;
  3730. src += pieces->init_size;
  3731. pieces->init_data = src;
  3732. src += pieces->init_data_size;
  3733. pieces->boot = src;
  3734. src += pieces->boot_size;
  3735. return 0;
  3736. }
  3737. /**
  3738. * il4965_ucode_callback - callback when firmware was loaded
  3739. *
  3740. * If loaded successfully, copies the firmware into buffers
  3741. * for the card to fetch (via DMA).
  3742. */
  3743. static void
  3744. il4965_ucode_callback(const struct firmware *ucode_raw, void *context)
  3745. {
  3746. struct il_priv *il = context;
  3747. struct il_ucode_header *ucode;
  3748. int err;
  3749. struct il4965_firmware_pieces pieces;
  3750. const unsigned int api_max = il->cfg->ucode_api_max;
  3751. const unsigned int api_min = il->cfg->ucode_api_min;
  3752. u32 api_ver;
  3753. u32 max_probe_length = 200;
  3754. u32 standard_phy_calibration_size =
  3755. IL_DEFAULT_STANDARD_PHY_CALIBRATE_TBL_SIZE;
  3756. memset(&pieces, 0, sizeof(pieces));
  3757. if (!ucode_raw) {
  3758. if (il->fw_idx <= il->cfg->ucode_api_max)
  3759. IL_ERR("request for firmware file '%s' failed.\n",
  3760. il->firmware_name);
  3761. goto try_again;
  3762. }
  3763. D_INFO("Loaded firmware file '%s' (%zd bytes).\n", il->firmware_name,
  3764. ucode_raw->size);
  3765. /* Make sure that we got at least the API version number */
  3766. if (ucode_raw->size < 4) {
  3767. IL_ERR("File size way too small!\n");
  3768. goto try_again;
  3769. }
  3770. /* Data from ucode file: header followed by uCode images */
  3771. ucode = (struct il_ucode_header *)ucode_raw->data;
  3772. err = il4965_load_firmware(il, ucode_raw, &pieces);
  3773. if (err)
  3774. goto try_again;
  3775. api_ver = IL_UCODE_API(il->ucode_ver);
  3776. /*
  3777. * api_ver should match the api version forming part of the
  3778. * firmware filename ... but we don't check for that and only rely
  3779. * on the API version read from firmware header from here on forward
  3780. */
  3781. if (api_ver < api_min || api_ver > api_max) {
  3782. IL_ERR("Driver unable to support your firmware API. "
  3783. "Driver supports v%u, firmware is v%u.\n", api_max,
  3784. api_ver);
  3785. goto try_again;
  3786. }
  3787. if (api_ver != api_max)
  3788. IL_ERR("Firmware has old API version. Expected v%u, "
  3789. "got v%u. New firmware can be obtained "
  3790. "from http://www.intellinuxwireless.org.\n", api_max,
  3791. api_ver);
  3792. IL_INFO("loaded firmware version %u.%u.%u.%u\n",
  3793. IL_UCODE_MAJOR(il->ucode_ver), IL_UCODE_MINOR(il->ucode_ver),
  3794. IL_UCODE_API(il->ucode_ver), IL_UCODE_SERIAL(il->ucode_ver));
  3795. snprintf(il->hw->wiphy->fw_version, sizeof(il->hw->wiphy->fw_version),
  3796. "%u.%u.%u.%u", IL_UCODE_MAJOR(il->ucode_ver),
  3797. IL_UCODE_MINOR(il->ucode_ver), IL_UCODE_API(il->ucode_ver),
  3798. IL_UCODE_SERIAL(il->ucode_ver));
  3799. /*
  3800. * For any of the failures below (before allocating pci memory)
  3801. * we will try to load a version with a smaller API -- maybe the
  3802. * user just got a corrupted version of the latest API.
  3803. */
  3804. D_INFO("f/w package hdr ucode version raw = 0x%x\n", il->ucode_ver);
  3805. D_INFO("f/w package hdr runtime inst size = %Zd\n", pieces.inst_size);
  3806. D_INFO("f/w package hdr runtime data size = %Zd\n", pieces.data_size);
  3807. D_INFO("f/w package hdr init inst size = %Zd\n", pieces.init_size);
  3808. D_INFO("f/w package hdr init data size = %Zd\n", pieces.init_data_size);
  3809. D_INFO("f/w package hdr boot inst size = %Zd\n", pieces.boot_size);
  3810. /* Verify that uCode images will fit in card's SRAM */
  3811. if (pieces.inst_size > il->hw_params.max_inst_size) {
  3812. IL_ERR("uCode instr len %Zd too large to fit in\n",
  3813. pieces.inst_size);
  3814. goto try_again;
  3815. }
  3816. if (pieces.data_size > il->hw_params.max_data_size) {
  3817. IL_ERR("uCode data len %Zd too large to fit in\n",
  3818. pieces.data_size);
  3819. goto try_again;
  3820. }
  3821. if (pieces.init_size > il->hw_params.max_inst_size) {
  3822. IL_ERR("uCode init instr len %Zd too large to fit in\n",
  3823. pieces.init_size);
  3824. goto try_again;
  3825. }
  3826. if (pieces.init_data_size > il->hw_params.max_data_size) {
  3827. IL_ERR("uCode init data len %Zd too large to fit in\n",
  3828. pieces.init_data_size);
  3829. goto try_again;
  3830. }
  3831. if (pieces.boot_size > il->hw_params.max_bsm_size) {
  3832. IL_ERR("uCode boot instr len %Zd too large to fit in\n",
  3833. pieces.boot_size);
  3834. goto try_again;
  3835. }
  3836. /* Allocate ucode buffers for card's bus-master loading ... */
  3837. /* Runtime instructions and 2 copies of data:
  3838. * 1) unmodified from disk
  3839. * 2) backup cache for save/restore during power-downs */
  3840. il->ucode_code.len = pieces.inst_size;
  3841. il_alloc_fw_desc(il->pci_dev, &il->ucode_code);
  3842. il->ucode_data.len = pieces.data_size;
  3843. il_alloc_fw_desc(il->pci_dev, &il->ucode_data);
  3844. il->ucode_data_backup.len = pieces.data_size;
  3845. il_alloc_fw_desc(il->pci_dev, &il->ucode_data_backup);
  3846. if (!il->ucode_code.v_addr || !il->ucode_data.v_addr ||
  3847. !il->ucode_data_backup.v_addr)
  3848. goto err_pci_alloc;
  3849. /* Initialization instructions and data */
  3850. if (pieces.init_size && pieces.init_data_size) {
  3851. il->ucode_init.len = pieces.init_size;
  3852. il_alloc_fw_desc(il->pci_dev, &il->ucode_init);
  3853. il->ucode_init_data.len = pieces.init_data_size;
  3854. il_alloc_fw_desc(il->pci_dev, &il->ucode_init_data);
  3855. if (!il->ucode_init.v_addr || !il->ucode_init_data.v_addr)
  3856. goto err_pci_alloc;
  3857. }
  3858. /* Bootstrap (instructions only, no data) */
  3859. if (pieces.boot_size) {
  3860. il->ucode_boot.len = pieces.boot_size;
  3861. il_alloc_fw_desc(il->pci_dev, &il->ucode_boot);
  3862. if (!il->ucode_boot.v_addr)
  3863. goto err_pci_alloc;
  3864. }
  3865. /* Now that we can no longer fail, copy information */
  3866. il->sta_key_max_num = STA_KEY_MAX_NUM;
  3867. /* Copy images into buffers for card's bus-master reads ... */
  3868. /* Runtime instructions (first block of data in file) */
  3869. D_INFO("Copying (but not loading) uCode instr len %Zd\n",
  3870. pieces.inst_size);
  3871. memcpy(il->ucode_code.v_addr, pieces.inst, pieces.inst_size);
  3872. D_INFO("uCode instr buf vaddr = 0x%p, paddr = 0x%08x\n",
  3873. il->ucode_code.v_addr, (u32) il->ucode_code.p_addr);
  3874. /*
  3875. * Runtime data
  3876. * NOTE: Copy into backup buffer will be done in il_up()
  3877. */
  3878. D_INFO("Copying (but not loading) uCode data len %Zd\n",
  3879. pieces.data_size);
  3880. memcpy(il->ucode_data.v_addr, pieces.data, pieces.data_size);
  3881. memcpy(il->ucode_data_backup.v_addr, pieces.data, pieces.data_size);
  3882. /* Initialization instructions */
  3883. if (pieces.init_size) {
  3884. D_INFO("Copying (but not loading) init instr len %Zd\n",
  3885. pieces.init_size);
  3886. memcpy(il->ucode_init.v_addr, pieces.init, pieces.init_size);
  3887. }
  3888. /* Initialization data */
  3889. if (pieces.init_data_size) {
  3890. D_INFO("Copying (but not loading) init data len %Zd\n",
  3891. pieces.init_data_size);
  3892. memcpy(il->ucode_init_data.v_addr, pieces.init_data,
  3893. pieces.init_data_size);
  3894. }
  3895. /* Bootstrap instructions */
  3896. D_INFO("Copying (but not loading) boot instr len %Zd\n",
  3897. pieces.boot_size);
  3898. memcpy(il->ucode_boot.v_addr, pieces.boot, pieces.boot_size);
  3899. /*
  3900. * figure out the offset of chain noise reset and gain commands
  3901. * base on the size of standard phy calibration commands table size
  3902. */
  3903. il->_4965.phy_calib_chain_noise_reset_cmd =
  3904. standard_phy_calibration_size;
  3905. il->_4965.phy_calib_chain_noise_gain_cmd =
  3906. standard_phy_calibration_size + 1;
  3907. /**************************************************
  3908. * This is still part of probe() in a sense...
  3909. *
  3910. * 9. Setup and register with mac80211 and debugfs
  3911. **************************************************/
  3912. err = il4965_mac_setup_register(il, max_probe_length);
  3913. if (err)
  3914. goto out_unbind;
  3915. err = il_dbgfs_register(il, DRV_NAME);
  3916. if (err)
  3917. IL_ERR("failed to create debugfs files. Ignoring error: %d\n",
  3918. err);
  3919. err = sysfs_create_group(&il->pci_dev->dev.kobj, &il_attribute_group);
  3920. if (err) {
  3921. IL_ERR("failed to create sysfs device attributes\n");
  3922. goto out_unbind;
  3923. }
  3924. /* We have our copies now, allow OS release its copies */
  3925. release_firmware(ucode_raw);
  3926. complete(&il->_4965.firmware_loading_complete);
  3927. return;
  3928. try_again:
  3929. /* try next, if any */
  3930. if (il4965_request_firmware(il, false))
  3931. goto out_unbind;
  3932. release_firmware(ucode_raw);
  3933. return;
  3934. err_pci_alloc:
  3935. IL_ERR("failed to allocate pci memory\n");
  3936. il4965_dealloc_ucode_pci(il);
  3937. out_unbind:
  3938. complete(&il->_4965.firmware_loading_complete);
  3939. device_release_driver(&il->pci_dev->dev);
  3940. release_firmware(ucode_raw);
  3941. }
  3942. static const char *const desc_lookup_text[] = {
  3943. "OK",
  3944. "FAIL",
  3945. "BAD_PARAM",
  3946. "BAD_CHECKSUM",
  3947. "NMI_INTERRUPT_WDG",
  3948. "SYSASSERT",
  3949. "FATAL_ERROR",
  3950. "BAD_COMMAND",
  3951. "HW_ERROR_TUNE_LOCK",
  3952. "HW_ERROR_TEMPERATURE",
  3953. "ILLEGAL_CHAN_FREQ",
  3954. "VCC_NOT_STBL",
  3955. "FH49_ERROR",
  3956. "NMI_INTERRUPT_HOST",
  3957. "NMI_INTERRUPT_ACTION_PT",
  3958. "NMI_INTERRUPT_UNKNOWN",
  3959. "UCODE_VERSION_MISMATCH",
  3960. "HW_ERROR_ABS_LOCK",
  3961. "HW_ERROR_CAL_LOCK_FAIL",
  3962. "NMI_INTERRUPT_INST_ACTION_PT",
  3963. "NMI_INTERRUPT_DATA_ACTION_PT",
  3964. "NMI_TRM_HW_ER",
  3965. "NMI_INTERRUPT_TRM",
  3966. "NMI_INTERRUPT_BREAK_POINT",
  3967. "DEBUG_0",
  3968. "DEBUG_1",
  3969. "DEBUG_2",
  3970. "DEBUG_3",
  3971. };
  3972. static struct {
  3973. char *name;
  3974. u8 num;
  3975. } advanced_lookup[] = {
  3976. {
  3977. "NMI_INTERRUPT_WDG", 0x34}, {
  3978. "SYSASSERT", 0x35}, {
  3979. "UCODE_VERSION_MISMATCH", 0x37}, {
  3980. "BAD_COMMAND", 0x38}, {
  3981. "NMI_INTERRUPT_DATA_ACTION_PT", 0x3C}, {
  3982. "FATAL_ERROR", 0x3D}, {
  3983. "NMI_TRM_HW_ERR", 0x46}, {
  3984. "NMI_INTERRUPT_TRM", 0x4C}, {
  3985. "NMI_INTERRUPT_BREAK_POINT", 0x54}, {
  3986. "NMI_INTERRUPT_WDG_RXF_FULL", 0x5C}, {
  3987. "NMI_INTERRUPT_WDG_NO_RBD_RXF_FULL", 0x64}, {
  3988. "NMI_INTERRUPT_HOST", 0x66}, {
  3989. "NMI_INTERRUPT_ACTION_PT", 0x7C}, {
  3990. "NMI_INTERRUPT_UNKNOWN", 0x84}, {
  3991. "NMI_INTERRUPT_INST_ACTION_PT", 0x86}, {
  3992. "ADVANCED_SYSASSERT", 0},};
  3993. static const char *
  3994. il4965_desc_lookup(u32 num)
  3995. {
  3996. int i;
  3997. int max = ARRAY_SIZE(desc_lookup_text);
  3998. if (num < max)
  3999. return desc_lookup_text[num];
  4000. max = ARRAY_SIZE(advanced_lookup) - 1;
  4001. for (i = 0; i < max; i++) {
  4002. if (advanced_lookup[i].num == num)
  4003. break;
  4004. }
  4005. return advanced_lookup[i].name;
  4006. }
  4007. #define ERROR_START_OFFSET (1 * sizeof(u32))
  4008. #define ERROR_ELEM_SIZE (7 * sizeof(u32))
  4009. void
  4010. il4965_dump_nic_error_log(struct il_priv *il)
  4011. {
  4012. u32 data2, line;
  4013. u32 desc, time, count, base, data1;
  4014. u32 blink1, blink2, ilink1, ilink2;
  4015. u32 pc, hcmd;
  4016. if (il->ucode_type == UCODE_INIT)
  4017. base = le32_to_cpu(il->card_alive_init.error_event_table_ptr);
  4018. else
  4019. base = le32_to_cpu(il->card_alive.error_event_table_ptr);
  4020. if (!il->cfg->ops->lib->is_valid_rtc_data_addr(base)) {
  4021. IL_ERR("Not valid error log pointer 0x%08X for %s uCode\n",
  4022. base, (il->ucode_type == UCODE_INIT) ? "Init" : "RT");
  4023. return;
  4024. }
  4025. count = il_read_targ_mem(il, base);
  4026. if (ERROR_START_OFFSET <= count * ERROR_ELEM_SIZE) {
  4027. IL_ERR("Start IWL Error Log Dump:\n");
  4028. IL_ERR("Status: 0x%08lX, count: %d\n", il->status, count);
  4029. }
  4030. desc = il_read_targ_mem(il, base + 1 * sizeof(u32));
  4031. il->isr_stats.err_code = desc;
  4032. pc = il_read_targ_mem(il, base + 2 * sizeof(u32));
  4033. blink1 = il_read_targ_mem(il, base + 3 * sizeof(u32));
  4034. blink2 = il_read_targ_mem(il, base + 4 * sizeof(u32));
  4035. ilink1 = il_read_targ_mem(il, base + 5 * sizeof(u32));
  4036. ilink2 = il_read_targ_mem(il, base + 6 * sizeof(u32));
  4037. data1 = il_read_targ_mem(il, base + 7 * sizeof(u32));
  4038. data2 = il_read_targ_mem(il, base + 8 * sizeof(u32));
  4039. line = il_read_targ_mem(il, base + 9 * sizeof(u32));
  4040. time = il_read_targ_mem(il, base + 11 * sizeof(u32));
  4041. hcmd = il_read_targ_mem(il, base + 22 * sizeof(u32));
  4042. IL_ERR("Desc Time "
  4043. "data1 data2 line\n");
  4044. IL_ERR("%-28s (0x%04X) %010u 0x%08X 0x%08X %u\n",
  4045. il4965_desc_lookup(desc), desc, time, data1, data2, line);
  4046. IL_ERR("pc blink1 blink2 ilink1 ilink2 hcmd\n");
  4047. IL_ERR("0x%05X 0x%05X 0x%05X 0x%05X 0x%05X 0x%05X\n", pc, blink1,
  4048. blink2, ilink1, ilink2, hcmd);
  4049. }
  4050. static void
  4051. il4965_rf_kill_ct_config(struct il_priv *il)
  4052. {
  4053. struct il_ct_kill_config cmd;
  4054. unsigned long flags;
  4055. int ret = 0;
  4056. spin_lock_irqsave(&il->lock, flags);
  4057. _il_wr(il, CSR_UCODE_DRV_GP1_CLR,
  4058. CSR_UCODE_DRV_GP1_REG_BIT_CT_KILL_EXIT);
  4059. spin_unlock_irqrestore(&il->lock, flags);
  4060. cmd.critical_temperature_R =
  4061. cpu_to_le32(il->hw_params.ct_kill_threshold);
  4062. ret = il_send_cmd_pdu(il, C_CT_KILL_CONFIG, sizeof(cmd), &cmd);
  4063. if (ret)
  4064. IL_ERR("C_CT_KILL_CONFIG failed\n");
  4065. else
  4066. D_INFO("C_CT_KILL_CONFIG " "succeeded, "
  4067. "critical temperature is %d\n",
  4068. il->hw_params.ct_kill_threshold);
  4069. }
  4070. static const s8 default_queue_to_tx_fifo[] = {
  4071. IL_TX_FIFO_VO,
  4072. IL_TX_FIFO_VI,
  4073. IL_TX_FIFO_BE,
  4074. IL_TX_FIFO_BK,
  4075. IL49_CMD_FIFO_NUM,
  4076. IL_TX_FIFO_UNUSED,
  4077. IL_TX_FIFO_UNUSED,
  4078. };
  4079. #define IL_MASK(lo, hi) ((1 << (hi)) | ((1 << (hi)) - (1 << (lo))))
  4080. static int
  4081. il4965_alive_notify(struct il_priv *il)
  4082. {
  4083. u32 a;
  4084. unsigned long flags;
  4085. int i, chan;
  4086. u32 reg_val;
  4087. spin_lock_irqsave(&il->lock, flags);
  4088. /* Clear 4965's internal Tx Scheduler data base */
  4089. il->scd_base_addr = il_rd_prph(il, IL49_SCD_SRAM_BASE_ADDR);
  4090. a = il->scd_base_addr + IL49_SCD_CONTEXT_DATA_OFFSET;
  4091. for (; a < il->scd_base_addr + IL49_SCD_TX_STTS_BITMAP_OFFSET; a += 4)
  4092. il_write_targ_mem(il, a, 0);
  4093. for (; a < il->scd_base_addr + IL49_SCD_TRANSLATE_TBL_OFFSET; a += 4)
  4094. il_write_targ_mem(il, a, 0);
  4095. for (;
  4096. a <
  4097. il->scd_base_addr +
  4098. IL49_SCD_TRANSLATE_TBL_OFFSET_QUEUE(il->hw_params.max_txq_num);
  4099. a += 4)
  4100. il_write_targ_mem(il, a, 0);
  4101. /* Tel 4965 where to find Tx byte count tables */
  4102. il_wr_prph(il, IL49_SCD_DRAM_BASE_ADDR, il->scd_bc_tbls.dma >> 10);
  4103. /* Enable DMA channel */
  4104. for (chan = 0; chan < FH49_TCSR_CHNL_NUM; chan++)
  4105. il_wr(il, FH49_TCSR_CHNL_TX_CONFIG_REG(chan),
  4106. FH49_TCSR_TX_CONFIG_REG_VAL_DMA_CHNL_ENABLE |
  4107. FH49_TCSR_TX_CONFIG_REG_VAL_DMA_CREDIT_ENABLE);
  4108. /* Update FH chicken bits */
  4109. reg_val = il_rd(il, FH49_TX_CHICKEN_BITS_REG);
  4110. il_wr(il, FH49_TX_CHICKEN_BITS_REG,
  4111. reg_val | FH49_TX_CHICKEN_BITS_SCD_AUTO_RETRY_EN);
  4112. /* Disable chain mode for all queues */
  4113. il_wr_prph(il, IL49_SCD_QUEUECHAIN_SEL, 0);
  4114. /* Initialize each Tx queue (including the command queue) */
  4115. for (i = 0; i < il->hw_params.max_txq_num; i++) {
  4116. /* TFD circular buffer read/write idxes */
  4117. il_wr_prph(il, IL49_SCD_QUEUE_RDPTR(i), 0);
  4118. il_wr(il, HBUS_TARG_WRPTR, 0 | (i << 8));
  4119. /* Max Tx Window size for Scheduler-ACK mode */
  4120. il_write_targ_mem(il,
  4121. il->scd_base_addr +
  4122. IL49_SCD_CONTEXT_QUEUE_OFFSET(i),
  4123. (SCD_WIN_SIZE <<
  4124. IL49_SCD_QUEUE_CTX_REG1_WIN_SIZE_POS) &
  4125. IL49_SCD_QUEUE_CTX_REG1_WIN_SIZE_MSK);
  4126. /* Frame limit */
  4127. il_write_targ_mem(il,
  4128. il->scd_base_addr +
  4129. IL49_SCD_CONTEXT_QUEUE_OFFSET(i) +
  4130. sizeof(u32),
  4131. (SCD_FRAME_LIMIT <<
  4132. IL49_SCD_QUEUE_CTX_REG2_FRAME_LIMIT_POS) &
  4133. IL49_SCD_QUEUE_CTX_REG2_FRAME_LIMIT_MSK);
  4134. }
  4135. il_wr_prph(il, IL49_SCD_INTERRUPT_MASK,
  4136. (1 << il->hw_params.max_txq_num) - 1);
  4137. /* Activate all Tx DMA/FIFO channels */
  4138. il4965_txq_set_sched(il, IL_MASK(0, 6));
  4139. il4965_set_wr_ptrs(il, IL_DEFAULT_CMD_QUEUE_NUM, 0);
  4140. /* make sure all queue are not stopped */
  4141. memset(&il->queue_stopped[0], 0, sizeof(il->queue_stopped));
  4142. for (i = 0; i < 4; i++)
  4143. atomic_set(&il->queue_stop_count[i], 0);
  4144. /* reset to 0 to enable all the queue first */
  4145. il->txq_ctx_active_msk = 0;
  4146. /* Map each Tx/cmd queue to its corresponding fifo */
  4147. BUILD_BUG_ON(ARRAY_SIZE(default_queue_to_tx_fifo) != 7);
  4148. for (i = 0; i < ARRAY_SIZE(default_queue_to_tx_fifo); i++) {
  4149. int ac = default_queue_to_tx_fifo[i];
  4150. il_txq_ctx_activate(il, i);
  4151. if (ac == IL_TX_FIFO_UNUSED)
  4152. continue;
  4153. il4965_tx_queue_set_status(il, &il->txq[i], ac, 0);
  4154. }
  4155. spin_unlock_irqrestore(&il->lock, flags);
  4156. return 0;
  4157. }
  4158. /**
  4159. * il4965_alive_start - called after N_ALIVE notification received
  4160. * from protocol/runtime uCode (initialization uCode's
  4161. * Alive gets handled by il_init_alive_start()).
  4162. */
  4163. static void
  4164. il4965_alive_start(struct il_priv *il)
  4165. {
  4166. int ret = 0;
  4167. struct il_rxon_context *ctx = &il->ctx;
  4168. D_INFO("Runtime Alive received.\n");
  4169. if (il->card_alive.is_valid != UCODE_VALID_OK) {
  4170. /* We had an error bringing up the hardware, so take it
  4171. * all the way back down so we can try again */
  4172. D_INFO("Alive failed.\n");
  4173. goto restart;
  4174. }
  4175. /* Initialize uCode has loaded Runtime uCode ... verify inst image.
  4176. * This is a paranoid check, because we would not have gotten the
  4177. * "runtime" alive if code weren't properly loaded. */
  4178. if (il4965_verify_ucode(il)) {
  4179. /* Runtime instruction load was bad;
  4180. * take it all the way back down so we can try again */
  4181. D_INFO("Bad runtime uCode load.\n");
  4182. goto restart;
  4183. }
  4184. ret = il4965_alive_notify(il);
  4185. if (ret) {
  4186. IL_WARN("Could not complete ALIVE transition [ntf]: %d\n", ret);
  4187. goto restart;
  4188. }
  4189. /* After the ALIVE response, we can send host commands to the uCode */
  4190. set_bit(S_ALIVE, &il->status);
  4191. /* Enable watchdog to monitor the driver tx queues */
  4192. il_setup_watchdog(il);
  4193. if (il_is_rfkill(il))
  4194. return;
  4195. ieee80211_wake_queues(il->hw);
  4196. il->active_rate = RATES_MASK;
  4197. if (il_is_associated(il)) {
  4198. struct il_rxon_cmd *active_rxon =
  4199. (struct il_rxon_cmd *)&il->active;
  4200. /* apply any changes in staging */
  4201. il->staging.filter_flags |= RXON_FILTER_ASSOC_MSK;
  4202. active_rxon->filter_flags &= ~RXON_FILTER_ASSOC_MSK;
  4203. } else {
  4204. /* Initialize our rx_config data */
  4205. il_connection_init_rx_config(il, &il->ctx);
  4206. if (il->cfg->ops->hcmd->set_rxon_chain)
  4207. il->cfg->ops->hcmd->set_rxon_chain(il, ctx);
  4208. }
  4209. /* Configure bluetooth coexistence if enabled */
  4210. il_send_bt_config(il);
  4211. il4965_reset_run_time_calib(il);
  4212. set_bit(S_READY, &il->status);
  4213. /* Configure the adapter for unassociated operation */
  4214. il_commit_rxon(il, ctx);
  4215. /* At this point, the NIC is initialized and operational */
  4216. il4965_rf_kill_ct_config(il);
  4217. D_INFO("ALIVE processing complete.\n");
  4218. wake_up(&il->wait_command_queue);
  4219. il_power_update_mode(il, true);
  4220. D_INFO("Updated power mode\n");
  4221. return;
  4222. restart:
  4223. queue_work(il->workqueue, &il->restart);
  4224. }
  4225. static void il4965_cancel_deferred_work(struct il_priv *il);
  4226. static void
  4227. __il4965_down(struct il_priv *il)
  4228. {
  4229. unsigned long flags;
  4230. int exit_pending;
  4231. D_INFO(DRV_NAME " is going down\n");
  4232. il_scan_cancel_timeout(il, 200);
  4233. exit_pending = test_and_set_bit(S_EXIT_PENDING, &il->status);
  4234. /* Stop TX queues watchdog. We need to have S_EXIT_PENDING bit set
  4235. * to prevent rearm timer */
  4236. del_timer_sync(&il->watchdog);
  4237. il_clear_ucode_stations(il, NULL);
  4238. /* FIXME: race conditions ? */
  4239. spin_lock_irq(&il->sta_lock);
  4240. /*
  4241. * Remove all key information that is not stored as part
  4242. * of station information since mac80211 may not have had
  4243. * a chance to remove all the keys. When device is
  4244. * reconfigured by mac80211 after an error all keys will
  4245. * be reconfigured.
  4246. */
  4247. memset(il->_4965.wep_keys, 0, sizeof(il->_4965.wep_keys));
  4248. il->_4965.key_mapping_keys = 0;
  4249. spin_unlock_irq(&il->sta_lock);
  4250. il_dealloc_bcast_stations(il);
  4251. il_clear_driver_stations(il);
  4252. /* Unblock any waiting calls */
  4253. wake_up_all(&il->wait_command_queue);
  4254. /* Wipe out the EXIT_PENDING status bit if we are not actually
  4255. * exiting the module */
  4256. if (!exit_pending)
  4257. clear_bit(S_EXIT_PENDING, &il->status);
  4258. /* stop and reset the on-board processor */
  4259. _il_wr(il, CSR_RESET, CSR_RESET_REG_FLAG_NEVO_RESET);
  4260. /* tell the device to stop sending interrupts */
  4261. spin_lock_irqsave(&il->lock, flags);
  4262. il_disable_interrupts(il);
  4263. spin_unlock_irqrestore(&il->lock, flags);
  4264. il4965_synchronize_irq(il);
  4265. if (il->mac80211_registered)
  4266. ieee80211_stop_queues(il->hw);
  4267. /* If we have not previously called il_init() then
  4268. * clear all bits but the RF Kill bit and return */
  4269. if (!il_is_init(il)) {
  4270. il->status =
  4271. test_bit(S_RF_KILL_HW,
  4272. &il->
  4273. status) << S_RF_KILL_HW |
  4274. test_bit(S_GEO_CONFIGURED,
  4275. &il->
  4276. status) << S_GEO_CONFIGURED |
  4277. test_bit(S_EXIT_PENDING, &il->status) << S_EXIT_PENDING;
  4278. goto exit;
  4279. }
  4280. /* ...otherwise clear out all the status bits but the RF Kill
  4281. * bit and continue taking the NIC down. */
  4282. il->status &=
  4283. test_bit(S_RF_KILL_HW,
  4284. &il->status) << S_RF_KILL_HW | test_bit(S_GEO_CONFIGURED,
  4285. &il->
  4286. status) <<
  4287. S_GEO_CONFIGURED | test_bit(S_FW_ERROR,
  4288. &il->
  4289. status) << S_FW_ERROR |
  4290. test_bit(S_EXIT_PENDING, &il->status) << S_EXIT_PENDING;
  4291. il4965_txq_ctx_stop(il);
  4292. il4965_rxq_stop(il);
  4293. /* Power-down device's busmaster DMA clocks */
  4294. il_wr_prph(il, APMG_CLK_DIS_REG, APMG_CLK_VAL_DMA_CLK_RQT);
  4295. udelay(5);
  4296. /* Make sure (redundant) we've released our request to stay awake */
  4297. il_clear_bit(il, CSR_GP_CNTRL, CSR_GP_CNTRL_REG_FLAG_MAC_ACCESS_REQ);
  4298. /* Stop the device, and put it in low power state */
  4299. il_apm_stop(il);
  4300. exit:
  4301. memset(&il->card_alive, 0, sizeof(struct il_alive_resp));
  4302. dev_kfree_skb(il->beacon_skb);
  4303. il->beacon_skb = NULL;
  4304. /* clear out any free frames */
  4305. il4965_clear_free_frames(il);
  4306. }
  4307. static void
  4308. il4965_down(struct il_priv *il)
  4309. {
  4310. mutex_lock(&il->mutex);
  4311. __il4965_down(il);
  4312. mutex_unlock(&il->mutex);
  4313. il4965_cancel_deferred_work(il);
  4314. }
  4315. #define HW_READY_TIMEOUT (50)
  4316. static int
  4317. il4965_set_hw_ready(struct il_priv *il)
  4318. {
  4319. int ret = 0;
  4320. il_set_bit(il, CSR_HW_IF_CONFIG_REG,
  4321. CSR_HW_IF_CONFIG_REG_BIT_NIC_READY);
  4322. /* See if we got it */
  4323. ret =
  4324. _il_poll_bit(il, CSR_HW_IF_CONFIG_REG,
  4325. CSR_HW_IF_CONFIG_REG_BIT_NIC_READY,
  4326. CSR_HW_IF_CONFIG_REG_BIT_NIC_READY, HW_READY_TIMEOUT);
  4327. if (ret != -ETIMEDOUT)
  4328. il->hw_ready = true;
  4329. else
  4330. il->hw_ready = false;
  4331. D_INFO("hardware %s\n", (il->hw_ready == 1) ? "ready" : "not ready");
  4332. return ret;
  4333. }
  4334. static int
  4335. il4965_prepare_card_hw(struct il_priv *il)
  4336. {
  4337. int ret = 0;
  4338. D_INFO("il4965_prepare_card_hw enter\n");
  4339. ret = il4965_set_hw_ready(il);
  4340. if (il->hw_ready)
  4341. return ret;
  4342. /* If HW is not ready, prepare the conditions to check again */
  4343. il_set_bit(il, CSR_HW_IF_CONFIG_REG, CSR_HW_IF_CONFIG_REG_PREPARE);
  4344. ret =
  4345. _il_poll_bit(il, CSR_HW_IF_CONFIG_REG,
  4346. ~CSR_HW_IF_CONFIG_REG_BIT_NIC_PREPARE_DONE,
  4347. CSR_HW_IF_CONFIG_REG_BIT_NIC_PREPARE_DONE, 150000);
  4348. /* HW should be ready by now, check again. */
  4349. if (ret != -ETIMEDOUT)
  4350. il4965_set_hw_ready(il);
  4351. return ret;
  4352. }
  4353. #define MAX_HW_RESTARTS 5
  4354. static int
  4355. __il4965_up(struct il_priv *il)
  4356. {
  4357. int i;
  4358. int ret;
  4359. if (test_bit(S_EXIT_PENDING, &il->status)) {
  4360. IL_WARN("Exit pending; will not bring the NIC up\n");
  4361. return -EIO;
  4362. }
  4363. if (!il->ucode_data_backup.v_addr || !il->ucode_data.v_addr) {
  4364. IL_ERR("ucode not available for device bringup\n");
  4365. return -EIO;
  4366. }
  4367. ret = il4965_alloc_bcast_station(il, &il->ctx);
  4368. if (ret) {
  4369. il_dealloc_bcast_stations(il);
  4370. return ret;
  4371. }
  4372. il4965_prepare_card_hw(il);
  4373. if (!il->hw_ready) {
  4374. IL_WARN("Exit HW not ready\n");
  4375. return -EIO;
  4376. }
  4377. /* If platform's RF_KILL switch is NOT set to KILL */
  4378. if (_il_rd(il, CSR_GP_CNTRL) & CSR_GP_CNTRL_REG_FLAG_HW_RF_KILL_SW)
  4379. clear_bit(S_RF_KILL_HW, &il->status);
  4380. else
  4381. set_bit(S_RF_KILL_HW, &il->status);
  4382. if (il_is_rfkill(il)) {
  4383. wiphy_rfkill_set_hw_state(il->hw->wiphy, true);
  4384. il_enable_interrupts(il);
  4385. IL_WARN("Radio disabled by HW RF Kill switch\n");
  4386. return 0;
  4387. }
  4388. _il_wr(il, CSR_INT, 0xFFFFFFFF);
  4389. /* must be initialised before il_hw_nic_init */
  4390. il->cmd_queue = IL_DEFAULT_CMD_QUEUE_NUM;
  4391. ret = il4965_hw_nic_init(il);
  4392. if (ret) {
  4393. IL_ERR("Unable to init nic\n");
  4394. return ret;
  4395. }
  4396. /* make sure rfkill handshake bits are cleared */
  4397. _il_wr(il, CSR_UCODE_DRV_GP1_CLR, CSR_UCODE_SW_BIT_RFKILL);
  4398. _il_wr(il, CSR_UCODE_DRV_GP1_CLR, CSR_UCODE_DRV_GP1_BIT_CMD_BLOCKED);
  4399. /* clear (again), then enable host interrupts */
  4400. _il_wr(il, CSR_INT, 0xFFFFFFFF);
  4401. il_enable_interrupts(il);
  4402. /* really make sure rfkill handshake bits are cleared */
  4403. _il_wr(il, CSR_UCODE_DRV_GP1_CLR, CSR_UCODE_SW_BIT_RFKILL);
  4404. _il_wr(il, CSR_UCODE_DRV_GP1_CLR, CSR_UCODE_SW_BIT_RFKILL);
  4405. /* Copy original ucode data image from disk into backup cache.
  4406. * This will be used to initialize the on-board processor's
  4407. * data SRAM for a clean start when the runtime program first loads. */
  4408. memcpy(il->ucode_data_backup.v_addr, il->ucode_data.v_addr,
  4409. il->ucode_data.len);
  4410. for (i = 0; i < MAX_HW_RESTARTS; i++) {
  4411. /* load bootstrap state machine,
  4412. * load bootstrap program into processor's memory,
  4413. * prepare to load the "initialize" uCode */
  4414. ret = il->cfg->ops->lib->load_ucode(il);
  4415. if (ret) {
  4416. IL_ERR("Unable to set up bootstrap uCode: %d\n", ret);
  4417. continue;
  4418. }
  4419. /* start card; "initialize" will load runtime ucode */
  4420. il4965_nic_start(il);
  4421. D_INFO(DRV_NAME " is coming up\n");
  4422. return 0;
  4423. }
  4424. set_bit(S_EXIT_PENDING, &il->status);
  4425. __il4965_down(il);
  4426. clear_bit(S_EXIT_PENDING, &il->status);
  4427. /* tried to restart and config the device for as long as our
  4428. * patience could withstand */
  4429. IL_ERR("Unable to initialize device after %d attempts.\n", i);
  4430. return -EIO;
  4431. }
  4432. /*****************************************************************************
  4433. *
  4434. * Workqueue callbacks
  4435. *
  4436. *****************************************************************************/
  4437. static void
  4438. il4965_bg_init_alive_start(struct work_struct *data)
  4439. {
  4440. struct il_priv *il =
  4441. container_of(data, struct il_priv, init_alive_start.work);
  4442. mutex_lock(&il->mutex);
  4443. if (test_bit(S_EXIT_PENDING, &il->status))
  4444. goto out;
  4445. il->cfg->ops->lib->init_alive_start(il);
  4446. out:
  4447. mutex_unlock(&il->mutex);
  4448. }
  4449. static void
  4450. il4965_bg_alive_start(struct work_struct *data)
  4451. {
  4452. struct il_priv *il =
  4453. container_of(data, struct il_priv, alive_start.work);
  4454. mutex_lock(&il->mutex);
  4455. if (test_bit(S_EXIT_PENDING, &il->status))
  4456. goto out;
  4457. il4965_alive_start(il);
  4458. out:
  4459. mutex_unlock(&il->mutex);
  4460. }
  4461. static void
  4462. il4965_bg_run_time_calib_work(struct work_struct *work)
  4463. {
  4464. struct il_priv *il = container_of(work, struct il_priv,
  4465. run_time_calib_work);
  4466. mutex_lock(&il->mutex);
  4467. if (test_bit(S_EXIT_PENDING, &il->status) ||
  4468. test_bit(S_SCANNING, &il->status)) {
  4469. mutex_unlock(&il->mutex);
  4470. return;
  4471. }
  4472. if (il->start_calib) {
  4473. il4965_chain_noise_calibration(il, (void *)&il->_4965.stats);
  4474. il4965_sensitivity_calibration(il, (void *)&il->_4965.stats);
  4475. }
  4476. mutex_unlock(&il->mutex);
  4477. }
  4478. static void
  4479. il4965_bg_restart(struct work_struct *data)
  4480. {
  4481. struct il_priv *il = container_of(data, struct il_priv, restart);
  4482. if (test_bit(S_EXIT_PENDING, &il->status))
  4483. return;
  4484. if (test_and_clear_bit(S_FW_ERROR, &il->status)) {
  4485. mutex_lock(&il->mutex);
  4486. il->ctx.vif = NULL;
  4487. il->is_open = 0;
  4488. __il4965_down(il);
  4489. mutex_unlock(&il->mutex);
  4490. il4965_cancel_deferred_work(il);
  4491. ieee80211_restart_hw(il->hw);
  4492. } else {
  4493. il4965_down(il);
  4494. mutex_lock(&il->mutex);
  4495. if (test_bit(S_EXIT_PENDING, &il->status)) {
  4496. mutex_unlock(&il->mutex);
  4497. return;
  4498. }
  4499. __il4965_up(il);
  4500. mutex_unlock(&il->mutex);
  4501. }
  4502. }
  4503. static void
  4504. il4965_bg_rx_replenish(struct work_struct *data)
  4505. {
  4506. struct il_priv *il = container_of(data, struct il_priv, rx_replenish);
  4507. if (test_bit(S_EXIT_PENDING, &il->status))
  4508. return;
  4509. mutex_lock(&il->mutex);
  4510. il4965_rx_replenish(il);
  4511. mutex_unlock(&il->mutex);
  4512. }
  4513. /*****************************************************************************
  4514. *
  4515. * mac80211 entry point functions
  4516. *
  4517. *****************************************************************************/
  4518. #define UCODE_READY_TIMEOUT (4 * HZ)
  4519. /*
  4520. * Not a mac80211 entry point function, but it fits in with all the
  4521. * other mac80211 functions grouped here.
  4522. */
  4523. static int
  4524. il4965_mac_setup_register(struct il_priv *il, u32 max_probe_length)
  4525. {
  4526. int ret;
  4527. struct ieee80211_hw *hw = il->hw;
  4528. hw->rate_control_algorithm = "iwl-4965-rs";
  4529. /* Tell mac80211 our characteristics */
  4530. hw->flags =
  4531. IEEE80211_HW_SIGNAL_DBM | IEEE80211_HW_AMPDU_AGGREGATION |
  4532. IEEE80211_HW_NEED_DTIM_PERIOD | IEEE80211_HW_SPECTRUM_MGMT |
  4533. IEEE80211_HW_REPORTS_TX_ACK_STATUS;
  4534. if (il->cfg->sku & IL_SKU_N)
  4535. hw->flags |=
  4536. IEEE80211_HW_SUPPORTS_DYNAMIC_SMPS |
  4537. IEEE80211_HW_SUPPORTS_STATIC_SMPS;
  4538. hw->sta_data_size = sizeof(struct il_station_priv);
  4539. hw->vif_data_size = sizeof(struct il_vif_priv);
  4540. hw->wiphy->interface_modes =
  4541. BIT(NL80211_IFTYPE_STATION) | BIT(NL80211_IFTYPE_ADHOC);
  4542. hw->wiphy->flags |=
  4543. WIPHY_FLAG_CUSTOM_REGULATORY | WIPHY_FLAG_DISABLE_BEACON_HINTS;
  4544. /*
  4545. * For now, disable PS by default because it affects
  4546. * RX performance significantly.
  4547. */
  4548. hw->wiphy->flags &= ~WIPHY_FLAG_PS_ON_BY_DEFAULT;
  4549. hw->wiphy->max_scan_ssids = PROBE_OPTION_MAX;
  4550. /* we create the 802.11 header and a zero-length SSID element */
  4551. hw->wiphy->max_scan_ie_len = max_probe_length - 24 - 2;
  4552. /* Default value; 4 EDCA QOS priorities */
  4553. hw->queues = 4;
  4554. hw->max_listen_interval = IL_CONN_MAX_LISTEN_INTERVAL;
  4555. if (il->bands[IEEE80211_BAND_2GHZ].n_channels)
  4556. il->hw->wiphy->bands[IEEE80211_BAND_2GHZ] =
  4557. &il->bands[IEEE80211_BAND_2GHZ];
  4558. if (il->bands[IEEE80211_BAND_5GHZ].n_channels)
  4559. il->hw->wiphy->bands[IEEE80211_BAND_5GHZ] =
  4560. &il->bands[IEEE80211_BAND_5GHZ];
  4561. il_leds_init(il);
  4562. ret = ieee80211_register_hw(il->hw);
  4563. if (ret) {
  4564. IL_ERR("Failed to register hw (error %d)\n", ret);
  4565. return ret;
  4566. }
  4567. il->mac80211_registered = 1;
  4568. return 0;
  4569. }
  4570. int
  4571. il4965_mac_start(struct ieee80211_hw *hw)
  4572. {
  4573. struct il_priv *il = hw->priv;
  4574. int ret;
  4575. D_MAC80211("enter\n");
  4576. /* we should be verifying the device is ready to be opened */
  4577. mutex_lock(&il->mutex);
  4578. ret = __il4965_up(il);
  4579. mutex_unlock(&il->mutex);
  4580. if (ret)
  4581. return ret;
  4582. if (il_is_rfkill(il))
  4583. goto out;
  4584. D_INFO("Start UP work done.\n");
  4585. /* Wait for START_ALIVE from Run Time ucode. Otherwise callbacks from
  4586. * mac80211 will not be run successfully. */
  4587. ret = wait_event_timeout(il->wait_command_queue,
  4588. test_bit(S_READY, &il->status),
  4589. UCODE_READY_TIMEOUT);
  4590. if (!ret) {
  4591. if (!test_bit(S_READY, &il->status)) {
  4592. IL_ERR("START_ALIVE timeout after %dms.\n",
  4593. jiffies_to_msecs(UCODE_READY_TIMEOUT));
  4594. return -ETIMEDOUT;
  4595. }
  4596. }
  4597. il4965_led_enable(il);
  4598. out:
  4599. il->is_open = 1;
  4600. D_MAC80211("leave\n");
  4601. return 0;
  4602. }
  4603. void
  4604. il4965_mac_stop(struct ieee80211_hw *hw)
  4605. {
  4606. struct il_priv *il = hw->priv;
  4607. D_MAC80211("enter\n");
  4608. if (!il->is_open)
  4609. return;
  4610. il->is_open = 0;
  4611. il4965_down(il);
  4612. flush_workqueue(il->workqueue);
  4613. /* User space software may expect getting rfkill changes
  4614. * even if interface is down */
  4615. _il_wr(il, CSR_INT, 0xFFFFFFFF);
  4616. il_enable_rfkill_int(il);
  4617. D_MAC80211("leave\n");
  4618. }
  4619. void
  4620. il4965_mac_tx(struct ieee80211_hw *hw, struct sk_buff *skb)
  4621. {
  4622. struct il_priv *il = hw->priv;
  4623. D_MACDUMP("enter\n");
  4624. D_TX("dev->xmit(%d bytes) at rate 0x%02x\n", skb->len,
  4625. ieee80211_get_tx_rate(hw, IEEE80211_SKB_CB(skb))->bitrate);
  4626. if (il4965_tx_skb(il, skb))
  4627. dev_kfree_skb_any(skb);
  4628. D_MACDUMP("leave\n");
  4629. }
  4630. void
  4631. il4965_mac_update_tkip_key(struct ieee80211_hw *hw, struct ieee80211_vif *vif,
  4632. struct ieee80211_key_conf *keyconf,
  4633. struct ieee80211_sta *sta, u32 iv32, u16 * phase1key)
  4634. {
  4635. struct il_priv *il = hw->priv;
  4636. struct il_vif_priv *vif_priv = (void *)vif->drv_priv;
  4637. D_MAC80211("enter\n");
  4638. il4965_update_tkip_key(il, vif_priv->ctx, keyconf, sta, iv32,
  4639. phase1key);
  4640. D_MAC80211("leave\n");
  4641. }
  4642. int
  4643. il4965_mac_set_key(struct ieee80211_hw *hw, enum set_key_cmd cmd,
  4644. struct ieee80211_vif *vif, struct ieee80211_sta *sta,
  4645. struct ieee80211_key_conf *key)
  4646. {
  4647. struct il_priv *il = hw->priv;
  4648. struct il_vif_priv *vif_priv = (void *)vif->drv_priv;
  4649. struct il_rxon_context *ctx = vif_priv->ctx;
  4650. int ret;
  4651. u8 sta_id;
  4652. bool is_default_wep_key = false;
  4653. D_MAC80211("enter\n");
  4654. if (il->cfg->mod_params->sw_crypto) {
  4655. D_MAC80211("leave - hwcrypto disabled\n");
  4656. return -EOPNOTSUPP;
  4657. }
  4658. sta_id = il_sta_id_or_broadcast(il, vif_priv->ctx, sta);
  4659. if (sta_id == IL_INVALID_STATION)
  4660. return -EINVAL;
  4661. mutex_lock(&il->mutex);
  4662. il_scan_cancel_timeout(il, 100);
  4663. /*
  4664. * If we are getting WEP group key and we didn't receive any key mapping
  4665. * so far, we are in legacy wep mode (group key only), otherwise we are
  4666. * in 1X mode.
  4667. * In legacy wep mode, we use another host command to the uCode.
  4668. */
  4669. if ((key->cipher == WLAN_CIPHER_SUITE_WEP40 ||
  4670. key->cipher == WLAN_CIPHER_SUITE_WEP104) && !sta) {
  4671. if (cmd == SET_KEY)
  4672. is_default_wep_key = !il->_4965.key_mapping_keys;
  4673. else
  4674. is_default_wep_key =
  4675. (key->hw_key_idx == HW_KEY_DEFAULT);
  4676. }
  4677. switch (cmd) {
  4678. case SET_KEY:
  4679. if (is_default_wep_key)
  4680. ret =
  4681. il4965_set_default_wep_key(il, vif_priv->ctx, key);
  4682. else
  4683. ret =
  4684. il4965_set_dynamic_key(il, vif_priv->ctx, key,
  4685. sta_id);
  4686. D_MAC80211("enable hwcrypto key\n");
  4687. break;
  4688. case DISABLE_KEY:
  4689. if (is_default_wep_key)
  4690. ret = il4965_remove_default_wep_key(il, ctx, key);
  4691. else
  4692. ret = il4965_remove_dynamic_key(il, ctx, key, sta_id);
  4693. D_MAC80211("disable hwcrypto key\n");
  4694. break;
  4695. default:
  4696. ret = -EINVAL;
  4697. }
  4698. mutex_unlock(&il->mutex);
  4699. D_MAC80211("leave\n");
  4700. return ret;
  4701. }
  4702. int
  4703. il4965_mac_ampdu_action(struct ieee80211_hw *hw, struct ieee80211_vif *vif,
  4704. enum ieee80211_ampdu_mlme_action action,
  4705. struct ieee80211_sta *sta, u16 tid, u16 * ssn,
  4706. u8 buf_size)
  4707. {
  4708. struct il_priv *il = hw->priv;
  4709. int ret = -EINVAL;
  4710. D_HT("A-MPDU action on addr %pM tid %d\n", sta->addr, tid);
  4711. if (!(il->cfg->sku & IL_SKU_N))
  4712. return -EACCES;
  4713. mutex_lock(&il->mutex);
  4714. switch (action) {
  4715. case IEEE80211_AMPDU_RX_START:
  4716. D_HT("start Rx\n");
  4717. ret = il4965_sta_rx_agg_start(il, sta, tid, *ssn);
  4718. break;
  4719. case IEEE80211_AMPDU_RX_STOP:
  4720. D_HT("stop Rx\n");
  4721. ret = il4965_sta_rx_agg_stop(il, sta, tid);
  4722. if (test_bit(S_EXIT_PENDING, &il->status))
  4723. ret = 0;
  4724. break;
  4725. case IEEE80211_AMPDU_TX_START:
  4726. D_HT("start Tx\n");
  4727. ret = il4965_tx_agg_start(il, vif, sta, tid, ssn);
  4728. break;
  4729. case IEEE80211_AMPDU_TX_STOP:
  4730. D_HT("stop Tx\n");
  4731. ret = il4965_tx_agg_stop(il, vif, sta, tid);
  4732. if (test_bit(S_EXIT_PENDING, &il->status))
  4733. ret = 0;
  4734. break;
  4735. case IEEE80211_AMPDU_TX_OPERATIONAL:
  4736. ret = 0;
  4737. break;
  4738. }
  4739. mutex_unlock(&il->mutex);
  4740. return ret;
  4741. }
  4742. int
  4743. il4965_mac_sta_add(struct ieee80211_hw *hw, struct ieee80211_vif *vif,
  4744. struct ieee80211_sta *sta)
  4745. {
  4746. struct il_priv *il = hw->priv;
  4747. struct il_station_priv *sta_priv = (void *)sta->drv_priv;
  4748. struct il_vif_priv *vif_priv = (void *)vif->drv_priv;
  4749. bool is_ap = vif->type == NL80211_IFTYPE_STATION;
  4750. int ret;
  4751. u8 sta_id;
  4752. D_INFO("received request to add station %pM\n", sta->addr);
  4753. mutex_lock(&il->mutex);
  4754. D_INFO("proceeding to add station %pM\n", sta->addr);
  4755. sta_priv->common.sta_id = IL_INVALID_STATION;
  4756. atomic_set(&sta_priv->pending_frames, 0);
  4757. ret =
  4758. il_add_station_common(il, vif_priv->ctx, sta->addr, is_ap, sta,
  4759. &sta_id);
  4760. if (ret) {
  4761. IL_ERR("Unable to add station %pM (%d)\n", sta->addr, ret);
  4762. /* Should we return success if return code is EEXIST ? */
  4763. mutex_unlock(&il->mutex);
  4764. return ret;
  4765. }
  4766. sta_priv->common.sta_id = sta_id;
  4767. /* Initialize rate scaling */
  4768. D_INFO("Initializing rate scaling for station %pM\n", sta->addr);
  4769. il4965_rs_rate_init(il, sta, sta_id);
  4770. mutex_unlock(&il->mutex);
  4771. return 0;
  4772. }
  4773. void
  4774. il4965_mac_channel_switch(struct ieee80211_hw *hw,
  4775. struct ieee80211_channel_switch *ch_switch)
  4776. {
  4777. struct il_priv *il = hw->priv;
  4778. const struct il_channel_info *ch_info;
  4779. struct ieee80211_conf *conf = &hw->conf;
  4780. struct ieee80211_channel *channel = ch_switch->channel;
  4781. struct il_ht_config *ht_conf = &il->current_ht_config;
  4782. struct il_rxon_context *ctx = &il->ctx;
  4783. u16 ch;
  4784. D_MAC80211("enter\n");
  4785. mutex_lock(&il->mutex);
  4786. if (il_is_rfkill(il))
  4787. goto out;
  4788. if (test_bit(S_EXIT_PENDING, &il->status) ||
  4789. test_bit(S_SCANNING, &il->status) ||
  4790. test_bit(S_CHANNEL_SWITCH_PENDING, &il->status))
  4791. goto out;
  4792. if (!il_is_associated(il))
  4793. goto out;
  4794. if (!il->cfg->ops->lib->set_channel_switch)
  4795. goto out;
  4796. ch = channel->hw_value;
  4797. if (le16_to_cpu(il->active.channel) == ch)
  4798. goto out;
  4799. ch_info = il_get_channel_info(il, channel->band, ch);
  4800. if (!il_is_channel_valid(ch_info)) {
  4801. D_MAC80211("invalid channel\n");
  4802. goto out;
  4803. }
  4804. spin_lock_irq(&il->lock);
  4805. il->current_ht_config.smps = conf->smps_mode;
  4806. /* Configure HT40 channels */
  4807. il->ht.enabled = conf_is_ht(conf);
  4808. if (il->ht.enabled) {
  4809. if (conf_is_ht40_minus(conf)) {
  4810. il->ht.extension_chan_offset =
  4811. IEEE80211_HT_PARAM_CHA_SEC_BELOW;
  4812. il->ht.is_40mhz = true;
  4813. } else if (conf_is_ht40_plus(conf)) {
  4814. il->ht.extension_chan_offset =
  4815. IEEE80211_HT_PARAM_CHA_SEC_ABOVE;
  4816. il->ht.is_40mhz = true;
  4817. } else {
  4818. il->ht.extension_chan_offset =
  4819. IEEE80211_HT_PARAM_CHA_SEC_NONE;
  4820. il->ht.is_40mhz = false;
  4821. }
  4822. } else
  4823. il->ht.is_40mhz = false;
  4824. if ((le16_to_cpu(il->staging.channel) != ch))
  4825. il->staging.flags = 0;
  4826. il_set_rxon_channel(il, channel, ctx);
  4827. il_set_rxon_ht(il, ht_conf);
  4828. il_set_flags_for_band(il, ctx, channel->band, ctx->vif);
  4829. spin_unlock_irq(&il->lock);
  4830. il_set_rate(il);
  4831. /*
  4832. * at this point, staging_rxon has the
  4833. * configuration for channel switch
  4834. */
  4835. set_bit(S_CHANNEL_SWITCH_PENDING, &il->status);
  4836. il->switch_channel = cpu_to_le16(ch);
  4837. if (il->cfg->ops->lib->set_channel_switch(il, ch_switch)) {
  4838. clear_bit(S_CHANNEL_SWITCH_PENDING, &il->status);
  4839. il->switch_channel = 0;
  4840. ieee80211_chswitch_done(ctx->vif, false);
  4841. }
  4842. out:
  4843. mutex_unlock(&il->mutex);
  4844. D_MAC80211("leave\n");
  4845. }
  4846. void
  4847. il4965_configure_filter(struct ieee80211_hw *hw, unsigned int changed_flags,
  4848. unsigned int *total_flags, u64 multicast)
  4849. {
  4850. struct il_priv *il = hw->priv;
  4851. __le32 filter_or = 0, filter_nand = 0;
  4852. #define CHK(test, flag) do { \
  4853. if (*total_flags & (test)) \
  4854. filter_or |= (flag); \
  4855. else \
  4856. filter_nand |= (flag); \
  4857. } while (0)
  4858. D_MAC80211("Enter: changed: 0x%x, total: 0x%x\n", changed_flags,
  4859. *total_flags);
  4860. CHK(FIF_OTHER_BSS | FIF_PROMISC_IN_BSS, RXON_FILTER_PROMISC_MSK);
  4861. /* Setting _just_ RXON_FILTER_CTL2HOST_MSK causes FH errors */
  4862. CHK(FIF_CONTROL, RXON_FILTER_CTL2HOST_MSK | RXON_FILTER_PROMISC_MSK);
  4863. CHK(FIF_BCN_PRBRESP_PROMISC, RXON_FILTER_BCON_AWARE_MSK);
  4864. #undef CHK
  4865. mutex_lock(&il->mutex);
  4866. il->staging.filter_flags &= ~filter_nand;
  4867. il->staging.filter_flags |= filter_or;
  4868. /*
  4869. * Not committing directly because hardware can perform a scan,
  4870. * but we'll eventually commit the filter flags change anyway.
  4871. */
  4872. mutex_unlock(&il->mutex);
  4873. /*
  4874. * Receiving all multicast frames is always enabled by the
  4875. * default flags setup in il_connection_init_rx_config()
  4876. * since we currently do not support programming multicast
  4877. * filters into the device.
  4878. */
  4879. *total_flags &=
  4880. FIF_OTHER_BSS | FIF_ALLMULTI | FIF_PROMISC_IN_BSS |
  4881. FIF_BCN_PRBRESP_PROMISC | FIF_CONTROL;
  4882. }
  4883. /*****************************************************************************
  4884. *
  4885. * driver setup and teardown
  4886. *
  4887. *****************************************************************************/
  4888. static void
  4889. il4965_bg_txpower_work(struct work_struct *work)
  4890. {
  4891. struct il_priv *il = container_of(work, struct il_priv,
  4892. txpower_work);
  4893. mutex_lock(&il->mutex);
  4894. /* If a scan happened to start before we got here
  4895. * then just return; the stats notification will
  4896. * kick off another scheduled work to compensate for
  4897. * any temperature delta we missed here. */
  4898. if (test_bit(S_EXIT_PENDING, &il->status) ||
  4899. test_bit(S_SCANNING, &il->status))
  4900. goto out;
  4901. /* Regardless of if we are associated, we must reconfigure the
  4902. * TX power since frames can be sent on non-radar channels while
  4903. * not associated */
  4904. il->cfg->ops->lib->send_tx_power(il);
  4905. /* Update last_temperature to keep is_calib_needed from running
  4906. * when it isn't needed... */
  4907. il->last_temperature = il->temperature;
  4908. out:
  4909. mutex_unlock(&il->mutex);
  4910. }
  4911. static void
  4912. il4965_setup_deferred_work(struct il_priv *il)
  4913. {
  4914. il->workqueue = create_singlethread_workqueue(DRV_NAME);
  4915. init_waitqueue_head(&il->wait_command_queue);
  4916. INIT_WORK(&il->restart, il4965_bg_restart);
  4917. INIT_WORK(&il->rx_replenish, il4965_bg_rx_replenish);
  4918. INIT_WORK(&il->run_time_calib_work, il4965_bg_run_time_calib_work);
  4919. INIT_DELAYED_WORK(&il->init_alive_start, il4965_bg_init_alive_start);
  4920. INIT_DELAYED_WORK(&il->alive_start, il4965_bg_alive_start);
  4921. il_setup_scan_deferred_work(il);
  4922. INIT_WORK(&il->txpower_work, il4965_bg_txpower_work);
  4923. init_timer(&il->stats_periodic);
  4924. il->stats_periodic.data = (unsigned long)il;
  4925. il->stats_periodic.function = il4965_bg_stats_periodic;
  4926. init_timer(&il->watchdog);
  4927. il->watchdog.data = (unsigned long)il;
  4928. il->watchdog.function = il_bg_watchdog;
  4929. tasklet_init(&il->irq_tasklet,
  4930. (void (*)(unsigned long))il4965_irq_tasklet,
  4931. (unsigned long)il);
  4932. }
  4933. static void
  4934. il4965_cancel_deferred_work(struct il_priv *il)
  4935. {
  4936. cancel_work_sync(&il->txpower_work);
  4937. cancel_delayed_work_sync(&il->init_alive_start);
  4938. cancel_delayed_work(&il->alive_start);
  4939. cancel_work_sync(&il->run_time_calib_work);
  4940. il_cancel_scan_deferred_work(il);
  4941. del_timer_sync(&il->stats_periodic);
  4942. }
  4943. static void
  4944. il4965_init_hw_rates(struct il_priv *il, struct ieee80211_rate *rates)
  4945. {
  4946. int i;
  4947. for (i = 0; i < RATE_COUNT_LEGACY; i++) {
  4948. rates[i].bitrate = il_rates[i].ieee * 5;
  4949. rates[i].hw_value = i; /* Rate scaling will work on idxes */
  4950. rates[i].hw_value_short = i;
  4951. rates[i].flags = 0;
  4952. if ((i >= IL_FIRST_CCK_RATE) && (i <= IL_LAST_CCK_RATE)) {
  4953. /*
  4954. * If CCK != 1M then set short preamble rate flag.
  4955. */
  4956. rates[i].flags |=
  4957. (il_rates[i].plcp ==
  4958. RATE_1M_PLCP) ? 0 : IEEE80211_RATE_SHORT_PREAMBLE;
  4959. }
  4960. }
  4961. }
  4962. /*
  4963. * Acquire il->lock before calling this function !
  4964. */
  4965. void
  4966. il4965_set_wr_ptrs(struct il_priv *il, int txq_id, u32 idx)
  4967. {
  4968. il_wr(il, HBUS_TARG_WRPTR, (idx & 0xff) | (txq_id << 8));
  4969. il_wr_prph(il, IL49_SCD_QUEUE_RDPTR(txq_id), idx);
  4970. }
  4971. void
  4972. il4965_tx_queue_set_status(struct il_priv *il, struct il_tx_queue *txq,
  4973. int tx_fifo_id, int scd_retry)
  4974. {
  4975. int txq_id = txq->q.id;
  4976. /* Find out whether to activate Tx queue */
  4977. int active = test_bit(txq_id, &il->txq_ctx_active_msk) ? 1 : 0;
  4978. /* Set up and activate */
  4979. il_wr_prph(il, IL49_SCD_QUEUE_STATUS_BITS(txq_id),
  4980. (active << IL49_SCD_QUEUE_STTS_REG_POS_ACTIVE) |
  4981. (tx_fifo_id << IL49_SCD_QUEUE_STTS_REG_POS_TXF) |
  4982. (scd_retry << IL49_SCD_QUEUE_STTS_REG_POS_WSL) |
  4983. (scd_retry << IL49_SCD_QUEUE_STTS_REG_POS_SCD_ACK) |
  4984. IL49_SCD_QUEUE_STTS_REG_MSK);
  4985. txq->sched_retry = scd_retry;
  4986. D_INFO("%s %s Queue %d on AC %d\n", active ? "Activate" : "Deactivate",
  4987. scd_retry ? "BA" : "AC", txq_id, tx_fifo_id);
  4988. }
  4989. static int
  4990. il4965_init_drv(struct il_priv *il)
  4991. {
  4992. int ret;
  4993. spin_lock_init(&il->sta_lock);
  4994. spin_lock_init(&il->hcmd_lock);
  4995. INIT_LIST_HEAD(&il->free_frames);
  4996. mutex_init(&il->mutex);
  4997. il->ieee_channels = NULL;
  4998. il->ieee_rates = NULL;
  4999. il->band = IEEE80211_BAND_2GHZ;
  5000. il->iw_mode = NL80211_IFTYPE_STATION;
  5001. il->current_ht_config.smps = IEEE80211_SMPS_STATIC;
  5002. il->missed_beacon_threshold = IL_MISSED_BEACON_THRESHOLD_DEF;
  5003. /* initialize force reset */
  5004. il->force_reset.reset_duration = IL_DELAY_NEXT_FORCE_FW_RELOAD;
  5005. /* Choose which receivers/antennas to use */
  5006. if (il->cfg->ops->hcmd->set_rxon_chain)
  5007. il->cfg->ops->hcmd->set_rxon_chain(il, &il->ctx);
  5008. il_init_scan_params(il);
  5009. ret = il_init_channel_map(il);
  5010. if (ret) {
  5011. IL_ERR("initializing regulatory failed: %d\n", ret);
  5012. goto err;
  5013. }
  5014. ret = il_init_geos(il);
  5015. if (ret) {
  5016. IL_ERR("initializing geos failed: %d\n", ret);
  5017. goto err_free_channel_map;
  5018. }
  5019. il4965_init_hw_rates(il, il->ieee_rates);
  5020. return 0;
  5021. err_free_channel_map:
  5022. il_free_channel_map(il);
  5023. err:
  5024. return ret;
  5025. }
  5026. static void
  5027. il4965_uninit_drv(struct il_priv *il)
  5028. {
  5029. il4965_calib_free_results(il);
  5030. il_free_geos(il);
  5031. il_free_channel_map(il);
  5032. kfree(il->scan_cmd);
  5033. }
  5034. static void
  5035. il4965_hw_detect(struct il_priv *il)
  5036. {
  5037. il->hw_rev = _il_rd(il, CSR_HW_REV);
  5038. il->hw_wa_rev = _il_rd(il, CSR_HW_REV_WA_REG);
  5039. il->rev_id = il->pci_dev->revision;
  5040. D_INFO("HW Revision ID = 0x%X\n", il->rev_id);
  5041. }
  5042. static int
  5043. il4965_set_hw_params(struct il_priv *il)
  5044. {
  5045. il->hw_params.bcast_id = IL4965_BROADCAST_ID;
  5046. il->hw_params.max_rxq_size = RX_QUEUE_SIZE;
  5047. il->hw_params.max_rxq_log = RX_QUEUE_SIZE_LOG;
  5048. if (il->cfg->mod_params->amsdu_size_8K)
  5049. il->hw_params.rx_page_order = get_order(IL_RX_BUF_SIZE_8K);
  5050. else
  5051. il->hw_params.rx_page_order = get_order(IL_RX_BUF_SIZE_4K);
  5052. il->hw_params.max_beacon_itrvl = IL_MAX_UCODE_BEACON_INTERVAL;
  5053. if (il->cfg->mod_params->disable_11n)
  5054. il->cfg->sku &= ~IL_SKU_N;
  5055. /* Device-specific setup */
  5056. return il->cfg->ops->lib->set_hw_params(il);
  5057. }
  5058. static const u8 il4965_bss_ac_to_queue[] = {
  5059. 0, 1, 2, 3,
  5060. };
  5061. static int
  5062. il4965_pci_probe(struct pci_dev *pdev, const struct pci_device_id *ent)
  5063. {
  5064. int err = 0;
  5065. struct il_priv *il;
  5066. struct ieee80211_hw *hw;
  5067. struct il_cfg *cfg = (struct il_cfg *)(ent->driver_data);
  5068. unsigned long flags;
  5069. u16 pci_cmd;
  5070. /************************
  5071. * 1. Allocating HW data
  5072. ************************/
  5073. hw = il_alloc_all(cfg);
  5074. if (!hw) {
  5075. err = -ENOMEM;
  5076. goto out;
  5077. }
  5078. il = hw->priv;
  5079. /* At this point both hw and il are allocated. */
  5080. il->ctx.always_active = true;
  5081. il->ctx.is_active = true;
  5082. il->ctx.ac_to_queue = il4965_bss_ac_to_queue;
  5083. SET_IEEE80211_DEV(hw, &pdev->dev);
  5084. D_INFO("*** LOAD DRIVER ***\n");
  5085. il->cfg = cfg;
  5086. il->pci_dev = pdev;
  5087. il->inta_mask = CSR_INI_SET_MASK;
  5088. if (il_alloc_traffic_mem(il))
  5089. IL_ERR("Not enough memory to generate traffic log\n");
  5090. /**************************
  5091. * 2. Initializing PCI bus
  5092. **************************/
  5093. pci_disable_link_state(pdev,
  5094. PCIE_LINK_STATE_L0S | PCIE_LINK_STATE_L1 |
  5095. PCIE_LINK_STATE_CLKPM);
  5096. if (pci_enable_device(pdev)) {
  5097. err = -ENODEV;
  5098. goto out_ieee80211_free_hw;
  5099. }
  5100. pci_set_master(pdev);
  5101. err = pci_set_dma_mask(pdev, DMA_BIT_MASK(36));
  5102. if (!err)
  5103. err = pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(36));
  5104. if (err) {
  5105. err = pci_set_dma_mask(pdev, DMA_BIT_MASK(32));
  5106. if (!err)
  5107. err =
  5108. pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(32));
  5109. /* both attempts failed: */
  5110. if (err) {
  5111. IL_WARN("No suitable DMA available.\n");
  5112. goto out_pci_disable_device;
  5113. }
  5114. }
  5115. err = pci_request_regions(pdev, DRV_NAME);
  5116. if (err)
  5117. goto out_pci_disable_device;
  5118. pci_set_drvdata(pdev, il);
  5119. /***********************
  5120. * 3. Read REV register
  5121. ***********************/
  5122. il->hw_base = pci_iomap(pdev, 0, 0);
  5123. if (!il->hw_base) {
  5124. err = -ENODEV;
  5125. goto out_pci_release_regions;
  5126. }
  5127. D_INFO("pci_resource_len = 0x%08llx\n",
  5128. (unsigned long long)pci_resource_len(pdev, 0));
  5129. D_INFO("pci_resource_base = %p\n", il->hw_base);
  5130. /* these spin locks will be used in apm_ops.init and EEPROM access
  5131. * we should init now
  5132. */
  5133. spin_lock_init(&il->reg_lock);
  5134. spin_lock_init(&il->lock);
  5135. /*
  5136. * stop and reset the on-board processor just in case it is in a
  5137. * strange state ... like being left stranded by a primary kernel
  5138. * and this is now the kdump kernel trying to start up
  5139. */
  5140. _il_wr(il, CSR_RESET, CSR_RESET_REG_FLAG_NEVO_RESET);
  5141. il4965_hw_detect(il);
  5142. IL_INFO("Detected %s, REV=0x%X\n", il->cfg->name, il->hw_rev);
  5143. /* We disable the RETRY_TIMEOUT register (0x41) to keep
  5144. * PCI Tx retries from interfering with C3 CPU state */
  5145. pci_write_config_byte(pdev, PCI_CFG_RETRY_TIMEOUT, 0x00);
  5146. il4965_prepare_card_hw(il);
  5147. if (!il->hw_ready) {
  5148. IL_WARN("Failed, HW not ready\n");
  5149. goto out_iounmap;
  5150. }
  5151. /*****************
  5152. * 4. Read EEPROM
  5153. *****************/
  5154. /* Read the EEPROM */
  5155. err = il_eeprom_init(il);
  5156. if (err) {
  5157. IL_ERR("Unable to init EEPROM\n");
  5158. goto out_iounmap;
  5159. }
  5160. err = il4965_eeprom_check_version(il);
  5161. if (err)
  5162. goto out_free_eeprom;
  5163. if (err)
  5164. goto out_free_eeprom;
  5165. /* extract MAC Address */
  5166. il4965_eeprom_get_mac(il, il->addresses[0].addr);
  5167. D_INFO("MAC address: %pM\n", il->addresses[0].addr);
  5168. il->hw->wiphy->addresses = il->addresses;
  5169. il->hw->wiphy->n_addresses = 1;
  5170. /************************
  5171. * 5. Setup HW constants
  5172. ************************/
  5173. if (il4965_set_hw_params(il)) {
  5174. IL_ERR("failed to set hw parameters\n");
  5175. goto out_free_eeprom;
  5176. }
  5177. /*******************
  5178. * 6. Setup il
  5179. *******************/
  5180. err = il4965_init_drv(il);
  5181. if (err)
  5182. goto out_free_eeprom;
  5183. /* At this point both hw and il are initialized. */
  5184. /********************
  5185. * 7. Setup services
  5186. ********************/
  5187. spin_lock_irqsave(&il->lock, flags);
  5188. il_disable_interrupts(il);
  5189. spin_unlock_irqrestore(&il->lock, flags);
  5190. pci_enable_msi(il->pci_dev);
  5191. err = request_irq(il->pci_dev->irq, il_isr, IRQF_SHARED, DRV_NAME, il);
  5192. if (err) {
  5193. IL_ERR("Error allocating IRQ %d\n", il->pci_dev->irq);
  5194. goto out_disable_msi;
  5195. }
  5196. il4965_setup_deferred_work(il);
  5197. il4965_setup_handlers(il);
  5198. /*********************************************
  5199. * 8. Enable interrupts and read RFKILL state
  5200. *********************************************/
  5201. /* enable rfkill interrupt: hw bug w/a */
  5202. pci_read_config_word(il->pci_dev, PCI_COMMAND, &pci_cmd);
  5203. if (pci_cmd & PCI_COMMAND_INTX_DISABLE) {
  5204. pci_cmd &= ~PCI_COMMAND_INTX_DISABLE;
  5205. pci_write_config_word(il->pci_dev, PCI_COMMAND, pci_cmd);
  5206. }
  5207. il_enable_rfkill_int(il);
  5208. /* If platform's RF_KILL switch is NOT set to KILL */
  5209. if (_il_rd(il, CSR_GP_CNTRL) & CSR_GP_CNTRL_REG_FLAG_HW_RF_KILL_SW)
  5210. clear_bit(S_RF_KILL_HW, &il->status);
  5211. else
  5212. set_bit(S_RF_KILL_HW, &il->status);
  5213. wiphy_rfkill_set_hw_state(il->hw->wiphy,
  5214. test_bit(S_RF_KILL_HW, &il->status));
  5215. il_power_initialize(il);
  5216. init_completion(&il->_4965.firmware_loading_complete);
  5217. err = il4965_request_firmware(il, true);
  5218. if (err)
  5219. goto out_destroy_workqueue;
  5220. return 0;
  5221. out_destroy_workqueue:
  5222. destroy_workqueue(il->workqueue);
  5223. il->workqueue = NULL;
  5224. free_irq(il->pci_dev->irq, il);
  5225. out_disable_msi:
  5226. pci_disable_msi(il->pci_dev);
  5227. il4965_uninit_drv(il);
  5228. out_free_eeprom:
  5229. il_eeprom_free(il);
  5230. out_iounmap:
  5231. pci_iounmap(pdev, il->hw_base);
  5232. out_pci_release_regions:
  5233. pci_set_drvdata(pdev, NULL);
  5234. pci_release_regions(pdev);
  5235. out_pci_disable_device:
  5236. pci_disable_device(pdev);
  5237. out_ieee80211_free_hw:
  5238. il_free_traffic_mem(il);
  5239. ieee80211_free_hw(il->hw);
  5240. out:
  5241. return err;
  5242. }
  5243. static void __devexit
  5244. il4965_pci_remove(struct pci_dev *pdev)
  5245. {
  5246. struct il_priv *il = pci_get_drvdata(pdev);
  5247. unsigned long flags;
  5248. if (!il)
  5249. return;
  5250. wait_for_completion(&il->_4965.firmware_loading_complete);
  5251. D_INFO("*** UNLOAD DRIVER ***\n");
  5252. il_dbgfs_unregister(il);
  5253. sysfs_remove_group(&pdev->dev.kobj, &il_attribute_group);
  5254. /* ieee80211_unregister_hw call wil cause il_mac_stop to
  5255. * to be called and il4965_down since we are removing the device
  5256. * we need to set S_EXIT_PENDING bit.
  5257. */
  5258. set_bit(S_EXIT_PENDING, &il->status);
  5259. il_leds_exit(il);
  5260. if (il->mac80211_registered) {
  5261. ieee80211_unregister_hw(il->hw);
  5262. il->mac80211_registered = 0;
  5263. } else {
  5264. il4965_down(il);
  5265. }
  5266. /*
  5267. * Make sure device is reset to low power before unloading driver.
  5268. * This may be redundant with il4965_down(), but there are paths to
  5269. * run il4965_down() without calling apm_ops.stop(), and there are
  5270. * paths to avoid running il4965_down() at all before leaving driver.
  5271. * This (inexpensive) call *makes sure* device is reset.
  5272. */
  5273. il_apm_stop(il);
  5274. /* make sure we flush any pending irq or
  5275. * tasklet for the driver
  5276. */
  5277. spin_lock_irqsave(&il->lock, flags);
  5278. il_disable_interrupts(il);
  5279. spin_unlock_irqrestore(&il->lock, flags);
  5280. il4965_synchronize_irq(il);
  5281. il4965_dealloc_ucode_pci(il);
  5282. if (il->rxq.bd)
  5283. il4965_rx_queue_free(il, &il->rxq);
  5284. il4965_hw_txq_ctx_free(il);
  5285. il_eeprom_free(il);
  5286. /*netif_stop_queue(dev); */
  5287. flush_workqueue(il->workqueue);
  5288. /* ieee80211_unregister_hw calls il_mac_stop, which flushes
  5289. * il->workqueue... so we can't take down the workqueue
  5290. * until now... */
  5291. destroy_workqueue(il->workqueue);
  5292. il->workqueue = NULL;
  5293. il_free_traffic_mem(il);
  5294. free_irq(il->pci_dev->irq, il);
  5295. pci_disable_msi(il->pci_dev);
  5296. pci_iounmap(pdev, il->hw_base);
  5297. pci_release_regions(pdev);
  5298. pci_disable_device(pdev);
  5299. pci_set_drvdata(pdev, NULL);
  5300. il4965_uninit_drv(il);
  5301. dev_kfree_skb(il->beacon_skb);
  5302. ieee80211_free_hw(il->hw);
  5303. }
  5304. /*
  5305. * Activate/Deactivate Tx DMA/FIFO channels according tx fifos mask
  5306. * must be called under il->lock and mac access
  5307. */
  5308. void
  5309. il4965_txq_set_sched(struct il_priv *il, u32 mask)
  5310. {
  5311. il_wr_prph(il, IL49_SCD_TXFACT, mask);
  5312. }
  5313. /*****************************************************************************
  5314. *
  5315. * driver and module entry point
  5316. *
  5317. *****************************************************************************/
  5318. /* Hardware specific file defines the PCI IDs table for that hardware module */
  5319. static DEFINE_PCI_DEVICE_TABLE(il4965_hw_card_ids) = {
  5320. {IL_PCI_DEVICE(0x4229, PCI_ANY_ID, il4965_cfg)},
  5321. {IL_PCI_DEVICE(0x4230, PCI_ANY_ID, il4965_cfg)},
  5322. {0}
  5323. };
  5324. MODULE_DEVICE_TABLE(pci, il4965_hw_card_ids);
  5325. static struct pci_driver il4965_driver = {
  5326. .name = DRV_NAME,
  5327. .id_table = il4965_hw_card_ids,
  5328. .probe = il4965_pci_probe,
  5329. .remove = __devexit_p(il4965_pci_remove),
  5330. .driver.pm = IL_LEGACY_PM_OPS,
  5331. };
  5332. static int __init
  5333. il4965_init(void)
  5334. {
  5335. int ret;
  5336. pr_info(DRV_DESCRIPTION ", " DRV_VERSION "\n");
  5337. pr_info(DRV_COPYRIGHT "\n");
  5338. ret = il4965_rate_control_register();
  5339. if (ret) {
  5340. pr_err("Unable to register rate control algorithm: %d\n", ret);
  5341. return ret;
  5342. }
  5343. ret = pci_register_driver(&il4965_driver);
  5344. if (ret) {
  5345. pr_err("Unable to initialize PCI module\n");
  5346. goto error_register;
  5347. }
  5348. return ret;
  5349. error_register:
  5350. il4965_rate_control_unregister();
  5351. return ret;
  5352. }
  5353. static void __exit
  5354. il4965_exit(void)
  5355. {
  5356. pci_unregister_driver(&il4965_driver);
  5357. il4965_rate_control_unregister();
  5358. }
  5359. module_exit(il4965_exit);
  5360. module_init(il4965_init);
  5361. #ifdef CONFIG_IWLEGACY_DEBUG
  5362. module_param_named(debug, il_debug_level, uint, S_IRUGO | S_IWUSR);
  5363. MODULE_PARM_DESC(debug, "debug output mask");
  5364. #endif
  5365. module_param_named(swcrypto, il4965_mod_params.sw_crypto, int, S_IRUGO);
  5366. MODULE_PARM_DESC(swcrypto, "using crypto in software (default 0 [hardware])");
  5367. module_param_named(queues_num, il4965_mod_params.num_of_queues, int, S_IRUGO);
  5368. MODULE_PARM_DESC(queues_num, "number of hw queues.");
  5369. module_param_named(11n_disable, il4965_mod_params.disable_11n, int, S_IRUGO);
  5370. MODULE_PARM_DESC(11n_disable, "disable 11n functionality");
  5371. module_param_named(amsdu_size_8K, il4965_mod_params.amsdu_size_8K, int,
  5372. S_IRUGO);
  5373. MODULE_PARM_DESC(amsdu_size_8K, "enable 8K amsdu size");
  5374. module_param_named(fw_restart, il4965_mod_params.restart_fw, int, S_IRUGO);
  5375. MODULE_PARM_DESC(fw_restart, "restart firmware in case of error");