apic.c 34 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374
  1. /*
  2. * Local APIC handling, local APIC timers
  3. *
  4. * (c) 1999, 2000 Ingo Molnar <mingo@redhat.com>
  5. *
  6. * Fixes
  7. * Maciej W. Rozycki : Bits for genuine 82489DX APICs;
  8. * thanks to Eric Gilmore
  9. * and Rolf G. Tews
  10. * for testing these extensively.
  11. * Maciej W. Rozycki : Various updates and fixes.
  12. * Mikael Pettersson : Power Management for UP-APIC.
  13. * Pavel Machek and
  14. * Mikael Pettersson : PM converted to driver model.
  15. */
  16. #include <linux/init.h>
  17. #include <linux/mm.h>
  18. #include <linux/delay.h>
  19. #include <linux/bootmem.h>
  20. #include <linux/smp_lock.h>
  21. #include <linux/interrupt.h>
  22. #include <linux/mc146818rtc.h>
  23. #include <linux/kernel_stat.h>
  24. #include <linux/sysdev.h>
  25. #include <linux/cpu.h>
  26. #include <linux/module.h>
  27. #include <asm/atomic.h>
  28. #include <asm/smp.h>
  29. #include <asm/mtrr.h>
  30. #include <asm/mpspec.h>
  31. #include <asm/desc.h>
  32. #include <asm/arch_hooks.h>
  33. #include <asm/hpet.h>
  34. #include <asm/i8253.h>
  35. #include <asm/nmi.h>
  36. #include <mach_apic.h>
  37. #include <mach_apicdef.h>
  38. #include <mach_ipi.h>
  39. #include "io_ports.h"
  40. /*
  41. * cpu_mask that denotes the CPUs that needs timer interrupt coming in as
  42. * IPIs in place of local APIC timers
  43. */
  44. static cpumask_t timer_bcast_ipi;
  45. /*
  46. * Knob to control our willingness to enable the local APIC.
  47. */
  48. int enable_local_apic __initdata = 0; /* -1=force-disable, +1=force-enable */
  49. /*
  50. * Debug level
  51. */
  52. int apic_verbosity;
  53. static void apic_pm_activate(void);
  54. static int modern_apic(void)
  55. {
  56. unsigned int lvr, version;
  57. /* AMD systems use old APIC versions, so check the CPU */
  58. if (boot_cpu_data.x86_vendor == X86_VENDOR_AMD &&
  59. boot_cpu_data.x86 >= 0xf)
  60. return 1;
  61. lvr = apic_read(APIC_LVR);
  62. version = GET_APIC_VERSION(lvr);
  63. return version >= 0x14;
  64. }
  65. /*
  66. * 'what should we do if we get a hw irq event on an illegal vector'.
  67. * each architecture has to answer this themselves.
  68. */
  69. void ack_bad_irq(unsigned int irq)
  70. {
  71. printk("unexpected IRQ trap at vector %02x\n", irq);
  72. /*
  73. * Currently unexpected vectors happen only on SMP and APIC.
  74. * We _must_ ack these because every local APIC has only N
  75. * irq slots per priority level, and a 'hanging, unacked' IRQ
  76. * holds up an irq slot - in excessive cases (when multiple
  77. * unexpected vectors occur) that might lock up the APIC
  78. * completely.
  79. * But only ack when the APIC is enabled -AK
  80. */
  81. if (cpu_has_apic)
  82. ack_APIC_irq();
  83. }
  84. void __init apic_intr_init(void)
  85. {
  86. #ifdef CONFIG_SMP
  87. smp_intr_init();
  88. #endif
  89. /* self generated IPI for local APIC timer */
  90. set_intr_gate(LOCAL_TIMER_VECTOR, apic_timer_interrupt);
  91. /* IPI vectors for APIC spurious and error interrupts */
  92. set_intr_gate(SPURIOUS_APIC_VECTOR, spurious_interrupt);
  93. set_intr_gate(ERROR_APIC_VECTOR, error_interrupt);
  94. /* thermal monitor LVT interrupt */
  95. #ifdef CONFIG_X86_MCE_P4THERMAL
  96. set_intr_gate(THERMAL_APIC_VECTOR, thermal_interrupt);
  97. #endif
  98. }
  99. /* Using APIC to generate smp_local_timer_interrupt? */
  100. int using_apic_timer __read_mostly = 0;
  101. static int enabled_via_apicbase;
  102. void enable_NMI_through_LVT0 (void * dummy)
  103. {
  104. unsigned int v, ver;
  105. ver = apic_read(APIC_LVR);
  106. ver = GET_APIC_VERSION(ver);
  107. v = APIC_DM_NMI; /* unmask and set to NMI */
  108. if (!APIC_INTEGRATED(ver)) /* 82489DX */
  109. v |= APIC_LVT_LEVEL_TRIGGER;
  110. apic_write_around(APIC_LVT0, v);
  111. }
  112. int get_physical_broadcast(void)
  113. {
  114. if (modern_apic())
  115. return 0xff;
  116. else
  117. return 0xf;
  118. }
  119. int get_maxlvt(void)
  120. {
  121. unsigned int v, ver, maxlvt;
  122. v = apic_read(APIC_LVR);
  123. ver = GET_APIC_VERSION(v);
  124. /* 82489DXs do not report # of LVT entries. */
  125. maxlvt = APIC_INTEGRATED(ver) ? GET_APIC_MAXLVT(v) : 2;
  126. return maxlvt;
  127. }
  128. void clear_local_APIC(void)
  129. {
  130. int maxlvt;
  131. unsigned long v;
  132. maxlvt = get_maxlvt();
  133. /*
  134. * Masking an LVT entry can trigger a local APIC error
  135. * if the vector is zero. Mask LVTERR first to prevent this.
  136. */
  137. if (maxlvt >= 3) {
  138. v = ERROR_APIC_VECTOR; /* any non-zero vector will do */
  139. apic_write_around(APIC_LVTERR, v | APIC_LVT_MASKED);
  140. }
  141. /*
  142. * Careful: we have to set masks only first to deassert
  143. * any level-triggered sources.
  144. */
  145. v = apic_read(APIC_LVTT);
  146. apic_write_around(APIC_LVTT, v | APIC_LVT_MASKED);
  147. v = apic_read(APIC_LVT0);
  148. apic_write_around(APIC_LVT0, v | APIC_LVT_MASKED);
  149. v = apic_read(APIC_LVT1);
  150. apic_write_around(APIC_LVT1, v | APIC_LVT_MASKED);
  151. if (maxlvt >= 4) {
  152. v = apic_read(APIC_LVTPC);
  153. apic_write_around(APIC_LVTPC, v | APIC_LVT_MASKED);
  154. }
  155. /* lets not touch this if we didn't frob it */
  156. #ifdef CONFIG_X86_MCE_P4THERMAL
  157. if (maxlvt >= 5) {
  158. v = apic_read(APIC_LVTTHMR);
  159. apic_write_around(APIC_LVTTHMR, v | APIC_LVT_MASKED);
  160. }
  161. #endif
  162. /*
  163. * Clean APIC state for other OSs:
  164. */
  165. apic_write_around(APIC_LVTT, APIC_LVT_MASKED);
  166. apic_write_around(APIC_LVT0, APIC_LVT_MASKED);
  167. apic_write_around(APIC_LVT1, APIC_LVT_MASKED);
  168. if (maxlvt >= 3)
  169. apic_write_around(APIC_LVTERR, APIC_LVT_MASKED);
  170. if (maxlvt >= 4)
  171. apic_write_around(APIC_LVTPC, APIC_LVT_MASKED);
  172. #ifdef CONFIG_X86_MCE_P4THERMAL
  173. if (maxlvt >= 5)
  174. apic_write_around(APIC_LVTTHMR, APIC_LVT_MASKED);
  175. #endif
  176. v = GET_APIC_VERSION(apic_read(APIC_LVR));
  177. if (APIC_INTEGRATED(v)) { /* !82489DX */
  178. if (maxlvt > 3) /* Due to Pentium errata 3AP and 11AP. */
  179. apic_write(APIC_ESR, 0);
  180. apic_read(APIC_ESR);
  181. }
  182. }
  183. void __init connect_bsp_APIC(void)
  184. {
  185. if (pic_mode) {
  186. /*
  187. * Do not trust the local APIC being empty at bootup.
  188. */
  189. clear_local_APIC();
  190. /*
  191. * PIC mode, enable APIC mode in the IMCR, i.e.
  192. * connect BSP's local APIC to INT and NMI lines.
  193. */
  194. apic_printk(APIC_VERBOSE, "leaving PIC mode, "
  195. "enabling APIC mode.\n");
  196. outb(0x70, 0x22);
  197. outb(0x01, 0x23);
  198. }
  199. enable_apic_mode();
  200. }
  201. void disconnect_bsp_APIC(int virt_wire_setup)
  202. {
  203. if (pic_mode) {
  204. /*
  205. * Put the board back into PIC mode (has an effect
  206. * only on certain older boards). Note that APIC
  207. * interrupts, including IPIs, won't work beyond
  208. * this point! The only exception are INIT IPIs.
  209. */
  210. apic_printk(APIC_VERBOSE, "disabling APIC mode, "
  211. "entering PIC mode.\n");
  212. outb(0x70, 0x22);
  213. outb(0x00, 0x23);
  214. }
  215. else {
  216. /* Go back to Virtual Wire compatibility mode */
  217. unsigned long value;
  218. /* For the spurious interrupt use vector F, and enable it */
  219. value = apic_read(APIC_SPIV);
  220. value &= ~APIC_VECTOR_MASK;
  221. value |= APIC_SPIV_APIC_ENABLED;
  222. value |= 0xf;
  223. apic_write_around(APIC_SPIV, value);
  224. if (!virt_wire_setup) {
  225. /* For LVT0 make it edge triggered, active high, external and enabled */
  226. value = apic_read(APIC_LVT0);
  227. value &= ~(APIC_MODE_MASK | APIC_SEND_PENDING |
  228. APIC_INPUT_POLARITY | APIC_LVT_REMOTE_IRR |
  229. APIC_LVT_LEVEL_TRIGGER | APIC_LVT_MASKED );
  230. value |= APIC_LVT_REMOTE_IRR | APIC_SEND_PENDING;
  231. value = SET_APIC_DELIVERY_MODE(value, APIC_MODE_EXTINT);
  232. apic_write_around(APIC_LVT0, value);
  233. }
  234. else {
  235. /* Disable LVT0 */
  236. apic_write_around(APIC_LVT0, APIC_LVT_MASKED);
  237. }
  238. /* For LVT1 make it edge triggered, active high, nmi and enabled */
  239. value = apic_read(APIC_LVT1);
  240. value &= ~(
  241. APIC_MODE_MASK | APIC_SEND_PENDING |
  242. APIC_INPUT_POLARITY | APIC_LVT_REMOTE_IRR |
  243. APIC_LVT_LEVEL_TRIGGER | APIC_LVT_MASKED);
  244. value |= APIC_LVT_REMOTE_IRR | APIC_SEND_PENDING;
  245. value = SET_APIC_DELIVERY_MODE(value, APIC_MODE_NMI);
  246. apic_write_around(APIC_LVT1, value);
  247. }
  248. }
  249. void disable_local_APIC(void)
  250. {
  251. unsigned long value;
  252. clear_local_APIC();
  253. /*
  254. * Disable APIC (implies clearing of registers
  255. * for 82489DX!).
  256. */
  257. value = apic_read(APIC_SPIV);
  258. value &= ~APIC_SPIV_APIC_ENABLED;
  259. apic_write_around(APIC_SPIV, value);
  260. if (enabled_via_apicbase) {
  261. unsigned int l, h;
  262. rdmsr(MSR_IA32_APICBASE, l, h);
  263. l &= ~MSR_IA32_APICBASE_ENABLE;
  264. wrmsr(MSR_IA32_APICBASE, l, h);
  265. }
  266. }
  267. /*
  268. * This is to verify that we're looking at a real local APIC.
  269. * Check these against your board if the CPUs aren't getting
  270. * started for no apparent reason.
  271. */
  272. int __init verify_local_APIC(void)
  273. {
  274. unsigned int reg0, reg1;
  275. /*
  276. * The version register is read-only in a real APIC.
  277. */
  278. reg0 = apic_read(APIC_LVR);
  279. apic_printk(APIC_DEBUG, "Getting VERSION: %x\n", reg0);
  280. apic_write(APIC_LVR, reg0 ^ APIC_LVR_MASK);
  281. reg1 = apic_read(APIC_LVR);
  282. apic_printk(APIC_DEBUG, "Getting VERSION: %x\n", reg1);
  283. /*
  284. * The two version reads above should print the same
  285. * numbers. If the second one is different, then we
  286. * poke at a non-APIC.
  287. */
  288. if (reg1 != reg0)
  289. return 0;
  290. /*
  291. * Check if the version looks reasonably.
  292. */
  293. reg1 = GET_APIC_VERSION(reg0);
  294. if (reg1 == 0x00 || reg1 == 0xff)
  295. return 0;
  296. reg1 = get_maxlvt();
  297. if (reg1 < 0x02 || reg1 == 0xff)
  298. return 0;
  299. /*
  300. * The ID register is read/write in a real APIC.
  301. */
  302. reg0 = apic_read(APIC_ID);
  303. apic_printk(APIC_DEBUG, "Getting ID: %x\n", reg0);
  304. /*
  305. * The next two are just to see if we have sane values.
  306. * They're only really relevant if we're in Virtual Wire
  307. * compatibility mode, but most boxes are anymore.
  308. */
  309. reg0 = apic_read(APIC_LVT0);
  310. apic_printk(APIC_DEBUG, "Getting LVT0: %x\n", reg0);
  311. reg1 = apic_read(APIC_LVT1);
  312. apic_printk(APIC_DEBUG, "Getting LVT1: %x\n", reg1);
  313. return 1;
  314. }
  315. void __init sync_Arb_IDs(void)
  316. {
  317. /* Unsupported on P4 - see Intel Dev. Manual Vol. 3, Ch. 8.6.1
  318. And not needed on AMD */
  319. if (modern_apic())
  320. return;
  321. /*
  322. * Wait for idle.
  323. */
  324. apic_wait_icr_idle();
  325. apic_printk(APIC_DEBUG, "Synchronizing Arb IDs.\n");
  326. apic_write_around(APIC_ICR, APIC_DEST_ALLINC | APIC_INT_LEVELTRIG
  327. | APIC_DM_INIT);
  328. }
  329. extern void __error_in_apic_c (void);
  330. /*
  331. * An initial setup of the virtual wire mode.
  332. */
  333. void __init init_bsp_APIC(void)
  334. {
  335. unsigned long value, ver;
  336. /*
  337. * Don't do the setup now if we have a SMP BIOS as the
  338. * through-I/O-APIC virtual wire mode might be active.
  339. */
  340. if (smp_found_config || !cpu_has_apic)
  341. return;
  342. value = apic_read(APIC_LVR);
  343. ver = GET_APIC_VERSION(value);
  344. /*
  345. * Do not trust the local APIC being empty at bootup.
  346. */
  347. clear_local_APIC();
  348. /*
  349. * Enable APIC.
  350. */
  351. value = apic_read(APIC_SPIV);
  352. value &= ~APIC_VECTOR_MASK;
  353. value |= APIC_SPIV_APIC_ENABLED;
  354. /* This bit is reserved on P4/Xeon and should be cleared */
  355. if ((boot_cpu_data.x86_vendor == X86_VENDOR_INTEL) && (boot_cpu_data.x86 == 15))
  356. value &= ~APIC_SPIV_FOCUS_DISABLED;
  357. else
  358. value |= APIC_SPIV_FOCUS_DISABLED;
  359. value |= SPURIOUS_APIC_VECTOR;
  360. apic_write_around(APIC_SPIV, value);
  361. /*
  362. * Set up the virtual wire mode.
  363. */
  364. apic_write_around(APIC_LVT0, APIC_DM_EXTINT);
  365. value = APIC_DM_NMI;
  366. if (!APIC_INTEGRATED(ver)) /* 82489DX */
  367. value |= APIC_LVT_LEVEL_TRIGGER;
  368. apic_write_around(APIC_LVT1, value);
  369. }
  370. void __devinit setup_local_APIC(void)
  371. {
  372. unsigned long oldvalue, value, ver, maxlvt;
  373. int i, j;
  374. /* Pound the ESR really hard over the head with a big hammer - mbligh */
  375. if (esr_disable) {
  376. apic_write(APIC_ESR, 0);
  377. apic_write(APIC_ESR, 0);
  378. apic_write(APIC_ESR, 0);
  379. apic_write(APIC_ESR, 0);
  380. }
  381. value = apic_read(APIC_LVR);
  382. ver = GET_APIC_VERSION(value);
  383. if ((SPURIOUS_APIC_VECTOR & 0x0f) != 0x0f)
  384. __error_in_apic_c();
  385. /*
  386. * Double-check whether this APIC is really registered.
  387. */
  388. if (!apic_id_registered())
  389. BUG();
  390. /*
  391. * Intel recommends to set DFR, LDR and TPR before enabling
  392. * an APIC. See e.g. "AP-388 82489DX User's Manual" (Intel
  393. * document number 292116). So here it goes...
  394. */
  395. init_apic_ldr();
  396. /*
  397. * Set Task Priority to 'accept all'. We never change this
  398. * later on.
  399. */
  400. value = apic_read(APIC_TASKPRI);
  401. value &= ~APIC_TPRI_MASK;
  402. apic_write_around(APIC_TASKPRI, value);
  403. /*
  404. * After a crash, we no longer service the interrupts and a pending
  405. * interrupt from previous kernel might still have ISR bit set.
  406. *
  407. * Most probably by now CPU has serviced that pending interrupt and
  408. * it might not have done the ack_APIC_irq() because it thought,
  409. * interrupt came from i8259 as ExtInt. LAPIC did not get EOI so it
  410. * does not clear the ISR bit and cpu thinks it has already serivced
  411. * the interrupt. Hence a vector might get locked. It was noticed
  412. * for timer irq (vector 0x31). Issue an extra EOI to clear ISR.
  413. */
  414. for (i = APIC_ISR_NR - 1; i >= 0; i--) {
  415. value = apic_read(APIC_ISR + i*0x10);
  416. for (j = 31; j >= 0; j--) {
  417. if (value & (1<<j))
  418. ack_APIC_irq();
  419. }
  420. }
  421. /*
  422. * Now that we are all set up, enable the APIC
  423. */
  424. value = apic_read(APIC_SPIV);
  425. value &= ~APIC_VECTOR_MASK;
  426. /*
  427. * Enable APIC
  428. */
  429. value |= APIC_SPIV_APIC_ENABLED;
  430. /*
  431. * Some unknown Intel IO/APIC (or APIC) errata is biting us with
  432. * certain networking cards. If high frequency interrupts are
  433. * happening on a particular IOAPIC pin, plus the IOAPIC routing
  434. * entry is masked/unmasked at a high rate as well then sooner or
  435. * later IOAPIC line gets 'stuck', no more interrupts are received
  436. * from the device. If focus CPU is disabled then the hang goes
  437. * away, oh well :-(
  438. *
  439. * [ This bug can be reproduced easily with a level-triggered
  440. * PCI Ne2000 networking cards and PII/PIII processors, dual
  441. * BX chipset. ]
  442. */
  443. /*
  444. * Actually disabling the focus CPU check just makes the hang less
  445. * frequent as it makes the interrupt distributon model be more
  446. * like LRU than MRU (the short-term load is more even across CPUs).
  447. * See also the comment in end_level_ioapic_irq(). --macro
  448. */
  449. #if 1
  450. /* Enable focus processor (bit==0) */
  451. value &= ~APIC_SPIV_FOCUS_DISABLED;
  452. #else
  453. /* Disable focus processor (bit==1) */
  454. value |= APIC_SPIV_FOCUS_DISABLED;
  455. #endif
  456. /*
  457. * Set spurious IRQ vector
  458. */
  459. value |= SPURIOUS_APIC_VECTOR;
  460. apic_write_around(APIC_SPIV, value);
  461. /*
  462. * Set up LVT0, LVT1:
  463. *
  464. * set up through-local-APIC on the BP's LINT0. This is not
  465. * strictly necessery in pure symmetric-IO mode, but sometimes
  466. * we delegate interrupts to the 8259A.
  467. */
  468. /*
  469. * TODO: set up through-local-APIC from through-I/O-APIC? --macro
  470. */
  471. value = apic_read(APIC_LVT0) & APIC_LVT_MASKED;
  472. if (!smp_processor_id() && (pic_mode || !value)) {
  473. value = APIC_DM_EXTINT;
  474. apic_printk(APIC_VERBOSE, "enabled ExtINT on CPU#%d\n",
  475. smp_processor_id());
  476. } else {
  477. value = APIC_DM_EXTINT | APIC_LVT_MASKED;
  478. apic_printk(APIC_VERBOSE, "masked ExtINT on CPU#%d\n",
  479. smp_processor_id());
  480. }
  481. apic_write_around(APIC_LVT0, value);
  482. /*
  483. * only the BP should see the LINT1 NMI signal, obviously.
  484. */
  485. if (!smp_processor_id())
  486. value = APIC_DM_NMI;
  487. else
  488. value = APIC_DM_NMI | APIC_LVT_MASKED;
  489. if (!APIC_INTEGRATED(ver)) /* 82489DX */
  490. value |= APIC_LVT_LEVEL_TRIGGER;
  491. apic_write_around(APIC_LVT1, value);
  492. if (APIC_INTEGRATED(ver) && !esr_disable) { /* !82489DX */
  493. maxlvt = get_maxlvt();
  494. if (maxlvt > 3) /* Due to the Pentium erratum 3AP. */
  495. apic_write(APIC_ESR, 0);
  496. oldvalue = apic_read(APIC_ESR);
  497. value = ERROR_APIC_VECTOR; // enables sending errors
  498. apic_write_around(APIC_LVTERR, value);
  499. /*
  500. * spec says clear errors after enabling vector.
  501. */
  502. if (maxlvt > 3)
  503. apic_write(APIC_ESR, 0);
  504. value = apic_read(APIC_ESR);
  505. if (value != oldvalue)
  506. apic_printk(APIC_VERBOSE, "ESR value before enabling "
  507. "vector: 0x%08lx after: 0x%08lx\n",
  508. oldvalue, value);
  509. } else {
  510. if (esr_disable)
  511. /*
  512. * Something untraceble is creating bad interrupts on
  513. * secondary quads ... for the moment, just leave the
  514. * ESR disabled - we can't do anything useful with the
  515. * errors anyway - mbligh
  516. */
  517. printk("Leaving ESR disabled.\n");
  518. else
  519. printk("No ESR for 82489DX.\n");
  520. }
  521. setup_apic_nmi_watchdog(NULL);
  522. apic_pm_activate();
  523. }
  524. /*
  525. * If Linux enabled the LAPIC against the BIOS default
  526. * disable it down before re-entering the BIOS on shutdown.
  527. * Otherwise the BIOS may get confused and not power-off.
  528. * Additionally clear all LVT entries before disable_local_APIC
  529. * for the case where Linux didn't enable the LAPIC.
  530. */
  531. void lapic_shutdown(void)
  532. {
  533. unsigned long flags;
  534. if (!cpu_has_apic)
  535. return;
  536. local_irq_save(flags);
  537. clear_local_APIC();
  538. if (enabled_via_apicbase)
  539. disable_local_APIC();
  540. local_irq_restore(flags);
  541. }
  542. #ifdef CONFIG_PM
  543. static struct {
  544. int active;
  545. /* r/w apic fields */
  546. unsigned int apic_id;
  547. unsigned int apic_taskpri;
  548. unsigned int apic_ldr;
  549. unsigned int apic_dfr;
  550. unsigned int apic_spiv;
  551. unsigned int apic_lvtt;
  552. unsigned int apic_lvtpc;
  553. unsigned int apic_lvt0;
  554. unsigned int apic_lvt1;
  555. unsigned int apic_lvterr;
  556. unsigned int apic_tmict;
  557. unsigned int apic_tdcr;
  558. unsigned int apic_thmr;
  559. } apic_pm_state;
  560. static int lapic_suspend(struct sys_device *dev, pm_message_t state)
  561. {
  562. unsigned long flags;
  563. if (!apic_pm_state.active)
  564. return 0;
  565. apic_pm_state.apic_id = apic_read(APIC_ID);
  566. apic_pm_state.apic_taskpri = apic_read(APIC_TASKPRI);
  567. apic_pm_state.apic_ldr = apic_read(APIC_LDR);
  568. apic_pm_state.apic_dfr = apic_read(APIC_DFR);
  569. apic_pm_state.apic_spiv = apic_read(APIC_SPIV);
  570. apic_pm_state.apic_lvtt = apic_read(APIC_LVTT);
  571. apic_pm_state.apic_lvtpc = apic_read(APIC_LVTPC);
  572. apic_pm_state.apic_lvt0 = apic_read(APIC_LVT0);
  573. apic_pm_state.apic_lvt1 = apic_read(APIC_LVT1);
  574. apic_pm_state.apic_lvterr = apic_read(APIC_LVTERR);
  575. apic_pm_state.apic_tmict = apic_read(APIC_TMICT);
  576. apic_pm_state.apic_tdcr = apic_read(APIC_TDCR);
  577. apic_pm_state.apic_thmr = apic_read(APIC_LVTTHMR);
  578. local_irq_save(flags);
  579. disable_local_APIC();
  580. local_irq_restore(flags);
  581. return 0;
  582. }
  583. static int lapic_resume(struct sys_device *dev)
  584. {
  585. unsigned int l, h;
  586. unsigned long flags;
  587. if (!apic_pm_state.active)
  588. return 0;
  589. local_irq_save(flags);
  590. /*
  591. * Make sure the APICBASE points to the right address
  592. *
  593. * FIXME! This will be wrong if we ever support suspend on
  594. * SMP! We'll need to do this as part of the CPU restore!
  595. */
  596. rdmsr(MSR_IA32_APICBASE, l, h);
  597. l &= ~MSR_IA32_APICBASE_BASE;
  598. l |= MSR_IA32_APICBASE_ENABLE | mp_lapic_addr;
  599. wrmsr(MSR_IA32_APICBASE, l, h);
  600. apic_write(APIC_LVTERR, ERROR_APIC_VECTOR | APIC_LVT_MASKED);
  601. apic_write(APIC_ID, apic_pm_state.apic_id);
  602. apic_write(APIC_DFR, apic_pm_state.apic_dfr);
  603. apic_write(APIC_LDR, apic_pm_state.apic_ldr);
  604. apic_write(APIC_TASKPRI, apic_pm_state.apic_taskpri);
  605. apic_write(APIC_SPIV, apic_pm_state.apic_spiv);
  606. apic_write(APIC_LVT0, apic_pm_state.apic_lvt0);
  607. apic_write(APIC_LVT1, apic_pm_state.apic_lvt1);
  608. apic_write(APIC_LVTTHMR, apic_pm_state.apic_thmr);
  609. apic_write(APIC_LVTPC, apic_pm_state.apic_lvtpc);
  610. apic_write(APIC_LVTT, apic_pm_state.apic_lvtt);
  611. apic_write(APIC_TDCR, apic_pm_state.apic_tdcr);
  612. apic_write(APIC_TMICT, apic_pm_state.apic_tmict);
  613. apic_write(APIC_ESR, 0);
  614. apic_read(APIC_ESR);
  615. apic_write(APIC_LVTERR, apic_pm_state.apic_lvterr);
  616. apic_write(APIC_ESR, 0);
  617. apic_read(APIC_ESR);
  618. local_irq_restore(flags);
  619. return 0;
  620. }
  621. /*
  622. * This device has no shutdown method - fully functioning local APICs
  623. * are needed on every CPU up until machine_halt/restart/poweroff.
  624. */
  625. static struct sysdev_class lapic_sysclass = {
  626. set_kset_name("lapic"),
  627. .resume = lapic_resume,
  628. .suspend = lapic_suspend,
  629. };
  630. static struct sys_device device_lapic = {
  631. .id = 0,
  632. .cls = &lapic_sysclass,
  633. };
  634. static void __devinit apic_pm_activate(void)
  635. {
  636. apic_pm_state.active = 1;
  637. }
  638. static int __init init_lapic_sysfs(void)
  639. {
  640. int error;
  641. if (!cpu_has_apic)
  642. return 0;
  643. /* XXX: remove suspend/resume procs if !apic_pm_state.active? */
  644. error = sysdev_class_register(&lapic_sysclass);
  645. if (!error)
  646. error = sysdev_register(&device_lapic);
  647. return error;
  648. }
  649. device_initcall(init_lapic_sysfs);
  650. #else /* CONFIG_PM */
  651. static void apic_pm_activate(void) { }
  652. #endif /* CONFIG_PM */
  653. /*
  654. * Detect and enable local APICs on non-SMP boards.
  655. * Original code written by Keir Fraser.
  656. */
  657. static int __init apic_set_verbosity(char *str)
  658. {
  659. if (strcmp("debug", str) == 0)
  660. apic_verbosity = APIC_DEBUG;
  661. else if (strcmp("verbose", str) == 0)
  662. apic_verbosity = APIC_VERBOSE;
  663. return 1;
  664. }
  665. __setup("apic=", apic_set_verbosity);
  666. static int __init detect_init_APIC (void)
  667. {
  668. u32 h, l, features;
  669. /* Disabled by kernel option? */
  670. if (enable_local_apic < 0)
  671. return -1;
  672. switch (boot_cpu_data.x86_vendor) {
  673. case X86_VENDOR_AMD:
  674. if ((boot_cpu_data.x86 == 6 && boot_cpu_data.x86_model > 1) ||
  675. (boot_cpu_data.x86 == 15))
  676. break;
  677. goto no_apic;
  678. case X86_VENDOR_INTEL:
  679. if (boot_cpu_data.x86 == 6 || boot_cpu_data.x86 == 15 ||
  680. (boot_cpu_data.x86 == 5 && cpu_has_apic))
  681. break;
  682. goto no_apic;
  683. default:
  684. goto no_apic;
  685. }
  686. if (!cpu_has_apic) {
  687. /*
  688. * Over-ride BIOS and try to enable the local
  689. * APIC only if "lapic" specified.
  690. */
  691. if (enable_local_apic <= 0) {
  692. printk("Local APIC disabled by BIOS -- "
  693. "you can enable it with \"lapic\"\n");
  694. return -1;
  695. }
  696. /*
  697. * Some BIOSes disable the local APIC in the
  698. * APIC_BASE MSR. This can only be done in
  699. * software for Intel P6 or later and AMD K7
  700. * (Model > 1) or later.
  701. */
  702. rdmsr(MSR_IA32_APICBASE, l, h);
  703. if (!(l & MSR_IA32_APICBASE_ENABLE)) {
  704. printk("Local APIC disabled by BIOS -- reenabling.\n");
  705. l &= ~MSR_IA32_APICBASE_BASE;
  706. l |= MSR_IA32_APICBASE_ENABLE | APIC_DEFAULT_PHYS_BASE;
  707. wrmsr(MSR_IA32_APICBASE, l, h);
  708. enabled_via_apicbase = 1;
  709. }
  710. }
  711. /*
  712. * The APIC feature bit should now be enabled
  713. * in `cpuid'
  714. */
  715. features = cpuid_edx(1);
  716. if (!(features & (1 << X86_FEATURE_APIC))) {
  717. printk("Could not enable APIC!\n");
  718. return -1;
  719. }
  720. set_bit(X86_FEATURE_APIC, boot_cpu_data.x86_capability);
  721. mp_lapic_addr = APIC_DEFAULT_PHYS_BASE;
  722. /* The BIOS may have set up the APIC at some other address */
  723. rdmsr(MSR_IA32_APICBASE, l, h);
  724. if (l & MSR_IA32_APICBASE_ENABLE)
  725. mp_lapic_addr = l & MSR_IA32_APICBASE_BASE;
  726. if (nmi_watchdog != NMI_NONE)
  727. nmi_watchdog = NMI_LOCAL_APIC;
  728. printk("Found and enabled local APIC!\n");
  729. apic_pm_activate();
  730. return 0;
  731. no_apic:
  732. printk("No local APIC present or hardware disabled\n");
  733. return -1;
  734. }
  735. void __init init_apic_mappings(void)
  736. {
  737. unsigned long apic_phys;
  738. /*
  739. * If no local APIC can be found then set up a fake all
  740. * zeroes page to simulate the local APIC and another
  741. * one for the IO-APIC.
  742. */
  743. if (!smp_found_config && detect_init_APIC()) {
  744. apic_phys = (unsigned long) alloc_bootmem_pages(PAGE_SIZE);
  745. apic_phys = __pa(apic_phys);
  746. } else
  747. apic_phys = mp_lapic_addr;
  748. set_fixmap_nocache(FIX_APIC_BASE, apic_phys);
  749. printk(KERN_DEBUG "mapped APIC to %08lx (%08lx)\n", APIC_BASE,
  750. apic_phys);
  751. /*
  752. * Fetch the APIC ID of the BSP in case we have a
  753. * default configuration (or the MP table is broken).
  754. */
  755. if (boot_cpu_physical_apicid == -1U)
  756. boot_cpu_physical_apicid = GET_APIC_ID(apic_read(APIC_ID));
  757. #ifdef CONFIG_X86_IO_APIC
  758. {
  759. unsigned long ioapic_phys, idx = FIX_IO_APIC_BASE_0;
  760. int i;
  761. for (i = 0; i < nr_ioapics; i++) {
  762. if (smp_found_config) {
  763. ioapic_phys = mp_ioapics[i].mpc_apicaddr;
  764. if (!ioapic_phys) {
  765. printk(KERN_ERR
  766. "WARNING: bogus zero IO-APIC "
  767. "address found in MPTABLE, "
  768. "disabling IO/APIC support!\n");
  769. smp_found_config = 0;
  770. skip_ioapic_setup = 1;
  771. goto fake_ioapic_page;
  772. }
  773. } else {
  774. fake_ioapic_page:
  775. ioapic_phys = (unsigned long)
  776. alloc_bootmem_pages(PAGE_SIZE);
  777. ioapic_phys = __pa(ioapic_phys);
  778. }
  779. set_fixmap_nocache(idx, ioapic_phys);
  780. printk(KERN_DEBUG "mapped IOAPIC to %08lx (%08lx)\n",
  781. __fix_to_virt(idx), ioapic_phys);
  782. idx++;
  783. }
  784. }
  785. #endif
  786. }
  787. /*
  788. * This part sets up the APIC 32 bit clock in LVTT1, with HZ interrupts
  789. * per second. We assume that the caller has already set up the local
  790. * APIC.
  791. *
  792. * The APIC timer is not exactly sync with the external timer chip, it
  793. * closely follows bus clocks.
  794. */
  795. /*
  796. * The timer chip is already set up at HZ interrupts per second here,
  797. * but we do not accept timer interrupts yet. We only allow the BP
  798. * to calibrate.
  799. */
  800. static unsigned int __devinit get_8254_timer_count(void)
  801. {
  802. unsigned long flags;
  803. unsigned int count;
  804. spin_lock_irqsave(&i8253_lock, flags);
  805. outb_p(0x00, PIT_MODE);
  806. count = inb_p(PIT_CH0);
  807. count |= inb_p(PIT_CH0) << 8;
  808. spin_unlock_irqrestore(&i8253_lock, flags);
  809. return count;
  810. }
  811. /* next tick in 8254 can be caught by catching timer wraparound */
  812. static void __devinit wait_8254_wraparound(void)
  813. {
  814. unsigned int curr_count, prev_count;
  815. curr_count = get_8254_timer_count();
  816. do {
  817. prev_count = curr_count;
  818. curr_count = get_8254_timer_count();
  819. /* workaround for broken Mercury/Neptune */
  820. if (prev_count >= curr_count + 0x100)
  821. curr_count = get_8254_timer_count();
  822. } while (prev_count >= curr_count);
  823. }
  824. /*
  825. * Default initialization for 8254 timers. If we use other timers like HPET,
  826. * we override this later
  827. */
  828. void (*wait_timer_tick)(void) __devinitdata = wait_8254_wraparound;
  829. /*
  830. * This function sets up the local APIC timer, with a timeout of
  831. * 'clocks' APIC bus clock. During calibration we actually call
  832. * this function twice on the boot CPU, once with a bogus timeout
  833. * value, second time for real. The other (noncalibrating) CPUs
  834. * call this function only once, with the real, calibrated value.
  835. *
  836. * We do reads before writes even if unnecessary, to get around the
  837. * P5 APIC double write bug.
  838. */
  839. #define APIC_DIVISOR 16
  840. static void __setup_APIC_LVTT(unsigned int clocks)
  841. {
  842. unsigned int lvtt_value, tmp_value, ver;
  843. int cpu = smp_processor_id();
  844. ver = GET_APIC_VERSION(apic_read(APIC_LVR));
  845. lvtt_value = APIC_LVT_TIMER_PERIODIC | LOCAL_TIMER_VECTOR;
  846. if (!APIC_INTEGRATED(ver))
  847. lvtt_value |= SET_APIC_TIMER_BASE(APIC_TIMER_BASE_DIV);
  848. if (cpu_isset(cpu, timer_bcast_ipi))
  849. lvtt_value |= APIC_LVT_MASKED;
  850. apic_write_around(APIC_LVTT, lvtt_value);
  851. /*
  852. * Divide PICLK by 16
  853. */
  854. tmp_value = apic_read(APIC_TDCR);
  855. apic_write_around(APIC_TDCR, (tmp_value
  856. & ~(APIC_TDR_DIV_1 | APIC_TDR_DIV_TMBASE))
  857. | APIC_TDR_DIV_16);
  858. apic_write_around(APIC_TMICT, clocks/APIC_DIVISOR);
  859. }
  860. static void __devinit setup_APIC_timer(unsigned int clocks)
  861. {
  862. unsigned long flags;
  863. local_irq_save(flags);
  864. /*
  865. * Wait for IRQ0's slice:
  866. */
  867. wait_timer_tick();
  868. __setup_APIC_LVTT(clocks);
  869. local_irq_restore(flags);
  870. }
  871. /*
  872. * In this function we calibrate APIC bus clocks to the external
  873. * timer. Unfortunately we cannot use jiffies and the timer irq
  874. * to calibrate, since some later bootup code depends on getting
  875. * the first irq? Ugh.
  876. *
  877. * We want to do the calibration only once since we
  878. * want to have local timer irqs syncron. CPUs connected
  879. * by the same APIC bus have the very same bus frequency.
  880. * And we want to have irqs off anyways, no accidental
  881. * APIC irq that way.
  882. */
  883. static int __init calibrate_APIC_clock(void)
  884. {
  885. unsigned long long t1 = 0, t2 = 0;
  886. long tt1, tt2;
  887. long result;
  888. int i;
  889. const int LOOPS = HZ/10;
  890. apic_printk(APIC_VERBOSE, "calibrating APIC timer ...\n");
  891. /*
  892. * Put whatever arbitrary (but long enough) timeout
  893. * value into the APIC clock, we just want to get the
  894. * counter running for calibration.
  895. */
  896. __setup_APIC_LVTT(1000000000);
  897. /*
  898. * The timer chip counts down to zero. Let's wait
  899. * for a wraparound to start exact measurement:
  900. * (the current tick might have been already half done)
  901. */
  902. wait_timer_tick();
  903. /*
  904. * We wrapped around just now. Let's start:
  905. */
  906. if (cpu_has_tsc)
  907. rdtscll(t1);
  908. tt1 = apic_read(APIC_TMCCT);
  909. /*
  910. * Let's wait LOOPS wraprounds:
  911. */
  912. for (i = 0; i < LOOPS; i++)
  913. wait_timer_tick();
  914. tt2 = apic_read(APIC_TMCCT);
  915. if (cpu_has_tsc)
  916. rdtscll(t2);
  917. /*
  918. * The APIC bus clock counter is 32 bits only, it
  919. * might have overflown, but note that we use signed
  920. * longs, thus no extra care needed.
  921. *
  922. * underflown to be exact, as the timer counts down ;)
  923. */
  924. result = (tt1-tt2)*APIC_DIVISOR/LOOPS;
  925. if (cpu_has_tsc)
  926. apic_printk(APIC_VERBOSE, "..... CPU clock speed is "
  927. "%ld.%04ld MHz.\n",
  928. ((long)(t2-t1)/LOOPS)/(1000000/HZ),
  929. ((long)(t2-t1)/LOOPS)%(1000000/HZ));
  930. apic_printk(APIC_VERBOSE, "..... host bus clock speed is "
  931. "%ld.%04ld MHz.\n",
  932. result/(1000000/HZ),
  933. result%(1000000/HZ));
  934. return result;
  935. }
  936. static unsigned int calibration_result;
  937. void __init setup_boot_APIC_clock(void)
  938. {
  939. unsigned long flags;
  940. apic_printk(APIC_VERBOSE, "Using local APIC timer interrupts.\n");
  941. using_apic_timer = 1;
  942. local_irq_save(flags);
  943. calibration_result = calibrate_APIC_clock();
  944. /*
  945. * Now set up the timer for real.
  946. */
  947. setup_APIC_timer(calibration_result);
  948. local_irq_restore(flags);
  949. }
  950. void __devinit setup_secondary_APIC_clock(void)
  951. {
  952. setup_APIC_timer(calibration_result);
  953. }
  954. void disable_APIC_timer(void)
  955. {
  956. if (using_apic_timer) {
  957. unsigned long v;
  958. v = apic_read(APIC_LVTT);
  959. /*
  960. * When an illegal vector value (0-15) is written to an LVT
  961. * entry and delivery mode is Fixed, the APIC may signal an
  962. * illegal vector error, with out regard to whether the mask
  963. * bit is set or whether an interrupt is actually seen on input.
  964. *
  965. * Boot sequence might call this function when the LVTT has
  966. * '0' vector value. So make sure vector field is set to
  967. * valid value.
  968. */
  969. v |= (APIC_LVT_MASKED | LOCAL_TIMER_VECTOR);
  970. apic_write_around(APIC_LVTT, v);
  971. }
  972. }
  973. void enable_APIC_timer(void)
  974. {
  975. int cpu = smp_processor_id();
  976. if (using_apic_timer &&
  977. !cpu_isset(cpu, timer_bcast_ipi)) {
  978. unsigned long v;
  979. v = apic_read(APIC_LVTT);
  980. apic_write_around(APIC_LVTT, v & ~APIC_LVT_MASKED);
  981. }
  982. }
  983. void switch_APIC_timer_to_ipi(void *cpumask)
  984. {
  985. cpumask_t mask = *(cpumask_t *)cpumask;
  986. int cpu = smp_processor_id();
  987. if (cpu_isset(cpu, mask) &&
  988. !cpu_isset(cpu, timer_bcast_ipi)) {
  989. disable_APIC_timer();
  990. cpu_set(cpu, timer_bcast_ipi);
  991. }
  992. }
  993. EXPORT_SYMBOL(switch_APIC_timer_to_ipi);
  994. void switch_ipi_to_APIC_timer(void *cpumask)
  995. {
  996. cpumask_t mask = *(cpumask_t *)cpumask;
  997. int cpu = smp_processor_id();
  998. if (cpu_isset(cpu, mask) &&
  999. cpu_isset(cpu, timer_bcast_ipi)) {
  1000. cpu_clear(cpu, timer_bcast_ipi);
  1001. enable_APIC_timer();
  1002. }
  1003. }
  1004. EXPORT_SYMBOL(switch_ipi_to_APIC_timer);
  1005. #undef APIC_DIVISOR
  1006. /*
  1007. * Local timer interrupt handler. It does both profiling and
  1008. * process statistics/rescheduling.
  1009. *
  1010. * We do profiling in every local tick, statistics/rescheduling
  1011. * happen only every 'profiling multiplier' ticks. The default
  1012. * multiplier is 1 and it can be changed by writing the new multiplier
  1013. * value into /proc/profile.
  1014. */
  1015. inline void smp_local_timer_interrupt(struct pt_regs * regs)
  1016. {
  1017. profile_tick(CPU_PROFILING, regs);
  1018. #ifdef CONFIG_SMP
  1019. update_process_times(user_mode_vm(regs));
  1020. #endif
  1021. /*
  1022. * We take the 'long' return path, and there every subsystem
  1023. * grabs the apropriate locks (kernel lock/ irq lock).
  1024. *
  1025. * we might want to decouple profiling from the 'long path',
  1026. * and do the profiling totally in assembly.
  1027. *
  1028. * Currently this isn't too much of an issue (performance wise),
  1029. * we can take more than 100K local irqs per second on a 100 MHz P5.
  1030. */
  1031. }
  1032. /*
  1033. * Local APIC timer interrupt. This is the most natural way for doing
  1034. * local interrupts, but local timer interrupts can be emulated by
  1035. * broadcast interrupts too. [in case the hw doesn't support APIC timers]
  1036. *
  1037. * [ if a single-CPU system runs an SMP kernel then we call the local
  1038. * interrupt as well. Thus we cannot inline the local irq ... ]
  1039. */
  1040. fastcall void smp_apic_timer_interrupt(struct pt_regs *regs)
  1041. {
  1042. int cpu = smp_processor_id();
  1043. /*
  1044. * the NMI deadlock-detector uses this.
  1045. */
  1046. per_cpu(irq_stat, cpu).apic_timer_irqs++;
  1047. /*
  1048. * NOTE! We'd better ACK the irq immediately,
  1049. * because timer handling can be slow.
  1050. */
  1051. ack_APIC_irq();
  1052. /*
  1053. * update_process_times() expects us to have done irq_enter().
  1054. * Besides, if we don't timer interrupts ignore the global
  1055. * interrupt lock, which is the WrongThing (tm) to do.
  1056. */
  1057. irq_enter();
  1058. smp_local_timer_interrupt(regs);
  1059. irq_exit();
  1060. }
  1061. #ifndef CONFIG_SMP
  1062. static void up_apic_timer_interrupt_call(struct pt_regs *regs)
  1063. {
  1064. int cpu = smp_processor_id();
  1065. /*
  1066. * the NMI deadlock-detector uses this.
  1067. */
  1068. per_cpu(irq_stat, cpu).apic_timer_irqs++;
  1069. smp_local_timer_interrupt(regs);
  1070. }
  1071. #endif
  1072. void smp_send_timer_broadcast_ipi(struct pt_regs *regs)
  1073. {
  1074. cpumask_t mask;
  1075. cpus_and(mask, cpu_online_map, timer_bcast_ipi);
  1076. if (!cpus_empty(mask)) {
  1077. #ifdef CONFIG_SMP
  1078. send_IPI_mask(mask, LOCAL_TIMER_VECTOR);
  1079. #else
  1080. /*
  1081. * We can directly call the apic timer interrupt handler
  1082. * in UP case. Minus all irq related functions
  1083. */
  1084. up_apic_timer_interrupt_call(regs);
  1085. #endif
  1086. }
  1087. }
  1088. int setup_profiling_timer(unsigned int multiplier)
  1089. {
  1090. return -EINVAL;
  1091. }
  1092. /*
  1093. * This interrupt should _never_ happen with our APIC/SMP architecture
  1094. */
  1095. fastcall void smp_spurious_interrupt(struct pt_regs *regs)
  1096. {
  1097. unsigned long v;
  1098. irq_enter();
  1099. /*
  1100. * Check if this really is a spurious interrupt and ACK it
  1101. * if it is a vectored one. Just in case...
  1102. * Spurious interrupts should not be ACKed.
  1103. */
  1104. v = apic_read(APIC_ISR + ((SPURIOUS_APIC_VECTOR & ~0x1f) >> 1));
  1105. if (v & (1 << (SPURIOUS_APIC_VECTOR & 0x1f)))
  1106. ack_APIC_irq();
  1107. /* see sw-dev-man vol 3, chapter 7.4.13.5 */
  1108. printk(KERN_INFO "spurious APIC interrupt on CPU#%d, should never happen.\n",
  1109. smp_processor_id());
  1110. irq_exit();
  1111. }
  1112. /*
  1113. * This interrupt should never happen with our APIC/SMP architecture
  1114. */
  1115. fastcall void smp_error_interrupt(struct pt_regs *regs)
  1116. {
  1117. unsigned long v, v1;
  1118. irq_enter();
  1119. /* First tickle the hardware, only then report what went on. -- REW */
  1120. v = apic_read(APIC_ESR);
  1121. apic_write(APIC_ESR, 0);
  1122. v1 = apic_read(APIC_ESR);
  1123. ack_APIC_irq();
  1124. atomic_inc(&irq_err_count);
  1125. /* Here is what the APIC error bits mean:
  1126. 0: Send CS error
  1127. 1: Receive CS error
  1128. 2: Send accept error
  1129. 3: Receive accept error
  1130. 4: Reserved
  1131. 5: Send illegal vector
  1132. 6: Received illegal vector
  1133. 7: Illegal register address
  1134. */
  1135. printk (KERN_DEBUG "APIC error on CPU%d: %02lx(%02lx)\n",
  1136. smp_processor_id(), v , v1);
  1137. irq_exit();
  1138. }
  1139. /*
  1140. * This initializes the IO-APIC and APIC hardware if this is
  1141. * a UP kernel.
  1142. */
  1143. int __init APIC_init_uniprocessor (void)
  1144. {
  1145. if (enable_local_apic < 0)
  1146. clear_bit(X86_FEATURE_APIC, boot_cpu_data.x86_capability);
  1147. if (!smp_found_config && !cpu_has_apic)
  1148. return -1;
  1149. /*
  1150. * Complain if the BIOS pretends there is one.
  1151. */
  1152. if (!cpu_has_apic && APIC_INTEGRATED(apic_version[boot_cpu_physical_apicid])) {
  1153. printk(KERN_ERR "BIOS bug, local APIC #%d not detected!...\n",
  1154. boot_cpu_physical_apicid);
  1155. clear_bit(X86_FEATURE_APIC, boot_cpu_data.x86_capability);
  1156. return -1;
  1157. }
  1158. verify_local_APIC();
  1159. connect_bsp_APIC();
  1160. /*
  1161. * Hack: In case of kdump, after a crash, kernel might be booting
  1162. * on a cpu with non-zero lapic id. But boot_cpu_physical_apicid
  1163. * might be zero if read from MP tables. Get it from LAPIC.
  1164. */
  1165. #ifdef CONFIG_CRASH_DUMP
  1166. boot_cpu_physical_apicid = GET_APIC_ID(apic_read(APIC_ID));
  1167. #endif
  1168. phys_cpu_present_map = physid_mask_of_physid(boot_cpu_physical_apicid);
  1169. setup_local_APIC();
  1170. #ifdef CONFIG_X86_IO_APIC
  1171. if (smp_found_config)
  1172. if (!skip_ioapic_setup && nr_ioapics)
  1173. setup_IO_APIC();
  1174. #endif
  1175. setup_boot_APIC_clock();
  1176. return 0;
  1177. }