smpboot.c 34 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402
  1. /*
  2. * x86 SMP booting functions
  3. *
  4. * (c) 1995 Alan Cox, Building #3 <alan@redhat.com>
  5. * (c) 1998, 1999, 2000 Ingo Molnar <mingo@redhat.com>
  6. * Copyright 2001 Andi Kleen, SuSE Labs.
  7. *
  8. * Much of the core SMP work is based on previous work by Thomas Radke, to
  9. * whom a great many thanks are extended.
  10. *
  11. * Thanks to Intel for making available several different Pentium,
  12. * Pentium Pro and Pentium-II/Xeon MP machines.
  13. * Original development of Linux SMP code supported by Caldera.
  14. *
  15. * This code is released under the GNU General Public License version 2 or
  16. * later.
  17. *
  18. * Fixes
  19. * Felix Koop : NR_CPUS used properly
  20. * Jose Renau : Handle single CPU case.
  21. * Alan Cox : By repeated request 8) - Total BogoMIPS report.
  22. * Greg Wright : Fix for kernel stacks panic.
  23. * Erich Boleyn : MP v1.4 and additional changes.
  24. * Matthias Sattler : Changes for 2.1 kernel map.
  25. * Michel Lespinasse : Changes for 2.1 kernel map.
  26. * Michael Chastain : Change trampoline.S to gnu as.
  27. * Alan Cox : Dumb bug: 'B' step PPro's are fine
  28. * Ingo Molnar : Added APIC timers, based on code
  29. * from Jose Renau
  30. * Ingo Molnar : various cleanups and rewrites
  31. * Tigran Aivazian : fixed "0.00 in /proc/uptime on SMP" bug.
  32. * Maciej W. Rozycki : Bits for genuine 82489DX APICs
  33. * Andi Kleen : Changed for SMP boot into long mode.
  34. * Martin J. Bligh : Added support for multi-quad systems
  35. * Dave Jones : Report invalid combinations of Athlon CPUs.
  36. * Rusty Russell : Hacked into shape for new "hotplug" boot process.
  37. * Andi Kleen : Converted to new state machine.
  38. * Ashok Raj : CPU hotplug support
  39. * Glauber Costa : i386 and x86_64 integration
  40. */
  41. #include <linux/init.h>
  42. #include <linux/smp.h>
  43. #include <linux/module.h>
  44. #include <linux/sched.h>
  45. #include <linux/percpu.h>
  46. #include <linux/bootmem.h>
  47. #include <linux/err.h>
  48. #include <linux/nmi.h>
  49. #include <asm/acpi.h>
  50. #include <asm/desc.h>
  51. #include <asm/nmi.h>
  52. #include <asm/irq.h>
  53. #include <asm/smp.h>
  54. #include <asm/trampoline.h>
  55. #include <asm/cpu.h>
  56. #include <asm/numa.h>
  57. #include <asm/pgtable.h>
  58. #include <asm/tlbflush.h>
  59. #include <asm/mtrr.h>
  60. #include <asm/vmi.h>
  61. #include <asm/genapic.h>
  62. #include <linux/mc146818rtc.h>
  63. #include <mach_apic.h>
  64. #include <mach_wakecpu.h>
  65. #include <smpboot_hooks.h>
  66. #ifdef CONFIG_X86_32
  67. u8 apicid_2_node[MAX_APICID];
  68. static int low_mappings;
  69. #endif
  70. /* State of each CPU */
  71. DEFINE_PER_CPU(int, cpu_state) = { 0 };
  72. /* Store all idle threads, this can be reused instead of creating
  73. * a new thread. Also avoids complicated thread destroy functionality
  74. * for idle threads.
  75. */
  76. #ifdef CONFIG_HOTPLUG_CPU
  77. /*
  78. * Needed only for CONFIG_HOTPLUG_CPU because __cpuinitdata is
  79. * removed after init for !CONFIG_HOTPLUG_CPU.
  80. */
  81. static DEFINE_PER_CPU(struct task_struct *, idle_thread_array);
  82. #define get_idle_for_cpu(x) (per_cpu(idle_thread_array, x))
  83. #define set_idle_for_cpu(x, p) (per_cpu(idle_thread_array, x) = (p))
  84. #else
  85. struct task_struct *idle_thread_array[NR_CPUS] __cpuinitdata ;
  86. #define get_idle_for_cpu(x) (idle_thread_array[(x)])
  87. #define set_idle_for_cpu(x, p) (idle_thread_array[(x)] = (p))
  88. #endif
  89. /* Number of siblings per CPU package */
  90. int smp_num_siblings = 1;
  91. EXPORT_SYMBOL(smp_num_siblings);
  92. /* Last level cache ID of each logical CPU */
  93. DEFINE_PER_CPU(u16, cpu_llc_id) = BAD_APICID;
  94. /* bitmap of online cpus */
  95. cpumask_t cpu_online_map __read_mostly;
  96. EXPORT_SYMBOL(cpu_online_map);
  97. cpumask_t cpu_callin_map;
  98. cpumask_t cpu_callout_map;
  99. cpumask_t cpu_possible_map;
  100. EXPORT_SYMBOL(cpu_possible_map);
  101. /* representing HT siblings of each logical CPU */
  102. DEFINE_PER_CPU(cpumask_t, cpu_sibling_map);
  103. EXPORT_PER_CPU_SYMBOL(cpu_sibling_map);
  104. /* representing HT and core siblings of each logical CPU */
  105. DEFINE_PER_CPU(cpumask_t, cpu_core_map);
  106. EXPORT_PER_CPU_SYMBOL(cpu_core_map);
  107. /* Per CPU bogomips and other parameters */
  108. DEFINE_PER_CPU_SHARED_ALIGNED(struct cpuinfo_x86, cpu_info);
  109. EXPORT_PER_CPU_SYMBOL(cpu_info);
  110. static atomic_t init_deasserted;
  111. static int boot_cpu_logical_apicid;
  112. /* representing cpus for which sibling maps can be computed */
  113. static cpumask_t cpu_sibling_setup_map;
  114. /* Set if we find a B stepping CPU */
  115. int __cpuinitdata smp_b_stepping;
  116. #if defined(CONFIG_NUMA) && defined(CONFIG_X86_32)
  117. /* which logical CPUs are on which nodes */
  118. cpumask_t node_to_cpumask_map[MAX_NUMNODES] __read_mostly =
  119. { [0 ... MAX_NUMNODES-1] = CPU_MASK_NONE };
  120. EXPORT_SYMBOL(node_to_cpumask_map);
  121. /* which node each logical CPU is on */
  122. int cpu_to_node_map[NR_CPUS] __read_mostly = { [0 ... NR_CPUS-1] = 0 };
  123. EXPORT_SYMBOL(cpu_to_node_map);
  124. /* set up a mapping between cpu and node. */
  125. static void map_cpu_to_node(int cpu, int node)
  126. {
  127. printk(KERN_INFO "Mapping cpu %d to node %d\n", cpu, node);
  128. cpu_set(cpu, node_to_cpumask_map[node]);
  129. cpu_to_node_map[cpu] = node;
  130. }
  131. /* undo a mapping between cpu and node. */
  132. static void unmap_cpu_to_node(int cpu)
  133. {
  134. int node;
  135. printk(KERN_INFO "Unmapping cpu %d from all nodes\n", cpu);
  136. for (node = 0; node < MAX_NUMNODES; node++)
  137. cpu_clear(cpu, node_to_cpumask_map[node]);
  138. cpu_to_node_map[cpu] = 0;
  139. }
  140. #else /* !(CONFIG_NUMA && CONFIG_X86_32) */
  141. #define map_cpu_to_node(cpu, node) ({})
  142. #define unmap_cpu_to_node(cpu) ({})
  143. #endif
  144. #ifdef CONFIG_X86_32
  145. u8 cpu_2_logical_apicid[NR_CPUS] __read_mostly =
  146. { [0 ... NR_CPUS-1] = BAD_APICID };
  147. static void map_cpu_to_logical_apicid(void)
  148. {
  149. int cpu = smp_processor_id();
  150. int apicid = logical_smp_processor_id();
  151. int node = apicid_to_node(apicid);
  152. if (!node_online(node))
  153. node = first_online_node;
  154. cpu_2_logical_apicid[cpu] = apicid;
  155. map_cpu_to_node(cpu, node);
  156. }
  157. void numa_remove_cpu(int cpu)
  158. {
  159. cpu_2_logical_apicid[cpu] = BAD_APICID;
  160. unmap_cpu_to_node(cpu);
  161. }
  162. #else
  163. #define map_cpu_to_logical_apicid() do {} while (0)
  164. #endif
  165. /*
  166. * Report back to the Boot Processor.
  167. * Running on AP.
  168. */
  169. static void __cpuinit smp_callin(void)
  170. {
  171. int cpuid, phys_id;
  172. unsigned long timeout;
  173. /*
  174. * If waken up by an INIT in an 82489DX configuration
  175. * we may get here before an INIT-deassert IPI reaches
  176. * our local APIC. We have to wait for the IPI or we'll
  177. * lock up on an APIC access.
  178. */
  179. wait_for_init_deassert(&init_deasserted);
  180. /*
  181. * (This works even if the APIC is not enabled.)
  182. */
  183. phys_id = GET_APIC_ID(read_apic_id());
  184. cpuid = smp_processor_id();
  185. if (cpu_isset(cpuid, cpu_callin_map)) {
  186. panic("%s: phys CPU#%d, CPU#%d already present??\n", __func__,
  187. phys_id, cpuid);
  188. }
  189. pr_debug("CPU#%d (phys ID: %d) waiting for CALLOUT\n", cpuid, phys_id);
  190. /*
  191. * STARTUP IPIs are fragile beasts as they might sometimes
  192. * trigger some glue motherboard logic. Complete APIC bus
  193. * silence for 1 second, this overestimates the time the
  194. * boot CPU is spending to send the up to 2 STARTUP IPIs
  195. * by a factor of two. This should be enough.
  196. */
  197. /*
  198. * Waiting 2s total for startup (udelay is not yet working)
  199. */
  200. timeout = jiffies + 2*HZ;
  201. while (time_before(jiffies, timeout)) {
  202. /*
  203. * Has the boot CPU finished it's STARTUP sequence?
  204. */
  205. if (cpu_isset(cpuid, cpu_callout_map))
  206. break;
  207. cpu_relax();
  208. }
  209. if (!time_before(jiffies, timeout)) {
  210. panic("%s: CPU%d started up but did not get a callout!\n",
  211. __func__, cpuid);
  212. }
  213. /*
  214. * the boot CPU has finished the init stage and is spinning
  215. * on callin_map until we finish. We are free to set up this
  216. * CPU, first the APIC. (this is probably redundant on most
  217. * boards)
  218. */
  219. pr_debug("CALLIN, before setup_local_APIC().\n");
  220. smp_callin_clear_local_apic();
  221. setup_local_APIC();
  222. end_local_APIC_setup();
  223. map_cpu_to_logical_apicid();
  224. /*
  225. * Get our bogomips.
  226. *
  227. * Need to enable IRQs because it can take longer and then
  228. * the NMI watchdog might kill us.
  229. */
  230. local_irq_enable();
  231. calibrate_delay();
  232. local_irq_disable();
  233. pr_debug("Stack at about %p\n", &cpuid);
  234. /*
  235. * Save our processor parameters
  236. */
  237. smp_store_cpu_info(cpuid);
  238. /*
  239. * Allow the master to continue.
  240. */
  241. cpu_set(cpuid, cpu_callin_map);
  242. }
  243. /*
  244. * Activate a secondary processor.
  245. */
  246. static void __cpuinit start_secondary(void *unused)
  247. {
  248. /*
  249. * Don't put *anything* before cpu_init(), SMP booting is too
  250. * fragile that we want to limit the things done here to the
  251. * most necessary things.
  252. */
  253. #ifdef CONFIG_VMI
  254. vmi_bringup();
  255. #endif
  256. cpu_init();
  257. preempt_disable();
  258. smp_callin();
  259. /* otherwise gcc will move up smp_processor_id before the cpu_init */
  260. barrier();
  261. /*
  262. * Check TSC synchronization with the BP:
  263. */
  264. check_tsc_sync_target();
  265. if (nmi_watchdog == NMI_IO_APIC) {
  266. disable_8259A_irq(0);
  267. enable_NMI_through_LVT0();
  268. enable_8259A_irq(0);
  269. }
  270. #ifdef CONFIG_X86_32
  271. while (low_mappings)
  272. cpu_relax();
  273. __flush_tlb_all();
  274. #endif
  275. /* This must be done before setting cpu_online_map */
  276. set_cpu_sibling_map(raw_smp_processor_id());
  277. wmb();
  278. /*
  279. * We need to hold call_lock, so there is no inconsistency
  280. * between the time smp_call_function() determines number of
  281. * IPI recipients, and the time when the determination is made
  282. * for which cpus receive the IPI. Holding this
  283. * lock helps us to not include this cpu in a currently in progress
  284. * smp_call_function().
  285. *
  286. * We need to hold vector_lock so there the set of online cpus
  287. * does not change while we are assigning vectors to cpus. Holding
  288. * this lock ensures we don't half assign or remove an irq from a cpu.
  289. */
  290. ipi_call_lock_irq();
  291. lock_vector_lock();
  292. __setup_vector_irq(smp_processor_id());
  293. cpu_set(smp_processor_id(), cpu_online_map);
  294. unlock_vector_lock();
  295. ipi_call_unlock_irq();
  296. per_cpu(cpu_state, smp_processor_id()) = CPU_ONLINE;
  297. setup_secondary_clock();
  298. wmb();
  299. cpu_idle();
  300. }
  301. static void __cpuinit smp_apply_quirks(struct cpuinfo_x86 *c)
  302. {
  303. /*
  304. * Mask B, Pentium, but not Pentium MMX
  305. */
  306. if (c->x86_vendor == X86_VENDOR_INTEL &&
  307. c->x86 == 5 &&
  308. c->x86_mask >= 1 && c->x86_mask <= 4 &&
  309. c->x86_model <= 3)
  310. /*
  311. * Remember we have B step Pentia with bugs
  312. */
  313. smp_b_stepping = 1;
  314. /*
  315. * Certain Athlons might work (for various values of 'work') in SMP
  316. * but they are not certified as MP capable.
  317. */
  318. if ((c->x86_vendor == X86_VENDOR_AMD) && (c->x86 == 6)) {
  319. if (num_possible_cpus() == 1)
  320. goto valid_k7;
  321. /* Athlon 660/661 is valid. */
  322. if ((c->x86_model == 6) && ((c->x86_mask == 0) ||
  323. (c->x86_mask == 1)))
  324. goto valid_k7;
  325. /* Duron 670 is valid */
  326. if ((c->x86_model == 7) && (c->x86_mask == 0))
  327. goto valid_k7;
  328. /*
  329. * Athlon 662, Duron 671, and Athlon >model 7 have capability
  330. * bit. It's worth noting that the A5 stepping (662) of some
  331. * Athlon XP's have the MP bit set.
  332. * See http://www.heise.de/newsticker/data/jow-18.10.01-000 for
  333. * more.
  334. */
  335. if (((c->x86_model == 6) && (c->x86_mask >= 2)) ||
  336. ((c->x86_model == 7) && (c->x86_mask >= 1)) ||
  337. (c->x86_model > 7))
  338. if (cpu_has_mp)
  339. goto valid_k7;
  340. /* If we get here, not a certified SMP capable AMD system. */
  341. add_taint(TAINT_UNSAFE_SMP);
  342. }
  343. valid_k7:
  344. ;
  345. }
  346. static void __cpuinit smp_checks(void)
  347. {
  348. if (smp_b_stepping)
  349. printk(KERN_WARNING "WARNING: SMP operation may be unreliable"
  350. "with B stepping processors.\n");
  351. /*
  352. * Don't taint if we are running SMP kernel on a single non-MP
  353. * approved Athlon
  354. */
  355. if (tainted & TAINT_UNSAFE_SMP) {
  356. if (num_online_cpus())
  357. printk(KERN_INFO "WARNING: This combination of AMD"
  358. "processors is not suitable for SMP.\n");
  359. else
  360. tainted &= ~TAINT_UNSAFE_SMP;
  361. }
  362. }
  363. /*
  364. * The bootstrap kernel entry code has set these up. Save them for
  365. * a given CPU
  366. */
  367. void __cpuinit smp_store_cpu_info(int id)
  368. {
  369. struct cpuinfo_x86 *c = &cpu_data(id);
  370. *c = boot_cpu_data;
  371. c->cpu_index = id;
  372. if (id != 0)
  373. identify_secondary_cpu(c);
  374. smp_apply_quirks(c);
  375. }
  376. void __cpuinit set_cpu_sibling_map(int cpu)
  377. {
  378. int i;
  379. struct cpuinfo_x86 *c = &cpu_data(cpu);
  380. cpu_set(cpu, cpu_sibling_setup_map);
  381. if (smp_num_siblings > 1) {
  382. for_each_cpu_mask_nr(i, cpu_sibling_setup_map) {
  383. if (c->phys_proc_id == cpu_data(i).phys_proc_id &&
  384. c->cpu_core_id == cpu_data(i).cpu_core_id) {
  385. cpu_set(i, per_cpu(cpu_sibling_map, cpu));
  386. cpu_set(cpu, per_cpu(cpu_sibling_map, i));
  387. cpu_set(i, per_cpu(cpu_core_map, cpu));
  388. cpu_set(cpu, per_cpu(cpu_core_map, i));
  389. cpu_set(i, c->llc_shared_map);
  390. cpu_set(cpu, cpu_data(i).llc_shared_map);
  391. }
  392. }
  393. } else {
  394. cpu_set(cpu, per_cpu(cpu_sibling_map, cpu));
  395. }
  396. cpu_set(cpu, c->llc_shared_map);
  397. if (current_cpu_data.x86_max_cores == 1) {
  398. per_cpu(cpu_core_map, cpu) = per_cpu(cpu_sibling_map, cpu);
  399. c->booted_cores = 1;
  400. return;
  401. }
  402. for_each_cpu_mask_nr(i, cpu_sibling_setup_map) {
  403. if (per_cpu(cpu_llc_id, cpu) != BAD_APICID &&
  404. per_cpu(cpu_llc_id, cpu) == per_cpu(cpu_llc_id, i)) {
  405. cpu_set(i, c->llc_shared_map);
  406. cpu_set(cpu, cpu_data(i).llc_shared_map);
  407. }
  408. if (c->phys_proc_id == cpu_data(i).phys_proc_id) {
  409. cpu_set(i, per_cpu(cpu_core_map, cpu));
  410. cpu_set(cpu, per_cpu(cpu_core_map, i));
  411. /*
  412. * Does this new cpu bringup a new core?
  413. */
  414. if (cpus_weight(per_cpu(cpu_sibling_map, cpu)) == 1) {
  415. /*
  416. * for each core in package, increment
  417. * the booted_cores for this new cpu
  418. */
  419. if (first_cpu(per_cpu(cpu_sibling_map, i)) == i)
  420. c->booted_cores++;
  421. /*
  422. * increment the core count for all
  423. * the other cpus in this package
  424. */
  425. if (i != cpu)
  426. cpu_data(i).booted_cores++;
  427. } else if (i != cpu && !c->booted_cores)
  428. c->booted_cores = cpu_data(i).booted_cores;
  429. }
  430. }
  431. }
  432. /* maps the cpu to the sched domain representing multi-core */
  433. cpumask_t cpu_coregroup_map(int cpu)
  434. {
  435. struct cpuinfo_x86 *c = &cpu_data(cpu);
  436. /*
  437. * For perf, we return last level cache shared map.
  438. * And for power savings, we return cpu_core_map
  439. */
  440. if (sched_mc_power_savings || sched_smt_power_savings)
  441. return per_cpu(cpu_core_map, cpu);
  442. else
  443. return c->llc_shared_map;
  444. }
  445. static void impress_friends(void)
  446. {
  447. int cpu;
  448. unsigned long bogosum = 0;
  449. /*
  450. * Allow the user to impress friends.
  451. */
  452. pr_debug("Before bogomips.\n");
  453. for_each_possible_cpu(cpu)
  454. if (cpu_isset(cpu, cpu_callout_map))
  455. bogosum += cpu_data(cpu).loops_per_jiffy;
  456. printk(KERN_INFO
  457. "Total of %d processors activated (%lu.%02lu BogoMIPS).\n",
  458. num_online_cpus(),
  459. bogosum/(500000/HZ),
  460. (bogosum/(5000/HZ))%100);
  461. pr_debug("Before bogocount - setting activated=1.\n");
  462. }
  463. static inline void __inquire_remote_apic(int apicid)
  464. {
  465. unsigned i, regs[] = { APIC_ID >> 4, APIC_LVR >> 4, APIC_SPIV >> 4 };
  466. char *names[] = { "ID", "VERSION", "SPIV" };
  467. int timeout;
  468. u32 status;
  469. printk(KERN_INFO "Inquiring remote APIC #%d...\n", apicid);
  470. for (i = 0; i < ARRAY_SIZE(regs); i++) {
  471. printk(KERN_INFO "... APIC #%d %s: ", apicid, names[i]);
  472. /*
  473. * Wait for idle.
  474. */
  475. status = safe_apic_wait_icr_idle();
  476. if (status)
  477. printk(KERN_CONT
  478. "a previous APIC delivery may have failed\n");
  479. apic_write(APIC_ICR2, SET_APIC_DEST_FIELD(apicid));
  480. apic_write(APIC_ICR, APIC_DM_REMRD | regs[i]);
  481. timeout = 0;
  482. do {
  483. udelay(100);
  484. status = apic_read(APIC_ICR) & APIC_ICR_RR_MASK;
  485. } while (status == APIC_ICR_RR_INPROG && timeout++ < 1000);
  486. switch (status) {
  487. case APIC_ICR_RR_VALID:
  488. status = apic_read(APIC_RRR);
  489. printk(KERN_CONT "%08x\n", status);
  490. break;
  491. default:
  492. printk(KERN_CONT "failed\n");
  493. }
  494. }
  495. }
  496. #ifdef WAKE_SECONDARY_VIA_NMI
  497. /*
  498. * Poke the other CPU in the eye via NMI to wake it up. Remember that the normal
  499. * INIT, INIT, STARTUP sequence will reset the chip hard for us, and this
  500. * won't ... remember to clear down the APIC, etc later.
  501. */
  502. static int __devinit
  503. wakeup_secondary_cpu(int logical_apicid, unsigned long start_eip)
  504. {
  505. unsigned long send_status, accept_status = 0;
  506. int maxlvt;
  507. /* Target chip */
  508. apic_write(APIC_ICR2, SET_APIC_DEST_FIELD(logical_apicid));
  509. /* Boot on the stack */
  510. /* Kick the second */
  511. apic_write(APIC_ICR, APIC_DM_NMI | APIC_DEST_LOGICAL);
  512. pr_debug("Waiting for send to finish...\n");
  513. send_status = safe_apic_wait_icr_idle();
  514. /*
  515. * Give the other CPU some time to accept the IPI.
  516. */
  517. udelay(200);
  518. maxlvt = lapic_get_maxlvt();
  519. if (maxlvt > 3) /* Due to the Pentium erratum 3AP. */
  520. apic_write(APIC_ESR, 0);
  521. accept_status = (apic_read(APIC_ESR) & 0xEF);
  522. pr_debug("NMI sent.\n");
  523. if (send_status)
  524. printk(KERN_ERR "APIC never delivered???\n");
  525. if (accept_status)
  526. printk(KERN_ERR "APIC delivery error (%lx).\n", accept_status);
  527. return (send_status | accept_status);
  528. }
  529. #endif /* WAKE_SECONDARY_VIA_NMI */
  530. #ifdef WAKE_SECONDARY_VIA_INIT
  531. static int __devinit
  532. wakeup_secondary_cpu(int phys_apicid, unsigned long start_eip)
  533. {
  534. unsigned long send_status, accept_status = 0;
  535. int maxlvt, num_starts, j;
  536. if (get_uv_system_type() == UV_NON_UNIQUE_APIC) {
  537. send_status = uv_wakeup_secondary(phys_apicid, start_eip);
  538. atomic_set(&init_deasserted, 1);
  539. return send_status;
  540. }
  541. maxlvt = lapic_get_maxlvt();
  542. /*
  543. * Be paranoid about clearing APIC errors.
  544. */
  545. if (APIC_INTEGRATED(apic_version[phys_apicid])) {
  546. if (maxlvt > 3) /* Due to the Pentium erratum 3AP. */
  547. apic_write(APIC_ESR, 0);
  548. apic_read(APIC_ESR);
  549. }
  550. pr_debug("Asserting INIT.\n");
  551. /*
  552. * Turn INIT on target chip
  553. */
  554. apic_write(APIC_ICR2, SET_APIC_DEST_FIELD(phys_apicid));
  555. /*
  556. * Send IPI
  557. */
  558. apic_write(APIC_ICR,
  559. APIC_INT_LEVELTRIG | APIC_INT_ASSERT | APIC_DM_INIT);
  560. pr_debug("Waiting for send to finish...\n");
  561. send_status = safe_apic_wait_icr_idle();
  562. mdelay(10);
  563. pr_debug("Deasserting INIT.\n");
  564. /* Target chip */
  565. apic_write(APIC_ICR2, SET_APIC_DEST_FIELD(phys_apicid));
  566. /* Send IPI */
  567. apic_write(APIC_ICR, APIC_INT_LEVELTRIG | APIC_DM_INIT);
  568. pr_debug("Waiting for send to finish...\n");
  569. send_status = safe_apic_wait_icr_idle();
  570. mb();
  571. atomic_set(&init_deasserted, 1);
  572. /*
  573. * Should we send STARTUP IPIs ?
  574. *
  575. * Determine this based on the APIC version.
  576. * If we don't have an integrated APIC, don't send the STARTUP IPIs.
  577. */
  578. if (APIC_INTEGRATED(apic_version[phys_apicid]))
  579. num_starts = 2;
  580. else
  581. num_starts = 0;
  582. /*
  583. * Paravirt / VMI wants a startup IPI hook here to set up the
  584. * target processor state.
  585. */
  586. startup_ipi_hook(phys_apicid, (unsigned long) start_secondary,
  587. (unsigned long)stack_start.sp);
  588. /*
  589. * Run STARTUP IPI loop.
  590. */
  591. pr_debug("#startup loops: %d.\n", num_starts);
  592. for (j = 1; j <= num_starts; j++) {
  593. pr_debug("Sending STARTUP #%d.\n", j);
  594. if (maxlvt > 3) /* Due to the Pentium erratum 3AP. */
  595. apic_write(APIC_ESR, 0);
  596. apic_read(APIC_ESR);
  597. pr_debug("After apic_write.\n");
  598. /*
  599. * STARTUP IPI
  600. */
  601. /* Target chip */
  602. apic_write(APIC_ICR2, SET_APIC_DEST_FIELD(phys_apicid));
  603. /* Boot on the stack */
  604. /* Kick the second */
  605. apic_write(APIC_ICR, APIC_DM_STARTUP | (start_eip >> 12));
  606. /*
  607. * Give the other CPU some time to accept the IPI.
  608. */
  609. udelay(300);
  610. pr_debug("Startup point 1.\n");
  611. pr_debug("Waiting for send to finish...\n");
  612. send_status = safe_apic_wait_icr_idle();
  613. /*
  614. * Give the other CPU some time to accept the IPI.
  615. */
  616. udelay(200);
  617. if (maxlvt > 3) /* Due to the Pentium erratum 3AP. */
  618. apic_write(APIC_ESR, 0);
  619. accept_status = (apic_read(APIC_ESR) & 0xEF);
  620. if (send_status || accept_status)
  621. break;
  622. }
  623. pr_debug("After Startup.\n");
  624. if (send_status)
  625. printk(KERN_ERR "APIC never delivered???\n");
  626. if (accept_status)
  627. printk(KERN_ERR "APIC delivery error (%lx).\n", accept_status);
  628. return (send_status | accept_status);
  629. }
  630. #endif /* WAKE_SECONDARY_VIA_INIT */
  631. struct create_idle {
  632. struct work_struct work;
  633. struct task_struct *idle;
  634. struct completion done;
  635. int cpu;
  636. };
  637. static void __cpuinit do_fork_idle(struct work_struct *work)
  638. {
  639. struct create_idle *c_idle =
  640. container_of(work, struct create_idle, work);
  641. c_idle->idle = fork_idle(c_idle->cpu);
  642. complete(&c_idle->done);
  643. }
  644. #ifdef CONFIG_X86_64
  645. /*
  646. * Allocate node local memory for the AP pda.
  647. *
  648. * Must be called after the _cpu_pda pointer table is initialized.
  649. */
  650. int __cpuinit get_local_pda(int cpu)
  651. {
  652. struct x8664_pda *oldpda, *newpda;
  653. unsigned long size = sizeof(struct x8664_pda);
  654. int node = cpu_to_node(cpu);
  655. if (cpu_pda(cpu) && !cpu_pda(cpu)->in_bootmem)
  656. return 0;
  657. oldpda = cpu_pda(cpu);
  658. newpda = kmalloc_node(size, GFP_ATOMIC, node);
  659. if (!newpda) {
  660. printk(KERN_ERR "Could not allocate node local PDA "
  661. "for CPU %d on node %d\n", cpu, node);
  662. if (oldpda)
  663. return 0; /* have a usable pda */
  664. else
  665. return -1;
  666. }
  667. if (oldpda) {
  668. memcpy(newpda, oldpda, size);
  669. if (!after_bootmem)
  670. free_bootmem((unsigned long)oldpda, size);
  671. }
  672. newpda->in_bootmem = 0;
  673. cpu_pda(cpu) = newpda;
  674. return 0;
  675. }
  676. #endif /* CONFIG_X86_64 */
  677. static int __cpuinit do_boot_cpu(int apicid, int cpu)
  678. /*
  679. * NOTE - on most systems this is a PHYSICAL apic ID, but on multiquad
  680. * (ie clustered apic addressing mode), this is a LOGICAL apic ID.
  681. * Returns zero if CPU booted OK, else error code from wakeup_secondary_cpu.
  682. */
  683. {
  684. unsigned long boot_error = 0;
  685. int timeout;
  686. unsigned long start_ip;
  687. unsigned short nmi_high = 0, nmi_low = 0;
  688. struct create_idle c_idle = {
  689. .cpu = cpu,
  690. .done = COMPLETION_INITIALIZER_ONSTACK(c_idle.done),
  691. };
  692. INIT_WORK(&c_idle.work, do_fork_idle);
  693. #ifdef CONFIG_X86_64
  694. /* Allocate node local memory for AP pdas */
  695. if (cpu > 0) {
  696. boot_error = get_local_pda(cpu);
  697. if (boot_error)
  698. goto restore_state;
  699. /* if can't get pda memory, can't start cpu */
  700. }
  701. #endif
  702. alternatives_smp_switch(1);
  703. c_idle.idle = get_idle_for_cpu(cpu);
  704. /*
  705. * We can't use kernel_thread since we must avoid to
  706. * reschedule the child.
  707. */
  708. if (c_idle.idle) {
  709. c_idle.idle->thread.sp = (unsigned long) (((struct pt_regs *)
  710. (THREAD_SIZE + task_stack_page(c_idle.idle))) - 1);
  711. init_idle(c_idle.idle, cpu);
  712. goto do_rest;
  713. }
  714. if (!keventd_up() || current_is_keventd())
  715. c_idle.work.func(&c_idle.work);
  716. else {
  717. schedule_work(&c_idle.work);
  718. wait_for_completion(&c_idle.done);
  719. }
  720. if (IS_ERR(c_idle.idle)) {
  721. printk("failed fork for CPU %d\n", cpu);
  722. return PTR_ERR(c_idle.idle);
  723. }
  724. set_idle_for_cpu(cpu, c_idle.idle);
  725. do_rest:
  726. #ifdef CONFIG_X86_32
  727. per_cpu(current_task, cpu) = c_idle.idle;
  728. init_gdt(cpu);
  729. /* Stack for startup_32 can be just as for start_secondary onwards */
  730. irq_ctx_init(cpu);
  731. #else
  732. cpu_pda(cpu)->pcurrent = c_idle.idle;
  733. clear_tsk_thread_flag(c_idle.idle, TIF_FORK);
  734. #endif
  735. early_gdt_descr.address = (unsigned long)get_cpu_gdt_table(cpu);
  736. initial_code = (unsigned long)start_secondary;
  737. stack_start.sp = (void *) c_idle.idle->thread.sp;
  738. /* start_ip had better be page-aligned! */
  739. start_ip = setup_trampoline();
  740. /* So we see what's up */
  741. printk(KERN_INFO "Booting processor %d/%d ip %lx\n",
  742. cpu, apicid, start_ip);
  743. /*
  744. * This grunge runs the startup process for
  745. * the targeted processor.
  746. */
  747. atomic_set(&init_deasserted, 0);
  748. if (get_uv_system_type() != UV_NON_UNIQUE_APIC) {
  749. pr_debug("Setting warm reset code and vector.\n");
  750. store_NMI_vector(&nmi_high, &nmi_low);
  751. smpboot_setup_warm_reset_vector(start_ip);
  752. /*
  753. * Be paranoid about clearing APIC errors.
  754. */
  755. apic_write(APIC_ESR, 0);
  756. apic_read(APIC_ESR);
  757. }
  758. /*
  759. * Starting actual IPI sequence...
  760. */
  761. boot_error = wakeup_secondary_cpu(apicid, start_ip);
  762. if (!boot_error) {
  763. /*
  764. * allow APs to start initializing.
  765. */
  766. pr_debug("Before Callout %d.\n", cpu);
  767. cpu_set(cpu, cpu_callout_map);
  768. pr_debug("After Callout %d.\n", cpu);
  769. /*
  770. * Wait 5s total for a response
  771. */
  772. for (timeout = 0; timeout < 50000; timeout++) {
  773. if (cpu_isset(cpu, cpu_callin_map))
  774. break; /* It has booted */
  775. udelay(100);
  776. }
  777. if (cpu_isset(cpu, cpu_callin_map)) {
  778. /* number CPUs logically, starting from 1 (BSP is 0) */
  779. pr_debug("OK.\n");
  780. printk(KERN_INFO "CPU%d: ", cpu);
  781. print_cpu_info(&cpu_data(cpu));
  782. pr_debug("CPU has booted.\n");
  783. } else {
  784. boot_error = 1;
  785. if (*((volatile unsigned char *)trampoline_base)
  786. == 0xA5)
  787. /* trampoline started but...? */
  788. printk(KERN_ERR "Stuck ??\n");
  789. else
  790. /* trampoline code not run */
  791. printk(KERN_ERR "Not responding.\n");
  792. if (get_uv_system_type() != UV_NON_UNIQUE_APIC)
  793. inquire_remote_apic(apicid);
  794. }
  795. }
  796. #ifdef CONFIG_X86_64
  797. restore_state:
  798. #endif
  799. if (boot_error) {
  800. /* Try to put things back the way they were before ... */
  801. numa_remove_cpu(cpu); /* was set by numa_add_cpu */
  802. cpu_clear(cpu, cpu_callout_map); /* was set by do_boot_cpu() */
  803. cpu_clear(cpu, cpu_initialized); /* was set by cpu_init() */
  804. cpu_clear(cpu, cpu_present_map);
  805. per_cpu(x86_cpu_to_apicid, cpu) = BAD_APICID;
  806. }
  807. /* mark "stuck" area as not stuck */
  808. *((volatile unsigned long *)trampoline_base) = 0;
  809. /*
  810. * Cleanup possible dangling ends...
  811. */
  812. smpboot_restore_warm_reset_vector();
  813. return boot_error;
  814. }
  815. int __cpuinit native_cpu_up(unsigned int cpu)
  816. {
  817. int apicid = cpu_present_to_apicid(cpu);
  818. unsigned long flags;
  819. int err;
  820. WARN_ON(irqs_disabled());
  821. pr_debug("++++++++++++++++++++=_---CPU UP %u\n", cpu);
  822. if (apicid == BAD_APICID || apicid == boot_cpu_physical_apicid ||
  823. !physid_isset(apicid, phys_cpu_present_map)) {
  824. printk(KERN_ERR "%s: bad cpu %d\n", __func__, cpu);
  825. return -EINVAL;
  826. }
  827. /*
  828. * Already booted CPU?
  829. */
  830. if (cpu_isset(cpu, cpu_callin_map)) {
  831. pr_debug("do_boot_cpu %d Already started\n", cpu);
  832. return -ENOSYS;
  833. }
  834. /*
  835. * Save current MTRR state in case it was changed since early boot
  836. * (e.g. by the ACPI SMI) to initialize new CPUs with MTRRs in sync:
  837. */
  838. mtrr_save_state();
  839. per_cpu(cpu_state, cpu) = CPU_UP_PREPARE;
  840. #ifdef CONFIG_X86_32
  841. /* init low mem mapping */
  842. clone_pgd_range(swapper_pg_dir, swapper_pg_dir + KERNEL_PGD_BOUNDARY,
  843. min_t(unsigned long, KERNEL_PGD_PTRS, KERNEL_PGD_BOUNDARY));
  844. flush_tlb_all();
  845. low_mappings = 1;
  846. #ifdef CONFIG_X86_PC
  847. if (def_to_bigsmp && apicid > 8) {
  848. printk(KERN_WARNING
  849. "More than 8 CPUs detected - skipping them.\n"
  850. "Use CONFIG_X86_GENERICARCH and CONFIG_X86_BIGSMP.\n");
  851. err = -1;
  852. } else
  853. err = do_boot_cpu(apicid, cpu);
  854. #else
  855. err = do_boot_cpu(apicid, cpu);
  856. #endif
  857. zap_low_mappings();
  858. low_mappings = 0;
  859. #else
  860. err = do_boot_cpu(apicid, cpu);
  861. #endif
  862. if (err) {
  863. pr_debug("do_boot_cpu failed %d\n", err);
  864. return -EIO;
  865. }
  866. /*
  867. * Check TSC synchronization with the AP (keep irqs disabled
  868. * while doing so):
  869. */
  870. local_irq_save(flags);
  871. check_tsc_sync_source(cpu);
  872. local_irq_restore(flags);
  873. while (!cpu_online(cpu)) {
  874. cpu_relax();
  875. touch_nmi_watchdog();
  876. }
  877. return 0;
  878. }
  879. /*
  880. * Fall back to non SMP mode after errors.
  881. *
  882. * RED-PEN audit/test this more. I bet there is more state messed up here.
  883. */
  884. static __init void disable_smp(void)
  885. {
  886. cpu_present_map = cpumask_of_cpu(0);
  887. cpu_possible_map = cpumask_of_cpu(0);
  888. smpboot_clear_io_apic_irqs();
  889. if (smp_found_config)
  890. physid_set_mask_of_physid(boot_cpu_physical_apicid, &phys_cpu_present_map);
  891. else
  892. physid_set_mask_of_physid(0, &phys_cpu_present_map);
  893. map_cpu_to_logical_apicid();
  894. cpu_set(0, per_cpu(cpu_sibling_map, 0));
  895. cpu_set(0, per_cpu(cpu_core_map, 0));
  896. }
  897. /*
  898. * Various sanity checks.
  899. */
  900. static int __init smp_sanity_check(unsigned max_cpus)
  901. {
  902. preempt_disable();
  903. if (!physid_isset(hard_smp_processor_id(), phys_cpu_present_map)) {
  904. printk(KERN_WARNING "weird, boot CPU (#%d) not listed"
  905. "by the BIOS.\n", hard_smp_processor_id());
  906. physid_set(hard_smp_processor_id(), phys_cpu_present_map);
  907. }
  908. /*
  909. * If we couldn't find an SMP configuration at boot time,
  910. * get out of here now!
  911. */
  912. if (!smp_found_config && !acpi_lapic) {
  913. preempt_enable();
  914. printk(KERN_NOTICE "SMP motherboard not detected.\n");
  915. disable_smp();
  916. if (APIC_init_uniprocessor())
  917. printk(KERN_NOTICE "Local APIC not detected."
  918. " Using dummy APIC emulation.\n");
  919. return -1;
  920. }
  921. /*
  922. * Should not be necessary because the MP table should list the boot
  923. * CPU too, but we do it for the sake of robustness anyway.
  924. */
  925. if (!check_phys_apicid_present(boot_cpu_physical_apicid)) {
  926. printk(KERN_NOTICE
  927. "weird, boot CPU (#%d) not listed by the BIOS.\n",
  928. boot_cpu_physical_apicid);
  929. physid_set(hard_smp_processor_id(), phys_cpu_present_map);
  930. }
  931. preempt_enable();
  932. /*
  933. * If we couldn't find a local APIC, then get out of here now!
  934. */
  935. if (APIC_INTEGRATED(apic_version[boot_cpu_physical_apicid]) &&
  936. !cpu_has_apic) {
  937. printk(KERN_ERR "BIOS bug, local APIC #%d not detected!...\n",
  938. boot_cpu_physical_apicid);
  939. printk(KERN_ERR "... forcing use of dummy APIC emulation."
  940. "(tell your hw vendor)\n");
  941. smpboot_clear_io_apic();
  942. return -1;
  943. }
  944. verify_local_APIC();
  945. /*
  946. * If SMP should be disabled, then really disable it!
  947. */
  948. if (!max_cpus) {
  949. printk(KERN_INFO "SMP mode deactivated.\n");
  950. smpboot_clear_io_apic();
  951. localise_nmi_watchdog();
  952. connect_bsp_APIC();
  953. setup_local_APIC();
  954. end_local_APIC_setup();
  955. return -1;
  956. }
  957. return 0;
  958. }
  959. static void __init smp_cpu_index_default(void)
  960. {
  961. int i;
  962. struct cpuinfo_x86 *c;
  963. for_each_possible_cpu(i) {
  964. c = &cpu_data(i);
  965. /* mark all to hotplug */
  966. c->cpu_index = NR_CPUS;
  967. }
  968. }
  969. /*
  970. * Prepare for SMP bootup. The MP table or ACPI has been read
  971. * earlier. Just do some sanity checking here and enable APIC mode.
  972. */
  973. void __init native_smp_prepare_cpus(unsigned int max_cpus)
  974. {
  975. preempt_disable();
  976. smp_cpu_index_default();
  977. current_cpu_data = boot_cpu_data;
  978. cpu_callin_map = cpumask_of_cpu(0);
  979. mb();
  980. /*
  981. * Setup boot CPU information
  982. */
  983. smp_store_cpu_info(0); /* Final full version of the data */
  984. boot_cpu_logical_apicid = logical_smp_processor_id();
  985. current_thread_info()->cpu = 0; /* needed? */
  986. set_cpu_sibling_map(0);
  987. if (smp_sanity_check(max_cpus) < 0) {
  988. printk(KERN_INFO "SMP disabled\n");
  989. disable_smp();
  990. goto out;
  991. }
  992. preempt_disable();
  993. if (GET_APIC_ID(read_apic_id()) != boot_cpu_physical_apicid) {
  994. panic("Boot APIC ID in local APIC unexpected (%d vs %d)",
  995. GET_APIC_ID(read_apic_id()), boot_cpu_physical_apicid);
  996. /* Or can we switch back to PIC here? */
  997. }
  998. preempt_enable();
  999. connect_bsp_APIC();
  1000. /*
  1001. * Switch from PIC to APIC mode.
  1002. */
  1003. setup_local_APIC();
  1004. #ifdef CONFIG_X86_64
  1005. /*
  1006. * Enable IO APIC before setting up error vector
  1007. */
  1008. if (!skip_ioapic_setup && nr_ioapics)
  1009. enable_IO_APIC();
  1010. #endif
  1011. end_local_APIC_setup();
  1012. map_cpu_to_logical_apicid();
  1013. setup_portio_remap();
  1014. smpboot_setup_io_apic();
  1015. /*
  1016. * Set up local APIC timer on boot CPU.
  1017. */
  1018. printk(KERN_INFO "CPU%d: ", 0);
  1019. print_cpu_info(&cpu_data(0));
  1020. setup_boot_clock();
  1021. out:
  1022. preempt_enable();
  1023. }
  1024. /*
  1025. * Early setup to make printk work.
  1026. */
  1027. void __init native_smp_prepare_boot_cpu(void)
  1028. {
  1029. int me = smp_processor_id();
  1030. #ifdef CONFIG_X86_32
  1031. init_gdt(me);
  1032. #endif
  1033. switch_to_new_gdt();
  1034. /* already set me in cpu_online_map in boot_cpu_init() */
  1035. cpu_set(me, cpu_callout_map);
  1036. per_cpu(cpu_state, me) = CPU_ONLINE;
  1037. }
  1038. void __init native_smp_cpus_done(unsigned int max_cpus)
  1039. {
  1040. pr_debug("Boot done.\n");
  1041. impress_friends();
  1042. smp_checks();
  1043. #ifdef CONFIG_X86_IO_APIC
  1044. setup_ioapic_dest();
  1045. #endif
  1046. check_nmi_watchdog();
  1047. }
  1048. #ifdef CONFIG_HOTPLUG_CPU
  1049. static void remove_siblinginfo(int cpu)
  1050. {
  1051. int sibling;
  1052. struct cpuinfo_x86 *c = &cpu_data(cpu);
  1053. for_each_cpu_mask_nr(sibling, per_cpu(cpu_core_map, cpu)) {
  1054. cpu_clear(cpu, per_cpu(cpu_core_map, sibling));
  1055. /*/
  1056. * last thread sibling in this cpu core going down
  1057. */
  1058. if (cpus_weight(per_cpu(cpu_sibling_map, cpu)) == 1)
  1059. cpu_data(sibling).booted_cores--;
  1060. }
  1061. for_each_cpu_mask_nr(sibling, per_cpu(cpu_sibling_map, cpu))
  1062. cpu_clear(cpu, per_cpu(cpu_sibling_map, sibling));
  1063. cpus_clear(per_cpu(cpu_sibling_map, cpu));
  1064. cpus_clear(per_cpu(cpu_core_map, cpu));
  1065. c->phys_proc_id = 0;
  1066. c->cpu_core_id = 0;
  1067. cpu_clear(cpu, cpu_sibling_setup_map);
  1068. }
  1069. static int additional_cpus __initdata = -1;
  1070. static __init int setup_additional_cpus(char *s)
  1071. {
  1072. return s && get_option(&s, &additional_cpus) ? 0 : -EINVAL;
  1073. }
  1074. early_param("additional_cpus", setup_additional_cpus);
  1075. /*
  1076. * cpu_possible_map should be static, it cannot change as cpu's
  1077. * are onlined, or offlined. The reason is per-cpu data-structures
  1078. * are allocated by some modules at init time, and dont expect to
  1079. * do this dynamically on cpu arrival/departure.
  1080. * cpu_present_map on the other hand can change dynamically.
  1081. * In case when cpu_hotplug is not compiled, then we resort to current
  1082. * behaviour, which is cpu_possible == cpu_present.
  1083. * - Ashok Raj
  1084. *
  1085. * Three ways to find out the number of additional hotplug CPUs:
  1086. * - If the BIOS specified disabled CPUs in ACPI/mptables use that.
  1087. * - The user can overwrite it with additional_cpus=NUM
  1088. * - Otherwise don't reserve additional CPUs.
  1089. * We do this because additional CPUs waste a lot of memory.
  1090. * -AK
  1091. */
  1092. __init void prefill_possible_map(void)
  1093. {
  1094. int i;
  1095. int possible;
  1096. /* no processor from mptable or madt */
  1097. if (!num_processors)
  1098. num_processors = 1;
  1099. #ifdef CONFIG_HOTPLUG_CPU
  1100. if (additional_cpus == -1) {
  1101. if (disabled_cpus > 0)
  1102. additional_cpus = disabled_cpus;
  1103. else
  1104. additional_cpus = 0;
  1105. }
  1106. #else
  1107. additional_cpus = 0;
  1108. #endif
  1109. possible = num_processors + additional_cpus;
  1110. if (possible > NR_CPUS)
  1111. possible = NR_CPUS;
  1112. printk(KERN_INFO "SMP: Allowing %d CPUs, %d hotplug CPUs\n",
  1113. possible, max_t(int, possible - num_processors, 0));
  1114. for (i = 0; i < possible; i++)
  1115. cpu_set(i, cpu_possible_map);
  1116. nr_cpu_ids = possible;
  1117. }
  1118. static void __ref remove_cpu_from_maps(int cpu)
  1119. {
  1120. cpu_clear(cpu, cpu_online_map);
  1121. cpu_clear(cpu, cpu_callout_map);
  1122. cpu_clear(cpu, cpu_callin_map);
  1123. /* was set by cpu_init() */
  1124. cpu_clear(cpu, cpu_initialized);
  1125. numa_remove_cpu(cpu);
  1126. }
  1127. int __cpu_disable(void)
  1128. {
  1129. int cpu = smp_processor_id();
  1130. /*
  1131. * Perhaps use cpufreq to drop frequency, but that could go
  1132. * into generic code.
  1133. *
  1134. * We won't take down the boot processor on i386 due to some
  1135. * interrupts only being able to be serviced by the BSP.
  1136. * Especially so if we're not using an IOAPIC -zwane
  1137. */
  1138. if (cpu == 0)
  1139. return -EBUSY;
  1140. if (nmi_watchdog == NMI_LOCAL_APIC)
  1141. stop_apic_nmi_watchdog(NULL);
  1142. clear_local_APIC();
  1143. /*
  1144. * HACK:
  1145. * Allow any queued timer interrupts to get serviced
  1146. * This is only a temporary solution until we cleanup
  1147. * fixup_irqs as we do for IA64.
  1148. */
  1149. local_irq_enable();
  1150. mdelay(1);
  1151. local_irq_disable();
  1152. remove_siblinginfo(cpu);
  1153. /* It's now safe to remove this processor from the online map */
  1154. lock_vector_lock();
  1155. remove_cpu_from_maps(cpu);
  1156. unlock_vector_lock();
  1157. fixup_irqs(cpu_online_map);
  1158. return 0;
  1159. }
  1160. void __cpu_die(unsigned int cpu)
  1161. {
  1162. /* We don't do anything here: idle task is faking death itself. */
  1163. unsigned int i;
  1164. for (i = 0; i < 10; i++) {
  1165. /* They ack this in play_dead by setting CPU_DEAD */
  1166. if (per_cpu(cpu_state, cpu) == CPU_DEAD) {
  1167. printk(KERN_INFO "CPU %d is now offline\n", cpu);
  1168. if (1 == num_online_cpus())
  1169. alternatives_smp_switch(0);
  1170. return;
  1171. }
  1172. msleep(100);
  1173. }
  1174. printk(KERN_ERR "CPU %u didn't die...\n", cpu);
  1175. }
  1176. #else /* ... !CONFIG_HOTPLUG_CPU */
  1177. int __cpu_disable(void)
  1178. {
  1179. return -ENOSYS;
  1180. }
  1181. void __cpu_die(unsigned int cpu)
  1182. {
  1183. /* We said "no" in __cpu_disable */
  1184. BUG();
  1185. }
  1186. #endif
  1187. /*
  1188. * If the BIOS enumerates physical processors before logical,
  1189. * maxcpus=N at enumeration-time can be used to disable HT.
  1190. */
  1191. static int __init parse_maxcpus(char *arg)
  1192. {
  1193. extern unsigned int maxcpus;
  1194. if (arg)
  1195. maxcpus = simple_strtoul(arg, NULL, 0);
  1196. return 0;
  1197. }
  1198. early_param("maxcpus", parse_maxcpus);