r100.c 98 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180318131823183318431853186318731883189319031913192319331943195319631973198319932003201320232033204320532063207320832093210321132123213321432153216321732183219322032213222322332243225322632273228322932303231323232333234323532363237323832393240324132423243324432453246324732483249325032513252325332543255325632573258325932603261326232633264326532663267326832693270327132723273327432753276327732783279328032813282328332843285328632873288328932903291329232933294329532963297329832993300330133023303330433053306330733083309331033113312331333143315331633173318331933203321332233233324332533263327332833293330333133323333333433353336333733383339334033413342334333443345334633473348334933503351335233533354335533563357335833593360336133623363336433653366336733683369337033713372337333743375337633773378337933803381338233833384338533863387338833893390339133923393339433953396339733983399340034013402340334043405340634073408340934103411341234133414341534163417341834193420342134223423342434253426342734283429343034313432343334343435343634373438343934403441344234433444344534463447344834493450345134523453345434553456345734583459346034613462346334643465346634673468346934703471347234733474347534763477347834793480348134823483348434853486348734883489349034913492349334943495349634973498349935003501350235033504350535063507350835093510351135123513351435153516351735183519352035213522352335243525352635273528352935303531353235333534353535363537353835393540354135423543354435453546354735483549355035513552355335543555355635573558
  1. /*
  2. * Copyright 2008 Advanced Micro Devices, Inc.
  3. * Copyright 2008 Red Hat Inc.
  4. * Copyright 2009 Jerome Glisse.
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a
  7. * copy of this software and associated documentation files (the "Software"),
  8. * to deal in the Software without restriction, including without limitation
  9. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  10. * and/or sell copies of the Software, and to permit persons to whom the
  11. * Software is furnished to do so, subject to the following conditions:
  12. *
  13. * The above copyright notice and this permission notice shall be included in
  14. * all copies or substantial portions of the Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  17. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  18. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  19. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  20. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  21. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  22. * OTHER DEALINGS IN THE SOFTWARE.
  23. *
  24. * Authors: Dave Airlie
  25. * Alex Deucher
  26. * Jerome Glisse
  27. */
  28. #include <linux/seq_file.h>
  29. #include "drmP.h"
  30. #include "drm.h"
  31. #include "radeon_drm.h"
  32. #include "radeon_reg.h"
  33. #include "radeon.h"
  34. #include "radeon_asic.h"
  35. #include "r100d.h"
  36. #include "rs100d.h"
  37. #include "rv200d.h"
  38. #include "rv250d.h"
  39. #include <linux/firmware.h>
  40. #include <linux/platform_device.h>
  41. #include "r100_reg_safe.h"
  42. #include "rn50_reg_safe.h"
  43. /* Firmware Names */
  44. #define FIRMWARE_R100 "radeon/R100_cp.bin"
  45. #define FIRMWARE_R200 "radeon/R200_cp.bin"
  46. #define FIRMWARE_R300 "radeon/R300_cp.bin"
  47. #define FIRMWARE_R420 "radeon/R420_cp.bin"
  48. #define FIRMWARE_RS690 "radeon/RS690_cp.bin"
  49. #define FIRMWARE_RS600 "radeon/RS600_cp.bin"
  50. #define FIRMWARE_R520 "radeon/R520_cp.bin"
  51. MODULE_FIRMWARE(FIRMWARE_R100);
  52. MODULE_FIRMWARE(FIRMWARE_R200);
  53. MODULE_FIRMWARE(FIRMWARE_R300);
  54. MODULE_FIRMWARE(FIRMWARE_R420);
  55. MODULE_FIRMWARE(FIRMWARE_RS690);
  56. MODULE_FIRMWARE(FIRMWARE_RS600);
  57. MODULE_FIRMWARE(FIRMWARE_R520);
  58. #include "r100_track.h"
  59. /* This files gather functions specifics to:
  60. * r100,rv100,rs100,rv200,rs200,r200,rv250,rs300,rv280
  61. */
  62. /* hpd for digital panel detect/disconnect */
  63. bool r100_hpd_sense(struct radeon_device *rdev, enum radeon_hpd_id hpd)
  64. {
  65. bool connected = false;
  66. switch (hpd) {
  67. case RADEON_HPD_1:
  68. if (RREG32(RADEON_FP_GEN_CNTL) & RADEON_FP_DETECT_SENSE)
  69. connected = true;
  70. break;
  71. case RADEON_HPD_2:
  72. if (RREG32(RADEON_FP2_GEN_CNTL) & RADEON_FP2_DETECT_SENSE)
  73. connected = true;
  74. break;
  75. default:
  76. break;
  77. }
  78. return connected;
  79. }
  80. void r100_hpd_set_polarity(struct radeon_device *rdev,
  81. enum radeon_hpd_id hpd)
  82. {
  83. u32 tmp;
  84. bool connected = r100_hpd_sense(rdev, hpd);
  85. switch (hpd) {
  86. case RADEON_HPD_1:
  87. tmp = RREG32(RADEON_FP_GEN_CNTL);
  88. if (connected)
  89. tmp &= ~RADEON_FP_DETECT_INT_POL;
  90. else
  91. tmp |= RADEON_FP_DETECT_INT_POL;
  92. WREG32(RADEON_FP_GEN_CNTL, tmp);
  93. break;
  94. case RADEON_HPD_2:
  95. tmp = RREG32(RADEON_FP2_GEN_CNTL);
  96. if (connected)
  97. tmp &= ~RADEON_FP2_DETECT_INT_POL;
  98. else
  99. tmp |= RADEON_FP2_DETECT_INT_POL;
  100. WREG32(RADEON_FP2_GEN_CNTL, tmp);
  101. break;
  102. default:
  103. break;
  104. }
  105. }
  106. void r100_hpd_init(struct radeon_device *rdev)
  107. {
  108. struct drm_device *dev = rdev->ddev;
  109. struct drm_connector *connector;
  110. list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
  111. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  112. switch (radeon_connector->hpd.hpd) {
  113. case RADEON_HPD_1:
  114. rdev->irq.hpd[0] = true;
  115. break;
  116. case RADEON_HPD_2:
  117. rdev->irq.hpd[1] = true;
  118. break;
  119. default:
  120. break;
  121. }
  122. }
  123. if (rdev->irq.installed)
  124. r100_irq_set(rdev);
  125. }
  126. void r100_hpd_fini(struct radeon_device *rdev)
  127. {
  128. struct drm_device *dev = rdev->ddev;
  129. struct drm_connector *connector;
  130. list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
  131. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  132. switch (radeon_connector->hpd.hpd) {
  133. case RADEON_HPD_1:
  134. rdev->irq.hpd[0] = false;
  135. break;
  136. case RADEON_HPD_2:
  137. rdev->irq.hpd[1] = false;
  138. break;
  139. default:
  140. break;
  141. }
  142. }
  143. }
  144. /*
  145. * PCI GART
  146. */
  147. void r100_pci_gart_tlb_flush(struct radeon_device *rdev)
  148. {
  149. /* TODO: can we do somethings here ? */
  150. /* It seems hw only cache one entry so we should discard this
  151. * entry otherwise if first GPU GART read hit this entry it
  152. * could end up in wrong address. */
  153. }
  154. int r100_pci_gart_init(struct radeon_device *rdev)
  155. {
  156. int r;
  157. if (rdev->gart.table.ram.ptr) {
  158. WARN(1, "R100 PCI GART already initialized.\n");
  159. return 0;
  160. }
  161. /* Initialize common gart structure */
  162. r = radeon_gart_init(rdev);
  163. if (r)
  164. return r;
  165. rdev->gart.table_size = rdev->gart.num_gpu_pages * 4;
  166. rdev->asic->gart_tlb_flush = &r100_pci_gart_tlb_flush;
  167. rdev->asic->gart_set_page = &r100_pci_gart_set_page;
  168. return radeon_gart_table_ram_alloc(rdev);
  169. }
  170. /* required on r1xx, r2xx, r300, r(v)350, r420/r481, rs400/rs480 */
  171. void r100_enable_bm(struct radeon_device *rdev)
  172. {
  173. uint32_t tmp;
  174. /* Enable bus mastering */
  175. tmp = RREG32(RADEON_BUS_CNTL) & ~RADEON_BUS_MASTER_DIS;
  176. WREG32(RADEON_BUS_CNTL, tmp);
  177. }
  178. int r100_pci_gart_enable(struct radeon_device *rdev)
  179. {
  180. uint32_t tmp;
  181. radeon_gart_restore(rdev);
  182. /* discard memory request outside of configured range */
  183. tmp = RREG32(RADEON_AIC_CNTL) | RADEON_DIS_OUT_OF_PCI_GART_ACCESS;
  184. WREG32(RADEON_AIC_CNTL, tmp);
  185. /* set address range for PCI address translate */
  186. WREG32(RADEON_AIC_LO_ADDR, rdev->mc.gtt_start);
  187. WREG32(RADEON_AIC_HI_ADDR, rdev->mc.gtt_end);
  188. /* set PCI GART page-table base address */
  189. WREG32(RADEON_AIC_PT_BASE, rdev->gart.table_addr);
  190. tmp = RREG32(RADEON_AIC_CNTL) | RADEON_PCIGART_TRANSLATE_EN;
  191. WREG32(RADEON_AIC_CNTL, tmp);
  192. r100_pci_gart_tlb_flush(rdev);
  193. rdev->gart.ready = true;
  194. return 0;
  195. }
  196. void r100_pci_gart_disable(struct radeon_device *rdev)
  197. {
  198. uint32_t tmp;
  199. /* discard memory request outside of configured range */
  200. tmp = RREG32(RADEON_AIC_CNTL) | RADEON_DIS_OUT_OF_PCI_GART_ACCESS;
  201. WREG32(RADEON_AIC_CNTL, tmp & ~RADEON_PCIGART_TRANSLATE_EN);
  202. WREG32(RADEON_AIC_LO_ADDR, 0);
  203. WREG32(RADEON_AIC_HI_ADDR, 0);
  204. }
  205. int r100_pci_gart_set_page(struct radeon_device *rdev, int i, uint64_t addr)
  206. {
  207. if (i < 0 || i > rdev->gart.num_gpu_pages) {
  208. return -EINVAL;
  209. }
  210. rdev->gart.table.ram.ptr[i] = cpu_to_le32(lower_32_bits(addr));
  211. return 0;
  212. }
  213. void r100_pci_gart_fini(struct radeon_device *rdev)
  214. {
  215. radeon_gart_fini(rdev);
  216. r100_pci_gart_disable(rdev);
  217. radeon_gart_table_ram_free(rdev);
  218. }
  219. int r100_irq_set(struct radeon_device *rdev)
  220. {
  221. uint32_t tmp = 0;
  222. if (!rdev->irq.installed) {
  223. WARN(1, "Can't enable IRQ/MSI because no handler is installed.\n");
  224. WREG32(R_000040_GEN_INT_CNTL, 0);
  225. return -EINVAL;
  226. }
  227. if (rdev->irq.sw_int) {
  228. tmp |= RADEON_SW_INT_ENABLE;
  229. }
  230. if (rdev->irq.crtc_vblank_int[0]) {
  231. tmp |= RADEON_CRTC_VBLANK_MASK;
  232. }
  233. if (rdev->irq.crtc_vblank_int[1]) {
  234. tmp |= RADEON_CRTC2_VBLANK_MASK;
  235. }
  236. if (rdev->irq.hpd[0]) {
  237. tmp |= RADEON_FP_DETECT_MASK;
  238. }
  239. if (rdev->irq.hpd[1]) {
  240. tmp |= RADEON_FP2_DETECT_MASK;
  241. }
  242. WREG32(RADEON_GEN_INT_CNTL, tmp);
  243. return 0;
  244. }
  245. void r100_irq_disable(struct radeon_device *rdev)
  246. {
  247. u32 tmp;
  248. WREG32(R_000040_GEN_INT_CNTL, 0);
  249. /* Wait and acknowledge irq */
  250. mdelay(1);
  251. tmp = RREG32(R_000044_GEN_INT_STATUS);
  252. WREG32(R_000044_GEN_INT_STATUS, tmp);
  253. }
  254. static inline uint32_t r100_irq_ack(struct radeon_device *rdev)
  255. {
  256. uint32_t irqs = RREG32(RADEON_GEN_INT_STATUS);
  257. uint32_t irq_mask = RADEON_SW_INT_TEST |
  258. RADEON_CRTC_VBLANK_STAT | RADEON_CRTC2_VBLANK_STAT |
  259. RADEON_FP_DETECT_STAT | RADEON_FP2_DETECT_STAT;
  260. if (irqs) {
  261. WREG32(RADEON_GEN_INT_STATUS, irqs);
  262. }
  263. return irqs & irq_mask;
  264. }
  265. int r100_irq_process(struct radeon_device *rdev)
  266. {
  267. uint32_t status, msi_rearm;
  268. bool queue_hotplug = false;
  269. status = r100_irq_ack(rdev);
  270. if (!status) {
  271. return IRQ_NONE;
  272. }
  273. if (rdev->shutdown) {
  274. return IRQ_NONE;
  275. }
  276. while (status) {
  277. /* SW interrupt */
  278. if (status & RADEON_SW_INT_TEST) {
  279. radeon_fence_process(rdev);
  280. }
  281. /* Vertical blank interrupts */
  282. if (status & RADEON_CRTC_VBLANK_STAT) {
  283. drm_handle_vblank(rdev->ddev, 0);
  284. rdev->pm.vblank_sync = true;
  285. wake_up(&rdev->irq.vblank_queue);
  286. }
  287. if (status & RADEON_CRTC2_VBLANK_STAT) {
  288. drm_handle_vblank(rdev->ddev, 1);
  289. rdev->pm.vblank_sync = true;
  290. wake_up(&rdev->irq.vblank_queue);
  291. }
  292. if (status & RADEON_FP_DETECT_STAT) {
  293. queue_hotplug = true;
  294. DRM_DEBUG("HPD1\n");
  295. }
  296. if (status & RADEON_FP2_DETECT_STAT) {
  297. queue_hotplug = true;
  298. DRM_DEBUG("HPD2\n");
  299. }
  300. status = r100_irq_ack(rdev);
  301. }
  302. if (queue_hotplug)
  303. queue_work(rdev->wq, &rdev->hotplug_work);
  304. if (rdev->msi_enabled) {
  305. switch (rdev->family) {
  306. case CHIP_RS400:
  307. case CHIP_RS480:
  308. msi_rearm = RREG32(RADEON_AIC_CNTL) & ~RS400_MSI_REARM;
  309. WREG32(RADEON_AIC_CNTL, msi_rearm);
  310. WREG32(RADEON_AIC_CNTL, msi_rearm | RS400_MSI_REARM);
  311. break;
  312. default:
  313. msi_rearm = RREG32(RADEON_MSI_REARM_EN) & ~RV370_MSI_REARM_EN;
  314. WREG32(RADEON_MSI_REARM_EN, msi_rearm);
  315. WREG32(RADEON_MSI_REARM_EN, msi_rearm | RV370_MSI_REARM_EN);
  316. break;
  317. }
  318. }
  319. return IRQ_HANDLED;
  320. }
  321. u32 r100_get_vblank_counter(struct radeon_device *rdev, int crtc)
  322. {
  323. if (crtc == 0)
  324. return RREG32(RADEON_CRTC_CRNT_FRAME);
  325. else
  326. return RREG32(RADEON_CRTC2_CRNT_FRAME);
  327. }
  328. /* Who ever call radeon_fence_emit should call ring_lock and ask
  329. * for enough space (today caller are ib schedule and buffer move) */
  330. void r100_fence_ring_emit(struct radeon_device *rdev,
  331. struct radeon_fence *fence)
  332. {
  333. /* We have to make sure that caches are flushed before
  334. * CPU might read something from VRAM. */
  335. radeon_ring_write(rdev, PACKET0(RADEON_RB3D_DSTCACHE_CTLSTAT, 0));
  336. radeon_ring_write(rdev, RADEON_RB3D_DC_FLUSH_ALL);
  337. radeon_ring_write(rdev, PACKET0(RADEON_RB3D_ZCACHE_CTLSTAT, 0));
  338. radeon_ring_write(rdev, RADEON_RB3D_ZC_FLUSH_ALL);
  339. /* Wait until IDLE & CLEAN */
  340. radeon_ring_write(rdev, PACKET0(RADEON_WAIT_UNTIL, 0));
  341. radeon_ring_write(rdev, RADEON_WAIT_2D_IDLECLEAN | RADEON_WAIT_3D_IDLECLEAN);
  342. radeon_ring_write(rdev, PACKET0(RADEON_HOST_PATH_CNTL, 0));
  343. radeon_ring_write(rdev, rdev->config.r100.hdp_cntl |
  344. RADEON_HDP_READ_BUFFER_INVALIDATE);
  345. radeon_ring_write(rdev, PACKET0(RADEON_HOST_PATH_CNTL, 0));
  346. radeon_ring_write(rdev, rdev->config.r100.hdp_cntl);
  347. /* Emit fence sequence & fire IRQ */
  348. radeon_ring_write(rdev, PACKET0(rdev->fence_drv.scratch_reg, 0));
  349. radeon_ring_write(rdev, fence->seq);
  350. radeon_ring_write(rdev, PACKET0(RADEON_GEN_INT_STATUS, 0));
  351. radeon_ring_write(rdev, RADEON_SW_INT_FIRE);
  352. }
  353. int r100_wb_init(struct radeon_device *rdev)
  354. {
  355. int r;
  356. if (rdev->wb.wb_obj == NULL) {
  357. r = radeon_bo_create(rdev, NULL, RADEON_GPU_PAGE_SIZE, true,
  358. RADEON_GEM_DOMAIN_GTT,
  359. &rdev->wb.wb_obj);
  360. if (r) {
  361. dev_err(rdev->dev, "(%d) create WB buffer failed\n", r);
  362. return r;
  363. }
  364. r = radeon_bo_reserve(rdev->wb.wb_obj, false);
  365. if (unlikely(r != 0))
  366. return r;
  367. r = radeon_bo_pin(rdev->wb.wb_obj, RADEON_GEM_DOMAIN_GTT,
  368. &rdev->wb.gpu_addr);
  369. if (r) {
  370. dev_err(rdev->dev, "(%d) pin WB buffer failed\n", r);
  371. radeon_bo_unreserve(rdev->wb.wb_obj);
  372. return r;
  373. }
  374. r = radeon_bo_kmap(rdev->wb.wb_obj, (void **)&rdev->wb.wb);
  375. radeon_bo_unreserve(rdev->wb.wb_obj);
  376. if (r) {
  377. dev_err(rdev->dev, "(%d) map WB buffer failed\n", r);
  378. return r;
  379. }
  380. }
  381. WREG32(R_000774_SCRATCH_ADDR, rdev->wb.gpu_addr);
  382. WREG32(R_00070C_CP_RB_RPTR_ADDR,
  383. S_00070C_RB_RPTR_ADDR((rdev->wb.gpu_addr + 1024) >> 2));
  384. WREG32(R_000770_SCRATCH_UMSK, 0xff);
  385. return 0;
  386. }
  387. void r100_wb_disable(struct radeon_device *rdev)
  388. {
  389. WREG32(R_000770_SCRATCH_UMSK, 0);
  390. }
  391. void r100_wb_fini(struct radeon_device *rdev)
  392. {
  393. int r;
  394. r100_wb_disable(rdev);
  395. if (rdev->wb.wb_obj) {
  396. r = radeon_bo_reserve(rdev->wb.wb_obj, false);
  397. if (unlikely(r != 0)) {
  398. dev_err(rdev->dev, "(%d) can't finish WB\n", r);
  399. return;
  400. }
  401. radeon_bo_kunmap(rdev->wb.wb_obj);
  402. radeon_bo_unpin(rdev->wb.wb_obj);
  403. radeon_bo_unreserve(rdev->wb.wb_obj);
  404. radeon_bo_unref(&rdev->wb.wb_obj);
  405. rdev->wb.wb = NULL;
  406. rdev->wb.wb_obj = NULL;
  407. }
  408. }
  409. int r100_copy_blit(struct radeon_device *rdev,
  410. uint64_t src_offset,
  411. uint64_t dst_offset,
  412. unsigned num_pages,
  413. struct radeon_fence *fence)
  414. {
  415. uint32_t cur_pages;
  416. uint32_t stride_bytes = PAGE_SIZE;
  417. uint32_t pitch;
  418. uint32_t stride_pixels;
  419. unsigned ndw;
  420. int num_loops;
  421. int r = 0;
  422. /* radeon limited to 16k stride */
  423. stride_bytes &= 0x3fff;
  424. /* radeon pitch is /64 */
  425. pitch = stride_bytes / 64;
  426. stride_pixels = stride_bytes / 4;
  427. num_loops = DIV_ROUND_UP(num_pages, 8191);
  428. /* Ask for enough room for blit + flush + fence */
  429. ndw = 64 + (10 * num_loops);
  430. r = radeon_ring_lock(rdev, ndw);
  431. if (r) {
  432. DRM_ERROR("radeon: moving bo (%d) asking for %u dw.\n", r, ndw);
  433. return -EINVAL;
  434. }
  435. while (num_pages > 0) {
  436. cur_pages = num_pages;
  437. if (cur_pages > 8191) {
  438. cur_pages = 8191;
  439. }
  440. num_pages -= cur_pages;
  441. /* pages are in Y direction - height
  442. page width in X direction - width */
  443. radeon_ring_write(rdev, PACKET3(PACKET3_BITBLT_MULTI, 8));
  444. radeon_ring_write(rdev,
  445. RADEON_GMC_SRC_PITCH_OFFSET_CNTL |
  446. RADEON_GMC_DST_PITCH_OFFSET_CNTL |
  447. RADEON_GMC_SRC_CLIPPING |
  448. RADEON_GMC_DST_CLIPPING |
  449. RADEON_GMC_BRUSH_NONE |
  450. (RADEON_COLOR_FORMAT_ARGB8888 << 8) |
  451. RADEON_GMC_SRC_DATATYPE_COLOR |
  452. RADEON_ROP3_S |
  453. RADEON_DP_SRC_SOURCE_MEMORY |
  454. RADEON_GMC_CLR_CMP_CNTL_DIS |
  455. RADEON_GMC_WR_MSK_DIS);
  456. radeon_ring_write(rdev, (pitch << 22) | (src_offset >> 10));
  457. radeon_ring_write(rdev, (pitch << 22) | (dst_offset >> 10));
  458. radeon_ring_write(rdev, (0x1fff) | (0x1fff << 16));
  459. radeon_ring_write(rdev, 0);
  460. radeon_ring_write(rdev, (0x1fff) | (0x1fff << 16));
  461. radeon_ring_write(rdev, num_pages);
  462. radeon_ring_write(rdev, num_pages);
  463. radeon_ring_write(rdev, cur_pages | (stride_pixels << 16));
  464. }
  465. radeon_ring_write(rdev, PACKET0(RADEON_DSTCACHE_CTLSTAT, 0));
  466. radeon_ring_write(rdev, RADEON_RB2D_DC_FLUSH_ALL);
  467. radeon_ring_write(rdev, PACKET0(RADEON_WAIT_UNTIL, 0));
  468. radeon_ring_write(rdev,
  469. RADEON_WAIT_2D_IDLECLEAN |
  470. RADEON_WAIT_HOST_IDLECLEAN |
  471. RADEON_WAIT_DMA_GUI_IDLE);
  472. if (fence) {
  473. r = radeon_fence_emit(rdev, fence);
  474. }
  475. radeon_ring_unlock_commit(rdev);
  476. return r;
  477. }
  478. static int r100_cp_wait_for_idle(struct radeon_device *rdev)
  479. {
  480. unsigned i;
  481. u32 tmp;
  482. for (i = 0; i < rdev->usec_timeout; i++) {
  483. tmp = RREG32(R_000E40_RBBM_STATUS);
  484. if (!G_000E40_CP_CMDSTRM_BUSY(tmp)) {
  485. return 0;
  486. }
  487. udelay(1);
  488. }
  489. return -1;
  490. }
  491. void r100_ring_start(struct radeon_device *rdev)
  492. {
  493. int r;
  494. r = radeon_ring_lock(rdev, 2);
  495. if (r) {
  496. return;
  497. }
  498. radeon_ring_write(rdev, PACKET0(RADEON_ISYNC_CNTL, 0));
  499. radeon_ring_write(rdev,
  500. RADEON_ISYNC_ANY2D_IDLE3D |
  501. RADEON_ISYNC_ANY3D_IDLE2D |
  502. RADEON_ISYNC_WAIT_IDLEGUI |
  503. RADEON_ISYNC_CPSCRATCH_IDLEGUI);
  504. radeon_ring_unlock_commit(rdev);
  505. }
  506. /* Load the microcode for the CP */
  507. static int r100_cp_init_microcode(struct radeon_device *rdev)
  508. {
  509. struct platform_device *pdev;
  510. const char *fw_name = NULL;
  511. int err;
  512. DRM_DEBUG("\n");
  513. pdev = platform_device_register_simple("radeon_cp", 0, NULL, 0);
  514. err = IS_ERR(pdev);
  515. if (err) {
  516. printk(KERN_ERR "radeon_cp: Failed to register firmware\n");
  517. return -EINVAL;
  518. }
  519. if ((rdev->family == CHIP_R100) || (rdev->family == CHIP_RV100) ||
  520. (rdev->family == CHIP_RV200) || (rdev->family == CHIP_RS100) ||
  521. (rdev->family == CHIP_RS200)) {
  522. DRM_INFO("Loading R100 Microcode\n");
  523. fw_name = FIRMWARE_R100;
  524. } else if ((rdev->family == CHIP_R200) ||
  525. (rdev->family == CHIP_RV250) ||
  526. (rdev->family == CHIP_RV280) ||
  527. (rdev->family == CHIP_RS300)) {
  528. DRM_INFO("Loading R200 Microcode\n");
  529. fw_name = FIRMWARE_R200;
  530. } else if ((rdev->family == CHIP_R300) ||
  531. (rdev->family == CHIP_R350) ||
  532. (rdev->family == CHIP_RV350) ||
  533. (rdev->family == CHIP_RV380) ||
  534. (rdev->family == CHIP_RS400) ||
  535. (rdev->family == CHIP_RS480)) {
  536. DRM_INFO("Loading R300 Microcode\n");
  537. fw_name = FIRMWARE_R300;
  538. } else if ((rdev->family == CHIP_R420) ||
  539. (rdev->family == CHIP_R423) ||
  540. (rdev->family == CHIP_RV410)) {
  541. DRM_INFO("Loading R400 Microcode\n");
  542. fw_name = FIRMWARE_R420;
  543. } else if ((rdev->family == CHIP_RS690) ||
  544. (rdev->family == CHIP_RS740)) {
  545. DRM_INFO("Loading RS690/RS740 Microcode\n");
  546. fw_name = FIRMWARE_RS690;
  547. } else if (rdev->family == CHIP_RS600) {
  548. DRM_INFO("Loading RS600 Microcode\n");
  549. fw_name = FIRMWARE_RS600;
  550. } else if ((rdev->family == CHIP_RV515) ||
  551. (rdev->family == CHIP_R520) ||
  552. (rdev->family == CHIP_RV530) ||
  553. (rdev->family == CHIP_R580) ||
  554. (rdev->family == CHIP_RV560) ||
  555. (rdev->family == CHIP_RV570)) {
  556. DRM_INFO("Loading R500 Microcode\n");
  557. fw_name = FIRMWARE_R520;
  558. }
  559. err = request_firmware(&rdev->me_fw, fw_name, &pdev->dev);
  560. platform_device_unregister(pdev);
  561. if (err) {
  562. printk(KERN_ERR "radeon_cp: Failed to load firmware \"%s\"\n",
  563. fw_name);
  564. } else if (rdev->me_fw->size % 8) {
  565. printk(KERN_ERR
  566. "radeon_cp: Bogus length %zu in firmware \"%s\"\n",
  567. rdev->me_fw->size, fw_name);
  568. err = -EINVAL;
  569. release_firmware(rdev->me_fw);
  570. rdev->me_fw = NULL;
  571. }
  572. return err;
  573. }
  574. static void r100_cp_load_microcode(struct radeon_device *rdev)
  575. {
  576. const __be32 *fw_data;
  577. int i, size;
  578. if (r100_gui_wait_for_idle(rdev)) {
  579. printk(KERN_WARNING "Failed to wait GUI idle while "
  580. "programming pipes. Bad things might happen.\n");
  581. }
  582. if (rdev->me_fw) {
  583. size = rdev->me_fw->size / 4;
  584. fw_data = (const __be32 *)&rdev->me_fw->data[0];
  585. WREG32(RADEON_CP_ME_RAM_ADDR, 0);
  586. for (i = 0; i < size; i += 2) {
  587. WREG32(RADEON_CP_ME_RAM_DATAH,
  588. be32_to_cpup(&fw_data[i]));
  589. WREG32(RADEON_CP_ME_RAM_DATAL,
  590. be32_to_cpup(&fw_data[i + 1]));
  591. }
  592. }
  593. }
  594. int r100_cp_init(struct radeon_device *rdev, unsigned ring_size)
  595. {
  596. unsigned rb_bufsz;
  597. unsigned rb_blksz;
  598. unsigned max_fetch;
  599. unsigned pre_write_timer;
  600. unsigned pre_write_limit;
  601. unsigned indirect2_start;
  602. unsigned indirect1_start;
  603. uint32_t tmp;
  604. int r;
  605. if (r100_debugfs_cp_init(rdev)) {
  606. DRM_ERROR("Failed to register debugfs file for CP !\n");
  607. }
  608. /* Reset CP */
  609. tmp = RREG32(RADEON_CP_CSQ_STAT);
  610. if ((tmp & (1 << 31))) {
  611. DRM_INFO("radeon: cp busy (0x%08X) resetting\n", tmp);
  612. WREG32(RADEON_CP_CSQ_MODE, 0);
  613. WREG32(RADEON_CP_CSQ_CNTL, 0);
  614. WREG32(RADEON_RBBM_SOFT_RESET, RADEON_SOFT_RESET_CP);
  615. tmp = RREG32(RADEON_RBBM_SOFT_RESET);
  616. mdelay(2);
  617. WREG32(RADEON_RBBM_SOFT_RESET, 0);
  618. tmp = RREG32(RADEON_RBBM_SOFT_RESET);
  619. mdelay(2);
  620. tmp = RREG32(RADEON_CP_CSQ_STAT);
  621. if ((tmp & (1 << 31))) {
  622. DRM_INFO("radeon: cp reset failed (0x%08X)\n", tmp);
  623. }
  624. } else {
  625. DRM_INFO("radeon: cp idle (0x%08X)\n", tmp);
  626. }
  627. if (!rdev->me_fw) {
  628. r = r100_cp_init_microcode(rdev);
  629. if (r) {
  630. DRM_ERROR("Failed to load firmware!\n");
  631. return r;
  632. }
  633. }
  634. /* Align ring size */
  635. rb_bufsz = drm_order(ring_size / 8);
  636. ring_size = (1 << (rb_bufsz + 1)) * 4;
  637. r100_cp_load_microcode(rdev);
  638. r = radeon_ring_init(rdev, ring_size);
  639. if (r) {
  640. return r;
  641. }
  642. /* Each time the cp read 1024 bytes (16 dword/quadword) update
  643. * the rptr copy in system ram */
  644. rb_blksz = 9;
  645. /* cp will read 128bytes at a time (4 dwords) */
  646. max_fetch = 1;
  647. rdev->cp.align_mask = 16 - 1;
  648. /* Write to CP_RB_WPTR will be delayed for pre_write_timer clocks */
  649. pre_write_timer = 64;
  650. /* Force CP_RB_WPTR write if written more than one time before the
  651. * delay expire
  652. */
  653. pre_write_limit = 0;
  654. /* Setup the cp cache like this (cache size is 96 dwords) :
  655. * RING 0 to 15
  656. * INDIRECT1 16 to 79
  657. * INDIRECT2 80 to 95
  658. * So ring cache size is 16dwords (> (2 * max_fetch = 2 * 4dwords))
  659. * indirect1 cache size is 64dwords (> (2 * max_fetch = 2 * 4dwords))
  660. * indirect2 cache size is 16dwords (> (2 * max_fetch = 2 * 4dwords))
  661. * Idea being that most of the gpu cmd will be through indirect1 buffer
  662. * so it gets the bigger cache.
  663. */
  664. indirect2_start = 80;
  665. indirect1_start = 16;
  666. /* cp setup */
  667. WREG32(0x718, pre_write_timer | (pre_write_limit << 28));
  668. tmp = (REG_SET(RADEON_RB_BUFSZ, rb_bufsz) |
  669. REG_SET(RADEON_RB_BLKSZ, rb_blksz) |
  670. REG_SET(RADEON_MAX_FETCH, max_fetch) |
  671. RADEON_RB_NO_UPDATE);
  672. #ifdef __BIG_ENDIAN
  673. tmp |= RADEON_BUF_SWAP_32BIT;
  674. #endif
  675. WREG32(RADEON_CP_RB_CNTL, tmp);
  676. /* Set ring address */
  677. DRM_INFO("radeon: ring at 0x%016lX\n", (unsigned long)rdev->cp.gpu_addr);
  678. WREG32(RADEON_CP_RB_BASE, rdev->cp.gpu_addr);
  679. /* Force read & write ptr to 0 */
  680. WREG32(RADEON_CP_RB_CNTL, tmp | RADEON_RB_RPTR_WR_ENA);
  681. WREG32(RADEON_CP_RB_RPTR_WR, 0);
  682. WREG32(RADEON_CP_RB_WPTR, 0);
  683. WREG32(RADEON_CP_RB_CNTL, tmp);
  684. udelay(10);
  685. rdev->cp.rptr = RREG32(RADEON_CP_RB_RPTR);
  686. rdev->cp.wptr = RREG32(RADEON_CP_RB_WPTR);
  687. /* protect against crazy HW on resume */
  688. rdev->cp.wptr &= rdev->cp.ptr_mask;
  689. /* Set cp mode to bus mastering & enable cp*/
  690. WREG32(RADEON_CP_CSQ_MODE,
  691. REG_SET(RADEON_INDIRECT2_START, indirect2_start) |
  692. REG_SET(RADEON_INDIRECT1_START, indirect1_start));
  693. WREG32(0x718, 0);
  694. WREG32(0x744, 0x00004D4D);
  695. WREG32(RADEON_CP_CSQ_CNTL, RADEON_CSQ_PRIBM_INDBM);
  696. radeon_ring_start(rdev);
  697. r = radeon_ring_test(rdev);
  698. if (r) {
  699. DRM_ERROR("radeon: cp isn't working (%d).\n", r);
  700. return r;
  701. }
  702. rdev->cp.ready = true;
  703. return 0;
  704. }
  705. void r100_cp_fini(struct radeon_device *rdev)
  706. {
  707. if (r100_cp_wait_for_idle(rdev)) {
  708. DRM_ERROR("Wait for CP idle timeout, shutting down CP.\n");
  709. }
  710. /* Disable ring */
  711. r100_cp_disable(rdev);
  712. radeon_ring_fini(rdev);
  713. DRM_INFO("radeon: cp finalized\n");
  714. }
  715. void r100_cp_disable(struct radeon_device *rdev)
  716. {
  717. /* Disable ring */
  718. rdev->cp.ready = false;
  719. WREG32(RADEON_CP_CSQ_MODE, 0);
  720. WREG32(RADEON_CP_CSQ_CNTL, 0);
  721. if (r100_gui_wait_for_idle(rdev)) {
  722. printk(KERN_WARNING "Failed to wait GUI idle while "
  723. "programming pipes. Bad things might happen.\n");
  724. }
  725. }
  726. int r100_cp_reset(struct radeon_device *rdev)
  727. {
  728. uint32_t tmp;
  729. bool reinit_cp;
  730. int i;
  731. reinit_cp = rdev->cp.ready;
  732. rdev->cp.ready = false;
  733. WREG32(RADEON_CP_CSQ_MODE, 0);
  734. WREG32(RADEON_CP_CSQ_CNTL, 0);
  735. WREG32(RADEON_RBBM_SOFT_RESET, RADEON_SOFT_RESET_CP);
  736. (void)RREG32(RADEON_RBBM_SOFT_RESET);
  737. udelay(200);
  738. WREG32(RADEON_RBBM_SOFT_RESET, 0);
  739. /* Wait to prevent race in RBBM_STATUS */
  740. mdelay(1);
  741. for (i = 0; i < rdev->usec_timeout; i++) {
  742. tmp = RREG32(RADEON_RBBM_STATUS);
  743. if (!(tmp & (1 << 16))) {
  744. DRM_INFO("CP reset succeed (RBBM_STATUS=0x%08X)\n",
  745. tmp);
  746. if (reinit_cp) {
  747. return r100_cp_init(rdev, rdev->cp.ring_size);
  748. }
  749. return 0;
  750. }
  751. DRM_UDELAY(1);
  752. }
  753. tmp = RREG32(RADEON_RBBM_STATUS);
  754. DRM_ERROR("Failed to reset CP (RBBM_STATUS=0x%08X)!\n", tmp);
  755. return -1;
  756. }
  757. void r100_cp_commit(struct radeon_device *rdev)
  758. {
  759. WREG32(RADEON_CP_RB_WPTR, rdev->cp.wptr);
  760. (void)RREG32(RADEON_CP_RB_WPTR);
  761. }
  762. /*
  763. * CS functions
  764. */
  765. int r100_cs_parse_packet0(struct radeon_cs_parser *p,
  766. struct radeon_cs_packet *pkt,
  767. const unsigned *auth, unsigned n,
  768. radeon_packet0_check_t check)
  769. {
  770. unsigned reg;
  771. unsigned i, j, m;
  772. unsigned idx;
  773. int r;
  774. idx = pkt->idx + 1;
  775. reg = pkt->reg;
  776. /* Check that register fall into register range
  777. * determined by the number of entry (n) in the
  778. * safe register bitmap.
  779. */
  780. if (pkt->one_reg_wr) {
  781. if ((reg >> 7) > n) {
  782. return -EINVAL;
  783. }
  784. } else {
  785. if (((reg + (pkt->count << 2)) >> 7) > n) {
  786. return -EINVAL;
  787. }
  788. }
  789. for (i = 0; i <= pkt->count; i++, idx++) {
  790. j = (reg >> 7);
  791. m = 1 << ((reg >> 2) & 31);
  792. if (auth[j] & m) {
  793. r = check(p, pkt, idx, reg);
  794. if (r) {
  795. return r;
  796. }
  797. }
  798. if (pkt->one_reg_wr) {
  799. if (!(auth[j] & m)) {
  800. break;
  801. }
  802. } else {
  803. reg += 4;
  804. }
  805. }
  806. return 0;
  807. }
  808. void r100_cs_dump_packet(struct radeon_cs_parser *p,
  809. struct radeon_cs_packet *pkt)
  810. {
  811. volatile uint32_t *ib;
  812. unsigned i;
  813. unsigned idx;
  814. ib = p->ib->ptr;
  815. idx = pkt->idx;
  816. for (i = 0; i <= (pkt->count + 1); i++, idx++) {
  817. DRM_INFO("ib[%d]=0x%08X\n", idx, ib[idx]);
  818. }
  819. }
  820. /**
  821. * r100_cs_packet_parse() - parse cp packet and point ib index to next packet
  822. * @parser: parser structure holding parsing context.
  823. * @pkt: where to store packet informations
  824. *
  825. * Assume that chunk_ib_index is properly set. Will return -EINVAL
  826. * if packet is bigger than remaining ib size. or if packets is unknown.
  827. **/
  828. int r100_cs_packet_parse(struct radeon_cs_parser *p,
  829. struct radeon_cs_packet *pkt,
  830. unsigned idx)
  831. {
  832. struct radeon_cs_chunk *ib_chunk = &p->chunks[p->chunk_ib_idx];
  833. uint32_t header;
  834. if (idx >= ib_chunk->length_dw) {
  835. DRM_ERROR("Can not parse packet at %d after CS end %d !\n",
  836. idx, ib_chunk->length_dw);
  837. return -EINVAL;
  838. }
  839. header = radeon_get_ib_value(p, idx);
  840. pkt->idx = idx;
  841. pkt->type = CP_PACKET_GET_TYPE(header);
  842. pkt->count = CP_PACKET_GET_COUNT(header);
  843. switch (pkt->type) {
  844. case PACKET_TYPE0:
  845. pkt->reg = CP_PACKET0_GET_REG(header);
  846. pkt->one_reg_wr = CP_PACKET0_GET_ONE_REG_WR(header);
  847. break;
  848. case PACKET_TYPE3:
  849. pkt->opcode = CP_PACKET3_GET_OPCODE(header);
  850. break;
  851. case PACKET_TYPE2:
  852. pkt->count = -1;
  853. break;
  854. default:
  855. DRM_ERROR("Unknown packet type %d at %d !\n", pkt->type, idx);
  856. return -EINVAL;
  857. }
  858. if ((pkt->count + 1 + pkt->idx) >= ib_chunk->length_dw) {
  859. DRM_ERROR("Packet (%d:%d:%d) end after CS buffer (%d) !\n",
  860. pkt->idx, pkt->type, pkt->count, ib_chunk->length_dw);
  861. return -EINVAL;
  862. }
  863. return 0;
  864. }
  865. /**
  866. * r100_cs_packet_next_vline() - parse userspace VLINE packet
  867. * @parser: parser structure holding parsing context.
  868. *
  869. * Userspace sends a special sequence for VLINE waits.
  870. * PACKET0 - VLINE_START_END + value
  871. * PACKET0 - WAIT_UNTIL +_value
  872. * RELOC (P3) - crtc_id in reloc.
  873. *
  874. * This function parses this and relocates the VLINE START END
  875. * and WAIT UNTIL packets to the correct crtc.
  876. * It also detects a switched off crtc and nulls out the
  877. * wait in that case.
  878. */
  879. int r100_cs_packet_parse_vline(struct radeon_cs_parser *p)
  880. {
  881. struct drm_mode_object *obj;
  882. struct drm_crtc *crtc;
  883. struct radeon_crtc *radeon_crtc;
  884. struct radeon_cs_packet p3reloc, waitreloc;
  885. int crtc_id;
  886. int r;
  887. uint32_t header, h_idx, reg;
  888. volatile uint32_t *ib;
  889. ib = p->ib->ptr;
  890. /* parse the wait until */
  891. r = r100_cs_packet_parse(p, &waitreloc, p->idx);
  892. if (r)
  893. return r;
  894. /* check its a wait until and only 1 count */
  895. if (waitreloc.reg != RADEON_WAIT_UNTIL ||
  896. waitreloc.count != 0) {
  897. DRM_ERROR("vline wait had illegal wait until segment\n");
  898. r = -EINVAL;
  899. return r;
  900. }
  901. if (radeon_get_ib_value(p, waitreloc.idx + 1) != RADEON_WAIT_CRTC_VLINE) {
  902. DRM_ERROR("vline wait had illegal wait until\n");
  903. r = -EINVAL;
  904. return r;
  905. }
  906. /* jump over the NOP */
  907. r = r100_cs_packet_parse(p, &p3reloc, p->idx + waitreloc.count + 2);
  908. if (r)
  909. return r;
  910. h_idx = p->idx - 2;
  911. p->idx += waitreloc.count + 2;
  912. p->idx += p3reloc.count + 2;
  913. header = radeon_get_ib_value(p, h_idx);
  914. crtc_id = radeon_get_ib_value(p, h_idx + 5);
  915. reg = CP_PACKET0_GET_REG(header);
  916. mutex_lock(&p->rdev->ddev->mode_config.mutex);
  917. obj = drm_mode_object_find(p->rdev->ddev, crtc_id, DRM_MODE_OBJECT_CRTC);
  918. if (!obj) {
  919. DRM_ERROR("cannot find crtc %d\n", crtc_id);
  920. r = -EINVAL;
  921. goto out;
  922. }
  923. crtc = obj_to_crtc(obj);
  924. radeon_crtc = to_radeon_crtc(crtc);
  925. crtc_id = radeon_crtc->crtc_id;
  926. if (!crtc->enabled) {
  927. /* if the CRTC isn't enabled - we need to nop out the wait until */
  928. ib[h_idx + 2] = PACKET2(0);
  929. ib[h_idx + 3] = PACKET2(0);
  930. } else if (crtc_id == 1) {
  931. switch (reg) {
  932. case AVIVO_D1MODE_VLINE_START_END:
  933. header &= ~R300_CP_PACKET0_REG_MASK;
  934. header |= AVIVO_D2MODE_VLINE_START_END >> 2;
  935. break;
  936. case RADEON_CRTC_GUI_TRIG_VLINE:
  937. header &= ~R300_CP_PACKET0_REG_MASK;
  938. header |= RADEON_CRTC2_GUI_TRIG_VLINE >> 2;
  939. break;
  940. default:
  941. DRM_ERROR("unknown crtc reloc\n");
  942. r = -EINVAL;
  943. goto out;
  944. }
  945. ib[h_idx] = header;
  946. ib[h_idx + 3] |= RADEON_ENG_DISPLAY_SELECT_CRTC1;
  947. }
  948. out:
  949. mutex_unlock(&p->rdev->ddev->mode_config.mutex);
  950. return r;
  951. }
  952. /**
  953. * r100_cs_packet_next_reloc() - parse next packet which should be reloc packet3
  954. * @parser: parser structure holding parsing context.
  955. * @data: pointer to relocation data
  956. * @offset_start: starting offset
  957. * @offset_mask: offset mask (to align start offset on)
  958. * @reloc: reloc informations
  959. *
  960. * Check next packet is relocation packet3, do bo validation and compute
  961. * GPU offset using the provided start.
  962. **/
  963. int r100_cs_packet_next_reloc(struct radeon_cs_parser *p,
  964. struct radeon_cs_reloc **cs_reloc)
  965. {
  966. struct radeon_cs_chunk *relocs_chunk;
  967. struct radeon_cs_packet p3reloc;
  968. unsigned idx;
  969. int r;
  970. if (p->chunk_relocs_idx == -1) {
  971. DRM_ERROR("No relocation chunk !\n");
  972. return -EINVAL;
  973. }
  974. *cs_reloc = NULL;
  975. relocs_chunk = &p->chunks[p->chunk_relocs_idx];
  976. r = r100_cs_packet_parse(p, &p3reloc, p->idx);
  977. if (r) {
  978. return r;
  979. }
  980. p->idx += p3reloc.count + 2;
  981. if (p3reloc.type != PACKET_TYPE3 || p3reloc.opcode != PACKET3_NOP) {
  982. DRM_ERROR("No packet3 for relocation for packet at %d.\n",
  983. p3reloc.idx);
  984. r100_cs_dump_packet(p, &p3reloc);
  985. return -EINVAL;
  986. }
  987. idx = radeon_get_ib_value(p, p3reloc.idx + 1);
  988. if (idx >= relocs_chunk->length_dw) {
  989. DRM_ERROR("Relocs at %d after relocations chunk end %d !\n",
  990. idx, relocs_chunk->length_dw);
  991. r100_cs_dump_packet(p, &p3reloc);
  992. return -EINVAL;
  993. }
  994. /* FIXME: we assume reloc size is 4 dwords */
  995. *cs_reloc = p->relocs_ptr[(idx / 4)];
  996. return 0;
  997. }
  998. static int r100_get_vtx_size(uint32_t vtx_fmt)
  999. {
  1000. int vtx_size;
  1001. vtx_size = 2;
  1002. /* ordered according to bits in spec */
  1003. if (vtx_fmt & RADEON_SE_VTX_FMT_W0)
  1004. vtx_size++;
  1005. if (vtx_fmt & RADEON_SE_VTX_FMT_FPCOLOR)
  1006. vtx_size += 3;
  1007. if (vtx_fmt & RADEON_SE_VTX_FMT_FPALPHA)
  1008. vtx_size++;
  1009. if (vtx_fmt & RADEON_SE_VTX_FMT_PKCOLOR)
  1010. vtx_size++;
  1011. if (vtx_fmt & RADEON_SE_VTX_FMT_FPSPEC)
  1012. vtx_size += 3;
  1013. if (vtx_fmt & RADEON_SE_VTX_FMT_FPFOG)
  1014. vtx_size++;
  1015. if (vtx_fmt & RADEON_SE_VTX_FMT_PKSPEC)
  1016. vtx_size++;
  1017. if (vtx_fmt & RADEON_SE_VTX_FMT_ST0)
  1018. vtx_size += 2;
  1019. if (vtx_fmt & RADEON_SE_VTX_FMT_ST1)
  1020. vtx_size += 2;
  1021. if (vtx_fmt & RADEON_SE_VTX_FMT_Q1)
  1022. vtx_size++;
  1023. if (vtx_fmt & RADEON_SE_VTX_FMT_ST2)
  1024. vtx_size += 2;
  1025. if (vtx_fmt & RADEON_SE_VTX_FMT_Q2)
  1026. vtx_size++;
  1027. if (vtx_fmt & RADEON_SE_VTX_FMT_ST3)
  1028. vtx_size += 2;
  1029. if (vtx_fmt & RADEON_SE_VTX_FMT_Q3)
  1030. vtx_size++;
  1031. if (vtx_fmt & RADEON_SE_VTX_FMT_Q0)
  1032. vtx_size++;
  1033. /* blend weight */
  1034. if (vtx_fmt & (0x7 << 15))
  1035. vtx_size += (vtx_fmt >> 15) & 0x7;
  1036. if (vtx_fmt & RADEON_SE_VTX_FMT_N0)
  1037. vtx_size += 3;
  1038. if (vtx_fmt & RADEON_SE_VTX_FMT_XY1)
  1039. vtx_size += 2;
  1040. if (vtx_fmt & RADEON_SE_VTX_FMT_Z1)
  1041. vtx_size++;
  1042. if (vtx_fmt & RADEON_SE_VTX_FMT_W1)
  1043. vtx_size++;
  1044. if (vtx_fmt & RADEON_SE_VTX_FMT_N1)
  1045. vtx_size++;
  1046. if (vtx_fmt & RADEON_SE_VTX_FMT_Z)
  1047. vtx_size++;
  1048. return vtx_size;
  1049. }
  1050. static int r100_packet0_check(struct radeon_cs_parser *p,
  1051. struct radeon_cs_packet *pkt,
  1052. unsigned idx, unsigned reg)
  1053. {
  1054. struct radeon_cs_reloc *reloc;
  1055. struct r100_cs_track *track;
  1056. volatile uint32_t *ib;
  1057. uint32_t tmp;
  1058. int r;
  1059. int i, face;
  1060. u32 tile_flags = 0;
  1061. u32 idx_value;
  1062. ib = p->ib->ptr;
  1063. track = (struct r100_cs_track *)p->track;
  1064. idx_value = radeon_get_ib_value(p, idx);
  1065. switch (reg) {
  1066. case RADEON_CRTC_GUI_TRIG_VLINE:
  1067. r = r100_cs_packet_parse_vline(p);
  1068. if (r) {
  1069. DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
  1070. idx, reg);
  1071. r100_cs_dump_packet(p, pkt);
  1072. return r;
  1073. }
  1074. break;
  1075. /* FIXME: only allow PACKET3 blit? easier to check for out of
  1076. * range access */
  1077. case RADEON_DST_PITCH_OFFSET:
  1078. case RADEON_SRC_PITCH_OFFSET:
  1079. r = r100_reloc_pitch_offset(p, pkt, idx, reg);
  1080. if (r)
  1081. return r;
  1082. break;
  1083. case RADEON_RB3D_DEPTHOFFSET:
  1084. r = r100_cs_packet_next_reloc(p, &reloc);
  1085. if (r) {
  1086. DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
  1087. idx, reg);
  1088. r100_cs_dump_packet(p, pkt);
  1089. return r;
  1090. }
  1091. track->zb.robj = reloc->robj;
  1092. track->zb.offset = idx_value;
  1093. ib[idx] = idx_value + ((u32)reloc->lobj.gpu_offset);
  1094. break;
  1095. case RADEON_RB3D_COLOROFFSET:
  1096. r = r100_cs_packet_next_reloc(p, &reloc);
  1097. if (r) {
  1098. DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
  1099. idx, reg);
  1100. r100_cs_dump_packet(p, pkt);
  1101. return r;
  1102. }
  1103. track->cb[0].robj = reloc->robj;
  1104. track->cb[0].offset = idx_value;
  1105. ib[idx] = idx_value + ((u32)reloc->lobj.gpu_offset);
  1106. break;
  1107. case RADEON_PP_TXOFFSET_0:
  1108. case RADEON_PP_TXOFFSET_1:
  1109. case RADEON_PP_TXOFFSET_2:
  1110. i = (reg - RADEON_PP_TXOFFSET_0) / 24;
  1111. r = r100_cs_packet_next_reloc(p, &reloc);
  1112. if (r) {
  1113. DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
  1114. idx, reg);
  1115. r100_cs_dump_packet(p, pkt);
  1116. return r;
  1117. }
  1118. ib[idx] = idx_value + ((u32)reloc->lobj.gpu_offset);
  1119. track->textures[i].robj = reloc->robj;
  1120. break;
  1121. case RADEON_PP_CUBIC_OFFSET_T0_0:
  1122. case RADEON_PP_CUBIC_OFFSET_T0_1:
  1123. case RADEON_PP_CUBIC_OFFSET_T0_2:
  1124. case RADEON_PP_CUBIC_OFFSET_T0_3:
  1125. case RADEON_PP_CUBIC_OFFSET_T0_4:
  1126. i = (reg - RADEON_PP_CUBIC_OFFSET_T0_0) / 4;
  1127. r = r100_cs_packet_next_reloc(p, &reloc);
  1128. if (r) {
  1129. DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
  1130. idx, reg);
  1131. r100_cs_dump_packet(p, pkt);
  1132. return r;
  1133. }
  1134. track->textures[0].cube_info[i].offset = idx_value;
  1135. ib[idx] = idx_value + ((u32)reloc->lobj.gpu_offset);
  1136. track->textures[0].cube_info[i].robj = reloc->robj;
  1137. break;
  1138. case RADEON_PP_CUBIC_OFFSET_T1_0:
  1139. case RADEON_PP_CUBIC_OFFSET_T1_1:
  1140. case RADEON_PP_CUBIC_OFFSET_T1_2:
  1141. case RADEON_PP_CUBIC_OFFSET_T1_3:
  1142. case RADEON_PP_CUBIC_OFFSET_T1_4:
  1143. i = (reg - RADEON_PP_CUBIC_OFFSET_T1_0) / 4;
  1144. r = r100_cs_packet_next_reloc(p, &reloc);
  1145. if (r) {
  1146. DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
  1147. idx, reg);
  1148. r100_cs_dump_packet(p, pkt);
  1149. return r;
  1150. }
  1151. track->textures[1].cube_info[i].offset = idx_value;
  1152. ib[idx] = idx_value + ((u32)reloc->lobj.gpu_offset);
  1153. track->textures[1].cube_info[i].robj = reloc->robj;
  1154. break;
  1155. case RADEON_PP_CUBIC_OFFSET_T2_0:
  1156. case RADEON_PP_CUBIC_OFFSET_T2_1:
  1157. case RADEON_PP_CUBIC_OFFSET_T2_2:
  1158. case RADEON_PP_CUBIC_OFFSET_T2_3:
  1159. case RADEON_PP_CUBIC_OFFSET_T2_4:
  1160. i = (reg - RADEON_PP_CUBIC_OFFSET_T2_0) / 4;
  1161. r = r100_cs_packet_next_reloc(p, &reloc);
  1162. if (r) {
  1163. DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
  1164. idx, reg);
  1165. r100_cs_dump_packet(p, pkt);
  1166. return r;
  1167. }
  1168. track->textures[2].cube_info[i].offset = idx_value;
  1169. ib[idx] = idx_value + ((u32)reloc->lobj.gpu_offset);
  1170. track->textures[2].cube_info[i].robj = reloc->robj;
  1171. break;
  1172. case RADEON_RE_WIDTH_HEIGHT:
  1173. track->maxy = ((idx_value >> 16) & 0x7FF);
  1174. break;
  1175. case RADEON_RB3D_COLORPITCH:
  1176. r = r100_cs_packet_next_reloc(p, &reloc);
  1177. if (r) {
  1178. DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
  1179. idx, reg);
  1180. r100_cs_dump_packet(p, pkt);
  1181. return r;
  1182. }
  1183. if (reloc->lobj.tiling_flags & RADEON_TILING_MACRO)
  1184. tile_flags |= RADEON_COLOR_TILE_ENABLE;
  1185. if (reloc->lobj.tiling_flags & RADEON_TILING_MICRO)
  1186. tile_flags |= RADEON_COLOR_MICROTILE_ENABLE;
  1187. tmp = idx_value & ~(0x7 << 16);
  1188. tmp |= tile_flags;
  1189. ib[idx] = tmp;
  1190. track->cb[0].pitch = idx_value & RADEON_COLORPITCH_MASK;
  1191. break;
  1192. case RADEON_RB3D_DEPTHPITCH:
  1193. track->zb.pitch = idx_value & RADEON_DEPTHPITCH_MASK;
  1194. break;
  1195. case RADEON_RB3D_CNTL:
  1196. switch ((idx_value >> RADEON_RB3D_COLOR_FORMAT_SHIFT) & 0x1f) {
  1197. case 7:
  1198. case 8:
  1199. case 9:
  1200. case 11:
  1201. case 12:
  1202. track->cb[0].cpp = 1;
  1203. break;
  1204. case 3:
  1205. case 4:
  1206. case 15:
  1207. track->cb[0].cpp = 2;
  1208. break;
  1209. case 6:
  1210. track->cb[0].cpp = 4;
  1211. break;
  1212. default:
  1213. DRM_ERROR("Invalid color buffer format (%d) !\n",
  1214. ((idx_value >> RADEON_RB3D_COLOR_FORMAT_SHIFT) & 0x1f));
  1215. return -EINVAL;
  1216. }
  1217. track->z_enabled = !!(idx_value & RADEON_Z_ENABLE);
  1218. break;
  1219. case RADEON_RB3D_ZSTENCILCNTL:
  1220. switch (idx_value & 0xf) {
  1221. case 0:
  1222. track->zb.cpp = 2;
  1223. break;
  1224. case 2:
  1225. case 3:
  1226. case 4:
  1227. case 5:
  1228. case 9:
  1229. case 11:
  1230. track->zb.cpp = 4;
  1231. break;
  1232. default:
  1233. break;
  1234. }
  1235. break;
  1236. case RADEON_RB3D_ZPASS_ADDR:
  1237. r = r100_cs_packet_next_reloc(p, &reloc);
  1238. if (r) {
  1239. DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
  1240. idx, reg);
  1241. r100_cs_dump_packet(p, pkt);
  1242. return r;
  1243. }
  1244. ib[idx] = idx_value + ((u32)reloc->lobj.gpu_offset);
  1245. break;
  1246. case RADEON_PP_CNTL:
  1247. {
  1248. uint32_t temp = idx_value >> 4;
  1249. for (i = 0; i < track->num_texture; i++)
  1250. track->textures[i].enabled = !!(temp & (1 << i));
  1251. }
  1252. break;
  1253. case RADEON_SE_VF_CNTL:
  1254. track->vap_vf_cntl = idx_value;
  1255. break;
  1256. case RADEON_SE_VTX_FMT:
  1257. track->vtx_size = r100_get_vtx_size(idx_value);
  1258. break;
  1259. case RADEON_PP_TEX_SIZE_0:
  1260. case RADEON_PP_TEX_SIZE_1:
  1261. case RADEON_PP_TEX_SIZE_2:
  1262. i = (reg - RADEON_PP_TEX_SIZE_0) / 8;
  1263. track->textures[i].width = (idx_value & RADEON_TEX_USIZE_MASK) + 1;
  1264. track->textures[i].height = ((idx_value & RADEON_TEX_VSIZE_MASK) >> RADEON_TEX_VSIZE_SHIFT) + 1;
  1265. break;
  1266. case RADEON_PP_TEX_PITCH_0:
  1267. case RADEON_PP_TEX_PITCH_1:
  1268. case RADEON_PP_TEX_PITCH_2:
  1269. i = (reg - RADEON_PP_TEX_PITCH_0) / 8;
  1270. track->textures[i].pitch = idx_value + 32;
  1271. break;
  1272. case RADEON_PP_TXFILTER_0:
  1273. case RADEON_PP_TXFILTER_1:
  1274. case RADEON_PP_TXFILTER_2:
  1275. i = (reg - RADEON_PP_TXFILTER_0) / 24;
  1276. track->textures[i].num_levels = ((idx_value & RADEON_MAX_MIP_LEVEL_MASK)
  1277. >> RADEON_MAX_MIP_LEVEL_SHIFT);
  1278. tmp = (idx_value >> 23) & 0x7;
  1279. if (tmp == 2 || tmp == 6)
  1280. track->textures[i].roundup_w = false;
  1281. tmp = (idx_value >> 27) & 0x7;
  1282. if (tmp == 2 || tmp == 6)
  1283. track->textures[i].roundup_h = false;
  1284. break;
  1285. case RADEON_PP_TXFORMAT_0:
  1286. case RADEON_PP_TXFORMAT_1:
  1287. case RADEON_PP_TXFORMAT_2:
  1288. i = (reg - RADEON_PP_TXFORMAT_0) / 24;
  1289. if (idx_value & RADEON_TXFORMAT_NON_POWER2) {
  1290. track->textures[i].use_pitch = 1;
  1291. } else {
  1292. track->textures[i].use_pitch = 0;
  1293. track->textures[i].width = 1 << ((idx_value >> RADEON_TXFORMAT_WIDTH_SHIFT) & RADEON_TXFORMAT_WIDTH_MASK);
  1294. track->textures[i].height = 1 << ((idx_value >> RADEON_TXFORMAT_HEIGHT_SHIFT) & RADEON_TXFORMAT_HEIGHT_MASK);
  1295. }
  1296. if (idx_value & RADEON_TXFORMAT_CUBIC_MAP_ENABLE)
  1297. track->textures[i].tex_coord_type = 2;
  1298. switch ((idx_value & RADEON_TXFORMAT_FORMAT_MASK)) {
  1299. case RADEON_TXFORMAT_I8:
  1300. case RADEON_TXFORMAT_RGB332:
  1301. case RADEON_TXFORMAT_Y8:
  1302. track->textures[i].cpp = 1;
  1303. break;
  1304. case RADEON_TXFORMAT_AI88:
  1305. case RADEON_TXFORMAT_ARGB1555:
  1306. case RADEON_TXFORMAT_RGB565:
  1307. case RADEON_TXFORMAT_ARGB4444:
  1308. case RADEON_TXFORMAT_VYUY422:
  1309. case RADEON_TXFORMAT_YVYU422:
  1310. case RADEON_TXFORMAT_SHADOW16:
  1311. case RADEON_TXFORMAT_LDUDV655:
  1312. case RADEON_TXFORMAT_DUDV88:
  1313. track->textures[i].cpp = 2;
  1314. break;
  1315. case RADEON_TXFORMAT_ARGB8888:
  1316. case RADEON_TXFORMAT_RGBA8888:
  1317. case RADEON_TXFORMAT_SHADOW32:
  1318. case RADEON_TXFORMAT_LDUDUV8888:
  1319. track->textures[i].cpp = 4;
  1320. break;
  1321. case RADEON_TXFORMAT_DXT1:
  1322. track->textures[i].cpp = 1;
  1323. track->textures[i].compress_format = R100_TRACK_COMP_DXT1;
  1324. break;
  1325. case RADEON_TXFORMAT_DXT23:
  1326. case RADEON_TXFORMAT_DXT45:
  1327. track->textures[i].cpp = 1;
  1328. track->textures[i].compress_format = R100_TRACK_COMP_DXT35;
  1329. break;
  1330. }
  1331. track->textures[i].cube_info[4].width = 1 << ((idx_value >> 16) & 0xf);
  1332. track->textures[i].cube_info[4].height = 1 << ((idx_value >> 20) & 0xf);
  1333. break;
  1334. case RADEON_PP_CUBIC_FACES_0:
  1335. case RADEON_PP_CUBIC_FACES_1:
  1336. case RADEON_PP_CUBIC_FACES_2:
  1337. tmp = idx_value;
  1338. i = (reg - RADEON_PP_CUBIC_FACES_0) / 4;
  1339. for (face = 0; face < 4; face++) {
  1340. track->textures[i].cube_info[face].width = 1 << ((tmp >> (face * 8)) & 0xf);
  1341. track->textures[i].cube_info[face].height = 1 << ((tmp >> ((face * 8) + 4)) & 0xf);
  1342. }
  1343. break;
  1344. default:
  1345. printk(KERN_ERR "Forbidden register 0x%04X in cs at %d\n",
  1346. reg, idx);
  1347. return -EINVAL;
  1348. }
  1349. return 0;
  1350. }
  1351. int r100_cs_track_check_pkt3_indx_buffer(struct radeon_cs_parser *p,
  1352. struct radeon_cs_packet *pkt,
  1353. struct radeon_bo *robj)
  1354. {
  1355. unsigned idx;
  1356. u32 value;
  1357. idx = pkt->idx + 1;
  1358. value = radeon_get_ib_value(p, idx + 2);
  1359. if ((value + 1) > radeon_bo_size(robj)) {
  1360. DRM_ERROR("[drm] Buffer too small for PACKET3 INDX_BUFFER "
  1361. "(need %u have %lu) !\n",
  1362. value + 1,
  1363. radeon_bo_size(robj));
  1364. return -EINVAL;
  1365. }
  1366. return 0;
  1367. }
  1368. static int r100_packet3_check(struct radeon_cs_parser *p,
  1369. struct radeon_cs_packet *pkt)
  1370. {
  1371. struct radeon_cs_reloc *reloc;
  1372. struct r100_cs_track *track;
  1373. unsigned idx;
  1374. volatile uint32_t *ib;
  1375. int r;
  1376. ib = p->ib->ptr;
  1377. idx = pkt->idx + 1;
  1378. track = (struct r100_cs_track *)p->track;
  1379. switch (pkt->opcode) {
  1380. case PACKET3_3D_LOAD_VBPNTR:
  1381. r = r100_packet3_load_vbpntr(p, pkt, idx);
  1382. if (r)
  1383. return r;
  1384. break;
  1385. case PACKET3_INDX_BUFFER:
  1386. r = r100_cs_packet_next_reloc(p, &reloc);
  1387. if (r) {
  1388. DRM_ERROR("No reloc for packet3 %d\n", pkt->opcode);
  1389. r100_cs_dump_packet(p, pkt);
  1390. return r;
  1391. }
  1392. ib[idx+1] = radeon_get_ib_value(p, idx+1) + ((u32)reloc->lobj.gpu_offset);
  1393. r = r100_cs_track_check_pkt3_indx_buffer(p, pkt, reloc->robj);
  1394. if (r) {
  1395. return r;
  1396. }
  1397. break;
  1398. case 0x23:
  1399. /* 3D_RNDR_GEN_INDX_PRIM on r100/r200 */
  1400. r = r100_cs_packet_next_reloc(p, &reloc);
  1401. if (r) {
  1402. DRM_ERROR("No reloc for packet3 %d\n", pkt->opcode);
  1403. r100_cs_dump_packet(p, pkt);
  1404. return r;
  1405. }
  1406. ib[idx] = radeon_get_ib_value(p, idx) + ((u32)reloc->lobj.gpu_offset);
  1407. track->num_arrays = 1;
  1408. track->vtx_size = r100_get_vtx_size(radeon_get_ib_value(p, idx + 2));
  1409. track->arrays[0].robj = reloc->robj;
  1410. track->arrays[0].esize = track->vtx_size;
  1411. track->max_indx = radeon_get_ib_value(p, idx+1);
  1412. track->vap_vf_cntl = radeon_get_ib_value(p, idx+3);
  1413. track->immd_dwords = pkt->count - 1;
  1414. r = r100_cs_track_check(p->rdev, track);
  1415. if (r)
  1416. return r;
  1417. break;
  1418. case PACKET3_3D_DRAW_IMMD:
  1419. if (((radeon_get_ib_value(p, idx + 1) >> 4) & 0x3) != 3) {
  1420. DRM_ERROR("PRIM_WALK must be 3 for IMMD draw\n");
  1421. return -EINVAL;
  1422. }
  1423. track->vtx_size = r100_get_vtx_size(radeon_get_ib_value(p, idx + 0));
  1424. track->vap_vf_cntl = radeon_get_ib_value(p, idx + 1);
  1425. track->immd_dwords = pkt->count - 1;
  1426. r = r100_cs_track_check(p->rdev, track);
  1427. if (r)
  1428. return r;
  1429. break;
  1430. /* triggers drawing using in-packet vertex data */
  1431. case PACKET3_3D_DRAW_IMMD_2:
  1432. if (((radeon_get_ib_value(p, idx) >> 4) & 0x3) != 3) {
  1433. DRM_ERROR("PRIM_WALK must be 3 for IMMD draw\n");
  1434. return -EINVAL;
  1435. }
  1436. track->vap_vf_cntl = radeon_get_ib_value(p, idx);
  1437. track->immd_dwords = pkt->count;
  1438. r = r100_cs_track_check(p->rdev, track);
  1439. if (r)
  1440. return r;
  1441. break;
  1442. /* triggers drawing using in-packet vertex data */
  1443. case PACKET3_3D_DRAW_VBUF_2:
  1444. track->vap_vf_cntl = radeon_get_ib_value(p, idx);
  1445. r = r100_cs_track_check(p->rdev, track);
  1446. if (r)
  1447. return r;
  1448. break;
  1449. /* triggers drawing of vertex buffers setup elsewhere */
  1450. case PACKET3_3D_DRAW_INDX_2:
  1451. track->vap_vf_cntl = radeon_get_ib_value(p, idx);
  1452. r = r100_cs_track_check(p->rdev, track);
  1453. if (r)
  1454. return r;
  1455. break;
  1456. /* triggers drawing using indices to vertex buffer */
  1457. case PACKET3_3D_DRAW_VBUF:
  1458. track->vap_vf_cntl = radeon_get_ib_value(p, idx + 1);
  1459. r = r100_cs_track_check(p->rdev, track);
  1460. if (r)
  1461. return r;
  1462. break;
  1463. /* triggers drawing of vertex buffers setup elsewhere */
  1464. case PACKET3_3D_DRAW_INDX:
  1465. track->vap_vf_cntl = radeon_get_ib_value(p, idx + 1);
  1466. r = r100_cs_track_check(p->rdev, track);
  1467. if (r)
  1468. return r;
  1469. break;
  1470. /* triggers drawing using indices to vertex buffer */
  1471. case PACKET3_NOP:
  1472. break;
  1473. default:
  1474. DRM_ERROR("Packet3 opcode %x not supported\n", pkt->opcode);
  1475. return -EINVAL;
  1476. }
  1477. return 0;
  1478. }
  1479. int r100_cs_parse(struct radeon_cs_parser *p)
  1480. {
  1481. struct radeon_cs_packet pkt;
  1482. struct r100_cs_track *track;
  1483. int r;
  1484. track = kzalloc(sizeof(*track), GFP_KERNEL);
  1485. r100_cs_track_clear(p->rdev, track);
  1486. p->track = track;
  1487. do {
  1488. r = r100_cs_packet_parse(p, &pkt, p->idx);
  1489. if (r) {
  1490. return r;
  1491. }
  1492. p->idx += pkt.count + 2;
  1493. switch (pkt.type) {
  1494. case PACKET_TYPE0:
  1495. if (p->rdev->family >= CHIP_R200)
  1496. r = r100_cs_parse_packet0(p, &pkt,
  1497. p->rdev->config.r100.reg_safe_bm,
  1498. p->rdev->config.r100.reg_safe_bm_size,
  1499. &r200_packet0_check);
  1500. else
  1501. r = r100_cs_parse_packet0(p, &pkt,
  1502. p->rdev->config.r100.reg_safe_bm,
  1503. p->rdev->config.r100.reg_safe_bm_size,
  1504. &r100_packet0_check);
  1505. break;
  1506. case PACKET_TYPE2:
  1507. break;
  1508. case PACKET_TYPE3:
  1509. r = r100_packet3_check(p, &pkt);
  1510. break;
  1511. default:
  1512. DRM_ERROR("Unknown packet type %d !\n",
  1513. pkt.type);
  1514. return -EINVAL;
  1515. }
  1516. if (r) {
  1517. return r;
  1518. }
  1519. } while (p->idx < p->chunks[p->chunk_ib_idx].length_dw);
  1520. return 0;
  1521. }
  1522. /*
  1523. * Global GPU functions
  1524. */
  1525. void r100_errata(struct radeon_device *rdev)
  1526. {
  1527. rdev->pll_errata = 0;
  1528. if (rdev->family == CHIP_RV200 || rdev->family == CHIP_RS200) {
  1529. rdev->pll_errata |= CHIP_ERRATA_PLL_DUMMYREADS;
  1530. }
  1531. if (rdev->family == CHIP_RV100 ||
  1532. rdev->family == CHIP_RS100 ||
  1533. rdev->family == CHIP_RS200) {
  1534. rdev->pll_errata |= CHIP_ERRATA_PLL_DELAY;
  1535. }
  1536. }
  1537. /* Wait for vertical sync on primary CRTC */
  1538. void r100_gpu_wait_for_vsync(struct radeon_device *rdev)
  1539. {
  1540. uint32_t crtc_gen_cntl, tmp;
  1541. int i;
  1542. crtc_gen_cntl = RREG32(RADEON_CRTC_GEN_CNTL);
  1543. if ((crtc_gen_cntl & RADEON_CRTC_DISP_REQ_EN_B) ||
  1544. !(crtc_gen_cntl & RADEON_CRTC_EN)) {
  1545. return;
  1546. }
  1547. /* Clear the CRTC_VBLANK_SAVE bit */
  1548. WREG32(RADEON_CRTC_STATUS, RADEON_CRTC_VBLANK_SAVE_CLEAR);
  1549. for (i = 0; i < rdev->usec_timeout; i++) {
  1550. tmp = RREG32(RADEON_CRTC_STATUS);
  1551. if (tmp & RADEON_CRTC_VBLANK_SAVE) {
  1552. return;
  1553. }
  1554. DRM_UDELAY(1);
  1555. }
  1556. }
  1557. /* Wait for vertical sync on secondary CRTC */
  1558. void r100_gpu_wait_for_vsync2(struct radeon_device *rdev)
  1559. {
  1560. uint32_t crtc2_gen_cntl, tmp;
  1561. int i;
  1562. crtc2_gen_cntl = RREG32(RADEON_CRTC2_GEN_CNTL);
  1563. if ((crtc2_gen_cntl & RADEON_CRTC2_DISP_REQ_EN_B) ||
  1564. !(crtc2_gen_cntl & RADEON_CRTC2_EN))
  1565. return;
  1566. /* Clear the CRTC_VBLANK_SAVE bit */
  1567. WREG32(RADEON_CRTC2_STATUS, RADEON_CRTC2_VBLANK_SAVE_CLEAR);
  1568. for (i = 0; i < rdev->usec_timeout; i++) {
  1569. tmp = RREG32(RADEON_CRTC2_STATUS);
  1570. if (tmp & RADEON_CRTC2_VBLANK_SAVE) {
  1571. return;
  1572. }
  1573. DRM_UDELAY(1);
  1574. }
  1575. }
  1576. int r100_rbbm_fifo_wait_for_entry(struct radeon_device *rdev, unsigned n)
  1577. {
  1578. unsigned i;
  1579. uint32_t tmp;
  1580. for (i = 0; i < rdev->usec_timeout; i++) {
  1581. tmp = RREG32(RADEON_RBBM_STATUS) & RADEON_RBBM_FIFOCNT_MASK;
  1582. if (tmp >= n) {
  1583. return 0;
  1584. }
  1585. DRM_UDELAY(1);
  1586. }
  1587. return -1;
  1588. }
  1589. int r100_gui_wait_for_idle(struct radeon_device *rdev)
  1590. {
  1591. unsigned i;
  1592. uint32_t tmp;
  1593. if (r100_rbbm_fifo_wait_for_entry(rdev, 64)) {
  1594. printk(KERN_WARNING "radeon: wait for empty RBBM fifo failed !"
  1595. " Bad things might happen.\n");
  1596. }
  1597. for (i = 0; i < rdev->usec_timeout; i++) {
  1598. tmp = RREG32(RADEON_RBBM_STATUS);
  1599. if (!(tmp & RADEON_RBBM_ACTIVE)) {
  1600. return 0;
  1601. }
  1602. DRM_UDELAY(1);
  1603. }
  1604. return -1;
  1605. }
  1606. int r100_mc_wait_for_idle(struct radeon_device *rdev)
  1607. {
  1608. unsigned i;
  1609. uint32_t tmp;
  1610. for (i = 0; i < rdev->usec_timeout; i++) {
  1611. /* read MC_STATUS */
  1612. tmp = RREG32(RADEON_MC_STATUS);
  1613. if (tmp & RADEON_MC_IDLE) {
  1614. return 0;
  1615. }
  1616. DRM_UDELAY(1);
  1617. }
  1618. return -1;
  1619. }
  1620. void r100_gpu_init(struct radeon_device *rdev)
  1621. {
  1622. /* TODO: anythings to do here ? pipes ? */
  1623. r100_hdp_reset(rdev);
  1624. }
  1625. void r100_hdp_reset(struct radeon_device *rdev)
  1626. {
  1627. uint32_t tmp;
  1628. tmp = RREG32(RADEON_HOST_PATH_CNTL) & RADEON_HDP_APER_CNTL;
  1629. tmp |= (7 << 28);
  1630. WREG32(RADEON_HOST_PATH_CNTL, tmp | RADEON_HDP_SOFT_RESET | RADEON_HDP_READ_BUFFER_INVALIDATE);
  1631. (void)RREG32(RADEON_HOST_PATH_CNTL);
  1632. udelay(200);
  1633. WREG32(RADEON_RBBM_SOFT_RESET, 0);
  1634. WREG32(RADEON_HOST_PATH_CNTL, tmp);
  1635. (void)RREG32(RADEON_HOST_PATH_CNTL);
  1636. }
  1637. int r100_rb2d_reset(struct radeon_device *rdev)
  1638. {
  1639. uint32_t tmp;
  1640. int i;
  1641. WREG32(RADEON_RBBM_SOFT_RESET, RADEON_SOFT_RESET_E2);
  1642. (void)RREG32(RADEON_RBBM_SOFT_RESET);
  1643. udelay(200);
  1644. WREG32(RADEON_RBBM_SOFT_RESET, 0);
  1645. /* Wait to prevent race in RBBM_STATUS */
  1646. mdelay(1);
  1647. for (i = 0; i < rdev->usec_timeout; i++) {
  1648. tmp = RREG32(RADEON_RBBM_STATUS);
  1649. if (!(tmp & (1 << 26))) {
  1650. DRM_INFO("RB2D reset succeed (RBBM_STATUS=0x%08X)\n",
  1651. tmp);
  1652. return 0;
  1653. }
  1654. DRM_UDELAY(1);
  1655. }
  1656. tmp = RREG32(RADEON_RBBM_STATUS);
  1657. DRM_ERROR("Failed to reset RB2D (RBBM_STATUS=0x%08X)!\n", tmp);
  1658. return -1;
  1659. }
  1660. int r100_gpu_reset(struct radeon_device *rdev)
  1661. {
  1662. uint32_t status;
  1663. /* reset order likely matter */
  1664. status = RREG32(RADEON_RBBM_STATUS);
  1665. /* reset HDP */
  1666. r100_hdp_reset(rdev);
  1667. /* reset rb2d */
  1668. if (status & ((1 << 17) | (1 << 18) | (1 << 27))) {
  1669. r100_rb2d_reset(rdev);
  1670. }
  1671. /* TODO: reset 3D engine */
  1672. /* reset CP */
  1673. status = RREG32(RADEON_RBBM_STATUS);
  1674. if (status & (1 << 16)) {
  1675. r100_cp_reset(rdev);
  1676. }
  1677. /* Check if GPU is idle */
  1678. status = RREG32(RADEON_RBBM_STATUS);
  1679. if (status & RADEON_RBBM_ACTIVE) {
  1680. DRM_ERROR("Failed to reset GPU (RBBM_STATUS=0x%08X)\n", status);
  1681. return -1;
  1682. }
  1683. DRM_INFO("GPU reset succeed (RBBM_STATUS=0x%08X)\n", status);
  1684. return 0;
  1685. }
  1686. void r100_set_common_regs(struct radeon_device *rdev)
  1687. {
  1688. struct drm_device *dev = rdev->ddev;
  1689. bool force_dac2 = false;
  1690. u32 tmp;
  1691. /* set these so they don't interfere with anything */
  1692. WREG32(RADEON_OV0_SCALE_CNTL, 0);
  1693. WREG32(RADEON_SUBPIC_CNTL, 0);
  1694. WREG32(RADEON_VIPH_CONTROL, 0);
  1695. WREG32(RADEON_I2C_CNTL_1, 0);
  1696. WREG32(RADEON_DVI_I2C_CNTL_1, 0);
  1697. WREG32(RADEON_CAP0_TRIG_CNTL, 0);
  1698. WREG32(RADEON_CAP1_TRIG_CNTL, 0);
  1699. /* always set up dac2 on rn50 and some rv100 as lots
  1700. * of servers seem to wire it up to a VGA port but
  1701. * don't report it in the bios connector
  1702. * table.
  1703. */
  1704. switch (dev->pdev->device) {
  1705. /* RN50 */
  1706. case 0x515e:
  1707. case 0x5969:
  1708. force_dac2 = true;
  1709. break;
  1710. /* RV100*/
  1711. case 0x5159:
  1712. case 0x515a:
  1713. /* DELL triple head servers */
  1714. if ((dev->pdev->subsystem_vendor == 0x1028 /* DELL */) &&
  1715. ((dev->pdev->subsystem_device == 0x016c) ||
  1716. (dev->pdev->subsystem_device == 0x016d) ||
  1717. (dev->pdev->subsystem_device == 0x016e) ||
  1718. (dev->pdev->subsystem_device == 0x016f) ||
  1719. (dev->pdev->subsystem_device == 0x0170) ||
  1720. (dev->pdev->subsystem_device == 0x017d) ||
  1721. (dev->pdev->subsystem_device == 0x017e) ||
  1722. (dev->pdev->subsystem_device == 0x0183) ||
  1723. (dev->pdev->subsystem_device == 0x018a) ||
  1724. (dev->pdev->subsystem_device == 0x019a)))
  1725. force_dac2 = true;
  1726. break;
  1727. }
  1728. if (force_dac2) {
  1729. u32 disp_hw_debug = RREG32(RADEON_DISP_HW_DEBUG);
  1730. u32 tv_dac_cntl = RREG32(RADEON_TV_DAC_CNTL);
  1731. u32 dac2_cntl = RREG32(RADEON_DAC_CNTL2);
  1732. /* For CRT on DAC2, don't turn it on if BIOS didn't
  1733. enable it, even it's detected.
  1734. */
  1735. /* force it to crtc0 */
  1736. dac2_cntl &= ~RADEON_DAC2_DAC_CLK_SEL;
  1737. dac2_cntl |= RADEON_DAC2_DAC2_CLK_SEL;
  1738. disp_hw_debug |= RADEON_CRT2_DISP1_SEL;
  1739. /* set up the TV DAC */
  1740. tv_dac_cntl &= ~(RADEON_TV_DAC_PEDESTAL |
  1741. RADEON_TV_DAC_STD_MASK |
  1742. RADEON_TV_DAC_RDACPD |
  1743. RADEON_TV_DAC_GDACPD |
  1744. RADEON_TV_DAC_BDACPD |
  1745. RADEON_TV_DAC_BGADJ_MASK |
  1746. RADEON_TV_DAC_DACADJ_MASK);
  1747. tv_dac_cntl |= (RADEON_TV_DAC_NBLANK |
  1748. RADEON_TV_DAC_NHOLD |
  1749. RADEON_TV_DAC_STD_PS2 |
  1750. (0x58 << 16));
  1751. WREG32(RADEON_TV_DAC_CNTL, tv_dac_cntl);
  1752. WREG32(RADEON_DISP_HW_DEBUG, disp_hw_debug);
  1753. WREG32(RADEON_DAC_CNTL2, dac2_cntl);
  1754. }
  1755. /* switch PM block to ACPI mode */
  1756. tmp = RREG32_PLL(RADEON_PLL_PWRMGT_CNTL);
  1757. tmp &= ~RADEON_PM_MODE_SEL;
  1758. WREG32_PLL(RADEON_PLL_PWRMGT_CNTL, tmp);
  1759. }
  1760. /*
  1761. * VRAM info
  1762. */
  1763. static void r100_vram_get_type(struct radeon_device *rdev)
  1764. {
  1765. uint32_t tmp;
  1766. rdev->mc.vram_is_ddr = false;
  1767. if (rdev->flags & RADEON_IS_IGP)
  1768. rdev->mc.vram_is_ddr = true;
  1769. else if (RREG32(RADEON_MEM_SDRAM_MODE_REG) & RADEON_MEM_CFG_TYPE_DDR)
  1770. rdev->mc.vram_is_ddr = true;
  1771. if ((rdev->family == CHIP_RV100) ||
  1772. (rdev->family == CHIP_RS100) ||
  1773. (rdev->family == CHIP_RS200)) {
  1774. tmp = RREG32(RADEON_MEM_CNTL);
  1775. if (tmp & RV100_HALF_MODE) {
  1776. rdev->mc.vram_width = 32;
  1777. } else {
  1778. rdev->mc.vram_width = 64;
  1779. }
  1780. if (rdev->flags & RADEON_SINGLE_CRTC) {
  1781. rdev->mc.vram_width /= 4;
  1782. rdev->mc.vram_is_ddr = true;
  1783. }
  1784. } else if (rdev->family <= CHIP_RV280) {
  1785. tmp = RREG32(RADEON_MEM_CNTL);
  1786. if (tmp & RADEON_MEM_NUM_CHANNELS_MASK) {
  1787. rdev->mc.vram_width = 128;
  1788. } else {
  1789. rdev->mc.vram_width = 64;
  1790. }
  1791. } else {
  1792. /* newer IGPs */
  1793. rdev->mc.vram_width = 128;
  1794. }
  1795. }
  1796. static u32 r100_get_accessible_vram(struct radeon_device *rdev)
  1797. {
  1798. u32 aper_size;
  1799. u8 byte;
  1800. aper_size = RREG32(RADEON_CONFIG_APER_SIZE);
  1801. /* Set HDP_APER_CNTL only on cards that are known not to be broken,
  1802. * that is has the 2nd generation multifunction PCI interface
  1803. */
  1804. if (rdev->family == CHIP_RV280 ||
  1805. rdev->family >= CHIP_RV350) {
  1806. WREG32_P(RADEON_HOST_PATH_CNTL, RADEON_HDP_APER_CNTL,
  1807. ~RADEON_HDP_APER_CNTL);
  1808. DRM_INFO("Generation 2 PCI interface, using max accessible memory\n");
  1809. return aper_size * 2;
  1810. }
  1811. /* Older cards have all sorts of funny issues to deal with. First
  1812. * check if it's a multifunction card by reading the PCI config
  1813. * header type... Limit those to one aperture size
  1814. */
  1815. pci_read_config_byte(rdev->pdev, 0xe, &byte);
  1816. if (byte & 0x80) {
  1817. DRM_INFO("Generation 1 PCI interface in multifunction mode\n");
  1818. DRM_INFO("Limiting VRAM to one aperture\n");
  1819. return aper_size;
  1820. }
  1821. /* Single function older card. We read HDP_APER_CNTL to see how the BIOS
  1822. * have set it up. We don't write this as it's broken on some ASICs but
  1823. * we expect the BIOS to have done the right thing (might be too optimistic...)
  1824. */
  1825. if (RREG32(RADEON_HOST_PATH_CNTL) & RADEON_HDP_APER_CNTL)
  1826. return aper_size * 2;
  1827. return aper_size;
  1828. }
  1829. void r100_vram_init_sizes(struct radeon_device *rdev)
  1830. {
  1831. u64 config_aper_size;
  1832. /* work out accessible VRAM */
  1833. rdev->mc.aper_base = drm_get_resource_start(rdev->ddev, 0);
  1834. rdev->mc.aper_size = drm_get_resource_len(rdev->ddev, 0);
  1835. rdev->mc.visible_vram_size = r100_get_accessible_vram(rdev);
  1836. /* FIXME we don't use the second aperture yet when we could use it */
  1837. if (rdev->mc.visible_vram_size > rdev->mc.aper_size)
  1838. rdev->mc.visible_vram_size = rdev->mc.aper_size;
  1839. config_aper_size = RREG32(RADEON_CONFIG_APER_SIZE);
  1840. if (rdev->flags & RADEON_IS_IGP) {
  1841. uint32_t tom;
  1842. /* read NB_TOM to get the amount of ram stolen for the GPU */
  1843. tom = RREG32(RADEON_NB_TOM);
  1844. rdev->mc.real_vram_size = (((tom >> 16) - (tom & 0xffff) + 1) << 16);
  1845. WREG32(RADEON_CONFIG_MEMSIZE, rdev->mc.real_vram_size);
  1846. rdev->mc.mc_vram_size = rdev->mc.real_vram_size;
  1847. } else {
  1848. rdev->mc.real_vram_size = RREG32(RADEON_CONFIG_MEMSIZE);
  1849. /* Some production boards of m6 will report 0
  1850. * if it's 8 MB
  1851. */
  1852. if (rdev->mc.real_vram_size == 0) {
  1853. rdev->mc.real_vram_size = 8192 * 1024;
  1854. WREG32(RADEON_CONFIG_MEMSIZE, rdev->mc.real_vram_size);
  1855. }
  1856. /* Fix for RN50, M6, M7 with 8/16/32(??) MBs of VRAM -
  1857. * Novell bug 204882 + along with lots of ubuntu ones
  1858. */
  1859. if (config_aper_size > rdev->mc.real_vram_size)
  1860. rdev->mc.mc_vram_size = config_aper_size;
  1861. else
  1862. rdev->mc.mc_vram_size = rdev->mc.real_vram_size;
  1863. }
  1864. /* FIXME remove this once we support unmappable VRAM */
  1865. if (rdev->mc.mc_vram_size > rdev->mc.aper_size) {
  1866. rdev->mc.mc_vram_size = rdev->mc.aper_size;
  1867. rdev->mc.real_vram_size = rdev->mc.aper_size;
  1868. }
  1869. }
  1870. void r100_vga_set_state(struct radeon_device *rdev, bool state)
  1871. {
  1872. uint32_t temp;
  1873. temp = RREG32(RADEON_CONFIG_CNTL);
  1874. if (state == false) {
  1875. temp &= ~(1<<8);
  1876. temp |= (1<<9);
  1877. } else {
  1878. temp &= ~(1<<9);
  1879. }
  1880. WREG32(RADEON_CONFIG_CNTL, temp);
  1881. }
  1882. void r100_mc_init(struct radeon_device *rdev)
  1883. {
  1884. u64 base;
  1885. r100_vram_get_type(rdev);
  1886. r100_vram_init_sizes(rdev);
  1887. base = rdev->mc.aper_base;
  1888. if (rdev->flags & RADEON_IS_IGP)
  1889. base = (RREG32(RADEON_NB_TOM) & 0xffff) << 16;
  1890. radeon_vram_location(rdev, &rdev->mc, base);
  1891. if (!(rdev->flags & RADEON_IS_AGP))
  1892. radeon_gtt_location(rdev, &rdev->mc);
  1893. radeon_update_bandwidth_info(rdev);
  1894. }
  1895. /*
  1896. * Indirect registers accessor
  1897. */
  1898. void r100_pll_errata_after_index(struct radeon_device *rdev)
  1899. {
  1900. if (!(rdev->pll_errata & CHIP_ERRATA_PLL_DUMMYREADS)) {
  1901. return;
  1902. }
  1903. (void)RREG32(RADEON_CLOCK_CNTL_DATA);
  1904. (void)RREG32(RADEON_CRTC_GEN_CNTL);
  1905. }
  1906. static void r100_pll_errata_after_data(struct radeon_device *rdev)
  1907. {
  1908. /* This workarounds is necessary on RV100, RS100 and RS200 chips
  1909. * or the chip could hang on a subsequent access
  1910. */
  1911. if (rdev->pll_errata & CHIP_ERRATA_PLL_DELAY) {
  1912. udelay(5000);
  1913. }
  1914. /* This function is required to workaround a hardware bug in some (all?)
  1915. * revisions of the R300. This workaround should be called after every
  1916. * CLOCK_CNTL_INDEX register access. If not, register reads afterward
  1917. * may not be correct.
  1918. */
  1919. if (rdev->pll_errata & CHIP_ERRATA_R300_CG) {
  1920. uint32_t save, tmp;
  1921. save = RREG32(RADEON_CLOCK_CNTL_INDEX);
  1922. tmp = save & ~(0x3f | RADEON_PLL_WR_EN);
  1923. WREG32(RADEON_CLOCK_CNTL_INDEX, tmp);
  1924. tmp = RREG32(RADEON_CLOCK_CNTL_DATA);
  1925. WREG32(RADEON_CLOCK_CNTL_INDEX, save);
  1926. }
  1927. }
  1928. uint32_t r100_pll_rreg(struct radeon_device *rdev, uint32_t reg)
  1929. {
  1930. uint32_t data;
  1931. WREG8(RADEON_CLOCK_CNTL_INDEX, reg & 0x3f);
  1932. r100_pll_errata_after_index(rdev);
  1933. data = RREG32(RADEON_CLOCK_CNTL_DATA);
  1934. r100_pll_errata_after_data(rdev);
  1935. return data;
  1936. }
  1937. void r100_pll_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v)
  1938. {
  1939. WREG8(RADEON_CLOCK_CNTL_INDEX, ((reg & 0x3f) | RADEON_PLL_WR_EN));
  1940. r100_pll_errata_after_index(rdev);
  1941. WREG32(RADEON_CLOCK_CNTL_DATA, v);
  1942. r100_pll_errata_after_data(rdev);
  1943. }
  1944. void r100_set_safe_registers(struct radeon_device *rdev)
  1945. {
  1946. if (ASIC_IS_RN50(rdev)) {
  1947. rdev->config.r100.reg_safe_bm = rn50_reg_safe_bm;
  1948. rdev->config.r100.reg_safe_bm_size = ARRAY_SIZE(rn50_reg_safe_bm);
  1949. } else if (rdev->family < CHIP_R200) {
  1950. rdev->config.r100.reg_safe_bm = r100_reg_safe_bm;
  1951. rdev->config.r100.reg_safe_bm_size = ARRAY_SIZE(r100_reg_safe_bm);
  1952. } else {
  1953. r200_set_safe_registers(rdev);
  1954. }
  1955. }
  1956. /*
  1957. * Debugfs info
  1958. */
  1959. #if defined(CONFIG_DEBUG_FS)
  1960. static int r100_debugfs_rbbm_info(struct seq_file *m, void *data)
  1961. {
  1962. struct drm_info_node *node = (struct drm_info_node *) m->private;
  1963. struct drm_device *dev = node->minor->dev;
  1964. struct radeon_device *rdev = dev->dev_private;
  1965. uint32_t reg, value;
  1966. unsigned i;
  1967. seq_printf(m, "RBBM_STATUS 0x%08x\n", RREG32(RADEON_RBBM_STATUS));
  1968. seq_printf(m, "RBBM_CMDFIFO_STAT 0x%08x\n", RREG32(0xE7C));
  1969. seq_printf(m, "CP_STAT 0x%08x\n", RREG32(RADEON_CP_STAT));
  1970. for (i = 0; i < 64; i++) {
  1971. WREG32(RADEON_RBBM_CMDFIFO_ADDR, i | 0x100);
  1972. reg = (RREG32(RADEON_RBBM_CMDFIFO_DATA) - 1) >> 2;
  1973. WREG32(RADEON_RBBM_CMDFIFO_ADDR, i);
  1974. value = RREG32(RADEON_RBBM_CMDFIFO_DATA);
  1975. seq_printf(m, "[0x%03X] 0x%04X=0x%08X\n", i, reg, value);
  1976. }
  1977. return 0;
  1978. }
  1979. static int r100_debugfs_cp_ring_info(struct seq_file *m, void *data)
  1980. {
  1981. struct drm_info_node *node = (struct drm_info_node *) m->private;
  1982. struct drm_device *dev = node->minor->dev;
  1983. struct radeon_device *rdev = dev->dev_private;
  1984. uint32_t rdp, wdp;
  1985. unsigned count, i, j;
  1986. radeon_ring_free_size(rdev);
  1987. rdp = RREG32(RADEON_CP_RB_RPTR);
  1988. wdp = RREG32(RADEON_CP_RB_WPTR);
  1989. count = (rdp + rdev->cp.ring_size - wdp) & rdev->cp.ptr_mask;
  1990. seq_printf(m, "CP_STAT 0x%08x\n", RREG32(RADEON_CP_STAT));
  1991. seq_printf(m, "CP_RB_WPTR 0x%08x\n", wdp);
  1992. seq_printf(m, "CP_RB_RPTR 0x%08x\n", rdp);
  1993. seq_printf(m, "%u free dwords in ring\n", rdev->cp.ring_free_dw);
  1994. seq_printf(m, "%u dwords in ring\n", count);
  1995. for (j = 0; j <= count; j++) {
  1996. i = (rdp + j) & rdev->cp.ptr_mask;
  1997. seq_printf(m, "r[%04d]=0x%08x\n", i, rdev->cp.ring[i]);
  1998. }
  1999. return 0;
  2000. }
  2001. static int r100_debugfs_cp_csq_fifo(struct seq_file *m, void *data)
  2002. {
  2003. struct drm_info_node *node = (struct drm_info_node *) m->private;
  2004. struct drm_device *dev = node->minor->dev;
  2005. struct radeon_device *rdev = dev->dev_private;
  2006. uint32_t csq_stat, csq2_stat, tmp;
  2007. unsigned r_rptr, r_wptr, ib1_rptr, ib1_wptr, ib2_rptr, ib2_wptr;
  2008. unsigned i;
  2009. seq_printf(m, "CP_STAT 0x%08x\n", RREG32(RADEON_CP_STAT));
  2010. seq_printf(m, "CP_CSQ_MODE 0x%08x\n", RREG32(RADEON_CP_CSQ_MODE));
  2011. csq_stat = RREG32(RADEON_CP_CSQ_STAT);
  2012. csq2_stat = RREG32(RADEON_CP_CSQ2_STAT);
  2013. r_rptr = (csq_stat >> 0) & 0x3ff;
  2014. r_wptr = (csq_stat >> 10) & 0x3ff;
  2015. ib1_rptr = (csq_stat >> 20) & 0x3ff;
  2016. ib1_wptr = (csq2_stat >> 0) & 0x3ff;
  2017. ib2_rptr = (csq2_stat >> 10) & 0x3ff;
  2018. ib2_wptr = (csq2_stat >> 20) & 0x3ff;
  2019. seq_printf(m, "CP_CSQ_STAT 0x%08x\n", csq_stat);
  2020. seq_printf(m, "CP_CSQ2_STAT 0x%08x\n", csq2_stat);
  2021. seq_printf(m, "Ring rptr %u\n", r_rptr);
  2022. seq_printf(m, "Ring wptr %u\n", r_wptr);
  2023. seq_printf(m, "Indirect1 rptr %u\n", ib1_rptr);
  2024. seq_printf(m, "Indirect1 wptr %u\n", ib1_wptr);
  2025. seq_printf(m, "Indirect2 rptr %u\n", ib2_rptr);
  2026. seq_printf(m, "Indirect2 wptr %u\n", ib2_wptr);
  2027. /* FIXME: 0, 128, 640 depends on fifo setup see cp_init_kms
  2028. * 128 = indirect1_start * 8 & 640 = indirect2_start * 8 */
  2029. seq_printf(m, "Ring fifo:\n");
  2030. for (i = 0; i < 256; i++) {
  2031. WREG32(RADEON_CP_CSQ_ADDR, i << 2);
  2032. tmp = RREG32(RADEON_CP_CSQ_DATA);
  2033. seq_printf(m, "rfifo[%04d]=0x%08X\n", i, tmp);
  2034. }
  2035. seq_printf(m, "Indirect1 fifo:\n");
  2036. for (i = 256; i <= 512; i++) {
  2037. WREG32(RADEON_CP_CSQ_ADDR, i << 2);
  2038. tmp = RREG32(RADEON_CP_CSQ_DATA);
  2039. seq_printf(m, "ib1fifo[%04d]=0x%08X\n", i, tmp);
  2040. }
  2041. seq_printf(m, "Indirect2 fifo:\n");
  2042. for (i = 640; i < ib1_wptr; i++) {
  2043. WREG32(RADEON_CP_CSQ_ADDR, i << 2);
  2044. tmp = RREG32(RADEON_CP_CSQ_DATA);
  2045. seq_printf(m, "ib2fifo[%04d]=0x%08X\n", i, tmp);
  2046. }
  2047. return 0;
  2048. }
  2049. static int r100_debugfs_mc_info(struct seq_file *m, void *data)
  2050. {
  2051. struct drm_info_node *node = (struct drm_info_node *) m->private;
  2052. struct drm_device *dev = node->minor->dev;
  2053. struct radeon_device *rdev = dev->dev_private;
  2054. uint32_t tmp;
  2055. tmp = RREG32(RADEON_CONFIG_MEMSIZE);
  2056. seq_printf(m, "CONFIG_MEMSIZE 0x%08x\n", tmp);
  2057. tmp = RREG32(RADEON_MC_FB_LOCATION);
  2058. seq_printf(m, "MC_FB_LOCATION 0x%08x\n", tmp);
  2059. tmp = RREG32(RADEON_BUS_CNTL);
  2060. seq_printf(m, "BUS_CNTL 0x%08x\n", tmp);
  2061. tmp = RREG32(RADEON_MC_AGP_LOCATION);
  2062. seq_printf(m, "MC_AGP_LOCATION 0x%08x\n", tmp);
  2063. tmp = RREG32(RADEON_AGP_BASE);
  2064. seq_printf(m, "AGP_BASE 0x%08x\n", tmp);
  2065. tmp = RREG32(RADEON_HOST_PATH_CNTL);
  2066. seq_printf(m, "HOST_PATH_CNTL 0x%08x\n", tmp);
  2067. tmp = RREG32(0x01D0);
  2068. seq_printf(m, "AIC_CTRL 0x%08x\n", tmp);
  2069. tmp = RREG32(RADEON_AIC_LO_ADDR);
  2070. seq_printf(m, "AIC_LO_ADDR 0x%08x\n", tmp);
  2071. tmp = RREG32(RADEON_AIC_HI_ADDR);
  2072. seq_printf(m, "AIC_HI_ADDR 0x%08x\n", tmp);
  2073. tmp = RREG32(0x01E4);
  2074. seq_printf(m, "AIC_TLB_ADDR 0x%08x\n", tmp);
  2075. return 0;
  2076. }
  2077. static struct drm_info_list r100_debugfs_rbbm_list[] = {
  2078. {"r100_rbbm_info", r100_debugfs_rbbm_info, 0, NULL},
  2079. };
  2080. static struct drm_info_list r100_debugfs_cp_list[] = {
  2081. {"r100_cp_ring_info", r100_debugfs_cp_ring_info, 0, NULL},
  2082. {"r100_cp_csq_fifo", r100_debugfs_cp_csq_fifo, 0, NULL},
  2083. };
  2084. static struct drm_info_list r100_debugfs_mc_info_list[] = {
  2085. {"r100_mc_info", r100_debugfs_mc_info, 0, NULL},
  2086. };
  2087. #endif
  2088. int r100_debugfs_rbbm_init(struct radeon_device *rdev)
  2089. {
  2090. #if defined(CONFIG_DEBUG_FS)
  2091. return radeon_debugfs_add_files(rdev, r100_debugfs_rbbm_list, 1);
  2092. #else
  2093. return 0;
  2094. #endif
  2095. }
  2096. int r100_debugfs_cp_init(struct radeon_device *rdev)
  2097. {
  2098. #if defined(CONFIG_DEBUG_FS)
  2099. return radeon_debugfs_add_files(rdev, r100_debugfs_cp_list, 2);
  2100. #else
  2101. return 0;
  2102. #endif
  2103. }
  2104. int r100_debugfs_mc_info_init(struct radeon_device *rdev)
  2105. {
  2106. #if defined(CONFIG_DEBUG_FS)
  2107. return radeon_debugfs_add_files(rdev, r100_debugfs_mc_info_list, 1);
  2108. #else
  2109. return 0;
  2110. #endif
  2111. }
  2112. int r100_set_surface_reg(struct radeon_device *rdev, int reg,
  2113. uint32_t tiling_flags, uint32_t pitch,
  2114. uint32_t offset, uint32_t obj_size)
  2115. {
  2116. int surf_index = reg * 16;
  2117. int flags = 0;
  2118. /* r100/r200 divide by 16 */
  2119. if (rdev->family < CHIP_R300)
  2120. flags = pitch / 16;
  2121. else
  2122. flags = pitch / 8;
  2123. if (rdev->family <= CHIP_RS200) {
  2124. if ((tiling_flags & (RADEON_TILING_MACRO|RADEON_TILING_MICRO))
  2125. == (RADEON_TILING_MACRO|RADEON_TILING_MICRO))
  2126. flags |= RADEON_SURF_TILE_COLOR_BOTH;
  2127. if (tiling_flags & RADEON_TILING_MACRO)
  2128. flags |= RADEON_SURF_TILE_COLOR_MACRO;
  2129. } else if (rdev->family <= CHIP_RV280) {
  2130. if (tiling_flags & (RADEON_TILING_MACRO))
  2131. flags |= R200_SURF_TILE_COLOR_MACRO;
  2132. if (tiling_flags & RADEON_TILING_MICRO)
  2133. flags |= R200_SURF_TILE_COLOR_MICRO;
  2134. } else {
  2135. if (tiling_flags & RADEON_TILING_MACRO)
  2136. flags |= R300_SURF_TILE_MACRO;
  2137. if (tiling_flags & RADEON_TILING_MICRO)
  2138. flags |= R300_SURF_TILE_MICRO;
  2139. }
  2140. if (tiling_flags & RADEON_TILING_SWAP_16BIT)
  2141. flags |= RADEON_SURF_AP0_SWP_16BPP | RADEON_SURF_AP1_SWP_16BPP;
  2142. if (tiling_flags & RADEON_TILING_SWAP_32BIT)
  2143. flags |= RADEON_SURF_AP0_SWP_32BPP | RADEON_SURF_AP1_SWP_32BPP;
  2144. DRM_DEBUG("writing surface %d %d %x %x\n", reg, flags, offset, offset+obj_size-1);
  2145. WREG32(RADEON_SURFACE0_INFO + surf_index, flags);
  2146. WREG32(RADEON_SURFACE0_LOWER_BOUND + surf_index, offset);
  2147. WREG32(RADEON_SURFACE0_UPPER_BOUND + surf_index, offset + obj_size - 1);
  2148. return 0;
  2149. }
  2150. void r100_clear_surface_reg(struct radeon_device *rdev, int reg)
  2151. {
  2152. int surf_index = reg * 16;
  2153. WREG32(RADEON_SURFACE0_INFO + surf_index, 0);
  2154. }
  2155. void r100_bandwidth_update(struct radeon_device *rdev)
  2156. {
  2157. fixed20_12 trcd_ff, trp_ff, tras_ff, trbs_ff, tcas_ff;
  2158. fixed20_12 sclk_ff, mclk_ff, sclk_eff_ff, sclk_delay_ff;
  2159. fixed20_12 peak_disp_bw, mem_bw, pix_clk, pix_clk2, temp_ff, crit_point_ff;
  2160. uint32_t temp, data, mem_trcd, mem_trp, mem_tras;
  2161. fixed20_12 memtcas_ff[8] = {
  2162. fixed_init(1),
  2163. fixed_init(2),
  2164. fixed_init(3),
  2165. fixed_init(0),
  2166. fixed_init_half(1),
  2167. fixed_init_half(2),
  2168. fixed_init(0),
  2169. };
  2170. fixed20_12 memtcas_rs480_ff[8] = {
  2171. fixed_init(0),
  2172. fixed_init(1),
  2173. fixed_init(2),
  2174. fixed_init(3),
  2175. fixed_init(0),
  2176. fixed_init_half(1),
  2177. fixed_init_half(2),
  2178. fixed_init_half(3),
  2179. };
  2180. fixed20_12 memtcas2_ff[8] = {
  2181. fixed_init(0),
  2182. fixed_init(1),
  2183. fixed_init(2),
  2184. fixed_init(3),
  2185. fixed_init(4),
  2186. fixed_init(5),
  2187. fixed_init(6),
  2188. fixed_init(7),
  2189. };
  2190. fixed20_12 memtrbs[8] = {
  2191. fixed_init(1),
  2192. fixed_init_half(1),
  2193. fixed_init(2),
  2194. fixed_init_half(2),
  2195. fixed_init(3),
  2196. fixed_init_half(3),
  2197. fixed_init(4),
  2198. fixed_init_half(4)
  2199. };
  2200. fixed20_12 memtrbs_r4xx[8] = {
  2201. fixed_init(4),
  2202. fixed_init(5),
  2203. fixed_init(6),
  2204. fixed_init(7),
  2205. fixed_init(8),
  2206. fixed_init(9),
  2207. fixed_init(10),
  2208. fixed_init(11)
  2209. };
  2210. fixed20_12 min_mem_eff;
  2211. fixed20_12 mc_latency_sclk, mc_latency_mclk, k1;
  2212. fixed20_12 cur_latency_mclk, cur_latency_sclk;
  2213. fixed20_12 disp_latency, disp_latency_overhead, disp_drain_rate,
  2214. disp_drain_rate2, read_return_rate;
  2215. fixed20_12 time_disp1_drop_priority;
  2216. int c;
  2217. int cur_size = 16; /* in octawords */
  2218. int critical_point = 0, critical_point2;
  2219. /* uint32_t read_return_rate, time_disp1_drop_priority; */
  2220. int stop_req, max_stop_req;
  2221. struct drm_display_mode *mode1 = NULL;
  2222. struct drm_display_mode *mode2 = NULL;
  2223. uint32_t pixel_bytes1 = 0;
  2224. uint32_t pixel_bytes2 = 0;
  2225. radeon_update_display_priority(rdev);
  2226. if (rdev->mode_info.crtcs[0]->base.enabled) {
  2227. mode1 = &rdev->mode_info.crtcs[0]->base.mode;
  2228. pixel_bytes1 = rdev->mode_info.crtcs[0]->base.fb->bits_per_pixel / 8;
  2229. }
  2230. if (!(rdev->flags & RADEON_SINGLE_CRTC)) {
  2231. if (rdev->mode_info.crtcs[1]->base.enabled) {
  2232. mode2 = &rdev->mode_info.crtcs[1]->base.mode;
  2233. pixel_bytes2 = rdev->mode_info.crtcs[1]->base.fb->bits_per_pixel / 8;
  2234. }
  2235. }
  2236. min_mem_eff.full = rfixed_const_8(0);
  2237. /* get modes */
  2238. if ((rdev->disp_priority == 2) && ASIC_IS_R300(rdev)) {
  2239. uint32_t mc_init_misc_lat_timer = RREG32(R300_MC_INIT_MISC_LAT_TIMER);
  2240. mc_init_misc_lat_timer &= ~(R300_MC_DISP1R_INIT_LAT_MASK << R300_MC_DISP1R_INIT_LAT_SHIFT);
  2241. mc_init_misc_lat_timer &= ~(R300_MC_DISP0R_INIT_LAT_MASK << R300_MC_DISP0R_INIT_LAT_SHIFT);
  2242. /* check crtc enables */
  2243. if (mode2)
  2244. mc_init_misc_lat_timer |= (1 << R300_MC_DISP1R_INIT_LAT_SHIFT);
  2245. if (mode1)
  2246. mc_init_misc_lat_timer |= (1 << R300_MC_DISP0R_INIT_LAT_SHIFT);
  2247. WREG32(R300_MC_INIT_MISC_LAT_TIMER, mc_init_misc_lat_timer);
  2248. }
  2249. /*
  2250. * determine is there is enough bw for current mode
  2251. */
  2252. sclk_ff = rdev->pm.sclk;
  2253. mclk_ff = rdev->pm.mclk;
  2254. temp = (rdev->mc.vram_width / 8) * (rdev->mc.vram_is_ddr ? 2 : 1);
  2255. temp_ff.full = rfixed_const(temp);
  2256. mem_bw.full = rfixed_mul(mclk_ff, temp_ff);
  2257. pix_clk.full = 0;
  2258. pix_clk2.full = 0;
  2259. peak_disp_bw.full = 0;
  2260. if (mode1) {
  2261. temp_ff.full = rfixed_const(1000);
  2262. pix_clk.full = rfixed_const(mode1->clock); /* convert to fixed point */
  2263. pix_clk.full = rfixed_div(pix_clk, temp_ff);
  2264. temp_ff.full = rfixed_const(pixel_bytes1);
  2265. peak_disp_bw.full += rfixed_mul(pix_clk, temp_ff);
  2266. }
  2267. if (mode2) {
  2268. temp_ff.full = rfixed_const(1000);
  2269. pix_clk2.full = rfixed_const(mode2->clock); /* convert to fixed point */
  2270. pix_clk2.full = rfixed_div(pix_clk2, temp_ff);
  2271. temp_ff.full = rfixed_const(pixel_bytes2);
  2272. peak_disp_bw.full += rfixed_mul(pix_clk2, temp_ff);
  2273. }
  2274. mem_bw.full = rfixed_mul(mem_bw, min_mem_eff);
  2275. if (peak_disp_bw.full >= mem_bw.full) {
  2276. DRM_ERROR("You may not have enough display bandwidth for current mode\n"
  2277. "If you have flickering problem, try to lower resolution, refresh rate, or color depth\n");
  2278. }
  2279. /* Get values from the EXT_MEM_CNTL register...converting its contents. */
  2280. temp = RREG32(RADEON_MEM_TIMING_CNTL);
  2281. if ((rdev->family == CHIP_RV100) || (rdev->flags & RADEON_IS_IGP)) { /* RV100, M6, IGPs */
  2282. mem_trcd = ((temp >> 2) & 0x3) + 1;
  2283. mem_trp = ((temp & 0x3)) + 1;
  2284. mem_tras = ((temp & 0x70) >> 4) + 1;
  2285. } else if (rdev->family == CHIP_R300 ||
  2286. rdev->family == CHIP_R350) { /* r300, r350 */
  2287. mem_trcd = (temp & 0x7) + 1;
  2288. mem_trp = ((temp >> 8) & 0x7) + 1;
  2289. mem_tras = ((temp >> 11) & 0xf) + 4;
  2290. } else if (rdev->family == CHIP_RV350 ||
  2291. rdev->family <= CHIP_RV380) {
  2292. /* rv3x0 */
  2293. mem_trcd = (temp & 0x7) + 3;
  2294. mem_trp = ((temp >> 8) & 0x7) + 3;
  2295. mem_tras = ((temp >> 11) & 0xf) + 6;
  2296. } else if (rdev->family == CHIP_R420 ||
  2297. rdev->family == CHIP_R423 ||
  2298. rdev->family == CHIP_RV410) {
  2299. /* r4xx */
  2300. mem_trcd = (temp & 0xf) + 3;
  2301. if (mem_trcd > 15)
  2302. mem_trcd = 15;
  2303. mem_trp = ((temp >> 8) & 0xf) + 3;
  2304. if (mem_trp > 15)
  2305. mem_trp = 15;
  2306. mem_tras = ((temp >> 12) & 0x1f) + 6;
  2307. if (mem_tras > 31)
  2308. mem_tras = 31;
  2309. } else { /* RV200, R200 */
  2310. mem_trcd = (temp & 0x7) + 1;
  2311. mem_trp = ((temp >> 8) & 0x7) + 1;
  2312. mem_tras = ((temp >> 12) & 0xf) + 4;
  2313. }
  2314. /* convert to FF */
  2315. trcd_ff.full = rfixed_const(mem_trcd);
  2316. trp_ff.full = rfixed_const(mem_trp);
  2317. tras_ff.full = rfixed_const(mem_tras);
  2318. /* Get values from the MEM_SDRAM_MODE_REG register...converting its */
  2319. temp = RREG32(RADEON_MEM_SDRAM_MODE_REG);
  2320. data = (temp & (7 << 20)) >> 20;
  2321. if ((rdev->family == CHIP_RV100) || rdev->flags & RADEON_IS_IGP) {
  2322. if (rdev->family == CHIP_RS480) /* don't think rs400 */
  2323. tcas_ff = memtcas_rs480_ff[data];
  2324. else
  2325. tcas_ff = memtcas_ff[data];
  2326. } else
  2327. tcas_ff = memtcas2_ff[data];
  2328. if (rdev->family == CHIP_RS400 ||
  2329. rdev->family == CHIP_RS480) {
  2330. /* extra cas latency stored in bits 23-25 0-4 clocks */
  2331. data = (temp >> 23) & 0x7;
  2332. if (data < 5)
  2333. tcas_ff.full += rfixed_const(data);
  2334. }
  2335. if (ASIC_IS_R300(rdev) && !(rdev->flags & RADEON_IS_IGP)) {
  2336. /* on the R300, Tcas is included in Trbs.
  2337. */
  2338. temp = RREG32(RADEON_MEM_CNTL);
  2339. data = (R300_MEM_NUM_CHANNELS_MASK & temp);
  2340. if (data == 1) {
  2341. if (R300_MEM_USE_CD_CH_ONLY & temp) {
  2342. temp = RREG32(R300_MC_IND_INDEX);
  2343. temp &= ~R300_MC_IND_ADDR_MASK;
  2344. temp |= R300_MC_READ_CNTL_CD_mcind;
  2345. WREG32(R300_MC_IND_INDEX, temp);
  2346. temp = RREG32(R300_MC_IND_DATA);
  2347. data = (R300_MEM_RBS_POSITION_C_MASK & temp);
  2348. } else {
  2349. temp = RREG32(R300_MC_READ_CNTL_AB);
  2350. data = (R300_MEM_RBS_POSITION_A_MASK & temp);
  2351. }
  2352. } else {
  2353. temp = RREG32(R300_MC_READ_CNTL_AB);
  2354. data = (R300_MEM_RBS_POSITION_A_MASK & temp);
  2355. }
  2356. if (rdev->family == CHIP_RV410 ||
  2357. rdev->family == CHIP_R420 ||
  2358. rdev->family == CHIP_R423)
  2359. trbs_ff = memtrbs_r4xx[data];
  2360. else
  2361. trbs_ff = memtrbs[data];
  2362. tcas_ff.full += trbs_ff.full;
  2363. }
  2364. sclk_eff_ff.full = sclk_ff.full;
  2365. if (rdev->flags & RADEON_IS_AGP) {
  2366. fixed20_12 agpmode_ff;
  2367. agpmode_ff.full = rfixed_const(radeon_agpmode);
  2368. temp_ff.full = rfixed_const_666(16);
  2369. sclk_eff_ff.full -= rfixed_mul(agpmode_ff, temp_ff);
  2370. }
  2371. /* TODO PCIE lanes may affect this - agpmode == 16?? */
  2372. if (ASIC_IS_R300(rdev)) {
  2373. sclk_delay_ff.full = rfixed_const(250);
  2374. } else {
  2375. if ((rdev->family == CHIP_RV100) ||
  2376. rdev->flags & RADEON_IS_IGP) {
  2377. if (rdev->mc.vram_is_ddr)
  2378. sclk_delay_ff.full = rfixed_const(41);
  2379. else
  2380. sclk_delay_ff.full = rfixed_const(33);
  2381. } else {
  2382. if (rdev->mc.vram_width == 128)
  2383. sclk_delay_ff.full = rfixed_const(57);
  2384. else
  2385. sclk_delay_ff.full = rfixed_const(41);
  2386. }
  2387. }
  2388. mc_latency_sclk.full = rfixed_div(sclk_delay_ff, sclk_eff_ff);
  2389. if (rdev->mc.vram_is_ddr) {
  2390. if (rdev->mc.vram_width == 32) {
  2391. k1.full = rfixed_const(40);
  2392. c = 3;
  2393. } else {
  2394. k1.full = rfixed_const(20);
  2395. c = 1;
  2396. }
  2397. } else {
  2398. k1.full = rfixed_const(40);
  2399. c = 3;
  2400. }
  2401. temp_ff.full = rfixed_const(2);
  2402. mc_latency_mclk.full = rfixed_mul(trcd_ff, temp_ff);
  2403. temp_ff.full = rfixed_const(c);
  2404. mc_latency_mclk.full += rfixed_mul(tcas_ff, temp_ff);
  2405. temp_ff.full = rfixed_const(4);
  2406. mc_latency_mclk.full += rfixed_mul(tras_ff, temp_ff);
  2407. mc_latency_mclk.full += rfixed_mul(trp_ff, temp_ff);
  2408. mc_latency_mclk.full += k1.full;
  2409. mc_latency_mclk.full = rfixed_div(mc_latency_mclk, mclk_ff);
  2410. mc_latency_mclk.full += rfixed_div(temp_ff, sclk_eff_ff);
  2411. /*
  2412. HW cursor time assuming worst case of full size colour cursor.
  2413. */
  2414. temp_ff.full = rfixed_const((2 * (cur_size - (rdev->mc.vram_is_ddr + 1))));
  2415. temp_ff.full += trcd_ff.full;
  2416. if (temp_ff.full < tras_ff.full)
  2417. temp_ff.full = tras_ff.full;
  2418. cur_latency_mclk.full = rfixed_div(temp_ff, mclk_ff);
  2419. temp_ff.full = rfixed_const(cur_size);
  2420. cur_latency_sclk.full = rfixed_div(temp_ff, sclk_eff_ff);
  2421. /*
  2422. Find the total latency for the display data.
  2423. */
  2424. disp_latency_overhead.full = rfixed_const(8);
  2425. disp_latency_overhead.full = rfixed_div(disp_latency_overhead, sclk_ff);
  2426. mc_latency_mclk.full += disp_latency_overhead.full + cur_latency_mclk.full;
  2427. mc_latency_sclk.full += disp_latency_overhead.full + cur_latency_sclk.full;
  2428. if (mc_latency_mclk.full > mc_latency_sclk.full)
  2429. disp_latency.full = mc_latency_mclk.full;
  2430. else
  2431. disp_latency.full = mc_latency_sclk.full;
  2432. /* setup Max GRPH_STOP_REQ default value */
  2433. if (ASIC_IS_RV100(rdev))
  2434. max_stop_req = 0x5c;
  2435. else
  2436. max_stop_req = 0x7c;
  2437. if (mode1) {
  2438. /* CRTC1
  2439. Set GRPH_BUFFER_CNTL register using h/w defined optimal values.
  2440. GRPH_STOP_REQ <= MIN[ 0x7C, (CRTC_H_DISP + 1) * (bit depth) / 0x10 ]
  2441. */
  2442. stop_req = mode1->hdisplay * pixel_bytes1 / 16;
  2443. if (stop_req > max_stop_req)
  2444. stop_req = max_stop_req;
  2445. /*
  2446. Find the drain rate of the display buffer.
  2447. */
  2448. temp_ff.full = rfixed_const((16/pixel_bytes1));
  2449. disp_drain_rate.full = rfixed_div(pix_clk, temp_ff);
  2450. /*
  2451. Find the critical point of the display buffer.
  2452. */
  2453. crit_point_ff.full = rfixed_mul(disp_drain_rate, disp_latency);
  2454. crit_point_ff.full += rfixed_const_half(0);
  2455. critical_point = rfixed_trunc(crit_point_ff);
  2456. if (rdev->disp_priority == 2) {
  2457. critical_point = 0;
  2458. }
  2459. /*
  2460. The critical point should never be above max_stop_req-4. Setting
  2461. GRPH_CRITICAL_CNTL = 0 will thus force high priority all the time.
  2462. */
  2463. if (max_stop_req - critical_point < 4)
  2464. critical_point = 0;
  2465. if (critical_point == 0 && mode2 && rdev->family == CHIP_R300) {
  2466. /* some R300 cards have problem with this set to 0, when CRTC2 is enabled.*/
  2467. critical_point = 0x10;
  2468. }
  2469. temp = RREG32(RADEON_GRPH_BUFFER_CNTL);
  2470. temp &= ~(RADEON_GRPH_STOP_REQ_MASK);
  2471. temp |= (stop_req << RADEON_GRPH_STOP_REQ_SHIFT);
  2472. temp &= ~(RADEON_GRPH_START_REQ_MASK);
  2473. if ((rdev->family == CHIP_R350) &&
  2474. (stop_req > 0x15)) {
  2475. stop_req -= 0x10;
  2476. }
  2477. temp |= (stop_req << RADEON_GRPH_START_REQ_SHIFT);
  2478. temp |= RADEON_GRPH_BUFFER_SIZE;
  2479. temp &= ~(RADEON_GRPH_CRITICAL_CNTL |
  2480. RADEON_GRPH_CRITICAL_AT_SOF |
  2481. RADEON_GRPH_STOP_CNTL);
  2482. /*
  2483. Write the result into the register.
  2484. */
  2485. WREG32(RADEON_GRPH_BUFFER_CNTL, ((temp & ~RADEON_GRPH_CRITICAL_POINT_MASK) |
  2486. (critical_point << RADEON_GRPH_CRITICAL_POINT_SHIFT)));
  2487. #if 0
  2488. if ((rdev->family == CHIP_RS400) ||
  2489. (rdev->family == CHIP_RS480)) {
  2490. /* attempt to program RS400 disp regs correctly ??? */
  2491. temp = RREG32(RS400_DISP1_REG_CNTL);
  2492. temp &= ~(RS400_DISP1_START_REQ_LEVEL_MASK |
  2493. RS400_DISP1_STOP_REQ_LEVEL_MASK);
  2494. WREG32(RS400_DISP1_REQ_CNTL1, (temp |
  2495. (critical_point << RS400_DISP1_START_REQ_LEVEL_SHIFT) |
  2496. (critical_point << RS400_DISP1_STOP_REQ_LEVEL_SHIFT)));
  2497. temp = RREG32(RS400_DMIF_MEM_CNTL1);
  2498. temp &= ~(RS400_DISP1_CRITICAL_POINT_START_MASK |
  2499. RS400_DISP1_CRITICAL_POINT_STOP_MASK);
  2500. WREG32(RS400_DMIF_MEM_CNTL1, (temp |
  2501. (critical_point << RS400_DISP1_CRITICAL_POINT_START_SHIFT) |
  2502. (critical_point << RS400_DISP1_CRITICAL_POINT_STOP_SHIFT)));
  2503. }
  2504. #endif
  2505. DRM_DEBUG("GRPH_BUFFER_CNTL from to %x\n",
  2506. /* (unsigned int)info->SavedReg->grph_buffer_cntl, */
  2507. (unsigned int)RREG32(RADEON_GRPH_BUFFER_CNTL));
  2508. }
  2509. if (mode2) {
  2510. u32 grph2_cntl;
  2511. stop_req = mode2->hdisplay * pixel_bytes2 / 16;
  2512. if (stop_req > max_stop_req)
  2513. stop_req = max_stop_req;
  2514. /*
  2515. Find the drain rate of the display buffer.
  2516. */
  2517. temp_ff.full = rfixed_const((16/pixel_bytes2));
  2518. disp_drain_rate2.full = rfixed_div(pix_clk2, temp_ff);
  2519. grph2_cntl = RREG32(RADEON_GRPH2_BUFFER_CNTL);
  2520. grph2_cntl &= ~(RADEON_GRPH_STOP_REQ_MASK);
  2521. grph2_cntl |= (stop_req << RADEON_GRPH_STOP_REQ_SHIFT);
  2522. grph2_cntl &= ~(RADEON_GRPH_START_REQ_MASK);
  2523. if ((rdev->family == CHIP_R350) &&
  2524. (stop_req > 0x15)) {
  2525. stop_req -= 0x10;
  2526. }
  2527. grph2_cntl |= (stop_req << RADEON_GRPH_START_REQ_SHIFT);
  2528. grph2_cntl |= RADEON_GRPH_BUFFER_SIZE;
  2529. grph2_cntl &= ~(RADEON_GRPH_CRITICAL_CNTL |
  2530. RADEON_GRPH_CRITICAL_AT_SOF |
  2531. RADEON_GRPH_STOP_CNTL);
  2532. if ((rdev->family == CHIP_RS100) ||
  2533. (rdev->family == CHIP_RS200))
  2534. critical_point2 = 0;
  2535. else {
  2536. temp = (rdev->mc.vram_width * rdev->mc.vram_is_ddr + 1)/128;
  2537. temp_ff.full = rfixed_const(temp);
  2538. temp_ff.full = rfixed_mul(mclk_ff, temp_ff);
  2539. if (sclk_ff.full < temp_ff.full)
  2540. temp_ff.full = sclk_ff.full;
  2541. read_return_rate.full = temp_ff.full;
  2542. if (mode1) {
  2543. temp_ff.full = read_return_rate.full - disp_drain_rate.full;
  2544. time_disp1_drop_priority.full = rfixed_div(crit_point_ff, temp_ff);
  2545. } else {
  2546. time_disp1_drop_priority.full = 0;
  2547. }
  2548. crit_point_ff.full = disp_latency.full + time_disp1_drop_priority.full + disp_latency.full;
  2549. crit_point_ff.full = rfixed_mul(crit_point_ff, disp_drain_rate2);
  2550. crit_point_ff.full += rfixed_const_half(0);
  2551. critical_point2 = rfixed_trunc(crit_point_ff);
  2552. if (rdev->disp_priority == 2) {
  2553. critical_point2 = 0;
  2554. }
  2555. if (max_stop_req - critical_point2 < 4)
  2556. critical_point2 = 0;
  2557. }
  2558. if (critical_point2 == 0 && rdev->family == CHIP_R300) {
  2559. /* some R300 cards have problem with this set to 0 */
  2560. critical_point2 = 0x10;
  2561. }
  2562. WREG32(RADEON_GRPH2_BUFFER_CNTL, ((grph2_cntl & ~RADEON_GRPH_CRITICAL_POINT_MASK) |
  2563. (critical_point2 << RADEON_GRPH_CRITICAL_POINT_SHIFT)));
  2564. if ((rdev->family == CHIP_RS400) ||
  2565. (rdev->family == CHIP_RS480)) {
  2566. #if 0
  2567. /* attempt to program RS400 disp2 regs correctly ??? */
  2568. temp = RREG32(RS400_DISP2_REQ_CNTL1);
  2569. temp &= ~(RS400_DISP2_START_REQ_LEVEL_MASK |
  2570. RS400_DISP2_STOP_REQ_LEVEL_MASK);
  2571. WREG32(RS400_DISP2_REQ_CNTL1, (temp |
  2572. (critical_point2 << RS400_DISP1_START_REQ_LEVEL_SHIFT) |
  2573. (critical_point2 << RS400_DISP1_STOP_REQ_LEVEL_SHIFT)));
  2574. temp = RREG32(RS400_DISP2_REQ_CNTL2);
  2575. temp &= ~(RS400_DISP2_CRITICAL_POINT_START_MASK |
  2576. RS400_DISP2_CRITICAL_POINT_STOP_MASK);
  2577. WREG32(RS400_DISP2_REQ_CNTL2, (temp |
  2578. (critical_point2 << RS400_DISP2_CRITICAL_POINT_START_SHIFT) |
  2579. (critical_point2 << RS400_DISP2_CRITICAL_POINT_STOP_SHIFT)));
  2580. #endif
  2581. WREG32(RS400_DISP2_REQ_CNTL1, 0x105DC1CC);
  2582. WREG32(RS400_DISP2_REQ_CNTL2, 0x2749D000);
  2583. WREG32(RS400_DMIF_MEM_CNTL1, 0x29CA71DC);
  2584. WREG32(RS400_DISP1_REQ_CNTL1, 0x28FBC3AC);
  2585. }
  2586. DRM_DEBUG("GRPH2_BUFFER_CNTL from to %x\n",
  2587. (unsigned int)RREG32(RADEON_GRPH2_BUFFER_CNTL));
  2588. }
  2589. }
  2590. static inline void r100_cs_track_texture_print(struct r100_cs_track_texture *t)
  2591. {
  2592. DRM_ERROR("pitch %d\n", t->pitch);
  2593. DRM_ERROR("use_pitch %d\n", t->use_pitch);
  2594. DRM_ERROR("width %d\n", t->width);
  2595. DRM_ERROR("width_11 %d\n", t->width_11);
  2596. DRM_ERROR("height %d\n", t->height);
  2597. DRM_ERROR("height_11 %d\n", t->height_11);
  2598. DRM_ERROR("num levels %d\n", t->num_levels);
  2599. DRM_ERROR("depth %d\n", t->txdepth);
  2600. DRM_ERROR("bpp %d\n", t->cpp);
  2601. DRM_ERROR("coordinate type %d\n", t->tex_coord_type);
  2602. DRM_ERROR("width round to power of 2 %d\n", t->roundup_w);
  2603. DRM_ERROR("height round to power of 2 %d\n", t->roundup_h);
  2604. DRM_ERROR("compress format %d\n", t->compress_format);
  2605. }
  2606. static int r100_cs_track_cube(struct radeon_device *rdev,
  2607. struct r100_cs_track *track, unsigned idx)
  2608. {
  2609. unsigned face, w, h;
  2610. struct radeon_bo *cube_robj;
  2611. unsigned long size;
  2612. for (face = 0; face < 5; face++) {
  2613. cube_robj = track->textures[idx].cube_info[face].robj;
  2614. w = track->textures[idx].cube_info[face].width;
  2615. h = track->textures[idx].cube_info[face].height;
  2616. size = w * h;
  2617. size *= track->textures[idx].cpp;
  2618. size += track->textures[idx].cube_info[face].offset;
  2619. if (size > radeon_bo_size(cube_robj)) {
  2620. DRM_ERROR("Cube texture offset greater than object size %lu %lu\n",
  2621. size, radeon_bo_size(cube_robj));
  2622. r100_cs_track_texture_print(&track->textures[idx]);
  2623. return -1;
  2624. }
  2625. }
  2626. return 0;
  2627. }
  2628. static int r100_track_compress_size(int compress_format, int w, int h)
  2629. {
  2630. int block_width, block_height, block_bytes;
  2631. int wblocks, hblocks;
  2632. int min_wblocks;
  2633. int sz;
  2634. block_width = 4;
  2635. block_height = 4;
  2636. switch (compress_format) {
  2637. case R100_TRACK_COMP_DXT1:
  2638. block_bytes = 8;
  2639. min_wblocks = 4;
  2640. break;
  2641. default:
  2642. case R100_TRACK_COMP_DXT35:
  2643. block_bytes = 16;
  2644. min_wblocks = 2;
  2645. break;
  2646. }
  2647. hblocks = (h + block_height - 1) / block_height;
  2648. wblocks = (w + block_width - 1) / block_width;
  2649. if (wblocks < min_wblocks)
  2650. wblocks = min_wblocks;
  2651. sz = wblocks * hblocks * block_bytes;
  2652. return sz;
  2653. }
  2654. static int r100_cs_track_texture_check(struct radeon_device *rdev,
  2655. struct r100_cs_track *track)
  2656. {
  2657. struct radeon_bo *robj;
  2658. unsigned long size;
  2659. unsigned u, i, w, h, d;
  2660. int ret;
  2661. for (u = 0; u < track->num_texture; u++) {
  2662. if (!track->textures[u].enabled)
  2663. continue;
  2664. robj = track->textures[u].robj;
  2665. if (robj == NULL) {
  2666. DRM_ERROR("No texture bound to unit %u\n", u);
  2667. return -EINVAL;
  2668. }
  2669. size = 0;
  2670. for (i = 0; i <= track->textures[u].num_levels; i++) {
  2671. if (track->textures[u].use_pitch) {
  2672. if (rdev->family < CHIP_R300)
  2673. w = (track->textures[u].pitch / track->textures[u].cpp) / (1 << i);
  2674. else
  2675. w = track->textures[u].pitch / (1 << i);
  2676. } else {
  2677. w = track->textures[u].width;
  2678. if (rdev->family >= CHIP_RV515)
  2679. w |= track->textures[u].width_11;
  2680. w = w / (1 << i);
  2681. if (track->textures[u].roundup_w)
  2682. w = roundup_pow_of_two(w);
  2683. }
  2684. h = track->textures[u].height;
  2685. if (rdev->family >= CHIP_RV515)
  2686. h |= track->textures[u].height_11;
  2687. h = h / (1 << i);
  2688. if (track->textures[u].roundup_h)
  2689. h = roundup_pow_of_two(h);
  2690. if (track->textures[u].tex_coord_type == 1) {
  2691. d = (1 << track->textures[u].txdepth) / (1 << i);
  2692. if (!d)
  2693. d = 1;
  2694. } else {
  2695. d = 1;
  2696. }
  2697. if (track->textures[u].compress_format) {
  2698. size += r100_track_compress_size(track->textures[u].compress_format, w, h) * d;
  2699. /* compressed textures are block based */
  2700. } else
  2701. size += w * h * d;
  2702. }
  2703. size *= track->textures[u].cpp;
  2704. switch (track->textures[u].tex_coord_type) {
  2705. case 0:
  2706. case 1:
  2707. break;
  2708. case 2:
  2709. if (track->separate_cube) {
  2710. ret = r100_cs_track_cube(rdev, track, u);
  2711. if (ret)
  2712. return ret;
  2713. } else
  2714. size *= 6;
  2715. break;
  2716. default:
  2717. DRM_ERROR("Invalid texture coordinate type %u for unit "
  2718. "%u\n", track->textures[u].tex_coord_type, u);
  2719. return -EINVAL;
  2720. }
  2721. if (size > radeon_bo_size(robj)) {
  2722. DRM_ERROR("Texture of unit %u needs %lu bytes but is "
  2723. "%lu\n", u, size, radeon_bo_size(robj));
  2724. r100_cs_track_texture_print(&track->textures[u]);
  2725. return -EINVAL;
  2726. }
  2727. }
  2728. return 0;
  2729. }
  2730. int r100_cs_track_check(struct radeon_device *rdev, struct r100_cs_track *track)
  2731. {
  2732. unsigned i;
  2733. unsigned long size;
  2734. unsigned prim_walk;
  2735. unsigned nverts;
  2736. for (i = 0; i < track->num_cb; i++) {
  2737. if (track->cb[i].robj == NULL) {
  2738. if (!(track->fastfill || track->color_channel_mask ||
  2739. track->blend_read_enable)) {
  2740. continue;
  2741. }
  2742. DRM_ERROR("[drm] No buffer for color buffer %d !\n", i);
  2743. return -EINVAL;
  2744. }
  2745. size = track->cb[i].pitch * track->cb[i].cpp * track->maxy;
  2746. size += track->cb[i].offset;
  2747. if (size > radeon_bo_size(track->cb[i].robj)) {
  2748. DRM_ERROR("[drm] Buffer too small for color buffer %d "
  2749. "(need %lu have %lu) !\n", i, size,
  2750. radeon_bo_size(track->cb[i].robj));
  2751. DRM_ERROR("[drm] color buffer %d (%u %u %u %u)\n",
  2752. i, track->cb[i].pitch, track->cb[i].cpp,
  2753. track->cb[i].offset, track->maxy);
  2754. return -EINVAL;
  2755. }
  2756. }
  2757. if (track->z_enabled) {
  2758. if (track->zb.robj == NULL) {
  2759. DRM_ERROR("[drm] No buffer for z buffer !\n");
  2760. return -EINVAL;
  2761. }
  2762. size = track->zb.pitch * track->zb.cpp * track->maxy;
  2763. size += track->zb.offset;
  2764. if (size > radeon_bo_size(track->zb.robj)) {
  2765. DRM_ERROR("[drm] Buffer too small for z buffer "
  2766. "(need %lu have %lu) !\n", size,
  2767. radeon_bo_size(track->zb.robj));
  2768. DRM_ERROR("[drm] zbuffer (%u %u %u %u)\n",
  2769. track->zb.pitch, track->zb.cpp,
  2770. track->zb.offset, track->maxy);
  2771. return -EINVAL;
  2772. }
  2773. }
  2774. prim_walk = (track->vap_vf_cntl >> 4) & 0x3;
  2775. nverts = (track->vap_vf_cntl >> 16) & 0xFFFF;
  2776. switch (prim_walk) {
  2777. case 1:
  2778. for (i = 0; i < track->num_arrays; i++) {
  2779. size = track->arrays[i].esize * track->max_indx * 4;
  2780. if (track->arrays[i].robj == NULL) {
  2781. DRM_ERROR("(PW %u) Vertex array %u no buffer "
  2782. "bound\n", prim_walk, i);
  2783. return -EINVAL;
  2784. }
  2785. if (size > radeon_bo_size(track->arrays[i].robj)) {
  2786. dev_err(rdev->dev, "(PW %u) Vertex array %u "
  2787. "need %lu dwords have %lu dwords\n",
  2788. prim_walk, i, size >> 2,
  2789. radeon_bo_size(track->arrays[i].robj)
  2790. >> 2);
  2791. DRM_ERROR("Max indices %u\n", track->max_indx);
  2792. return -EINVAL;
  2793. }
  2794. }
  2795. break;
  2796. case 2:
  2797. for (i = 0; i < track->num_arrays; i++) {
  2798. size = track->arrays[i].esize * (nverts - 1) * 4;
  2799. if (track->arrays[i].robj == NULL) {
  2800. DRM_ERROR("(PW %u) Vertex array %u no buffer "
  2801. "bound\n", prim_walk, i);
  2802. return -EINVAL;
  2803. }
  2804. if (size > radeon_bo_size(track->arrays[i].robj)) {
  2805. dev_err(rdev->dev, "(PW %u) Vertex array %u "
  2806. "need %lu dwords have %lu dwords\n",
  2807. prim_walk, i, size >> 2,
  2808. radeon_bo_size(track->arrays[i].robj)
  2809. >> 2);
  2810. return -EINVAL;
  2811. }
  2812. }
  2813. break;
  2814. case 3:
  2815. size = track->vtx_size * nverts;
  2816. if (size != track->immd_dwords) {
  2817. DRM_ERROR("IMMD draw %u dwors but needs %lu dwords\n",
  2818. track->immd_dwords, size);
  2819. DRM_ERROR("VAP_VF_CNTL.NUM_VERTICES %u, VTX_SIZE %u\n",
  2820. nverts, track->vtx_size);
  2821. return -EINVAL;
  2822. }
  2823. break;
  2824. default:
  2825. DRM_ERROR("[drm] Invalid primitive walk %d for VAP_VF_CNTL\n",
  2826. prim_walk);
  2827. return -EINVAL;
  2828. }
  2829. return r100_cs_track_texture_check(rdev, track);
  2830. }
  2831. void r100_cs_track_clear(struct radeon_device *rdev, struct r100_cs_track *track)
  2832. {
  2833. unsigned i, face;
  2834. if (rdev->family < CHIP_R300) {
  2835. track->num_cb = 1;
  2836. if (rdev->family <= CHIP_RS200)
  2837. track->num_texture = 3;
  2838. else
  2839. track->num_texture = 6;
  2840. track->maxy = 2048;
  2841. track->separate_cube = 1;
  2842. } else {
  2843. track->num_cb = 4;
  2844. track->num_texture = 16;
  2845. track->maxy = 4096;
  2846. track->separate_cube = 0;
  2847. }
  2848. for (i = 0; i < track->num_cb; i++) {
  2849. track->cb[i].robj = NULL;
  2850. track->cb[i].pitch = 8192;
  2851. track->cb[i].cpp = 16;
  2852. track->cb[i].offset = 0;
  2853. }
  2854. track->z_enabled = true;
  2855. track->zb.robj = NULL;
  2856. track->zb.pitch = 8192;
  2857. track->zb.cpp = 4;
  2858. track->zb.offset = 0;
  2859. track->vtx_size = 0x7F;
  2860. track->immd_dwords = 0xFFFFFFFFUL;
  2861. track->num_arrays = 11;
  2862. track->max_indx = 0x00FFFFFFUL;
  2863. for (i = 0; i < track->num_arrays; i++) {
  2864. track->arrays[i].robj = NULL;
  2865. track->arrays[i].esize = 0x7F;
  2866. }
  2867. for (i = 0; i < track->num_texture; i++) {
  2868. track->textures[i].compress_format = R100_TRACK_COMP_NONE;
  2869. track->textures[i].pitch = 16536;
  2870. track->textures[i].width = 16536;
  2871. track->textures[i].height = 16536;
  2872. track->textures[i].width_11 = 1 << 11;
  2873. track->textures[i].height_11 = 1 << 11;
  2874. track->textures[i].num_levels = 12;
  2875. if (rdev->family <= CHIP_RS200) {
  2876. track->textures[i].tex_coord_type = 0;
  2877. track->textures[i].txdepth = 0;
  2878. } else {
  2879. track->textures[i].txdepth = 16;
  2880. track->textures[i].tex_coord_type = 1;
  2881. }
  2882. track->textures[i].cpp = 64;
  2883. track->textures[i].robj = NULL;
  2884. /* CS IB emission code makes sure texture unit are disabled */
  2885. track->textures[i].enabled = false;
  2886. track->textures[i].roundup_w = true;
  2887. track->textures[i].roundup_h = true;
  2888. if (track->separate_cube)
  2889. for (face = 0; face < 5; face++) {
  2890. track->textures[i].cube_info[face].robj = NULL;
  2891. track->textures[i].cube_info[face].width = 16536;
  2892. track->textures[i].cube_info[face].height = 16536;
  2893. track->textures[i].cube_info[face].offset = 0;
  2894. }
  2895. }
  2896. }
  2897. int r100_ring_test(struct radeon_device *rdev)
  2898. {
  2899. uint32_t scratch;
  2900. uint32_t tmp = 0;
  2901. unsigned i;
  2902. int r;
  2903. r = radeon_scratch_get(rdev, &scratch);
  2904. if (r) {
  2905. DRM_ERROR("radeon: cp failed to get scratch reg (%d).\n", r);
  2906. return r;
  2907. }
  2908. WREG32(scratch, 0xCAFEDEAD);
  2909. r = radeon_ring_lock(rdev, 2);
  2910. if (r) {
  2911. DRM_ERROR("radeon: cp failed to lock ring (%d).\n", r);
  2912. radeon_scratch_free(rdev, scratch);
  2913. return r;
  2914. }
  2915. radeon_ring_write(rdev, PACKET0(scratch, 0));
  2916. radeon_ring_write(rdev, 0xDEADBEEF);
  2917. radeon_ring_unlock_commit(rdev);
  2918. for (i = 0; i < rdev->usec_timeout; i++) {
  2919. tmp = RREG32(scratch);
  2920. if (tmp == 0xDEADBEEF) {
  2921. break;
  2922. }
  2923. DRM_UDELAY(1);
  2924. }
  2925. if (i < rdev->usec_timeout) {
  2926. DRM_INFO("ring test succeeded in %d usecs\n", i);
  2927. } else {
  2928. DRM_ERROR("radeon: ring test failed (sracth(0x%04X)=0x%08X)\n",
  2929. scratch, tmp);
  2930. r = -EINVAL;
  2931. }
  2932. radeon_scratch_free(rdev, scratch);
  2933. return r;
  2934. }
  2935. void r100_ring_ib_execute(struct radeon_device *rdev, struct radeon_ib *ib)
  2936. {
  2937. radeon_ring_write(rdev, PACKET0(RADEON_CP_IB_BASE, 1));
  2938. radeon_ring_write(rdev, ib->gpu_addr);
  2939. radeon_ring_write(rdev, ib->length_dw);
  2940. }
  2941. int r100_ib_test(struct radeon_device *rdev)
  2942. {
  2943. struct radeon_ib *ib;
  2944. uint32_t scratch;
  2945. uint32_t tmp = 0;
  2946. unsigned i;
  2947. int r;
  2948. r = radeon_scratch_get(rdev, &scratch);
  2949. if (r) {
  2950. DRM_ERROR("radeon: failed to get scratch reg (%d).\n", r);
  2951. return r;
  2952. }
  2953. WREG32(scratch, 0xCAFEDEAD);
  2954. r = radeon_ib_get(rdev, &ib);
  2955. if (r) {
  2956. return r;
  2957. }
  2958. ib->ptr[0] = PACKET0(scratch, 0);
  2959. ib->ptr[1] = 0xDEADBEEF;
  2960. ib->ptr[2] = PACKET2(0);
  2961. ib->ptr[3] = PACKET2(0);
  2962. ib->ptr[4] = PACKET2(0);
  2963. ib->ptr[5] = PACKET2(0);
  2964. ib->ptr[6] = PACKET2(0);
  2965. ib->ptr[7] = PACKET2(0);
  2966. ib->length_dw = 8;
  2967. r = radeon_ib_schedule(rdev, ib);
  2968. if (r) {
  2969. radeon_scratch_free(rdev, scratch);
  2970. radeon_ib_free(rdev, &ib);
  2971. return r;
  2972. }
  2973. r = radeon_fence_wait(ib->fence, false);
  2974. if (r) {
  2975. return r;
  2976. }
  2977. for (i = 0; i < rdev->usec_timeout; i++) {
  2978. tmp = RREG32(scratch);
  2979. if (tmp == 0xDEADBEEF) {
  2980. break;
  2981. }
  2982. DRM_UDELAY(1);
  2983. }
  2984. if (i < rdev->usec_timeout) {
  2985. DRM_INFO("ib test succeeded in %u usecs\n", i);
  2986. } else {
  2987. DRM_ERROR("radeon: ib test failed (sracth(0x%04X)=0x%08X)\n",
  2988. scratch, tmp);
  2989. r = -EINVAL;
  2990. }
  2991. radeon_scratch_free(rdev, scratch);
  2992. radeon_ib_free(rdev, &ib);
  2993. return r;
  2994. }
  2995. void r100_ib_fini(struct radeon_device *rdev)
  2996. {
  2997. radeon_ib_pool_fini(rdev);
  2998. }
  2999. int r100_ib_init(struct radeon_device *rdev)
  3000. {
  3001. int r;
  3002. r = radeon_ib_pool_init(rdev);
  3003. if (r) {
  3004. dev_err(rdev->dev, "failled initializing IB pool (%d).\n", r);
  3005. r100_ib_fini(rdev);
  3006. return r;
  3007. }
  3008. r = r100_ib_test(rdev);
  3009. if (r) {
  3010. dev_err(rdev->dev, "failled testing IB (%d).\n", r);
  3011. r100_ib_fini(rdev);
  3012. return r;
  3013. }
  3014. return 0;
  3015. }
  3016. void r100_mc_stop(struct radeon_device *rdev, struct r100_mc_save *save)
  3017. {
  3018. /* Shutdown CP we shouldn't need to do that but better be safe than
  3019. * sorry
  3020. */
  3021. rdev->cp.ready = false;
  3022. WREG32(R_000740_CP_CSQ_CNTL, 0);
  3023. /* Save few CRTC registers */
  3024. save->GENMO_WT = RREG8(R_0003C2_GENMO_WT);
  3025. save->CRTC_EXT_CNTL = RREG32(R_000054_CRTC_EXT_CNTL);
  3026. save->CRTC_GEN_CNTL = RREG32(R_000050_CRTC_GEN_CNTL);
  3027. save->CUR_OFFSET = RREG32(R_000260_CUR_OFFSET);
  3028. if (!(rdev->flags & RADEON_SINGLE_CRTC)) {
  3029. save->CRTC2_GEN_CNTL = RREG32(R_0003F8_CRTC2_GEN_CNTL);
  3030. save->CUR2_OFFSET = RREG32(R_000360_CUR2_OFFSET);
  3031. }
  3032. /* Disable VGA aperture access */
  3033. WREG8(R_0003C2_GENMO_WT, C_0003C2_VGA_RAM_EN & save->GENMO_WT);
  3034. /* Disable cursor, overlay, crtc */
  3035. WREG32(R_000260_CUR_OFFSET, save->CUR_OFFSET | S_000260_CUR_LOCK(1));
  3036. WREG32(R_000054_CRTC_EXT_CNTL, save->CRTC_EXT_CNTL |
  3037. S_000054_CRTC_DISPLAY_DIS(1));
  3038. WREG32(R_000050_CRTC_GEN_CNTL,
  3039. (C_000050_CRTC_CUR_EN & save->CRTC_GEN_CNTL) |
  3040. S_000050_CRTC_DISP_REQ_EN_B(1));
  3041. WREG32(R_000420_OV0_SCALE_CNTL,
  3042. C_000420_OV0_OVERLAY_EN & RREG32(R_000420_OV0_SCALE_CNTL));
  3043. WREG32(R_000260_CUR_OFFSET, C_000260_CUR_LOCK & save->CUR_OFFSET);
  3044. if (!(rdev->flags & RADEON_SINGLE_CRTC)) {
  3045. WREG32(R_000360_CUR2_OFFSET, save->CUR2_OFFSET |
  3046. S_000360_CUR2_LOCK(1));
  3047. WREG32(R_0003F8_CRTC2_GEN_CNTL,
  3048. (C_0003F8_CRTC2_CUR_EN & save->CRTC2_GEN_CNTL) |
  3049. S_0003F8_CRTC2_DISPLAY_DIS(1) |
  3050. S_0003F8_CRTC2_DISP_REQ_EN_B(1));
  3051. WREG32(R_000360_CUR2_OFFSET,
  3052. C_000360_CUR2_LOCK & save->CUR2_OFFSET);
  3053. }
  3054. }
  3055. void r100_mc_resume(struct radeon_device *rdev, struct r100_mc_save *save)
  3056. {
  3057. /* Update base address for crtc */
  3058. WREG32(R_00023C_DISPLAY_BASE_ADDR, rdev->mc.vram_start);
  3059. if (!(rdev->flags & RADEON_SINGLE_CRTC)) {
  3060. WREG32(R_00033C_CRTC2_DISPLAY_BASE_ADDR, rdev->mc.vram_start);
  3061. }
  3062. /* Restore CRTC registers */
  3063. WREG8(R_0003C2_GENMO_WT, save->GENMO_WT);
  3064. WREG32(R_000054_CRTC_EXT_CNTL, save->CRTC_EXT_CNTL);
  3065. WREG32(R_000050_CRTC_GEN_CNTL, save->CRTC_GEN_CNTL);
  3066. if (!(rdev->flags & RADEON_SINGLE_CRTC)) {
  3067. WREG32(R_0003F8_CRTC2_GEN_CNTL, save->CRTC2_GEN_CNTL);
  3068. }
  3069. }
  3070. void r100_vga_render_disable(struct radeon_device *rdev)
  3071. {
  3072. u32 tmp;
  3073. tmp = RREG8(R_0003C2_GENMO_WT);
  3074. WREG8(R_0003C2_GENMO_WT, C_0003C2_VGA_RAM_EN & tmp);
  3075. }
  3076. static void r100_debugfs(struct radeon_device *rdev)
  3077. {
  3078. int r;
  3079. r = r100_debugfs_mc_info_init(rdev);
  3080. if (r)
  3081. dev_warn(rdev->dev, "Failed to create r100_mc debugfs file.\n");
  3082. }
  3083. static void r100_mc_program(struct radeon_device *rdev)
  3084. {
  3085. struct r100_mc_save save;
  3086. /* Stops all mc clients */
  3087. r100_mc_stop(rdev, &save);
  3088. if (rdev->flags & RADEON_IS_AGP) {
  3089. WREG32(R_00014C_MC_AGP_LOCATION,
  3090. S_00014C_MC_AGP_START(rdev->mc.gtt_start >> 16) |
  3091. S_00014C_MC_AGP_TOP(rdev->mc.gtt_end >> 16));
  3092. WREG32(R_000170_AGP_BASE, lower_32_bits(rdev->mc.agp_base));
  3093. if (rdev->family > CHIP_RV200)
  3094. WREG32(R_00015C_AGP_BASE_2,
  3095. upper_32_bits(rdev->mc.agp_base) & 0xff);
  3096. } else {
  3097. WREG32(R_00014C_MC_AGP_LOCATION, 0x0FFFFFFF);
  3098. WREG32(R_000170_AGP_BASE, 0);
  3099. if (rdev->family > CHIP_RV200)
  3100. WREG32(R_00015C_AGP_BASE_2, 0);
  3101. }
  3102. /* Wait for mc idle */
  3103. if (r100_mc_wait_for_idle(rdev))
  3104. dev_warn(rdev->dev, "Wait for MC idle timeout.\n");
  3105. /* Program MC, should be a 32bits limited address space */
  3106. WREG32(R_000148_MC_FB_LOCATION,
  3107. S_000148_MC_FB_START(rdev->mc.vram_start >> 16) |
  3108. S_000148_MC_FB_TOP(rdev->mc.vram_end >> 16));
  3109. r100_mc_resume(rdev, &save);
  3110. }
  3111. void r100_clock_startup(struct radeon_device *rdev)
  3112. {
  3113. u32 tmp;
  3114. if (radeon_dynclks != -1 && radeon_dynclks)
  3115. radeon_legacy_set_clock_gating(rdev, 1);
  3116. /* We need to force on some of the block */
  3117. tmp = RREG32_PLL(R_00000D_SCLK_CNTL);
  3118. tmp |= S_00000D_FORCE_CP(1) | S_00000D_FORCE_VIP(1);
  3119. if ((rdev->family == CHIP_RV250) || (rdev->family == CHIP_RV280))
  3120. tmp |= S_00000D_FORCE_DISP1(1) | S_00000D_FORCE_DISP2(1);
  3121. WREG32_PLL(R_00000D_SCLK_CNTL, tmp);
  3122. }
  3123. static int r100_startup(struct radeon_device *rdev)
  3124. {
  3125. int r;
  3126. /* set common regs */
  3127. r100_set_common_regs(rdev);
  3128. /* program mc */
  3129. r100_mc_program(rdev);
  3130. /* Resume clock */
  3131. r100_clock_startup(rdev);
  3132. /* Initialize GPU configuration (# pipes, ...) */
  3133. r100_gpu_init(rdev);
  3134. /* Initialize GART (initialize after TTM so we can allocate
  3135. * memory through TTM but finalize after TTM) */
  3136. r100_enable_bm(rdev);
  3137. if (rdev->flags & RADEON_IS_PCI) {
  3138. r = r100_pci_gart_enable(rdev);
  3139. if (r)
  3140. return r;
  3141. }
  3142. /* Enable IRQ */
  3143. r100_irq_set(rdev);
  3144. rdev->config.r100.hdp_cntl = RREG32(RADEON_HOST_PATH_CNTL);
  3145. /* 1M ring buffer */
  3146. r = r100_cp_init(rdev, 1024 * 1024);
  3147. if (r) {
  3148. dev_err(rdev->dev, "failled initializing CP (%d).\n", r);
  3149. return r;
  3150. }
  3151. r = r100_wb_init(rdev);
  3152. if (r)
  3153. dev_err(rdev->dev, "failled initializing WB (%d).\n", r);
  3154. r = r100_ib_init(rdev);
  3155. if (r) {
  3156. dev_err(rdev->dev, "failled initializing IB (%d).\n", r);
  3157. return r;
  3158. }
  3159. return 0;
  3160. }
  3161. int r100_resume(struct radeon_device *rdev)
  3162. {
  3163. /* Make sur GART are not working */
  3164. if (rdev->flags & RADEON_IS_PCI)
  3165. r100_pci_gart_disable(rdev);
  3166. /* Resume clock before doing reset */
  3167. r100_clock_startup(rdev);
  3168. /* Reset gpu before posting otherwise ATOM will enter infinite loop */
  3169. if (radeon_gpu_reset(rdev)) {
  3170. dev_warn(rdev->dev, "GPU reset failed ! (0xE40=0x%08X, 0x7C0=0x%08X)\n",
  3171. RREG32(R_000E40_RBBM_STATUS),
  3172. RREG32(R_0007C0_CP_STAT));
  3173. }
  3174. /* post */
  3175. radeon_combios_asic_init(rdev->ddev);
  3176. /* Resume clock after posting */
  3177. r100_clock_startup(rdev);
  3178. /* Initialize surface registers */
  3179. radeon_surface_init(rdev);
  3180. return r100_startup(rdev);
  3181. }
  3182. int r100_suspend(struct radeon_device *rdev)
  3183. {
  3184. r100_cp_disable(rdev);
  3185. r100_wb_disable(rdev);
  3186. r100_irq_disable(rdev);
  3187. if (rdev->flags & RADEON_IS_PCI)
  3188. r100_pci_gart_disable(rdev);
  3189. return 0;
  3190. }
  3191. void r100_fini(struct radeon_device *rdev)
  3192. {
  3193. radeon_pm_fini(rdev);
  3194. r100_cp_fini(rdev);
  3195. r100_wb_fini(rdev);
  3196. r100_ib_fini(rdev);
  3197. radeon_gem_fini(rdev);
  3198. if (rdev->flags & RADEON_IS_PCI)
  3199. r100_pci_gart_fini(rdev);
  3200. radeon_agp_fini(rdev);
  3201. radeon_irq_kms_fini(rdev);
  3202. radeon_fence_driver_fini(rdev);
  3203. radeon_bo_fini(rdev);
  3204. radeon_atombios_fini(rdev);
  3205. kfree(rdev->bios);
  3206. rdev->bios = NULL;
  3207. }
  3208. int r100_init(struct radeon_device *rdev)
  3209. {
  3210. int r;
  3211. /* Register debugfs file specific to this group of asics */
  3212. r100_debugfs(rdev);
  3213. /* Disable VGA */
  3214. r100_vga_render_disable(rdev);
  3215. /* Initialize scratch registers */
  3216. radeon_scratch_init(rdev);
  3217. /* Initialize surface registers */
  3218. radeon_surface_init(rdev);
  3219. /* TODO: disable VGA need to use VGA request */
  3220. /* BIOS*/
  3221. if (!radeon_get_bios(rdev)) {
  3222. if (ASIC_IS_AVIVO(rdev))
  3223. return -EINVAL;
  3224. }
  3225. if (rdev->is_atom_bios) {
  3226. dev_err(rdev->dev, "Expecting combios for RS400/RS480 GPU\n");
  3227. return -EINVAL;
  3228. } else {
  3229. r = radeon_combios_init(rdev);
  3230. if (r)
  3231. return r;
  3232. }
  3233. /* Reset gpu before posting otherwise ATOM will enter infinite loop */
  3234. if (radeon_gpu_reset(rdev)) {
  3235. dev_warn(rdev->dev,
  3236. "GPU reset failed ! (0xE40=0x%08X, 0x7C0=0x%08X)\n",
  3237. RREG32(R_000E40_RBBM_STATUS),
  3238. RREG32(R_0007C0_CP_STAT));
  3239. }
  3240. /* check if cards are posted or not */
  3241. if (radeon_boot_test_post_card(rdev) == false)
  3242. return -EINVAL;
  3243. /* Set asic errata */
  3244. r100_errata(rdev);
  3245. /* Initialize clocks */
  3246. radeon_get_clock_info(rdev->ddev);
  3247. /* Initialize power management */
  3248. radeon_pm_init(rdev);
  3249. /* initialize AGP */
  3250. if (rdev->flags & RADEON_IS_AGP) {
  3251. r = radeon_agp_init(rdev);
  3252. if (r) {
  3253. radeon_agp_disable(rdev);
  3254. }
  3255. }
  3256. /* initialize VRAM */
  3257. r100_mc_init(rdev);
  3258. /* Fence driver */
  3259. r = radeon_fence_driver_init(rdev);
  3260. if (r)
  3261. return r;
  3262. r = radeon_irq_kms_init(rdev);
  3263. if (r)
  3264. return r;
  3265. /* Memory manager */
  3266. r = radeon_bo_init(rdev);
  3267. if (r)
  3268. return r;
  3269. if (rdev->flags & RADEON_IS_PCI) {
  3270. r = r100_pci_gart_init(rdev);
  3271. if (r)
  3272. return r;
  3273. }
  3274. r100_set_safe_registers(rdev);
  3275. rdev->accel_working = true;
  3276. r = r100_startup(rdev);
  3277. if (r) {
  3278. /* Somethings want wront with the accel init stop accel */
  3279. dev_err(rdev->dev, "Disabling GPU acceleration\n");
  3280. r100_cp_fini(rdev);
  3281. r100_wb_fini(rdev);
  3282. r100_ib_fini(rdev);
  3283. radeon_irq_kms_fini(rdev);
  3284. if (rdev->flags & RADEON_IS_PCI)
  3285. r100_pci_gart_fini(rdev);
  3286. rdev->accel_working = false;
  3287. }
  3288. return 0;
  3289. }