iwl-3945.c 77 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740
  1. /******************************************************************************
  2. *
  3. * Copyright(c) 2003 - 2011 Intel Corporation. All rights reserved.
  4. *
  5. * This program is free software; you can redistribute it and/or modify it
  6. * under the terms of version 2 of the GNU General Public License as
  7. * published by the Free Software Foundation.
  8. *
  9. * This program is distributed in the hope that it will be useful, but WITHOUT
  10. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  11. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  12. * more details.
  13. *
  14. * You should have received a copy of the GNU General Public License along with
  15. * this program; if not, write to the Free Software Foundation, Inc.,
  16. * 51 Franklin Street, Fifth Floor, Boston, MA 02110, USA
  17. *
  18. * The full GNU General Public License is included in this distribution in the
  19. * file called LICENSE.
  20. *
  21. * Contact Information:
  22. * Intel Linux Wireless <ilw@linux.intel.com>
  23. * Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497
  24. *
  25. *****************************************************************************/
  26. #include <linux/kernel.h>
  27. #include <linux/module.h>
  28. #include <linux/init.h>
  29. #include <linux/slab.h>
  30. #include <linux/pci.h>
  31. #include <linux/dma-mapping.h>
  32. #include <linux/delay.h>
  33. #include <linux/sched.h>
  34. #include <linux/skbuff.h>
  35. #include <linux/netdevice.h>
  36. #include <linux/firmware.h>
  37. #include <linux/etherdevice.h>
  38. #include <asm/unaligned.h>
  39. #include <net/mac80211.h>
  40. #include "iwl-fh.h"
  41. #include "iwl-3945-fh.h"
  42. #include "iwl-commands.h"
  43. #include "iwl-sta.h"
  44. #include "iwl-3945.h"
  45. #include "iwl-eeprom.h"
  46. #include "iwl-core.h"
  47. #include "iwl-helpers.h"
  48. #include "iwl-led.h"
  49. #include "iwl-3945-led.h"
  50. #include "iwl-3945-debugfs.h"
  51. #define IL_DECLARE_RATE_INFO(r, ip, in, rp, rn, pp, np) \
  52. [IL_RATE_##r##M_INDEX] = { IL_RATE_##r##M_PLCP, \
  53. IL_RATE_##r##M_IEEE, \
  54. IL_RATE_##ip##M_INDEX, \
  55. IL_RATE_##in##M_INDEX, \
  56. IL_RATE_##rp##M_INDEX, \
  57. IL_RATE_##rn##M_INDEX, \
  58. IL_RATE_##pp##M_INDEX, \
  59. IL_RATE_##np##M_INDEX, \
  60. IL_RATE_##r##M_INDEX_TABLE, \
  61. IL_RATE_##ip##M_INDEX_TABLE }
  62. /*
  63. * Parameter order:
  64. * rate, prev rate, next rate, prev tgg rate, next tgg rate
  65. *
  66. * If there isn't a valid next or previous rate then INV is used which
  67. * maps to IL_RATE_INVALID
  68. *
  69. */
  70. const struct il3945_rate_info il3945_rates[IL_RATE_COUNT_3945] = {
  71. IL_DECLARE_RATE_INFO(1, INV, 2, INV, 2, INV, 2), /* 1mbps */
  72. IL_DECLARE_RATE_INFO(2, 1, 5, 1, 5, 1, 5), /* 2mbps */
  73. IL_DECLARE_RATE_INFO(5, 2, 6, 2, 11, 2, 11), /*5.5mbps */
  74. IL_DECLARE_RATE_INFO(11, 9, 12, 5, 12, 5, 18), /* 11mbps */
  75. IL_DECLARE_RATE_INFO(6, 5, 9, 5, 11, 5, 11), /* 6mbps */
  76. IL_DECLARE_RATE_INFO(9, 6, 11, 5, 11, 5, 11), /* 9mbps */
  77. IL_DECLARE_RATE_INFO(12, 11, 18, 11, 18, 11, 18), /* 12mbps */
  78. IL_DECLARE_RATE_INFO(18, 12, 24, 12, 24, 11, 24), /* 18mbps */
  79. IL_DECLARE_RATE_INFO(24, 18, 36, 18, 36, 18, 36), /* 24mbps */
  80. IL_DECLARE_RATE_INFO(36, 24, 48, 24, 48, 24, 48), /* 36mbps */
  81. IL_DECLARE_RATE_INFO(48, 36, 54, 36, 54, 36, 54), /* 48mbps */
  82. IL_DECLARE_RATE_INFO(54, 48, INV, 48, INV, 48, INV),/* 54mbps */
  83. };
  84. static inline u8 il3945_get_prev_ieee_rate(u8 rate_index)
  85. {
  86. u8 rate = il3945_rates[rate_index].prev_ieee;
  87. if (rate == IL_RATE_INVALID)
  88. rate = rate_index;
  89. return rate;
  90. }
  91. /* 1 = enable the il3945_disable_events() function */
  92. #define IL_EVT_DISABLE (0)
  93. #define IL_EVT_DISABLE_SIZE (1532/32)
  94. /**
  95. * il3945_disable_events - Disable selected events in uCode event log
  96. *
  97. * Disable an event by writing "1"s into "disable"
  98. * bitmap in SRAM. Bit position corresponds to Event # (id/type).
  99. * Default values of 0 enable uCode events to be logged.
  100. * Use for only special debugging. This function is just a placeholder as-is,
  101. * you'll need to provide the special bits! ...
  102. * ... and set IL_EVT_DISABLE to 1. */
  103. void il3945_disable_events(struct il_priv *il)
  104. {
  105. int i;
  106. u32 base; /* SRAM address of event log header */
  107. u32 disable_ptr; /* SRAM address of event-disable bitmap array */
  108. u32 array_size; /* # of u32 entries in array */
  109. static const u32 evt_disable[IL_EVT_DISABLE_SIZE] = {
  110. 0x00000000, /* 31 - 0 Event id numbers */
  111. 0x00000000, /* 63 - 32 */
  112. 0x00000000, /* 95 - 64 */
  113. 0x00000000, /* 127 - 96 */
  114. 0x00000000, /* 159 - 128 */
  115. 0x00000000, /* 191 - 160 */
  116. 0x00000000, /* 223 - 192 */
  117. 0x00000000, /* 255 - 224 */
  118. 0x00000000, /* 287 - 256 */
  119. 0x00000000, /* 319 - 288 */
  120. 0x00000000, /* 351 - 320 */
  121. 0x00000000, /* 383 - 352 */
  122. 0x00000000, /* 415 - 384 */
  123. 0x00000000, /* 447 - 416 */
  124. 0x00000000, /* 479 - 448 */
  125. 0x00000000, /* 511 - 480 */
  126. 0x00000000, /* 543 - 512 */
  127. 0x00000000, /* 575 - 544 */
  128. 0x00000000, /* 607 - 576 */
  129. 0x00000000, /* 639 - 608 */
  130. 0x00000000, /* 671 - 640 */
  131. 0x00000000, /* 703 - 672 */
  132. 0x00000000, /* 735 - 704 */
  133. 0x00000000, /* 767 - 736 */
  134. 0x00000000, /* 799 - 768 */
  135. 0x00000000, /* 831 - 800 */
  136. 0x00000000, /* 863 - 832 */
  137. 0x00000000, /* 895 - 864 */
  138. 0x00000000, /* 927 - 896 */
  139. 0x00000000, /* 959 - 928 */
  140. 0x00000000, /* 991 - 960 */
  141. 0x00000000, /* 1023 - 992 */
  142. 0x00000000, /* 1055 - 1024 */
  143. 0x00000000, /* 1087 - 1056 */
  144. 0x00000000, /* 1119 - 1088 */
  145. 0x00000000, /* 1151 - 1120 */
  146. 0x00000000, /* 1183 - 1152 */
  147. 0x00000000, /* 1215 - 1184 */
  148. 0x00000000, /* 1247 - 1216 */
  149. 0x00000000, /* 1279 - 1248 */
  150. 0x00000000, /* 1311 - 1280 */
  151. 0x00000000, /* 1343 - 1312 */
  152. 0x00000000, /* 1375 - 1344 */
  153. 0x00000000, /* 1407 - 1376 */
  154. 0x00000000, /* 1439 - 1408 */
  155. 0x00000000, /* 1471 - 1440 */
  156. 0x00000000, /* 1503 - 1472 */
  157. };
  158. base = le32_to_cpu(il->card_alive.log_event_table_ptr);
  159. if (!il3945_hw_valid_rtc_data_addr(base)) {
  160. IL_ERR("Invalid event log pointer 0x%08X\n", base);
  161. return;
  162. }
  163. disable_ptr = il_read_targ_mem(il, base + (4 * sizeof(u32)));
  164. array_size = il_read_targ_mem(il, base + (5 * sizeof(u32)));
  165. if (IL_EVT_DISABLE && array_size == IL_EVT_DISABLE_SIZE) {
  166. D_INFO("Disabling selected uCode log events at 0x%x\n",
  167. disable_ptr);
  168. for (i = 0; i < IL_EVT_DISABLE_SIZE; i++)
  169. il_write_targ_mem(il,
  170. disable_ptr + (i * sizeof(u32)),
  171. evt_disable[i]);
  172. } else {
  173. D_INFO("Selected uCode log events may be disabled\n");
  174. D_INFO(" by writing \"1\"s into disable bitmap\n");
  175. D_INFO(" in SRAM at 0x%x, size %d u32s\n",
  176. disable_ptr, array_size);
  177. }
  178. }
  179. static int il3945_hwrate_to_plcp_idx(u8 plcp)
  180. {
  181. int idx;
  182. for (idx = 0; idx < IL_RATE_COUNT_3945; idx++)
  183. if (il3945_rates[idx].plcp == plcp)
  184. return idx;
  185. return -1;
  186. }
  187. #ifdef CONFIG_IWLEGACY_DEBUG
  188. #define TX_STATUS_ENTRY(x) case TX_3945_STATUS_FAIL_ ## x: return #x
  189. static const char *il3945_get_tx_fail_reason(u32 status)
  190. {
  191. switch (status & TX_STATUS_MSK) {
  192. case TX_3945_STATUS_SUCCESS:
  193. return "SUCCESS";
  194. TX_STATUS_ENTRY(SHORT_LIMIT);
  195. TX_STATUS_ENTRY(LONG_LIMIT);
  196. TX_STATUS_ENTRY(FIFO_UNDERRUN);
  197. TX_STATUS_ENTRY(MGMNT_ABORT);
  198. TX_STATUS_ENTRY(NEXT_FRAG);
  199. TX_STATUS_ENTRY(LIFE_EXPIRE);
  200. TX_STATUS_ENTRY(DEST_PS);
  201. TX_STATUS_ENTRY(ABORTED);
  202. TX_STATUS_ENTRY(BT_RETRY);
  203. TX_STATUS_ENTRY(STA_INVALID);
  204. TX_STATUS_ENTRY(FRAG_DROPPED);
  205. TX_STATUS_ENTRY(TID_DISABLE);
  206. TX_STATUS_ENTRY(FRAME_FLUSHED);
  207. TX_STATUS_ENTRY(INSUFFICIENT_CF_POLL);
  208. TX_STATUS_ENTRY(TX_LOCKED);
  209. TX_STATUS_ENTRY(NO_BEACON_ON_RADAR);
  210. }
  211. return "UNKNOWN";
  212. }
  213. #else
  214. static inline const char *il3945_get_tx_fail_reason(u32 status)
  215. {
  216. return "";
  217. }
  218. #endif
  219. /*
  220. * get ieee prev rate from rate scale table.
  221. * for A and B mode we need to overright prev
  222. * value
  223. */
  224. int il3945_rs_next_rate(struct il_priv *il, int rate)
  225. {
  226. int next_rate = il3945_get_prev_ieee_rate(rate);
  227. switch (il->band) {
  228. case IEEE80211_BAND_5GHZ:
  229. if (rate == IL_RATE_12M_INDEX)
  230. next_rate = IL_RATE_9M_INDEX;
  231. else if (rate == IL_RATE_6M_INDEX)
  232. next_rate = IL_RATE_6M_INDEX;
  233. break;
  234. case IEEE80211_BAND_2GHZ:
  235. if (!(il->_3945.sta_supp_rates & IL_OFDM_RATES_MASK) &&
  236. il_is_associated(il)) {
  237. if (rate == IL_RATE_11M_INDEX)
  238. next_rate = IL_RATE_5M_INDEX;
  239. }
  240. break;
  241. default:
  242. break;
  243. }
  244. return next_rate;
  245. }
  246. /**
  247. * il3945_tx_queue_reclaim - Reclaim Tx queue entries already Tx'd
  248. *
  249. * When FW advances 'R' index, all entries between old and new 'R' index
  250. * need to be reclaimed. As result, some free space forms. If there is
  251. * enough free space (> low mark), wake the stack that feeds us.
  252. */
  253. static void il3945_tx_queue_reclaim(struct il_priv *il,
  254. int txq_id, int index)
  255. {
  256. struct il_tx_queue *txq = &il->txq[txq_id];
  257. struct il_queue *q = &txq->q;
  258. struct il_tx_info *tx_info;
  259. BUG_ON(txq_id == IL39_CMD_QUEUE_NUM);
  260. for (index = il_queue_inc_wrap(index, q->n_bd);
  261. q->read_ptr != index;
  262. q->read_ptr = il_queue_inc_wrap(q->read_ptr, q->n_bd)) {
  263. tx_info = &txq->txb[txq->q.read_ptr];
  264. ieee80211_tx_status_irqsafe(il->hw, tx_info->skb);
  265. tx_info->skb = NULL;
  266. il->cfg->ops->lib->txq_free_tfd(il, txq);
  267. }
  268. if (il_queue_space(q) > q->low_mark && txq_id >= 0 &&
  269. txq_id != IL39_CMD_QUEUE_NUM && il->mac80211_registered)
  270. il_wake_queue(il, txq);
  271. }
  272. /**
  273. * il3945_rx_reply_tx - Handle Tx response
  274. */
  275. static void il3945_rx_reply_tx(struct il_priv *il,
  276. struct il_rx_buf *rxb)
  277. {
  278. struct il_rx_pkt *pkt = rxb_addr(rxb);
  279. u16 sequence = le16_to_cpu(pkt->hdr.sequence);
  280. int txq_id = SEQ_TO_QUEUE(sequence);
  281. int index = SEQ_TO_INDEX(sequence);
  282. struct il_tx_queue *txq = &il->txq[txq_id];
  283. struct ieee80211_tx_info *info;
  284. struct il3945_tx_resp *tx_resp = (void *)&pkt->u.raw[0];
  285. u32 status = le32_to_cpu(tx_resp->status);
  286. int rate_idx;
  287. int fail;
  288. if (index >= txq->q.n_bd || il_queue_used(&txq->q, index) == 0) {
  289. IL_ERR("Read index for DMA queue txq_id (%d) index %d "
  290. "is out of range [0-%d] %d %d\n", txq_id,
  291. index, txq->q.n_bd, txq->q.write_ptr,
  292. txq->q.read_ptr);
  293. return;
  294. }
  295. txq->time_stamp = jiffies;
  296. info = IEEE80211_SKB_CB(txq->txb[txq->q.read_ptr].skb);
  297. ieee80211_tx_info_clear_status(info);
  298. /* Fill the MRR chain with some info about on-chip retransmissions */
  299. rate_idx = il3945_hwrate_to_plcp_idx(tx_resp->rate);
  300. if (info->band == IEEE80211_BAND_5GHZ)
  301. rate_idx -= IL_FIRST_OFDM_RATE;
  302. fail = tx_resp->failure_frame;
  303. info->status.rates[0].idx = rate_idx;
  304. info->status.rates[0].count = fail + 1; /* add final attempt */
  305. /* tx_status->rts_retry_count = tx_resp->failure_rts; */
  306. info->flags |= ((status & TX_STATUS_MSK) == TX_STATUS_SUCCESS) ?
  307. IEEE80211_TX_STAT_ACK : 0;
  308. D_TX("Tx queue %d Status %s (0x%08x) plcp rate %d retries %d\n",
  309. txq_id, il3945_get_tx_fail_reason(status), status,
  310. tx_resp->rate, tx_resp->failure_frame);
  311. D_TX_REPLY("Tx queue reclaim %d\n", index);
  312. il3945_tx_queue_reclaim(il, txq_id, index);
  313. if (status & TX_ABORT_REQUIRED_MSK)
  314. IL_ERR("TODO: Implement Tx ABORT REQUIRED!!!\n");
  315. }
  316. /*****************************************************************************
  317. *
  318. * Intel PRO/Wireless 3945ABG/BG Network Connection
  319. *
  320. * RX handler implementations
  321. *
  322. *****************************************************************************/
  323. #ifdef CONFIG_IWLEGACY_DEBUGFS
  324. static void il3945_accumulative_statistics(struct il_priv *il,
  325. __le32 *stats)
  326. {
  327. int i;
  328. __le32 *prev_stats;
  329. u32 *accum_stats;
  330. u32 *delta, *max_delta;
  331. prev_stats = (__le32 *)&il->_3945.statistics;
  332. accum_stats = (u32 *)&il->_3945.accum_statistics;
  333. delta = (u32 *)&il->_3945.delta_statistics;
  334. max_delta = (u32 *)&il->_3945.max_delta;
  335. for (i = sizeof(__le32); i < sizeof(struct il3945_notif_statistics);
  336. i += sizeof(__le32), stats++, prev_stats++, delta++,
  337. max_delta++, accum_stats++) {
  338. if (le32_to_cpu(*stats) > le32_to_cpu(*prev_stats)) {
  339. *delta = (le32_to_cpu(*stats) -
  340. le32_to_cpu(*prev_stats));
  341. *accum_stats += *delta;
  342. if (*delta > *max_delta)
  343. *max_delta = *delta;
  344. }
  345. }
  346. /* reset accumulative statistics for "no-counter" type statistics */
  347. il->_3945.accum_statistics.general.temperature =
  348. il->_3945.statistics.general.temperature;
  349. il->_3945.accum_statistics.general.ttl_timestamp =
  350. il->_3945.statistics.general.ttl_timestamp;
  351. }
  352. #endif
  353. void il3945_hw_rx_statistics(struct il_priv *il,
  354. struct il_rx_buf *rxb)
  355. {
  356. struct il_rx_pkt *pkt = rxb_addr(rxb);
  357. D_RX("Statistics notification received (%d vs %d).\n",
  358. (int)sizeof(struct il3945_notif_statistics),
  359. le32_to_cpu(pkt->len_n_flags) & FH_RSCSR_FRAME_SIZE_MSK);
  360. #ifdef CONFIG_IWLEGACY_DEBUGFS
  361. il3945_accumulative_statistics(il, (__le32 *)&pkt->u.raw);
  362. #endif
  363. memcpy(&il->_3945.statistics, pkt->u.raw, sizeof(il->_3945.statistics));
  364. }
  365. void il3945_reply_statistics(struct il_priv *il,
  366. struct il_rx_buf *rxb)
  367. {
  368. struct il_rx_pkt *pkt = rxb_addr(rxb);
  369. __le32 *flag = (__le32 *)&pkt->u.raw;
  370. if (le32_to_cpu(*flag) & UCODE_STATISTICS_CLEAR_MSK) {
  371. #ifdef CONFIG_IWLEGACY_DEBUGFS
  372. memset(&il->_3945.accum_statistics, 0,
  373. sizeof(struct il3945_notif_statistics));
  374. memset(&il->_3945.delta_statistics, 0,
  375. sizeof(struct il3945_notif_statistics));
  376. memset(&il->_3945.max_delta, 0,
  377. sizeof(struct il3945_notif_statistics));
  378. #endif
  379. D_RX("Statistics have been cleared\n");
  380. }
  381. il3945_hw_rx_statistics(il, rxb);
  382. }
  383. /******************************************************************************
  384. *
  385. * Misc. internal state and helper functions
  386. *
  387. ******************************************************************************/
  388. /* This is necessary only for a number of statistics, see the caller. */
  389. static int il3945_is_network_packet(struct il_priv *il,
  390. struct ieee80211_hdr *header)
  391. {
  392. /* Filter incoming packets to determine if they are targeted toward
  393. * this network, discarding packets coming from ourselves */
  394. switch (il->iw_mode) {
  395. case NL80211_IFTYPE_ADHOC: /* Header: Dest. | Source | BSSID */
  396. /* packets to our IBSS update information */
  397. return !compare_ether_addr(header->addr3, il->bssid);
  398. case NL80211_IFTYPE_STATION: /* Header: Dest. | AP{BSSID} | Source */
  399. /* packets to our IBSS update information */
  400. return !compare_ether_addr(header->addr2, il->bssid);
  401. default:
  402. return 1;
  403. }
  404. }
  405. static void il3945_pass_packet_to_mac80211(struct il_priv *il,
  406. struct il_rx_buf *rxb,
  407. struct ieee80211_rx_status *stats)
  408. {
  409. struct il_rx_pkt *pkt = rxb_addr(rxb);
  410. struct ieee80211_hdr *hdr = (struct ieee80211_hdr *)IL_RX_DATA(pkt);
  411. struct il3945_rx_frame_hdr *rx_hdr = IL_RX_HDR(pkt);
  412. struct il3945_rx_frame_end *rx_end = IL_RX_END(pkt);
  413. u16 len = le16_to_cpu(rx_hdr->len);
  414. struct sk_buff *skb;
  415. __le16 fc = hdr->frame_control;
  416. /* We received data from the HW, so stop the watchdog */
  417. if (unlikely(len + IL39_RX_FRAME_SIZE >
  418. PAGE_SIZE << il->hw_params.rx_page_order)) {
  419. D_DROP("Corruption detected!\n");
  420. return;
  421. }
  422. /* We only process data packets if the interface is open */
  423. if (unlikely(!il->is_open)) {
  424. D_DROP(
  425. "Dropping packet while interface is not open.\n");
  426. return;
  427. }
  428. skb = dev_alloc_skb(128);
  429. if (!skb) {
  430. IL_ERR("dev_alloc_skb failed\n");
  431. return;
  432. }
  433. if (!il3945_mod_params.sw_crypto)
  434. il_set_decrypted_flag(il,
  435. (struct ieee80211_hdr *)rxb_addr(rxb),
  436. le32_to_cpu(rx_end->status), stats);
  437. skb_add_rx_frag(skb, 0, rxb->page,
  438. (void *)rx_hdr->payload - (void *)pkt, len);
  439. il_update_stats(il, false, fc, len);
  440. memcpy(IEEE80211_SKB_RXCB(skb), stats, sizeof(*stats));
  441. ieee80211_rx(il->hw, skb);
  442. il->alloc_rxb_page--;
  443. rxb->page = NULL;
  444. }
  445. #define IL_DELAY_NEXT_SCAN_AFTER_ASSOC (HZ*6)
  446. static void il3945_rx_reply_rx(struct il_priv *il,
  447. struct il_rx_buf *rxb)
  448. {
  449. struct ieee80211_hdr *header;
  450. struct ieee80211_rx_status rx_status;
  451. struct il_rx_pkt *pkt = rxb_addr(rxb);
  452. struct il3945_rx_frame_stats *rx_stats = IL_RX_STATS(pkt);
  453. struct il3945_rx_frame_hdr *rx_hdr = IL_RX_HDR(pkt);
  454. struct il3945_rx_frame_end *rx_end = IL_RX_END(pkt);
  455. u16 rx_stats_sig_avg __maybe_unused = le16_to_cpu(rx_stats->sig_avg);
  456. u16 rx_stats_noise_diff __maybe_unused = le16_to_cpu(rx_stats->noise_diff);
  457. u8 network_packet;
  458. rx_status.flag = 0;
  459. rx_status.mactime = le64_to_cpu(rx_end->timestamp);
  460. rx_status.band = (rx_hdr->phy_flags & RX_RES_PHY_FLAGS_BAND_24_MSK) ?
  461. IEEE80211_BAND_2GHZ : IEEE80211_BAND_5GHZ;
  462. rx_status.freq =
  463. ieee80211_channel_to_frequency(le16_to_cpu(rx_hdr->channel),
  464. rx_status.band);
  465. rx_status.rate_idx = il3945_hwrate_to_plcp_idx(rx_hdr->rate);
  466. if (rx_status.band == IEEE80211_BAND_5GHZ)
  467. rx_status.rate_idx -= IL_FIRST_OFDM_RATE;
  468. rx_status.antenna = (le16_to_cpu(rx_hdr->phy_flags) &
  469. RX_RES_PHY_FLAGS_ANTENNA_MSK) >> 4;
  470. /* set the preamble flag if appropriate */
  471. if (rx_hdr->phy_flags & RX_RES_PHY_FLAGS_SHORT_PREAMBLE_MSK)
  472. rx_status.flag |= RX_FLAG_SHORTPRE;
  473. if ((unlikely(rx_stats->phy_count > 20))) {
  474. D_DROP("dsp size out of range [0,20]: %d/n",
  475. rx_stats->phy_count);
  476. return;
  477. }
  478. if (!(rx_end->status & RX_RES_STATUS_NO_CRC32_ERROR) ||
  479. !(rx_end->status & RX_RES_STATUS_NO_RXE_OVERFLOW)) {
  480. D_RX("Bad CRC or FIFO: 0x%08X.\n", rx_end->status);
  481. return;
  482. }
  483. /* Convert 3945's rssi indicator to dBm */
  484. rx_status.signal = rx_stats->rssi - IL39_RSSI_OFFSET;
  485. D_STATS("Rssi %d sig_avg %d noise_diff %d\n",
  486. rx_status.signal, rx_stats_sig_avg,
  487. rx_stats_noise_diff);
  488. header = (struct ieee80211_hdr *)IL_RX_DATA(pkt);
  489. network_packet = il3945_is_network_packet(il, header);
  490. D_STATS("[%c] %d RSSI:%d Signal:%u, Rate:%u\n",
  491. network_packet ? '*' : ' ',
  492. le16_to_cpu(rx_hdr->channel),
  493. rx_status.signal, rx_status.signal,
  494. rx_status.rate_idx);
  495. il_dbg_log_rx_data_frame(il, le16_to_cpu(rx_hdr->len),
  496. header);
  497. if (network_packet) {
  498. il->_3945.last_beacon_time =
  499. le32_to_cpu(rx_end->beacon_timestamp);
  500. il->_3945.last_tsf = le64_to_cpu(rx_end->timestamp);
  501. il->_3945.last_rx_rssi = rx_status.signal;
  502. }
  503. il3945_pass_packet_to_mac80211(il, rxb, &rx_status);
  504. }
  505. int il3945_hw_txq_attach_buf_to_tfd(struct il_priv *il,
  506. struct il_tx_queue *txq,
  507. dma_addr_t addr, u16 len, u8 reset, u8 pad)
  508. {
  509. int count;
  510. struct il_queue *q;
  511. struct il3945_tfd *tfd, *tfd_tmp;
  512. q = &txq->q;
  513. tfd_tmp = (struct il3945_tfd *)txq->tfds;
  514. tfd = &tfd_tmp[q->write_ptr];
  515. if (reset)
  516. memset(tfd, 0, sizeof(*tfd));
  517. count = TFD_CTL_COUNT_GET(le32_to_cpu(tfd->control_flags));
  518. if (count >= NUM_TFD_CHUNKS || count < 0) {
  519. IL_ERR("Error can not send more than %d chunks\n",
  520. NUM_TFD_CHUNKS);
  521. return -EINVAL;
  522. }
  523. tfd->tbs[count].addr = cpu_to_le32(addr);
  524. tfd->tbs[count].len = cpu_to_le32(len);
  525. count++;
  526. tfd->control_flags = cpu_to_le32(TFD_CTL_COUNT_SET(count) |
  527. TFD_CTL_PAD_SET(pad));
  528. return 0;
  529. }
  530. /**
  531. * il3945_hw_txq_free_tfd - Free one TFD, those at index [txq->q.read_ptr]
  532. *
  533. * Does NOT advance any indexes
  534. */
  535. void il3945_hw_txq_free_tfd(struct il_priv *il, struct il_tx_queue *txq)
  536. {
  537. struct il3945_tfd *tfd_tmp = (struct il3945_tfd *)txq->tfds;
  538. int index = txq->q.read_ptr;
  539. struct il3945_tfd *tfd = &tfd_tmp[index];
  540. struct pci_dev *dev = il->pci_dev;
  541. int i;
  542. int counter;
  543. /* sanity check */
  544. counter = TFD_CTL_COUNT_GET(le32_to_cpu(tfd->control_flags));
  545. if (counter > NUM_TFD_CHUNKS) {
  546. IL_ERR("Too many chunks: %i\n", counter);
  547. /* @todo issue fatal error, it is quite serious situation */
  548. return;
  549. }
  550. /* Unmap tx_cmd */
  551. if (counter)
  552. pci_unmap_single(dev,
  553. dma_unmap_addr(&txq->meta[index], mapping),
  554. dma_unmap_len(&txq->meta[index], len),
  555. PCI_DMA_TODEVICE);
  556. /* unmap chunks if any */
  557. for (i = 1; i < counter; i++)
  558. pci_unmap_single(dev, le32_to_cpu(tfd->tbs[i].addr),
  559. le32_to_cpu(tfd->tbs[i].len), PCI_DMA_TODEVICE);
  560. /* free SKB */
  561. if (txq->txb) {
  562. struct sk_buff *skb;
  563. skb = txq->txb[txq->q.read_ptr].skb;
  564. /* can be called from irqs-disabled context */
  565. if (skb) {
  566. dev_kfree_skb_any(skb);
  567. txq->txb[txq->q.read_ptr].skb = NULL;
  568. }
  569. }
  570. }
  571. /**
  572. * il3945_hw_build_tx_cmd_rate - Add rate portion to TX_CMD:
  573. *
  574. */
  575. void il3945_hw_build_tx_cmd_rate(struct il_priv *il,
  576. struct il_device_cmd *cmd,
  577. struct ieee80211_tx_info *info,
  578. struct ieee80211_hdr *hdr,
  579. int sta_id, int tx_id)
  580. {
  581. u16 hw_value = ieee80211_get_tx_rate(il->hw, info)->hw_value;
  582. u16 rate_index = min(hw_value & 0xffff, IL_RATE_COUNT_3945);
  583. u16 rate_mask;
  584. int rate;
  585. u8 rts_retry_limit;
  586. u8 data_retry_limit;
  587. __le32 tx_flags;
  588. __le16 fc = hdr->frame_control;
  589. struct il3945_tx_cmd *tx_cmd = (struct il3945_tx_cmd *)cmd->cmd.payload;
  590. rate = il3945_rates[rate_index].plcp;
  591. tx_flags = tx_cmd->tx_flags;
  592. /* We need to figure out how to get the sta->supp_rates while
  593. * in this running context */
  594. rate_mask = IL_RATES_MASK_3945;
  595. /* Set retry limit on DATA packets and Probe Responses*/
  596. if (ieee80211_is_probe_resp(fc))
  597. data_retry_limit = 3;
  598. else
  599. data_retry_limit = IL_DEFAULT_TX_RETRY;
  600. tx_cmd->data_retry_limit = data_retry_limit;
  601. if (tx_id >= IL39_CMD_QUEUE_NUM)
  602. rts_retry_limit = 3;
  603. else
  604. rts_retry_limit = 7;
  605. if (data_retry_limit < rts_retry_limit)
  606. rts_retry_limit = data_retry_limit;
  607. tx_cmd->rts_retry_limit = rts_retry_limit;
  608. tx_cmd->rate = rate;
  609. tx_cmd->tx_flags = tx_flags;
  610. /* OFDM */
  611. tx_cmd->supp_rates[0] =
  612. ((rate_mask & IL_OFDM_RATES_MASK) >> IL_FIRST_OFDM_RATE) & 0xFF;
  613. /* CCK */
  614. tx_cmd->supp_rates[1] = (rate_mask & 0xF);
  615. D_RATE("Tx sta id: %d, rate: %d (plcp), flags: 0x%4X "
  616. "cck/ofdm mask: 0x%x/0x%x\n", sta_id,
  617. tx_cmd->rate, le32_to_cpu(tx_cmd->tx_flags),
  618. tx_cmd->supp_rates[1], tx_cmd->supp_rates[0]);
  619. }
  620. static u8 il3945_sync_sta(struct il_priv *il, int sta_id, u16 tx_rate)
  621. {
  622. unsigned long flags_spin;
  623. struct il_station_entry *station;
  624. if (sta_id == IL_INVALID_STATION)
  625. return IL_INVALID_STATION;
  626. spin_lock_irqsave(&il->sta_lock, flags_spin);
  627. station = &il->stations[sta_id];
  628. station->sta.sta.modify_mask = STA_MODIFY_TX_RATE_MSK;
  629. station->sta.rate_n_flags = cpu_to_le16(tx_rate);
  630. station->sta.mode = STA_CONTROL_MODIFY_MSK;
  631. il_send_add_sta(il, &station->sta, CMD_ASYNC);
  632. spin_unlock_irqrestore(&il->sta_lock, flags_spin);
  633. D_RATE("SCALE sync station %d to rate %d\n",
  634. sta_id, tx_rate);
  635. return sta_id;
  636. }
  637. static void il3945_set_pwr_vmain(struct il_priv *il)
  638. {
  639. /*
  640. * (for documentation purposes)
  641. * to set power to V_AUX, do
  642. if (pci_pme_capable(il->pci_dev, PCI_D3cold)) {
  643. il_set_bits_mask_prph(il, APMG_PS_CTRL_REG,
  644. APMG_PS_CTRL_VAL_PWR_SRC_VAUX,
  645. ~APMG_PS_CTRL_MSK_PWR_SRC);
  646. _il_poll_bit(il, CSR_GPIO_IN,
  647. CSR_GPIO_IN_VAL_VAUX_PWR_SRC,
  648. CSR_GPIO_IN_BIT_AUX_POWER, 5000);
  649. }
  650. */
  651. il_set_bits_mask_prph(il, APMG_PS_CTRL_REG,
  652. APMG_PS_CTRL_VAL_PWR_SRC_VMAIN,
  653. ~APMG_PS_CTRL_MSK_PWR_SRC);
  654. _il_poll_bit(il, CSR_GPIO_IN, CSR_GPIO_IN_VAL_VMAIN_PWR_SRC,
  655. CSR_GPIO_IN_BIT_AUX_POWER, 5000); /* uS */
  656. }
  657. static int il3945_rx_init(struct il_priv *il, struct il_rx_queue *rxq)
  658. {
  659. il_wr(il, FH39_RCSR_RBD_BASE(0), rxq->bd_dma);
  660. il_wr(il, FH39_RCSR_RPTR_ADDR(0),
  661. rxq->rb_stts_dma);
  662. il_wr(il, FH39_RCSR_WPTR(0), 0);
  663. il_wr(il, FH39_RCSR_CONFIG(0),
  664. FH39_RCSR_RX_CONFIG_REG_VAL_DMA_CHNL_EN_ENABLE |
  665. FH39_RCSR_RX_CONFIG_REG_VAL_RDRBD_EN_ENABLE |
  666. FH39_RCSR_RX_CONFIG_REG_BIT_WR_STTS_EN |
  667. FH39_RCSR_RX_CONFIG_REG_VAL_MAX_FRAG_SIZE_128 |
  668. (RX_QUEUE_SIZE_LOG << FH39_RCSR_RX_CONFIG_REG_POS_RBDC_SIZE) |
  669. FH39_RCSR_RX_CONFIG_REG_VAL_IRQ_DEST_INT_HOST |
  670. (1 << FH39_RCSR_RX_CONFIG_REG_POS_IRQ_RBTH) |
  671. FH39_RCSR_RX_CONFIG_REG_VAL_MSG_MODE_FH);
  672. /* fake read to flush all prev I/O */
  673. il_rd(il, FH39_RSSR_CTRL);
  674. return 0;
  675. }
  676. static int il3945_tx_reset(struct il_priv *il)
  677. {
  678. /* bypass mode */
  679. il_wr_prph(il, ALM_SCD_MODE_REG, 0x2);
  680. /* RA 0 is active */
  681. il_wr_prph(il, ALM_SCD_ARASTAT_REG, 0x01);
  682. /* all 6 fifo are active */
  683. il_wr_prph(il, ALM_SCD_TXFACT_REG, 0x3f);
  684. il_wr_prph(il, ALM_SCD_SBYP_MODE_1_REG, 0x010000);
  685. il_wr_prph(il, ALM_SCD_SBYP_MODE_2_REG, 0x030002);
  686. il_wr_prph(il, ALM_SCD_TXF4MF_REG, 0x000004);
  687. il_wr_prph(il, ALM_SCD_TXF5MF_REG, 0x000005);
  688. il_wr(il, FH39_TSSR_CBB_BASE,
  689. il->_3945.shared_phys);
  690. il_wr(il, FH39_TSSR_MSG_CONFIG,
  691. FH39_TSSR_TX_MSG_CONFIG_REG_VAL_SNOOP_RD_TXPD_ON |
  692. FH39_TSSR_TX_MSG_CONFIG_REG_VAL_ORDER_RD_TXPD_ON |
  693. FH39_TSSR_TX_MSG_CONFIG_REG_VAL_MAX_FRAG_SIZE_128B |
  694. FH39_TSSR_TX_MSG_CONFIG_REG_VAL_SNOOP_RD_TFD_ON |
  695. FH39_TSSR_TX_MSG_CONFIG_REG_VAL_ORDER_RD_CBB_ON |
  696. FH39_TSSR_TX_MSG_CONFIG_REG_VAL_ORDER_RSP_WAIT_TH |
  697. FH39_TSSR_TX_MSG_CONFIG_REG_VAL_RSP_WAIT_TH);
  698. return 0;
  699. }
  700. /**
  701. * il3945_txq_ctx_reset - Reset TX queue context
  702. *
  703. * Destroys all DMA structures and initialize them again
  704. */
  705. static int il3945_txq_ctx_reset(struct il_priv *il)
  706. {
  707. int rc;
  708. int txq_id, slots_num;
  709. il3945_hw_txq_ctx_free(il);
  710. /* allocate tx queue structure */
  711. rc = il_alloc_txq_mem(il);
  712. if (rc)
  713. return rc;
  714. /* Tx CMD queue */
  715. rc = il3945_tx_reset(il);
  716. if (rc)
  717. goto error;
  718. /* Tx queue(s) */
  719. for (txq_id = 0; txq_id < il->hw_params.max_txq_num; txq_id++) {
  720. slots_num = (txq_id == IL39_CMD_QUEUE_NUM) ?
  721. TFD_CMD_SLOTS : TFD_TX_CMD_SLOTS;
  722. rc = il_tx_queue_init(il, &il->txq[txq_id],
  723. slots_num, txq_id);
  724. if (rc) {
  725. IL_ERR("Tx %d queue init failed\n", txq_id);
  726. goto error;
  727. }
  728. }
  729. return rc;
  730. error:
  731. il3945_hw_txq_ctx_free(il);
  732. return rc;
  733. }
  734. /*
  735. * Start up 3945's basic functionality after it has been reset
  736. * (e.g. after platform boot, or shutdown via il_apm_stop())
  737. * NOTE: This does not load uCode nor start the embedded processor
  738. */
  739. static int il3945_apm_init(struct il_priv *il)
  740. {
  741. int ret = il_apm_init(il);
  742. /* Clear APMG (NIC's internal power management) interrupts */
  743. il_wr_prph(il, APMG_RTC_INT_MSK_REG, 0x0);
  744. il_wr_prph(il, APMG_RTC_INT_STT_REG, 0xFFFFFFFF);
  745. /* Reset radio chip */
  746. il_set_bits_prph(il, APMG_PS_CTRL_REG,
  747. APMG_PS_CTRL_VAL_RESET_REQ);
  748. udelay(5);
  749. il_clear_bits_prph(il, APMG_PS_CTRL_REG,
  750. APMG_PS_CTRL_VAL_RESET_REQ);
  751. return ret;
  752. }
  753. static void il3945_nic_config(struct il_priv *il)
  754. {
  755. struct il3945_eeprom *eeprom = (struct il3945_eeprom *)il->eeprom;
  756. unsigned long flags;
  757. u8 rev_id = il->pci_dev->revision;
  758. spin_lock_irqsave(&il->lock, flags);
  759. /* Determine HW type */
  760. D_INFO("HW Revision ID = 0x%X\n", rev_id);
  761. if (rev_id & PCI_CFG_REV_ID_BIT_RTP)
  762. D_INFO("RTP type\n");
  763. else if (rev_id & PCI_CFG_REV_ID_BIT_BASIC_SKU) {
  764. D_INFO("3945 RADIO-MB type\n");
  765. il_set_bit(il, CSR_HW_IF_CONFIG_REG,
  766. CSR39_HW_IF_CONFIG_REG_BIT_3945_MB);
  767. } else {
  768. D_INFO("3945 RADIO-MM type\n");
  769. il_set_bit(il, CSR_HW_IF_CONFIG_REG,
  770. CSR39_HW_IF_CONFIG_REG_BIT_3945_MM);
  771. }
  772. if (EEPROM_SKU_CAP_OP_MODE_MRC == eeprom->sku_cap) {
  773. D_INFO("SKU OP mode is mrc\n");
  774. il_set_bit(il, CSR_HW_IF_CONFIG_REG,
  775. CSR39_HW_IF_CONFIG_REG_BIT_SKU_MRC);
  776. } else
  777. D_INFO("SKU OP mode is basic\n");
  778. if ((eeprom->board_revision & 0xF0) == 0xD0) {
  779. D_INFO("3945ABG revision is 0x%X\n",
  780. eeprom->board_revision);
  781. il_set_bit(il, CSR_HW_IF_CONFIG_REG,
  782. CSR39_HW_IF_CONFIG_REG_BIT_BOARD_TYPE);
  783. } else {
  784. D_INFO("3945ABG revision is 0x%X\n",
  785. eeprom->board_revision);
  786. il_clear_bit(il, CSR_HW_IF_CONFIG_REG,
  787. CSR39_HW_IF_CONFIG_REG_BIT_BOARD_TYPE);
  788. }
  789. if (eeprom->almgor_m_version <= 1) {
  790. il_set_bit(il, CSR_HW_IF_CONFIG_REG,
  791. CSR39_HW_IF_CONFIG_REG_BITS_SILICON_TYPE_A);
  792. D_INFO("Card M type A version is 0x%X\n",
  793. eeprom->almgor_m_version);
  794. } else {
  795. D_INFO("Card M type B version is 0x%X\n",
  796. eeprom->almgor_m_version);
  797. il_set_bit(il, CSR_HW_IF_CONFIG_REG,
  798. CSR39_HW_IF_CONFIG_REG_BITS_SILICON_TYPE_B);
  799. }
  800. spin_unlock_irqrestore(&il->lock, flags);
  801. if (eeprom->sku_cap & EEPROM_SKU_CAP_SW_RF_KILL_ENABLE)
  802. D_RF_KILL("SW RF KILL supported in EEPROM.\n");
  803. if (eeprom->sku_cap & EEPROM_SKU_CAP_HW_RF_KILL_ENABLE)
  804. D_RF_KILL("HW RF KILL supported in EEPROM.\n");
  805. }
  806. int il3945_hw_nic_init(struct il_priv *il)
  807. {
  808. int rc;
  809. unsigned long flags;
  810. struct il_rx_queue *rxq = &il->rxq;
  811. spin_lock_irqsave(&il->lock, flags);
  812. il->cfg->ops->lib->apm_ops.init(il);
  813. spin_unlock_irqrestore(&il->lock, flags);
  814. il3945_set_pwr_vmain(il);
  815. il->cfg->ops->lib->apm_ops.config(il);
  816. /* Allocate the RX queue, or reset if it is already allocated */
  817. if (!rxq->bd) {
  818. rc = il_rx_queue_alloc(il);
  819. if (rc) {
  820. IL_ERR("Unable to initialize Rx queue\n");
  821. return -ENOMEM;
  822. }
  823. } else
  824. il3945_rx_queue_reset(il, rxq);
  825. il3945_rx_replenish(il);
  826. il3945_rx_init(il, rxq);
  827. /* Look at using this instead:
  828. rxq->need_update = 1;
  829. il_rx_queue_update_write_ptr(il, rxq);
  830. */
  831. il_wr(il, FH39_RCSR_WPTR(0), rxq->write & ~7);
  832. rc = il3945_txq_ctx_reset(il);
  833. if (rc)
  834. return rc;
  835. set_bit(STATUS_INIT, &il->status);
  836. return 0;
  837. }
  838. /**
  839. * il3945_hw_txq_ctx_free - Free TXQ Context
  840. *
  841. * Destroy all TX DMA queues and structures
  842. */
  843. void il3945_hw_txq_ctx_free(struct il_priv *il)
  844. {
  845. int txq_id;
  846. /* Tx queues */
  847. if (il->txq)
  848. for (txq_id = 0; txq_id < il->hw_params.max_txq_num;
  849. txq_id++)
  850. if (txq_id == IL39_CMD_QUEUE_NUM)
  851. il_cmd_queue_free(il);
  852. else
  853. il_tx_queue_free(il, txq_id);
  854. /* free tx queue structure */
  855. il_txq_mem(il);
  856. }
  857. void il3945_hw_txq_ctx_stop(struct il_priv *il)
  858. {
  859. int txq_id;
  860. /* stop SCD */
  861. il_wr_prph(il, ALM_SCD_MODE_REG, 0);
  862. il_wr_prph(il, ALM_SCD_TXFACT_REG, 0);
  863. /* reset TFD queues */
  864. for (txq_id = 0; txq_id < il->hw_params.max_txq_num; txq_id++) {
  865. il_wr(il, FH39_TCSR_CONFIG(txq_id), 0x0);
  866. il_poll_bit(il, FH39_TSSR_TX_STATUS,
  867. FH39_TSSR_TX_STATUS_REG_MSK_CHNL_IDLE(txq_id),
  868. 1000);
  869. }
  870. il3945_hw_txq_ctx_free(il);
  871. }
  872. /**
  873. * il3945_hw_reg_adjust_power_by_temp
  874. * return index delta into power gain settings table
  875. */
  876. static int il3945_hw_reg_adjust_power_by_temp(int new_reading, int old_reading)
  877. {
  878. return (new_reading - old_reading) * (-11) / 100;
  879. }
  880. /**
  881. * il3945_hw_reg_temp_out_of_range - Keep temperature in sane range
  882. */
  883. static inline int il3945_hw_reg_temp_out_of_range(int temperature)
  884. {
  885. return (temperature < -260 || temperature > 25) ? 1 : 0;
  886. }
  887. int il3945_hw_get_temperature(struct il_priv *il)
  888. {
  889. return _il_rd(il, CSR_UCODE_DRV_GP2);
  890. }
  891. /**
  892. * il3945_hw_reg_txpower_get_temperature
  893. * get the current temperature by reading from NIC
  894. */
  895. static int il3945_hw_reg_txpower_get_temperature(struct il_priv *il)
  896. {
  897. struct il3945_eeprom *eeprom = (struct il3945_eeprom *)il->eeprom;
  898. int temperature;
  899. temperature = il3945_hw_get_temperature(il);
  900. /* driver's okay range is -260 to +25.
  901. * human readable okay range is 0 to +285 */
  902. D_INFO("Temperature: %d\n", temperature + IL_TEMP_CONVERT);
  903. /* handle insane temp reading */
  904. if (il3945_hw_reg_temp_out_of_range(temperature)) {
  905. IL_ERR("Error bad temperature value %d\n", temperature);
  906. /* if really really hot(?),
  907. * substitute the 3rd band/group's temp measured at factory */
  908. if (il->last_temperature > 100)
  909. temperature = eeprom->groups[2].temperature;
  910. else /* else use most recent "sane" value from driver */
  911. temperature = il->last_temperature;
  912. }
  913. return temperature; /* raw, not "human readable" */
  914. }
  915. /* Adjust Txpower only if temperature variance is greater than threshold.
  916. *
  917. * Both are lower than older versions' 9 degrees */
  918. #define IL_TEMPERATURE_LIMIT_TIMER 6
  919. /**
  920. * il3945_is_temp_calib_needed - determines if new calibration is needed
  921. *
  922. * records new temperature in tx_mgr->temperature.
  923. * replaces tx_mgr->last_temperature *only* if calib needed
  924. * (assumes caller will actually do the calibration!). */
  925. static int il3945_is_temp_calib_needed(struct il_priv *il)
  926. {
  927. int temp_diff;
  928. il->temperature = il3945_hw_reg_txpower_get_temperature(il);
  929. temp_diff = il->temperature - il->last_temperature;
  930. /* get absolute value */
  931. if (temp_diff < 0) {
  932. D_POWER("Getting cooler, delta %d,\n", temp_diff);
  933. temp_diff = -temp_diff;
  934. } else if (temp_diff == 0)
  935. D_POWER("Same temp,\n");
  936. else
  937. D_POWER("Getting warmer, delta %d,\n", temp_diff);
  938. /* if we don't need calibration, *don't* update last_temperature */
  939. if (temp_diff < IL_TEMPERATURE_LIMIT_TIMER) {
  940. D_POWER("Timed thermal calib not needed\n");
  941. return 0;
  942. }
  943. D_POWER("Timed thermal calib needed\n");
  944. /* assume that caller will actually do calib ...
  945. * update the "last temperature" value */
  946. il->last_temperature = il->temperature;
  947. return 1;
  948. }
  949. #define IL_MAX_GAIN_ENTRIES 78
  950. #define IL_CCK_FROM_OFDM_POWER_DIFF -5
  951. #define IL_CCK_FROM_OFDM_INDEX_DIFF (10)
  952. /* radio and DSP power table, each step is 1/2 dB.
  953. * 1st number is for RF analog gain, 2nd number is for DSP pre-DAC gain. */
  954. static struct il3945_tx_power power_gain_table[2][IL_MAX_GAIN_ENTRIES] = {
  955. {
  956. {251, 127}, /* 2.4 GHz, highest power */
  957. {251, 127},
  958. {251, 127},
  959. {251, 127},
  960. {251, 125},
  961. {251, 110},
  962. {251, 105},
  963. {251, 98},
  964. {187, 125},
  965. {187, 115},
  966. {187, 108},
  967. {187, 99},
  968. {243, 119},
  969. {243, 111},
  970. {243, 105},
  971. {243, 97},
  972. {243, 92},
  973. {211, 106},
  974. {211, 100},
  975. {179, 120},
  976. {179, 113},
  977. {179, 107},
  978. {147, 125},
  979. {147, 119},
  980. {147, 112},
  981. {147, 106},
  982. {147, 101},
  983. {147, 97},
  984. {147, 91},
  985. {115, 107},
  986. {235, 121},
  987. {235, 115},
  988. {235, 109},
  989. {203, 127},
  990. {203, 121},
  991. {203, 115},
  992. {203, 108},
  993. {203, 102},
  994. {203, 96},
  995. {203, 92},
  996. {171, 110},
  997. {171, 104},
  998. {171, 98},
  999. {139, 116},
  1000. {227, 125},
  1001. {227, 119},
  1002. {227, 113},
  1003. {227, 107},
  1004. {227, 101},
  1005. {227, 96},
  1006. {195, 113},
  1007. {195, 106},
  1008. {195, 102},
  1009. {195, 95},
  1010. {163, 113},
  1011. {163, 106},
  1012. {163, 102},
  1013. {163, 95},
  1014. {131, 113},
  1015. {131, 106},
  1016. {131, 102},
  1017. {131, 95},
  1018. {99, 113},
  1019. {99, 106},
  1020. {99, 102},
  1021. {99, 95},
  1022. {67, 113},
  1023. {67, 106},
  1024. {67, 102},
  1025. {67, 95},
  1026. {35, 113},
  1027. {35, 106},
  1028. {35, 102},
  1029. {35, 95},
  1030. {3, 113},
  1031. {3, 106},
  1032. {3, 102},
  1033. {3, 95} }, /* 2.4 GHz, lowest power */
  1034. {
  1035. {251, 127}, /* 5.x GHz, highest power */
  1036. {251, 120},
  1037. {251, 114},
  1038. {219, 119},
  1039. {219, 101},
  1040. {187, 113},
  1041. {187, 102},
  1042. {155, 114},
  1043. {155, 103},
  1044. {123, 117},
  1045. {123, 107},
  1046. {123, 99},
  1047. {123, 92},
  1048. {91, 108},
  1049. {59, 125},
  1050. {59, 118},
  1051. {59, 109},
  1052. {59, 102},
  1053. {59, 96},
  1054. {59, 90},
  1055. {27, 104},
  1056. {27, 98},
  1057. {27, 92},
  1058. {115, 118},
  1059. {115, 111},
  1060. {115, 104},
  1061. {83, 126},
  1062. {83, 121},
  1063. {83, 113},
  1064. {83, 105},
  1065. {83, 99},
  1066. {51, 118},
  1067. {51, 111},
  1068. {51, 104},
  1069. {51, 98},
  1070. {19, 116},
  1071. {19, 109},
  1072. {19, 102},
  1073. {19, 98},
  1074. {19, 93},
  1075. {171, 113},
  1076. {171, 107},
  1077. {171, 99},
  1078. {139, 120},
  1079. {139, 113},
  1080. {139, 107},
  1081. {139, 99},
  1082. {107, 120},
  1083. {107, 113},
  1084. {107, 107},
  1085. {107, 99},
  1086. {75, 120},
  1087. {75, 113},
  1088. {75, 107},
  1089. {75, 99},
  1090. {43, 120},
  1091. {43, 113},
  1092. {43, 107},
  1093. {43, 99},
  1094. {11, 120},
  1095. {11, 113},
  1096. {11, 107},
  1097. {11, 99},
  1098. {131, 107},
  1099. {131, 99},
  1100. {99, 120},
  1101. {99, 113},
  1102. {99, 107},
  1103. {99, 99},
  1104. {67, 120},
  1105. {67, 113},
  1106. {67, 107},
  1107. {67, 99},
  1108. {35, 120},
  1109. {35, 113},
  1110. {35, 107},
  1111. {35, 99},
  1112. {3, 120} } /* 5.x GHz, lowest power */
  1113. };
  1114. static inline u8 il3945_hw_reg_fix_power_index(int index)
  1115. {
  1116. if (index < 0)
  1117. return 0;
  1118. if (index >= IL_MAX_GAIN_ENTRIES)
  1119. return IL_MAX_GAIN_ENTRIES - 1;
  1120. return (u8) index;
  1121. }
  1122. /* Kick off thermal recalibration check every 60 seconds */
  1123. #define REG_RECALIB_PERIOD (60)
  1124. /**
  1125. * il3945_hw_reg_set_scan_power - Set Tx power for scan probe requests
  1126. *
  1127. * Set (in our channel info database) the direct scan Tx power for 1 Mbit (CCK)
  1128. * or 6 Mbit (OFDM) rates.
  1129. */
  1130. static void il3945_hw_reg_set_scan_power(struct il_priv *il, u32 scan_tbl_index,
  1131. s32 rate_index, const s8 *clip_pwrs,
  1132. struct il_channel_info *ch_info,
  1133. int band_index)
  1134. {
  1135. struct il3945_scan_power_info *scan_power_info;
  1136. s8 power;
  1137. u8 power_index;
  1138. scan_power_info = &ch_info->scan_pwr_info[scan_tbl_index];
  1139. /* use this channel group's 6Mbit clipping/saturation pwr,
  1140. * but cap at regulatory scan power restriction (set during init
  1141. * based on eeprom channel data) for this channel. */
  1142. power = min(ch_info->scan_power, clip_pwrs[IL_RATE_6M_INDEX_TABLE]);
  1143. power = min(power, il->tx_power_user_lmt);
  1144. scan_power_info->requested_power = power;
  1145. /* find difference between new scan *power* and current "normal"
  1146. * Tx *power* for 6Mb. Use this difference (x2) to adjust the
  1147. * current "normal" temperature-compensated Tx power *index* for
  1148. * this rate (1Mb or 6Mb) to yield new temp-compensated scan power
  1149. * *index*. */
  1150. power_index = ch_info->power_info[rate_index].power_table_index
  1151. - (power - ch_info->power_info
  1152. [IL_RATE_6M_INDEX_TABLE].requested_power) * 2;
  1153. /* store reference index that we use when adjusting *all* scan
  1154. * powers. So we can accommodate user (all channel) or spectrum
  1155. * management (single channel) power changes "between" temperature
  1156. * feedback compensation procedures.
  1157. * don't force fit this reference index into gain table; it may be a
  1158. * negative number. This will help avoid errors when we're at
  1159. * the lower bounds (highest gains, for warmest temperatures)
  1160. * of the table. */
  1161. /* don't exceed table bounds for "real" setting */
  1162. power_index = il3945_hw_reg_fix_power_index(power_index);
  1163. scan_power_info->power_table_index = power_index;
  1164. scan_power_info->tpc.tx_gain =
  1165. power_gain_table[band_index][power_index].tx_gain;
  1166. scan_power_info->tpc.dsp_atten =
  1167. power_gain_table[band_index][power_index].dsp_atten;
  1168. }
  1169. /**
  1170. * il3945_send_tx_power - fill in Tx Power command with gain settings
  1171. *
  1172. * Configures power settings for all rates for the current channel,
  1173. * using values from channel info struct, and send to NIC
  1174. */
  1175. static int il3945_send_tx_power(struct il_priv *il)
  1176. {
  1177. int rate_idx, i;
  1178. const struct il_channel_info *ch_info = NULL;
  1179. struct il3945_txpowertable_cmd txpower = {
  1180. .channel = il->ctx.active.channel,
  1181. };
  1182. u16 chan;
  1183. if (WARN_ONCE(test_bit(STATUS_SCAN_HW, &il->status),
  1184. "TX Power requested while scanning!\n"))
  1185. return -EAGAIN;
  1186. chan = le16_to_cpu(il->ctx.active.channel);
  1187. txpower.band = (il->band == IEEE80211_BAND_5GHZ) ? 0 : 1;
  1188. ch_info = il_get_channel_info(il, il->band, chan);
  1189. if (!ch_info) {
  1190. IL_ERR(
  1191. "Failed to get channel info for channel %d [%d]\n",
  1192. chan, il->band);
  1193. return -EINVAL;
  1194. }
  1195. if (!il_is_channel_valid(ch_info)) {
  1196. D_POWER("Not calling TX_PWR_TABLE_CMD on "
  1197. "non-Tx channel.\n");
  1198. return 0;
  1199. }
  1200. /* fill cmd with power settings for all rates for current channel */
  1201. /* Fill OFDM rate */
  1202. for (rate_idx = IL_FIRST_OFDM_RATE, i = 0;
  1203. rate_idx <= IL39_LAST_OFDM_RATE; rate_idx++, i++) {
  1204. txpower.power[i].tpc = ch_info->power_info[i].tpc;
  1205. txpower.power[i].rate = il3945_rates[rate_idx].plcp;
  1206. D_POWER("ch %d:%d rf %d dsp %3d rate code 0x%02x\n",
  1207. le16_to_cpu(txpower.channel),
  1208. txpower.band,
  1209. txpower.power[i].tpc.tx_gain,
  1210. txpower.power[i].tpc.dsp_atten,
  1211. txpower.power[i].rate);
  1212. }
  1213. /* Fill CCK rates */
  1214. for (rate_idx = IL_FIRST_CCK_RATE;
  1215. rate_idx <= IL_LAST_CCK_RATE; rate_idx++, i++) {
  1216. txpower.power[i].tpc = ch_info->power_info[i].tpc;
  1217. txpower.power[i].rate = il3945_rates[rate_idx].plcp;
  1218. D_POWER("ch %d:%d rf %d dsp %3d rate code 0x%02x\n",
  1219. le16_to_cpu(txpower.channel),
  1220. txpower.band,
  1221. txpower.power[i].tpc.tx_gain,
  1222. txpower.power[i].tpc.dsp_atten,
  1223. txpower.power[i].rate);
  1224. }
  1225. return il_send_cmd_pdu(il, REPLY_TX_PWR_TABLE_CMD,
  1226. sizeof(struct il3945_txpowertable_cmd),
  1227. &txpower);
  1228. }
  1229. /**
  1230. * il3945_hw_reg_set_new_power - Configures power tables at new levels
  1231. * @ch_info: Channel to update. Uses power_info.requested_power.
  1232. *
  1233. * Replace requested_power and base_power_index ch_info fields for
  1234. * one channel.
  1235. *
  1236. * Called if user or spectrum management changes power preferences.
  1237. * Takes into account h/w and modulation limitations (clip power).
  1238. *
  1239. * This does *not* send anything to NIC, just sets up ch_info for one channel.
  1240. *
  1241. * NOTE: reg_compensate_for_temperature_dif() *must* be run after this to
  1242. * properly fill out the scan powers, and actual h/w gain settings,
  1243. * and send changes to NIC
  1244. */
  1245. static int il3945_hw_reg_set_new_power(struct il_priv *il,
  1246. struct il_channel_info *ch_info)
  1247. {
  1248. struct il3945_channel_power_info *power_info;
  1249. int power_changed = 0;
  1250. int i;
  1251. const s8 *clip_pwrs;
  1252. int power;
  1253. /* Get this chnlgrp's rate-to-max/clip-powers table */
  1254. clip_pwrs = il->_3945.clip_groups[ch_info->group_index].clip_powers;
  1255. /* Get this channel's rate-to-current-power settings table */
  1256. power_info = ch_info->power_info;
  1257. /* update OFDM Txpower settings */
  1258. for (i = IL_RATE_6M_INDEX_TABLE; i <= IL_RATE_54M_INDEX_TABLE;
  1259. i++, ++power_info) {
  1260. int delta_idx;
  1261. /* limit new power to be no more than h/w capability */
  1262. power = min(ch_info->curr_txpow, clip_pwrs[i]);
  1263. if (power == power_info->requested_power)
  1264. continue;
  1265. /* find difference between old and new requested powers,
  1266. * update base (non-temp-compensated) power index */
  1267. delta_idx = (power - power_info->requested_power) * 2;
  1268. power_info->base_power_index -= delta_idx;
  1269. /* save new requested power value */
  1270. power_info->requested_power = power;
  1271. power_changed = 1;
  1272. }
  1273. /* update CCK Txpower settings, based on OFDM 12M setting ...
  1274. * ... all CCK power settings for a given channel are the *same*. */
  1275. if (power_changed) {
  1276. power =
  1277. ch_info->power_info[IL_RATE_12M_INDEX_TABLE].
  1278. requested_power + IL_CCK_FROM_OFDM_POWER_DIFF;
  1279. /* do all CCK rates' il3945_channel_power_info structures */
  1280. for (i = IL_RATE_1M_INDEX_TABLE; i <= IL_RATE_11M_INDEX_TABLE; i++) {
  1281. power_info->requested_power = power;
  1282. power_info->base_power_index =
  1283. ch_info->power_info[IL_RATE_12M_INDEX_TABLE].
  1284. base_power_index + IL_CCK_FROM_OFDM_INDEX_DIFF;
  1285. ++power_info;
  1286. }
  1287. }
  1288. return 0;
  1289. }
  1290. /**
  1291. * il3945_hw_reg_get_ch_txpower_limit - returns new power limit for channel
  1292. *
  1293. * NOTE: Returned power limit may be less (but not more) than requested,
  1294. * based strictly on regulatory (eeprom and spectrum mgt) limitations
  1295. * (no consideration for h/w clipping limitations).
  1296. */
  1297. static int il3945_hw_reg_get_ch_txpower_limit(struct il_channel_info *ch_info)
  1298. {
  1299. s8 max_power;
  1300. #if 0
  1301. /* if we're using TGd limits, use lower of TGd or EEPROM */
  1302. if (ch_info->tgd_data.max_power != 0)
  1303. max_power = min(ch_info->tgd_data.max_power,
  1304. ch_info->eeprom.max_power_avg);
  1305. /* else just use EEPROM limits */
  1306. else
  1307. #endif
  1308. max_power = ch_info->eeprom.max_power_avg;
  1309. return min(max_power, ch_info->max_power_avg);
  1310. }
  1311. /**
  1312. * il3945_hw_reg_comp_txpower_temp - Compensate for temperature
  1313. *
  1314. * Compensate txpower settings of *all* channels for temperature.
  1315. * This only accounts for the difference between current temperature
  1316. * and the factory calibration temperatures, and bases the new settings
  1317. * on the channel's base_power_index.
  1318. *
  1319. * If RxOn is "associated", this sends the new Txpower to NIC!
  1320. */
  1321. static int il3945_hw_reg_comp_txpower_temp(struct il_priv *il)
  1322. {
  1323. struct il_channel_info *ch_info = NULL;
  1324. struct il3945_eeprom *eeprom = (struct il3945_eeprom *)il->eeprom;
  1325. int delta_index;
  1326. const s8 *clip_pwrs; /* array of h/w max power levels for each rate */
  1327. u8 a_band;
  1328. u8 rate_index;
  1329. u8 scan_tbl_index;
  1330. u8 i;
  1331. int ref_temp;
  1332. int temperature = il->temperature;
  1333. if (il->disable_tx_power_cal ||
  1334. test_bit(STATUS_SCANNING, &il->status)) {
  1335. /* do not perform tx power calibration */
  1336. return 0;
  1337. }
  1338. /* set up new Tx power info for each and every channel, 2.4 and 5.x */
  1339. for (i = 0; i < il->channel_count; i++) {
  1340. ch_info = &il->channel_info[i];
  1341. a_band = il_is_channel_a_band(ch_info);
  1342. /* Get this chnlgrp's factory calibration temperature */
  1343. ref_temp = (s16)eeprom->groups[ch_info->group_index].
  1344. temperature;
  1345. /* get power index adjustment based on current and factory
  1346. * temps */
  1347. delta_index = il3945_hw_reg_adjust_power_by_temp(temperature,
  1348. ref_temp);
  1349. /* set tx power value for all rates, OFDM and CCK */
  1350. for (rate_index = 0; rate_index < IL_RATE_COUNT_3945;
  1351. rate_index++) {
  1352. int power_idx =
  1353. ch_info->power_info[rate_index].base_power_index;
  1354. /* temperature compensate */
  1355. power_idx += delta_index;
  1356. /* stay within table range */
  1357. power_idx = il3945_hw_reg_fix_power_index(power_idx);
  1358. ch_info->power_info[rate_index].
  1359. power_table_index = (u8) power_idx;
  1360. ch_info->power_info[rate_index].tpc =
  1361. power_gain_table[a_band][power_idx];
  1362. }
  1363. /* Get this chnlgrp's rate-to-max/clip-powers table */
  1364. clip_pwrs = il->_3945.clip_groups[ch_info->group_index].clip_powers;
  1365. /* set scan tx power, 1Mbit for CCK, 6Mbit for OFDM */
  1366. for (scan_tbl_index = 0;
  1367. scan_tbl_index < IL_NUM_SCAN_RATES; scan_tbl_index++) {
  1368. s32 actual_index = (scan_tbl_index == 0) ?
  1369. IL_RATE_1M_INDEX_TABLE : IL_RATE_6M_INDEX_TABLE;
  1370. il3945_hw_reg_set_scan_power(il, scan_tbl_index,
  1371. actual_index, clip_pwrs,
  1372. ch_info, a_band);
  1373. }
  1374. }
  1375. /* send Txpower command for current channel to ucode */
  1376. return il->cfg->ops->lib->send_tx_power(il);
  1377. }
  1378. int il3945_hw_reg_set_txpower(struct il_priv *il, s8 power)
  1379. {
  1380. struct il_channel_info *ch_info;
  1381. s8 max_power;
  1382. u8 a_band;
  1383. u8 i;
  1384. if (il->tx_power_user_lmt == power) {
  1385. D_POWER("Requested Tx power same as current "
  1386. "limit: %ddBm.\n", power);
  1387. return 0;
  1388. }
  1389. D_POWER("Setting upper limit clamp to %ddBm.\n", power);
  1390. il->tx_power_user_lmt = power;
  1391. /* set up new Tx powers for each and every channel, 2.4 and 5.x */
  1392. for (i = 0; i < il->channel_count; i++) {
  1393. ch_info = &il->channel_info[i];
  1394. a_band = il_is_channel_a_band(ch_info);
  1395. /* find minimum power of all user and regulatory constraints
  1396. * (does not consider h/w clipping limitations) */
  1397. max_power = il3945_hw_reg_get_ch_txpower_limit(ch_info);
  1398. max_power = min(power, max_power);
  1399. if (max_power != ch_info->curr_txpow) {
  1400. ch_info->curr_txpow = max_power;
  1401. /* this considers the h/w clipping limitations */
  1402. il3945_hw_reg_set_new_power(il, ch_info);
  1403. }
  1404. }
  1405. /* update txpower settings for all channels,
  1406. * send to NIC if associated. */
  1407. il3945_is_temp_calib_needed(il);
  1408. il3945_hw_reg_comp_txpower_temp(il);
  1409. return 0;
  1410. }
  1411. static int il3945_send_rxon_assoc(struct il_priv *il,
  1412. struct il_rxon_context *ctx)
  1413. {
  1414. int rc = 0;
  1415. struct il_rx_pkt *pkt;
  1416. struct il3945_rxon_assoc_cmd rxon_assoc;
  1417. struct il_host_cmd cmd = {
  1418. .id = REPLY_RXON_ASSOC,
  1419. .len = sizeof(rxon_assoc),
  1420. .flags = CMD_WANT_SKB,
  1421. .data = &rxon_assoc,
  1422. };
  1423. const struct il_rxon_cmd *rxon1 = &ctx->staging;
  1424. const struct il_rxon_cmd *rxon2 = &ctx->active;
  1425. if (rxon1->flags == rxon2->flags &&
  1426. rxon1->filter_flags == rxon2->filter_flags &&
  1427. rxon1->cck_basic_rates == rxon2->cck_basic_rates &&
  1428. rxon1->ofdm_basic_rates == rxon2->ofdm_basic_rates) {
  1429. D_INFO("Using current RXON_ASSOC. Not resending.\n");
  1430. return 0;
  1431. }
  1432. rxon_assoc.flags = ctx->staging.flags;
  1433. rxon_assoc.filter_flags = ctx->staging.filter_flags;
  1434. rxon_assoc.ofdm_basic_rates = ctx->staging.ofdm_basic_rates;
  1435. rxon_assoc.cck_basic_rates = ctx->staging.cck_basic_rates;
  1436. rxon_assoc.reserved = 0;
  1437. rc = il_send_cmd_sync(il, &cmd);
  1438. if (rc)
  1439. return rc;
  1440. pkt = (struct il_rx_pkt *)cmd.reply_page;
  1441. if (pkt->hdr.flags & IL_CMD_FAILED_MSK) {
  1442. IL_ERR("Bad return from REPLY_RXON_ASSOC command\n");
  1443. rc = -EIO;
  1444. }
  1445. il_free_pages(il, cmd.reply_page);
  1446. return rc;
  1447. }
  1448. /**
  1449. * il3945_commit_rxon - commit staging_rxon to hardware
  1450. *
  1451. * The RXON command in staging_rxon is committed to the hardware and
  1452. * the active_rxon structure is updated with the new data. This
  1453. * function correctly transitions out of the RXON_ASSOC_MSK state if
  1454. * a HW tune is required based on the RXON structure changes.
  1455. */
  1456. int il3945_commit_rxon(struct il_priv *il, struct il_rxon_context *ctx)
  1457. {
  1458. /* cast away the const for active_rxon in this function */
  1459. struct il3945_rxon_cmd *active_rxon = (void *)&ctx->active;
  1460. struct il3945_rxon_cmd *staging_rxon = (void *)&ctx->staging;
  1461. int rc = 0;
  1462. bool new_assoc = !!(staging_rxon->filter_flags & RXON_FILTER_ASSOC_MSK);
  1463. if (test_bit(STATUS_EXIT_PENDING, &il->status))
  1464. return -EINVAL;
  1465. if (!il_is_alive(il))
  1466. return -1;
  1467. /* always get timestamp with Rx frame */
  1468. staging_rxon->flags |= RXON_FLG_TSF2HOST_MSK;
  1469. /* select antenna */
  1470. staging_rxon->flags &=
  1471. ~(RXON_FLG_DIS_DIV_MSK | RXON_FLG_ANT_SEL_MSK);
  1472. staging_rxon->flags |= il3945_get_antenna_flags(il);
  1473. rc = il_check_rxon_cmd(il, ctx);
  1474. if (rc) {
  1475. IL_ERR("Invalid RXON configuration. Not committing.\n");
  1476. return -EINVAL;
  1477. }
  1478. /* If we don't need to send a full RXON, we can use
  1479. * il3945_rxon_assoc_cmd which is used to reconfigure filter
  1480. * and other flags for the current radio configuration. */
  1481. if (!il_full_rxon_required(il,
  1482. &il->ctx)) {
  1483. rc = il_send_rxon_assoc(il,
  1484. &il->ctx);
  1485. if (rc) {
  1486. IL_ERR("Error setting RXON_ASSOC "
  1487. "configuration (%d).\n", rc);
  1488. return rc;
  1489. }
  1490. memcpy(active_rxon, staging_rxon, sizeof(*active_rxon));
  1491. /*
  1492. * We do not commit tx power settings while channel changing,
  1493. * do it now if tx power changed.
  1494. */
  1495. il_set_tx_power(il, il->tx_power_next, false);
  1496. return 0;
  1497. }
  1498. /* If we are currently associated and the new config requires
  1499. * an RXON_ASSOC and the new config wants the associated mask enabled,
  1500. * we must clear the associated from the active configuration
  1501. * before we apply the new config */
  1502. if (il_is_associated(il) && new_assoc) {
  1503. D_INFO("Toggling associated bit on current RXON\n");
  1504. active_rxon->filter_flags &= ~RXON_FILTER_ASSOC_MSK;
  1505. /*
  1506. * reserved4 and 5 could have been filled by the iwlcore code.
  1507. * Let's clear them before pushing to the 3945.
  1508. */
  1509. active_rxon->reserved4 = 0;
  1510. active_rxon->reserved5 = 0;
  1511. rc = il_send_cmd_pdu(il, REPLY_RXON,
  1512. sizeof(struct il3945_rxon_cmd),
  1513. &il->ctx.active);
  1514. /* If the mask clearing failed then we set
  1515. * active_rxon back to what it was previously */
  1516. if (rc) {
  1517. active_rxon->filter_flags |= RXON_FILTER_ASSOC_MSK;
  1518. IL_ERR("Error clearing ASSOC_MSK on current "
  1519. "configuration (%d).\n", rc);
  1520. return rc;
  1521. }
  1522. il_clear_ucode_stations(il,
  1523. &il->ctx);
  1524. il_restore_stations(il,
  1525. &il->ctx);
  1526. }
  1527. D_INFO("Sending RXON\n"
  1528. "* with%s RXON_FILTER_ASSOC_MSK\n"
  1529. "* channel = %d\n"
  1530. "* bssid = %pM\n",
  1531. (new_assoc ? "" : "out"),
  1532. le16_to_cpu(staging_rxon->channel),
  1533. staging_rxon->bssid_addr);
  1534. /*
  1535. * reserved4 and 5 could have been filled by the iwlcore code.
  1536. * Let's clear them before pushing to the 3945.
  1537. */
  1538. staging_rxon->reserved4 = 0;
  1539. staging_rxon->reserved5 = 0;
  1540. il_set_rxon_hwcrypto(il, ctx, !il3945_mod_params.sw_crypto);
  1541. /* Apply the new configuration */
  1542. rc = il_send_cmd_pdu(il, REPLY_RXON,
  1543. sizeof(struct il3945_rxon_cmd),
  1544. staging_rxon);
  1545. if (rc) {
  1546. IL_ERR("Error setting new configuration (%d).\n", rc);
  1547. return rc;
  1548. }
  1549. memcpy(active_rxon, staging_rxon, sizeof(*active_rxon));
  1550. if (!new_assoc) {
  1551. il_clear_ucode_stations(il,
  1552. &il->ctx);
  1553. il_restore_stations(il,
  1554. &il->ctx);
  1555. }
  1556. /* If we issue a new RXON command which required a tune then we must
  1557. * send a new TXPOWER command or we won't be able to Tx any frames */
  1558. rc = il_set_tx_power(il, il->tx_power_next, true);
  1559. if (rc) {
  1560. IL_ERR("Error setting Tx power (%d).\n", rc);
  1561. return rc;
  1562. }
  1563. /* Init the hardware's rate fallback order based on the band */
  1564. rc = il3945_init_hw_rate_table(il);
  1565. if (rc) {
  1566. IL_ERR("Error setting HW rate table: %02X\n", rc);
  1567. return -EIO;
  1568. }
  1569. return 0;
  1570. }
  1571. /**
  1572. * il3945_reg_txpower_periodic - called when time to check our temperature.
  1573. *
  1574. * -- reset periodic timer
  1575. * -- see if temp has changed enough to warrant re-calibration ... if so:
  1576. * -- correct coeffs for temp (can reset temp timer)
  1577. * -- save this temp as "last",
  1578. * -- send new set of gain settings to NIC
  1579. * NOTE: This should continue working, even when we're not associated,
  1580. * so we can keep our internal table of scan powers current. */
  1581. void il3945_reg_txpower_periodic(struct il_priv *il)
  1582. {
  1583. /* This will kick in the "brute force"
  1584. * il3945_hw_reg_comp_txpower_temp() below */
  1585. if (!il3945_is_temp_calib_needed(il))
  1586. goto reschedule;
  1587. /* Set up a new set of temp-adjusted TxPowers, send to NIC.
  1588. * This is based *only* on current temperature,
  1589. * ignoring any previous power measurements */
  1590. il3945_hw_reg_comp_txpower_temp(il);
  1591. reschedule:
  1592. queue_delayed_work(il->workqueue,
  1593. &il->_3945.thermal_periodic, REG_RECALIB_PERIOD * HZ);
  1594. }
  1595. static void il3945_bg_reg_txpower_periodic(struct work_struct *work)
  1596. {
  1597. struct il_priv *il = container_of(work, struct il_priv,
  1598. _3945.thermal_periodic.work);
  1599. if (test_bit(STATUS_EXIT_PENDING, &il->status))
  1600. return;
  1601. mutex_lock(&il->mutex);
  1602. il3945_reg_txpower_periodic(il);
  1603. mutex_unlock(&il->mutex);
  1604. }
  1605. /**
  1606. * il3945_hw_reg_get_ch_grp_index - find the channel-group index (0-4)
  1607. * for the channel.
  1608. *
  1609. * This function is used when initializing channel-info structs.
  1610. *
  1611. * NOTE: These channel groups do *NOT* match the bands above!
  1612. * These channel groups are based on factory-tested channels;
  1613. * on A-band, EEPROM's "group frequency" entries represent the top
  1614. * channel in each group 1-4. Group 5 All B/G channels are in group 0.
  1615. */
  1616. static u16 il3945_hw_reg_get_ch_grp_index(struct il_priv *il,
  1617. const struct il_channel_info *ch_info)
  1618. {
  1619. struct il3945_eeprom *eeprom = (struct il3945_eeprom *)il->eeprom;
  1620. struct il3945_eeprom_txpower_group *ch_grp = &eeprom->groups[0];
  1621. u8 group;
  1622. u16 group_index = 0; /* based on factory calib frequencies */
  1623. u8 grp_channel;
  1624. /* Find the group index for the channel ... don't use index 1(?) */
  1625. if (il_is_channel_a_band(ch_info)) {
  1626. for (group = 1; group < 5; group++) {
  1627. grp_channel = ch_grp[group].group_channel;
  1628. if (ch_info->channel <= grp_channel) {
  1629. group_index = group;
  1630. break;
  1631. }
  1632. }
  1633. /* group 4 has a few channels *above* its factory cal freq */
  1634. if (group == 5)
  1635. group_index = 4;
  1636. } else
  1637. group_index = 0; /* 2.4 GHz, group 0 */
  1638. D_POWER("Chnl %d mapped to grp %d\n", ch_info->channel,
  1639. group_index);
  1640. return group_index;
  1641. }
  1642. /**
  1643. * il3945_hw_reg_get_matched_power_index - Interpolate to get nominal index
  1644. *
  1645. * Interpolate to get nominal (i.e. at factory calibration temperature) index
  1646. * into radio/DSP gain settings table for requested power.
  1647. */
  1648. static int il3945_hw_reg_get_matched_power_index(struct il_priv *il,
  1649. s8 requested_power,
  1650. s32 setting_index, s32 *new_index)
  1651. {
  1652. const struct il3945_eeprom_txpower_group *chnl_grp = NULL;
  1653. struct il3945_eeprom *eeprom = (struct il3945_eeprom *)il->eeprom;
  1654. s32 index0, index1;
  1655. s32 power = 2 * requested_power;
  1656. s32 i;
  1657. const struct il3945_eeprom_txpower_sample *samples;
  1658. s32 gains0, gains1;
  1659. s32 res;
  1660. s32 denominator;
  1661. chnl_grp = &eeprom->groups[setting_index];
  1662. samples = chnl_grp->samples;
  1663. for (i = 0; i < 5; i++) {
  1664. if (power == samples[i].power) {
  1665. *new_index = samples[i].gain_index;
  1666. return 0;
  1667. }
  1668. }
  1669. if (power > samples[1].power) {
  1670. index0 = 0;
  1671. index1 = 1;
  1672. } else if (power > samples[2].power) {
  1673. index0 = 1;
  1674. index1 = 2;
  1675. } else if (power > samples[3].power) {
  1676. index0 = 2;
  1677. index1 = 3;
  1678. } else {
  1679. index0 = 3;
  1680. index1 = 4;
  1681. }
  1682. denominator = (s32) samples[index1].power - (s32) samples[index0].power;
  1683. if (denominator == 0)
  1684. return -EINVAL;
  1685. gains0 = (s32) samples[index0].gain_index * (1 << 19);
  1686. gains1 = (s32) samples[index1].gain_index * (1 << 19);
  1687. res = gains0 + (gains1 - gains0) *
  1688. ((s32) power - (s32) samples[index0].power) / denominator +
  1689. (1 << 18);
  1690. *new_index = res >> 19;
  1691. return 0;
  1692. }
  1693. static void il3945_hw_reg_init_channel_groups(struct il_priv *il)
  1694. {
  1695. u32 i;
  1696. s32 rate_index;
  1697. struct il3945_eeprom *eeprom = (struct il3945_eeprom *)il->eeprom;
  1698. const struct il3945_eeprom_txpower_group *group;
  1699. D_POWER("Initializing factory calib info from EEPROM\n");
  1700. for (i = 0; i < IL_NUM_TX_CALIB_GROUPS; i++) {
  1701. s8 *clip_pwrs; /* table of power levels for each rate */
  1702. s8 satur_pwr; /* saturation power for each chnl group */
  1703. group = &eeprom->groups[i];
  1704. /* sanity check on factory saturation power value */
  1705. if (group->saturation_power < 40) {
  1706. IL_WARN("Error: saturation power is %d, "
  1707. "less than minimum expected 40\n",
  1708. group->saturation_power);
  1709. return;
  1710. }
  1711. /*
  1712. * Derive requested power levels for each rate, based on
  1713. * hardware capabilities (saturation power for band).
  1714. * Basic value is 3dB down from saturation, with further
  1715. * power reductions for highest 3 data rates. These
  1716. * backoffs provide headroom for high rate modulation
  1717. * power peaks, without too much distortion (clipping).
  1718. */
  1719. /* we'll fill in this array with h/w max power levels */
  1720. clip_pwrs = (s8 *) il->_3945.clip_groups[i].clip_powers;
  1721. /* divide factory saturation power by 2 to find -3dB level */
  1722. satur_pwr = (s8) (group->saturation_power >> 1);
  1723. /* fill in channel group's nominal powers for each rate */
  1724. for (rate_index = 0;
  1725. rate_index < IL_RATE_COUNT_3945; rate_index++, clip_pwrs++) {
  1726. switch (rate_index) {
  1727. case IL_RATE_36M_INDEX_TABLE:
  1728. if (i == 0) /* B/G */
  1729. *clip_pwrs = satur_pwr;
  1730. else /* A */
  1731. *clip_pwrs = satur_pwr - 5;
  1732. break;
  1733. case IL_RATE_48M_INDEX_TABLE:
  1734. if (i == 0)
  1735. *clip_pwrs = satur_pwr - 7;
  1736. else
  1737. *clip_pwrs = satur_pwr - 10;
  1738. break;
  1739. case IL_RATE_54M_INDEX_TABLE:
  1740. if (i == 0)
  1741. *clip_pwrs = satur_pwr - 9;
  1742. else
  1743. *clip_pwrs = satur_pwr - 12;
  1744. break;
  1745. default:
  1746. *clip_pwrs = satur_pwr;
  1747. break;
  1748. }
  1749. }
  1750. }
  1751. }
  1752. /**
  1753. * il3945_txpower_set_from_eeprom - Set channel power info based on EEPROM
  1754. *
  1755. * Second pass (during init) to set up il->channel_info
  1756. *
  1757. * Set up Tx-power settings in our channel info database for each VALID
  1758. * (for this geo/SKU) channel, at all Tx data rates, based on eeprom values
  1759. * and current temperature.
  1760. *
  1761. * Since this is based on current temperature (at init time), these values may
  1762. * not be valid for very long, but it gives us a starting/default point,
  1763. * and allows us to active (i.e. using Tx) scan.
  1764. *
  1765. * This does *not* write values to NIC, just sets up our internal table.
  1766. */
  1767. int il3945_txpower_set_from_eeprom(struct il_priv *il)
  1768. {
  1769. struct il_channel_info *ch_info = NULL;
  1770. struct il3945_channel_power_info *pwr_info;
  1771. struct il3945_eeprom *eeprom = (struct il3945_eeprom *)il->eeprom;
  1772. int delta_index;
  1773. u8 rate_index;
  1774. u8 scan_tbl_index;
  1775. const s8 *clip_pwrs; /* array of power levels for each rate */
  1776. u8 gain, dsp_atten;
  1777. s8 power;
  1778. u8 pwr_index, base_pwr_index, a_band;
  1779. u8 i;
  1780. int temperature;
  1781. /* save temperature reference,
  1782. * so we can determine next time to calibrate */
  1783. temperature = il3945_hw_reg_txpower_get_temperature(il);
  1784. il->last_temperature = temperature;
  1785. il3945_hw_reg_init_channel_groups(il);
  1786. /* initialize Tx power info for each and every channel, 2.4 and 5.x */
  1787. for (i = 0, ch_info = il->channel_info; i < il->channel_count;
  1788. i++, ch_info++) {
  1789. a_band = il_is_channel_a_band(ch_info);
  1790. if (!il_is_channel_valid(ch_info))
  1791. continue;
  1792. /* find this channel's channel group (*not* "band") index */
  1793. ch_info->group_index =
  1794. il3945_hw_reg_get_ch_grp_index(il, ch_info);
  1795. /* Get this chnlgrp's rate->max/clip-powers table */
  1796. clip_pwrs = il->_3945.clip_groups[ch_info->group_index].clip_powers;
  1797. /* calculate power index *adjustment* value according to
  1798. * diff between current temperature and factory temperature */
  1799. delta_index = il3945_hw_reg_adjust_power_by_temp(temperature,
  1800. eeprom->groups[ch_info->group_index].
  1801. temperature);
  1802. D_POWER("Delta index for channel %d: %d [%d]\n",
  1803. ch_info->channel, delta_index, temperature +
  1804. IL_TEMP_CONVERT);
  1805. /* set tx power value for all OFDM rates */
  1806. for (rate_index = 0; rate_index < IL_OFDM_RATES;
  1807. rate_index++) {
  1808. s32 uninitialized_var(power_idx);
  1809. int rc;
  1810. /* use channel group's clip-power table,
  1811. * but don't exceed channel's max power */
  1812. s8 pwr = min(ch_info->max_power_avg,
  1813. clip_pwrs[rate_index]);
  1814. pwr_info = &ch_info->power_info[rate_index];
  1815. /* get base (i.e. at factory-measured temperature)
  1816. * power table index for this rate's power */
  1817. rc = il3945_hw_reg_get_matched_power_index(il, pwr,
  1818. ch_info->group_index,
  1819. &power_idx);
  1820. if (rc) {
  1821. IL_ERR("Invalid power index\n");
  1822. return rc;
  1823. }
  1824. pwr_info->base_power_index = (u8) power_idx;
  1825. /* temperature compensate */
  1826. power_idx += delta_index;
  1827. /* stay within range of gain table */
  1828. power_idx = il3945_hw_reg_fix_power_index(power_idx);
  1829. /* fill 1 OFDM rate's il3945_channel_power_info struct */
  1830. pwr_info->requested_power = pwr;
  1831. pwr_info->power_table_index = (u8) power_idx;
  1832. pwr_info->tpc.tx_gain =
  1833. power_gain_table[a_band][power_idx].tx_gain;
  1834. pwr_info->tpc.dsp_atten =
  1835. power_gain_table[a_band][power_idx].dsp_atten;
  1836. }
  1837. /* set tx power for CCK rates, based on OFDM 12 Mbit settings*/
  1838. pwr_info = &ch_info->power_info[IL_RATE_12M_INDEX_TABLE];
  1839. power = pwr_info->requested_power +
  1840. IL_CCK_FROM_OFDM_POWER_DIFF;
  1841. pwr_index = pwr_info->power_table_index +
  1842. IL_CCK_FROM_OFDM_INDEX_DIFF;
  1843. base_pwr_index = pwr_info->base_power_index +
  1844. IL_CCK_FROM_OFDM_INDEX_DIFF;
  1845. /* stay within table range */
  1846. pwr_index = il3945_hw_reg_fix_power_index(pwr_index);
  1847. gain = power_gain_table[a_band][pwr_index].tx_gain;
  1848. dsp_atten = power_gain_table[a_band][pwr_index].dsp_atten;
  1849. /* fill each CCK rate's il3945_channel_power_info structure
  1850. * NOTE: All CCK-rate Txpwrs are the same for a given chnl!
  1851. * NOTE: CCK rates start at end of OFDM rates! */
  1852. for (rate_index = 0;
  1853. rate_index < IL_CCK_RATES; rate_index++) {
  1854. pwr_info = &ch_info->power_info[rate_index+IL_OFDM_RATES];
  1855. pwr_info->requested_power = power;
  1856. pwr_info->power_table_index = pwr_index;
  1857. pwr_info->base_power_index = base_pwr_index;
  1858. pwr_info->tpc.tx_gain = gain;
  1859. pwr_info->tpc.dsp_atten = dsp_atten;
  1860. }
  1861. /* set scan tx power, 1Mbit for CCK, 6Mbit for OFDM */
  1862. for (scan_tbl_index = 0;
  1863. scan_tbl_index < IL_NUM_SCAN_RATES; scan_tbl_index++) {
  1864. s32 actual_index = (scan_tbl_index == 0) ?
  1865. IL_RATE_1M_INDEX_TABLE : IL_RATE_6M_INDEX_TABLE;
  1866. il3945_hw_reg_set_scan_power(il, scan_tbl_index,
  1867. actual_index, clip_pwrs, ch_info, a_band);
  1868. }
  1869. }
  1870. return 0;
  1871. }
  1872. int il3945_hw_rxq_stop(struct il_priv *il)
  1873. {
  1874. int rc;
  1875. il_wr(il, FH39_RCSR_CONFIG(0), 0);
  1876. rc = il_poll_bit(il, FH39_RSSR_STATUS,
  1877. FH39_RSSR_CHNL0_RX_STATUS_CHNL_IDLE, 1000);
  1878. if (rc < 0)
  1879. IL_ERR("Can't stop Rx DMA.\n");
  1880. return 0;
  1881. }
  1882. int il3945_hw_tx_queue_init(struct il_priv *il, struct il_tx_queue *txq)
  1883. {
  1884. int txq_id = txq->q.id;
  1885. struct il3945_shared *shared_data = il->_3945.shared_virt;
  1886. shared_data->tx_base_ptr[txq_id] = cpu_to_le32((u32)txq->q.dma_addr);
  1887. il_wr(il, FH39_CBCC_CTRL(txq_id), 0);
  1888. il_wr(il, FH39_CBCC_BASE(txq_id), 0);
  1889. il_wr(il, FH39_TCSR_CONFIG(txq_id),
  1890. FH39_TCSR_TX_CONFIG_REG_VAL_CIRQ_RTC_NOINT |
  1891. FH39_TCSR_TX_CONFIG_REG_VAL_MSG_MODE_TXF |
  1892. FH39_TCSR_TX_CONFIG_REG_VAL_CIRQ_HOST_IFTFD |
  1893. FH39_TCSR_TX_CONFIG_REG_VAL_DMA_CREDIT_ENABLE_VAL |
  1894. FH39_TCSR_TX_CONFIG_REG_VAL_DMA_CHNL_ENABLE);
  1895. /* fake read to flush all prev. writes */
  1896. _il_rd(il, FH39_TSSR_CBB_BASE);
  1897. return 0;
  1898. }
  1899. /*
  1900. * HCMD utils
  1901. */
  1902. static u16 il3945_get_hcmd_size(u8 cmd_id, u16 len)
  1903. {
  1904. switch (cmd_id) {
  1905. case REPLY_RXON:
  1906. return sizeof(struct il3945_rxon_cmd);
  1907. case POWER_TABLE_CMD:
  1908. return sizeof(struct il3945_powertable_cmd);
  1909. default:
  1910. return len;
  1911. }
  1912. }
  1913. static u16 il3945_build_addsta_hcmd(const struct il_addsta_cmd *cmd,
  1914. u8 *data)
  1915. {
  1916. struct il3945_addsta_cmd *addsta = (struct il3945_addsta_cmd *)data;
  1917. addsta->mode = cmd->mode;
  1918. memcpy(&addsta->sta, &cmd->sta, sizeof(struct sta_id_modify));
  1919. memcpy(&addsta->key, &cmd->key, sizeof(struct il4965_keyinfo));
  1920. addsta->station_flags = cmd->station_flags;
  1921. addsta->station_flags_msk = cmd->station_flags_msk;
  1922. addsta->tid_disable_tx = cpu_to_le16(0);
  1923. addsta->rate_n_flags = cmd->rate_n_flags;
  1924. addsta->add_immediate_ba_tid = cmd->add_immediate_ba_tid;
  1925. addsta->remove_immediate_ba_tid = cmd->remove_immediate_ba_tid;
  1926. addsta->add_immediate_ba_ssn = cmd->add_immediate_ba_ssn;
  1927. return (u16)sizeof(struct il3945_addsta_cmd);
  1928. }
  1929. static int il3945_add_bssid_station(struct il_priv *il,
  1930. const u8 *addr, u8 *sta_id_r)
  1931. {
  1932. struct il_rxon_context *ctx = &il->ctx;
  1933. int ret;
  1934. u8 sta_id;
  1935. unsigned long flags;
  1936. if (sta_id_r)
  1937. *sta_id_r = IL_INVALID_STATION;
  1938. ret = il_add_station_common(il, ctx, addr, 0, NULL, &sta_id);
  1939. if (ret) {
  1940. IL_ERR("Unable to add station %pM\n", addr);
  1941. return ret;
  1942. }
  1943. if (sta_id_r)
  1944. *sta_id_r = sta_id;
  1945. spin_lock_irqsave(&il->sta_lock, flags);
  1946. il->stations[sta_id].used |= IL_STA_LOCAL;
  1947. spin_unlock_irqrestore(&il->sta_lock, flags);
  1948. return 0;
  1949. }
  1950. static int il3945_manage_ibss_station(struct il_priv *il,
  1951. struct ieee80211_vif *vif, bool add)
  1952. {
  1953. struct il_vif_priv *vif_priv = (void *)vif->drv_priv;
  1954. int ret;
  1955. if (add) {
  1956. ret = il3945_add_bssid_station(il, vif->bss_conf.bssid,
  1957. &vif_priv->ibss_bssid_sta_id);
  1958. if (ret)
  1959. return ret;
  1960. il3945_sync_sta(il, vif_priv->ibss_bssid_sta_id,
  1961. (il->band == IEEE80211_BAND_5GHZ) ?
  1962. IL_RATE_6M_PLCP : IL_RATE_1M_PLCP);
  1963. il3945_rate_scale_init(il->hw, vif_priv->ibss_bssid_sta_id);
  1964. return 0;
  1965. }
  1966. return il_remove_station(il, vif_priv->ibss_bssid_sta_id,
  1967. vif->bss_conf.bssid);
  1968. }
  1969. /**
  1970. * il3945_init_hw_rate_table - Initialize the hardware rate fallback table
  1971. */
  1972. int il3945_init_hw_rate_table(struct il_priv *il)
  1973. {
  1974. int rc, i, index, prev_index;
  1975. struct il3945_rate_scaling_cmd rate_cmd = {
  1976. .reserved = {0, 0, 0},
  1977. };
  1978. struct il3945_rate_scaling_info *table = rate_cmd.table;
  1979. for (i = 0; i < ARRAY_SIZE(il3945_rates); i++) {
  1980. index = il3945_rates[i].table_rs_index;
  1981. table[index].rate_n_flags =
  1982. il3945_hw_set_rate_n_flags(il3945_rates[i].plcp, 0);
  1983. table[index].try_cnt = il->retry_rate;
  1984. prev_index = il3945_get_prev_ieee_rate(i);
  1985. table[index].next_rate_index =
  1986. il3945_rates[prev_index].table_rs_index;
  1987. }
  1988. switch (il->band) {
  1989. case IEEE80211_BAND_5GHZ:
  1990. D_RATE("Select A mode rate scale\n");
  1991. /* If one of the following CCK rates is used,
  1992. * have it fall back to the 6M OFDM rate */
  1993. for (i = IL_RATE_1M_INDEX_TABLE;
  1994. i <= IL_RATE_11M_INDEX_TABLE; i++)
  1995. table[i].next_rate_index =
  1996. il3945_rates[IL_FIRST_OFDM_RATE].table_rs_index;
  1997. /* Don't fall back to CCK rates */
  1998. table[IL_RATE_12M_INDEX_TABLE].next_rate_index =
  1999. IL_RATE_9M_INDEX_TABLE;
  2000. /* Don't drop out of OFDM rates */
  2001. table[IL_RATE_6M_INDEX_TABLE].next_rate_index =
  2002. il3945_rates[IL_FIRST_OFDM_RATE].table_rs_index;
  2003. break;
  2004. case IEEE80211_BAND_2GHZ:
  2005. D_RATE("Select B/G mode rate scale\n");
  2006. /* If an OFDM rate is used, have it fall back to the
  2007. * 1M CCK rates */
  2008. if (!(il->_3945.sta_supp_rates & IL_OFDM_RATES_MASK) &&
  2009. il_is_associated(il)) {
  2010. index = IL_FIRST_CCK_RATE;
  2011. for (i = IL_RATE_6M_INDEX_TABLE;
  2012. i <= IL_RATE_54M_INDEX_TABLE; i++)
  2013. table[i].next_rate_index =
  2014. il3945_rates[index].table_rs_index;
  2015. index = IL_RATE_11M_INDEX_TABLE;
  2016. /* CCK shouldn't fall back to OFDM... */
  2017. table[index].next_rate_index = IL_RATE_5M_INDEX_TABLE;
  2018. }
  2019. break;
  2020. default:
  2021. WARN_ON(1);
  2022. break;
  2023. }
  2024. /* Update the rate scaling for control frame Tx */
  2025. rate_cmd.table_id = 0;
  2026. rc = il_send_cmd_pdu(il, REPLY_RATE_SCALE, sizeof(rate_cmd),
  2027. &rate_cmd);
  2028. if (rc)
  2029. return rc;
  2030. /* Update the rate scaling for data frame Tx */
  2031. rate_cmd.table_id = 1;
  2032. return il_send_cmd_pdu(il, REPLY_RATE_SCALE, sizeof(rate_cmd),
  2033. &rate_cmd);
  2034. }
  2035. /* Called when initializing driver */
  2036. int il3945_hw_set_hw_params(struct il_priv *il)
  2037. {
  2038. memset((void *)&il->hw_params, 0,
  2039. sizeof(struct il_hw_params));
  2040. il->_3945.shared_virt =
  2041. dma_alloc_coherent(&il->pci_dev->dev,
  2042. sizeof(struct il3945_shared),
  2043. &il->_3945.shared_phys, GFP_KERNEL);
  2044. if (!il->_3945.shared_virt) {
  2045. IL_ERR("failed to allocate pci memory\n");
  2046. return -ENOMEM;
  2047. }
  2048. /* Assign number of Usable TX queues */
  2049. il->hw_params.max_txq_num = il->cfg->base_params->num_of_queues;
  2050. il->hw_params.tfd_size = sizeof(struct il3945_tfd);
  2051. il->hw_params.rx_page_order = get_order(IL_RX_BUF_SIZE_3K);
  2052. il->hw_params.max_rxq_size = RX_QUEUE_SIZE;
  2053. il->hw_params.max_rxq_log = RX_QUEUE_SIZE_LOG;
  2054. il->hw_params.max_stations = IL3945_STATION_COUNT;
  2055. il->ctx.bcast_sta_id = IL3945_BROADCAST_ID;
  2056. il->sta_key_max_num = STA_KEY_MAX_NUM;
  2057. il->hw_params.rx_wrt_ptr_reg = FH39_RSCSR_CHNL0_WPTR;
  2058. il->hw_params.max_beacon_itrvl = IL39_MAX_UCODE_BEACON_INTERVAL;
  2059. il->hw_params.beacon_time_tsf_bits = IL3945_EXT_BEACON_TIME_POS;
  2060. return 0;
  2061. }
  2062. unsigned int il3945_hw_get_beacon_cmd(struct il_priv *il,
  2063. struct il3945_frame *frame, u8 rate)
  2064. {
  2065. struct il3945_tx_beacon_cmd *tx_beacon_cmd;
  2066. unsigned int frame_size;
  2067. tx_beacon_cmd = (struct il3945_tx_beacon_cmd *)&frame->u;
  2068. memset(tx_beacon_cmd, 0, sizeof(*tx_beacon_cmd));
  2069. tx_beacon_cmd->tx.sta_id =
  2070. il->ctx.bcast_sta_id;
  2071. tx_beacon_cmd->tx.stop_time.life_time = TX_CMD_LIFE_TIME_INFINITE;
  2072. frame_size = il3945_fill_beacon_frame(il,
  2073. tx_beacon_cmd->frame,
  2074. sizeof(frame->u) - sizeof(*tx_beacon_cmd));
  2075. BUG_ON(frame_size > MAX_MPDU_SIZE);
  2076. tx_beacon_cmd->tx.len = cpu_to_le16((u16)frame_size);
  2077. tx_beacon_cmd->tx.rate = rate;
  2078. tx_beacon_cmd->tx.tx_flags = (TX_CMD_FLG_SEQ_CTL_MSK |
  2079. TX_CMD_FLG_TSF_MSK);
  2080. /* supp_rates[0] == OFDM start at IL_FIRST_OFDM_RATE*/
  2081. tx_beacon_cmd->tx.supp_rates[0] =
  2082. (IL_OFDM_BASIC_RATES_MASK >> IL_FIRST_OFDM_RATE) & 0xFF;
  2083. tx_beacon_cmd->tx.supp_rates[1] =
  2084. (IL_CCK_BASIC_RATES_MASK & 0xF);
  2085. return sizeof(struct il3945_tx_beacon_cmd) + frame_size;
  2086. }
  2087. void il3945_hw_rx_handler_setup(struct il_priv *il)
  2088. {
  2089. il->rx_handlers[REPLY_TX] = il3945_rx_reply_tx;
  2090. il->rx_handlers[REPLY_3945_RX] = il3945_rx_reply_rx;
  2091. }
  2092. void il3945_hw_setup_deferred_work(struct il_priv *il)
  2093. {
  2094. INIT_DELAYED_WORK(&il->_3945.thermal_periodic,
  2095. il3945_bg_reg_txpower_periodic);
  2096. }
  2097. void il3945_hw_cancel_deferred_work(struct il_priv *il)
  2098. {
  2099. cancel_delayed_work(&il->_3945.thermal_periodic);
  2100. }
  2101. /* check contents of special bootstrap uCode SRAM */
  2102. static int il3945_verify_bsm(struct il_priv *il)
  2103. {
  2104. __le32 *image = il->ucode_boot.v_addr;
  2105. u32 len = il->ucode_boot.len;
  2106. u32 reg;
  2107. u32 val;
  2108. D_INFO("Begin verify bsm\n");
  2109. /* verify BSM SRAM contents */
  2110. val = il_rd_prph(il, BSM_WR_DWCOUNT_REG);
  2111. for (reg = BSM_SRAM_LOWER_BOUND;
  2112. reg < BSM_SRAM_LOWER_BOUND + len;
  2113. reg += sizeof(u32), image++) {
  2114. val = il_rd_prph(il, reg);
  2115. if (val != le32_to_cpu(*image)) {
  2116. IL_ERR("BSM uCode verification failed at "
  2117. "addr 0x%08X+%u (of %u), is 0x%x, s/b 0x%x\n",
  2118. BSM_SRAM_LOWER_BOUND,
  2119. reg - BSM_SRAM_LOWER_BOUND, len,
  2120. val, le32_to_cpu(*image));
  2121. return -EIO;
  2122. }
  2123. }
  2124. D_INFO("BSM bootstrap uCode image OK\n");
  2125. return 0;
  2126. }
  2127. /******************************************************************************
  2128. *
  2129. * EEPROM related functions
  2130. *
  2131. ******************************************************************************/
  2132. /*
  2133. * Clear the OWNER_MSK, to establish driver (instead of uCode running on
  2134. * embedded controller) as EEPROM reader; each read is a series of pulses
  2135. * to/from the EEPROM chip, not a single event, so even reads could conflict
  2136. * if they weren't arbitrated by some ownership mechanism. Here, the driver
  2137. * simply claims ownership, which should be safe when this function is called
  2138. * (i.e. before loading uCode!).
  2139. */
  2140. static int il3945_eeprom_acquire_semaphore(struct il_priv *il)
  2141. {
  2142. _il_clear_bit(il, CSR_EEPROM_GP, CSR_EEPROM_GP_IF_OWNER_MSK);
  2143. return 0;
  2144. }
  2145. static void il3945_eeprom_release_semaphore(struct il_priv *il)
  2146. {
  2147. return;
  2148. }
  2149. /**
  2150. * il3945_load_bsm - Load bootstrap instructions
  2151. *
  2152. * BSM operation:
  2153. *
  2154. * The Bootstrap State Machine (BSM) stores a short bootstrap uCode program
  2155. * in special SRAM that does not power down during RFKILL. When powering back
  2156. * up after power-saving sleeps (or during initial uCode load), the BSM loads
  2157. * the bootstrap program into the on-board processor, and starts it.
  2158. *
  2159. * The bootstrap program loads (via DMA) instructions and data for a new
  2160. * program from host DRAM locations indicated by the host driver in the
  2161. * BSM_DRAM_* registers. Once the new program is loaded, it starts
  2162. * automatically.
  2163. *
  2164. * When initializing the NIC, the host driver points the BSM to the
  2165. * "initialize" uCode image. This uCode sets up some internal data, then
  2166. * notifies host via "initialize alive" that it is complete.
  2167. *
  2168. * The host then replaces the BSM_DRAM_* pointer values to point to the
  2169. * normal runtime uCode instructions and a backup uCode data cache buffer
  2170. * (filled initially with starting data values for the on-board processor),
  2171. * then triggers the "initialize" uCode to load and launch the runtime uCode,
  2172. * which begins normal operation.
  2173. *
  2174. * When doing a power-save shutdown, runtime uCode saves data SRAM into
  2175. * the backup data cache in DRAM before SRAM is powered down.
  2176. *
  2177. * When powering back up, the BSM loads the bootstrap program. This reloads
  2178. * the runtime uCode instructions and the backup data cache into SRAM,
  2179. * and re-launches the runtime uCode from where it left off.
  2180. */
  2181. static int il3945_load_bsm(struct il_priv *il)
  2182. {
  2183. __le32 *image = il->ucode_boot.v_addr;
  2184. u32 len = il->ucode_boot.len;
  2185. dma_addr_t pinst;
  2186. dma_addr_t pdata;
  2187. u32 inst_len;
  2188. u32 data_len;
  2189. int rc;
  2190. int i;
  2191. u32 done;
  2192. u32 reg_offset;
  2193. D_INFO("Begin load bsm\n");
  2194. /* make sure bootstrap program is no larger than BSM's SRAM size */
  2195. if (len > IL39_MAX_BSM_SIZE)
  2196. return -EINVAL;
  2197. /* Tell bootstrap uCode where to find the "Initialize" uCode
  2198. * in host DRAM ... host DRAM physical address bits 31:0 for 3945.
  2199. * NOTE: il3945_initialize_alive_start() will replace these values,
  2200. * after the "initialize" uCode has run, to point to
  2201. * runtime/protocol instructions and backup data cache. */
  2202. pinst = il->ucode_init.p_addr;
  2203. pdata = il->ucode_init_data.p_addr;
  2204. inst_len = il->ucode_init.len;
  2205. data_len = il->ucode_init_data.len;
  2206. il_wr_prph(il, BSM_DRAM_INST_PTR_REG, pinst);
  2207. il_wr_prph(il, BSM_DRAM_DATA_PTR_REG, pdata);
  2208. il_wr_prph(il, BSM_DRAM_INST_BYTECOUNT_REG, inst_len);
  2209. il_wr_prph(il, BSM_DRAM_DATA_BYTECOUNT_REG, data_len);
  2210. /* Fill BSM memory with bootstrap instructions */
  2211. for (reg_offset = BSM_SRAM_LOWER_BOUND;
  2212. reg_offset < BSM_SRAM_LOWER_BOUND + len;
  2213. reg_offset += sizeof(u32), image++)
  2214. _il_wr_prph(il, reg_offset,
  2215. le32_to_cpu(*image));
  2216. rc = il3945_verify_bsm(il);
  2217. if (rc)
  2218. return rc;
  2219. /* Tell BSM to copy from BSM SRAM into instruction SRAM, when asked */
  2220. il_wr_prph(il, BSM_WR_MEM_SRC_REG, 0x0);
  2221. il_wr_prph(il, BSM_WR_MEM_DST_REG,
  2222. IL39_RTC_INST_LOWER_BOUND);
  2223. il_wr_prph(il, BSM_WR_DWCOUNT_REG, len / sizeof(u32));
  2224. /* Load bootstrap code into instruction SRAM now,
  2225. * to prepare to load "initialize" uCode */
  2226. il_wr_prph(il, BSM_WR_CTRL_REG,
  2227. BSM_WR_CTRL_REG_BIT_START);
  2228. /* Wait for load of bootstrap uCode to finish */
  2229. for (i = 0; i < 100; i++) {
  2230. done = il_rd_prph(il, BSM_WR_CTRL_REG);
  2231. if (!(done & BSM_WR_CTRL_REG_BIT_START))
  2232. break;
  2233. udelay(10);
  2234. }
  2235. if (i < 100)
  2236. D_INFO("BSM write complete, poll %d iterations\n", i);
  2237. else {
  2238. IL_ERR("BSM write did not complete!\n");
  2239. return -EIO;
  2240. }
  2241. /* Enable future boot loads whenever power management unit triggers it
  2242. * (e.g. when powering back up after power-save shutdown) */
  2243. il_wr_prph(il, BSM_WR_CTRL_REG,
  2244. BSM_WR_CTRL_REG_BIT_START_EN);
  2245. return 0;
  2246. }
  2247. static struct il_hcmd_ops il3945_hcmd = {
  2248. .rxon_assoc = il3945_send_rxon_assoc,
  2249. .commit_rxon = il3945_commit_rxon,
  2250. };
  2251. static struct il_lib_ops il3945_lib = {
  2252. .txq_attach_buf_to_tfd = il3945_hw_txq_attach_buf_to_tfd,
  2253. .txq_free_tfd = il3945_hw_txq_free_tfd,
  2254. .txq_init = il3945_hw_tx_queue_init,
  2255. .load_ucode = il3945_load_bsm,
  2256. .dump_nic_error_log = il3945_dump_nic_error_log,
  2257. .apm_ops = {
  2258. .init = il3945_apm_init,
  2259. .config = il3945_nic_config,
  2260. },
  2261. .eeprom_ops = {
  2262. .regulatory_bands = {
  2263. EEPROM_REGULATORY_BAND_1_CHANNELS,
  2264. EEPROM_REGULATORY_BAND_2_CHANNELS,
  2265. EEPROM_REGULATORY_BAND_3_CHANNELS,
  2266. EEPROM_REGULATORY_BAND_4_CHANNELS,
  2267. EEPROM_REGULATORY_BAND_5_CHANNELS,
  2268. EEPROM_REGULATORY_BAND_NO_HT40,
  2269. EEPROM_REGULATORY_BAND_NO_HT40,
  2270. },
  2271. .acquire_semaphore = il3945_eeprom_acquire_semaphore,
  2272. .release_semaphore = il3945_eeprom_release_semaphore,
  2273. },
  2274. .send_tx_power = il3945_send_tx_power,
  2275. .is_valid_rtc_data_addr = il3945_hw_valid_rtc_data_addr,
  2276. .debugfs_ops = {
  2277. .rx_stats_read = il3945_ucode_rx_stats_read,
  2278. .tx_stats_read = il3945_ucode_tx_stats_read,
  2279. .general_stats_read = il3945_ucode_general_stats_read,
  2280. },
  2281. };
  2282. static const struct il_legacy_ops il3945_legacy_ops = {
  2283. .post_associate = il3945_post_associate,
  2284. .config_ap = il3945_config_ap,
  2285. .manage_ibss_station = il3945_manage_ibss_station,
  2286. };
  2287. static struct il_hcmd_utils_ops il3945_hcmd_utils = {
  2288. .get_hcmd_size = il3945_get_hcmd_size,
  2289. .build_addsta_hcmd = il3945_build_addsta_hcmd,
  2290. .request_scan = il3945_request_scan,
  2291. .post_scan = il3945_post_scan,
  2292. };
  2293. static const struct il_ops il3945_ops = {
  2294. .lib = &il3945_lib,
  2295. .hcmd = &il3945_hcmd,
  2296. .utils = &il3945_hcmd_utils,
  2297. .led = &il3945_led_ops,
  2298. .legacy = &il3945_legacy_ops,
  2299. .ieee80211_ops = &il3945_hw_ops,
  2300. };
  2301. static struct il_base_params il3945_base_params = {
  2302. .eeprom_size = IL3945_EEPROM_IMG_SIZE,
  2303. .num_of_queues = IL39_NUM_QUEUES,
  2304. .pll_cfg_val = CSR39_ANA_PLL_CFG_VAL,
  2305. .set_l0s = false,
  2306. .use_bsm = true,
  2307. .led_compensation = 64,
  2308. .wd_timeout = IL_DEF_WD_TIMEOUT,
  2309. };
  2310. static struct il_cfg il3945_bg_cfg = {
  2311. .name = "3945BG",
  2312. .fw_name_pre = IL3945_FW_PRE,
  2313. .ucode_api_max = IL3945_UCODE_API_MAX,
  2314. .ucode_api_min = IL3945_UCODE_API_MIN,
  2315. .sku = IL_SKU_G,
  2316. .eeprom_ver = EEPROM_3945_EEPROM_VERSION,
  2317. .ops = &il3945_ops,
  2318. .mod_params = &il3945_mod_params,
  2319. .base_params = &il3945_base_params,
  2320. .led_mode = IL_LED_BLINK,
  2321. };
  2322. static struct il_cfg il3945_abg_cfg = {
  2323. .name = "3945ABG",
  2324. .fw_name_pre = IL3945_FW_PRE,
  2325. .ucode_api_max = IL3945_UCODE_API_MAX,
  2326. .ucode_api_min = IL3945_UCODE_API_MIN,
  2327. .sku = IL_SKU_A|IL_SKU_G,
  2328. .eeprom_ver = EEPROM_3945_EEPROM_VERSION,
  2329. .ops = &il3945_ops,
  2330. .mod_params = &il3945_mod_params,
  2331. .base_params = &il3945_base_params,
  2332. .led_mode = IL_LED_BLINK,
  2333. };
  2334. DEFINE_PCI_DEVICE_TABLE(il3945_hw_card_ids) = {
  2335. {IL_PCI_DEVICE(0x4222, 0x1005, il3945_bg_cfg)},
  2336. {IL_PCI_DEVICE(0x4222, 0x1034, il3945_bg_cfg)},
  2337. {IL_PCI_DEVICE(0x4222, 0x1044, il3945_bg_cfg)},
  2338. {IL_PCI_DEVICE(0x4227, 0x1014, il3945_bg_cfg)},
  2339. {IL_PCI_DEVICE(0x4222, PCI_ANY_ID, il3945_abg_cfg)},
  2340. {IL_PCI_DEVICE(0x4227, PCI_ANY_ID, il3945_abg_cfg)},
  2341. {0}
  2342. };
  2343. MODULE_DEVICE_TABLE(pci, il3945_hw_card_ids);