intel_ringbuffer.c 29 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229
  1. /*
  2. * Copyright © 2008-2010 Intel Corporation
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice (including the next
  12. * paragraph) shall be included in all copies or substantial portions of the
  13. * Software.
  14. *
  15. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  16. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  17. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  18. * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
  19. * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
  20. * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
  21. * IN THE SOFTWARE.
  22. *
  23. * Authors:
  24. * Eric Anholt <eric@anholt.net>
  25. * Zou Nan hai <nanhai.zou@intel.com>
  26. * Xiang Hai hao<haihao.xiang@intel.com>
  27. *
  28. */
  29. #include "drmP.h"
  30. #include "drm.h"
  31. #include "i915_drv.h"
  32. #include "i915_drm.h"
  33. #include "i915_trace.h"
  34. #include "intel_drv.h"
  35. static u32 i915_gem_get_seqno(struct drm_device *dev)
  36. {
  37. drm_i915_private_t *dev_priv = dev->dev_private;
  38. u32 seqno;
  39. seqno = dev_priv->next_seqno;
  40. /* reserve 0 for non-seqno */
  41. if (++dev_priv->next_seqno == 0)
  42. dev_priv->next_seqno = 1;
  43. return seqno;
  44. }
  45. static int
  46. render_ring_flush(struct intel_ring_buffer *ring,
  47. u32 invalidate_domains,
  48. u32 flush_domains)
  49. {
  50. struct drm_device *dev = ring->dev;
  51. drm_i915_private_t *dev_priv = dev->dev_private;
  52. u32 cmd;
  53. int ret;
  54. #if WATCH_EXEC
  55. DRM_INFO("%s: invalidate %08x flush %08x\n", __func__,
  56. invalidate_domains, flush_domains);
  57. #endif
  58. trace_i915_gem_request_flush(dev, dev_priv->next_seqno,
  59. invalidate_domains, flush_domains);
  60. if ((invalidate_domains | flush_domains) & I915_GEM_GPU_DOMAINS) {
  61. /*
  62. * read/write caches:
  63. *
  64. * I915_GEM_DOMAIN_RENDER is always invalidated, but is
  65. * only flushed if MI_NO_WRITE_FLUSH is unset. On 965, it is
  66. * also flushed at 2d versus 3d pipeline switches.
  67. *
  68. * read-only caches:
  69. *
  70. * I915_GEM_DOMAIN_SAMPLER is flushed on pre-965 if
  71. * MI_READ_FLUSH is set, and is always flushed on 965.
  72. *
  73. * I915_GEM_DOMAIN_COMMAND may not exist?
  74. *
  75. * I915_GEM_DOMAIN_INSTRUCTION, which exists on 965, is
  76. * invalidated when MI_EXE_FLUSH is set.
  77. *
  78. * I915_GEM_DOMAIN_VERTEX, which exists on 965, is
  79. * invalidated with every MI_FLUSH.
  80. *
  81. * TLBs:
  82. *
  83. * On 965, TLBs associated with I915_GEM_DOMAIN_COMMAND
  84. * and I915_GEM_DOMAIN_CPU in are invalidated at PTE write and
  85. * I915_GEM_DOMAIN_RENDER and I915_GEM_DOMAIN_SAMPLER
  86. * are flushed at any MI_FLUSH.
  87. */
  88. cmd = MI_FLUSH | MI_NO_WRITE_FLUSH;
  89. if ((invalidate_domains|flush_domains) &
  90. I915_GEM_DOMAIN_RENDER)
  91. cmd &= ~MI_NO_WRITE_FLUSH;
  92. if (INTEL_INFO(dev)->gen < 4) {
  93. /*
  94. * On the 965, the sampler cache always gets flushed
  95. * and this bit is reserved.
  96. */
  97. if (invalidate_domains & I915_GEM_DOMAIN_SAMPLER)
  98. cmd |= MI_READ_FLUSH;
  99. }
  100. if (invalidate_domains & I915_GEM_DOMAIN_INSTRUCTION)
  101. cmd |= MI_EXE_FLUSH;
  102. if (invalidate_domains & I915_GEM_DOMAIN_COMMAND &&
  103. (IS_G4X(dev) || IS_GEN5(dev)))
  104. cmd |= MI_INVALIDATE_ISP;
  105. #if WATCH_EXEC
  106. DRM_INFO("%s: queue flush %08x to ring\n", __func__, cmd);
  107. #endif
  108. ret = intel_ring_begin(ring, 2);
  109. if (ret)
  110. return ret;
  111. intel_ring_emit(ring, cmd);
  112. intel_ring_emit(ring, MI_NOOP);
  113. intel_ring_advance(ring);
  114. }
  115. return 0;
  116. }
  117. static void ring_write_tail(struct intel_ring_buffer *ring,
  118. u32 value)
  119. {
  120. drm_i915_private_t *dev_priv = ring->dev->dev_private;
  121. I915_WRITE_TAIL(ring, value);
  122. }
  123. u32 intel_ring_get_active_head(struct intel_ring_buffer *ring)
  124. {
  125. drm_i915_private_t *dev_priv = ring->dev->dev_private;
  126. u32 acthd_reg = INTEL_INFO(ring->dev)->gen >= 4 ?
  127. RING_ACTHD(ring->mmio_base) : ACTHD;
  128. return I915_READ(acthd_reg);
  129. }
  130. static int init_ring_common(struct intel_ring_buffer *ring)
  131. {
  132. drm_i915_private_t *dev_priv = ring->dev->dev_private;
  133. struct drm_i915_gem_object *obj = ring->obj;
  134. u32 head;
  135. /* Stop the ring if it's running. */
  136. I915_WRITE_CTL(ring, 0);
  137. I915_WRITE_HEAD(ring, 0);
  138. ring->write_tail(ring, 0);
  139. /* Initialize the ring. */
  140. I915_WRITE_START(ring, obj->gtt_offset);
  141. head = I915_READ_HEAD(ring) & HEAD_ADDR;
  142. /* G45 ring initialization fails to reset head to zero */
  143. if (head != 0) {
  144. DRM_DEBUG_KMS("%s head not reset to zero "
  145. "ctl %08x head %08x tail %08x start %08x\n",
  146. ring->name,
  147. I915_READ_CTL(ring),
  148. I915_READ_HEAD(ring),
  149. I915_READ_TAIL(ring),
  150. I915_READ_START(ring));
  151. I915_WRITE_HEAD(ring, 0);
  152. if (I915_READ_HEAD(ring) & HEAD_ADDR) {
  153. DRM_ERROR("failed to set %s head to zero "
  154. "ctl %08x head %08x tail %08x start %08x\n",
  155. ring->name,
  156. I915_READ_CTL(ring),
  157. I915_READ_HEAD(ring),
  158. I915_READ_TAIL(ring),
  159. I915_READ_START(ring));
  160. }
  161. }
  162. I915_WRITE_CTL(ring,
  163. ((ring->size - PAGE_SIZE) & RING_NR_PAGES)
  164. | RING_REPORT_64K | RING_VALID);
  165. /* If the head is still not zero, the ring is dead */
  166. if ((I915_READ_CTL(ring) & RING_VALID) == 0 ||
  167. I915_READ_START(ring) != obj->gtt_offset ||
  168. (I915_READ_HEAD(ring) & HEAD_ADDR) != 0) {
  169. DRM_ERROR("%s initialization failed "
  170. "ctl %08x head %08x tail %08x start %08x\n",
  171. ring->name,
  172. I915_READ_CTL(ring),
  173. I915_READ_HEAD(ring),
  174. I915_READ_TAIL(ring),
  175. I915_READ_START(ring));
  176. return -EIO;
  177. }
  178. if (!drm_core_check_feature(ring->dev, DRIVER_MODESET))
  179. i915_kernel_lost_context(ring->dev);
  180. else {
  181. ring->head = I915_READ_HEAD(ring) & HEAD_ADDR;
  182. ring->tail = I915_READ_TAIL(ring) & TAIL_ADDR;
  183. ring->space = ring->head - (ring->tail + 8);
  184. if (ring->space < 0)
  185. ring->space += ring->size;
  186. }
  187. return 0;
  188. }
  189. /*
  190. * 965+ support PIPE_CONTROL commands, which provide finer grained control
  191. * over cache flushing.
  192. */
  193. struct pipe_control {
  194. struct drm_i915_gem_object *obj;
  195. volatile u32 *cpu_page;
  196. u32 gtt_offset;
  197. };
  198. static int
  199. init_pipe_control(struct intel_ring_buffer *ring)
  200. {
  201. struct pipe_control *pc;
  202. struct drm_i915_gem_object *obj;
  203. int ret;
  204. if (ring->private)
  205. return 0;
  206. pc = kmalloc(sizeof(*pc), GFP_KERNEL);
  207. if (!pc)
  208. return -ENOMEM;
  209. obj = i915_gem_alloc_object(ring->dev, 4096);
  210. if (obj == NULL) {
  211. DRM_ERROR("Failed to allocate seqno page\n");
  212. ret = -ENOMEM;
  213. goto err;
  214. }
  215. obj->agp_type = AGP_USER_CACHED_MEMORY;
  216. ret = i915_gem_object_pin(obj, 4096, true);
  217. if (ret)
  218. goto err_unref;
  219. pc->gtt_offset = obj->gtt_offset;
  220. pc->cpu_page = kmap(obj->pages[0]);
  221. if (pc->cpu_page == NULL)
  222. goto err_unpin;
  223. pc->obj = obj;
  224. ring->private = pc;
  225. return 0;
  226. err_unpin:
  227. i915_gem_object_unpin(obj);
  228. err_unref:
  229. drm_gem_object_unreference(&obj->base);
  230. err:
  231. kfree(pc);
  232. return ret;
  233. }
  234. static void
  235. cleanup_pipe_control(struct intel_ring_buffer *ring)
  236. {
  237. struct pipe_control *pc = ring->private;
  238. struct drm_i915_gem_object *obj;
  239. if (!ring->private)
  240. return;
  241. obj = pc->obj;
  242. kunmap(obj->pages[0]);
  243. i915_gem_object_unpin(obj);
  244. drm_gem_object_unreference(&obj->base);
  245. kfree(pc);
  246. ring->private = NULL;
  247. }
  248. static int init_render_ring(struct intel_ring_buffer *ring)
  249. {
  250. struct drm_device *dev = ring->dev;
  251. struct drm_i915_private *dev_priv = dev->dev_private;
  252. int ret = init_ring_common(ring);
  253. if (INTEL_INFO(dev)->gen > 3) {
  254. int mode = VS_TIMER_DISPATCH << 16 | VS_TIMER_DISPATCH;
  255. if (IS_GEN6(dev))
  256. mode |= MI_FLUSH_ENABLE << 16 | MI_FLUSH_ENABLE;
  257. I915_WRITE(MI_MODE, mode);
  258. }
  259. if (INTEL_INFO(dev)->gen >= 6) {
  260. } else if (IS_GEN5(dev)) {
  261. ret = init_pipe_control(ring);
  262. if (ret)
  263. return ret;
  264. }
  265. return ret;
  266. }
  267. static void render_ring_cleanup(struct intel_ring_buffer *ring)
  268. {
  269. if (!ring->private)
  270. return;
  271. cleanup_pipe_control(ring);
  272. }
  273. static void
  274. update_semaphore(struct intel_ring_buffer *ring, int i, u32 seqno)
  275. {
  276. struct drm_device *dev = ring->dev;
  277. struct drm_i915_private *dev_priv = dev->dev_private;
  278. int id;
  279. /*
  280. * cs -> 1 = vcs, 0 = bcs
  281. * vcs -> 1 = bcs, 0 = cs,
  282. * bcs -> 1 = cs, 0 = vcs.
  283. */
  284. id = ring - dev_priv->ring;
  285. id += 2 - i;
  286. id %= 3;
  287. intel_ring_emit(ring,
  288. MI_SEMAPHORE_MBOX |
  289. MI_SEMAPHORE_REGISTER |
  290. MI_SEMAPHORE_UPDATE);
  291. intel_ring_emit(ring, seqno);
  292. intel_ring_emit(ring,
  293. RING_SYNC_0(dev_priv->ring[id].mmio_base) + 4*i);
  294. }
  295. static int
  296. gen6_add_request(struct intel_ring_buffer *ring,
  297. u32 *result)
  298. {
  299. u32 seqno;
  300. int ret;
  301. ret = intel_ring_begin(ring, 10);
  302. if (ret)
  303. return ret;
  304. seqno = i915_gem_get_seqno(ring->dev);
  305. update_semaphore(ring, 0, seqno);
  306. update_semaphore(ring, 1, seqno);
  307. intel_ring_emit(ring, MI_STORE_DWORD_INDEX);
  308. intel_ring_emit(ring, I915_GEM_HWS_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
  309. intel_ring_emit(ring, seqno);
  310. intel_ring_emit(ring, MI_USER_INTERRUPT);
  311. intel_ring_advance(ring);
  312. *result = seqno;
  313. return 0;
  314. }
  315. int
  316. intel_ring_sync(struct intel_ring_buffer *ring,
  317. struct intel_ring_buffer *to,
  318. u32 seqno)
  319. {
  320. int ret;
  321. ret = intel_ring_begin(ring, 4);
  322. if (ret)
  323. return ret;
  324. intel_ring_emit(ring,
  325. MI_SEMAPHORE_MBOX |
  326. MI_SEMAPHORE_REGISTER |
  327. intel_ring_sync_index(ring, to) << 17 |
  328. MI_SEMAPHORE_COMPARE);
  329. intel_ring_emit(ring, seqno);
  330. intel_ring_emit(ring, 0);
  331. intel_ring_emit(ring, MI_NOOP);
  332. intel_ring_advance(ring);
  333. return 0;
  334. }
  335. #define PIPE_CONTROL_FLUSH(ring__, addr__) \
  336. do { \
  337. intel_ring_emit(ring__, GFX_OP_PIPE_CONTROL | PIPE_CONTROL_QW_WRITE | \
  338. PIPE_CONTROL_DEPTH_STALL | 2); \
  339. intel_ring_emit(ring__, (addr__) | PIPE_CONTROL_GLOBAL_GTT); \
  340. intel_ring_emit(ring__, 0); \
  341. intel_ring_emit(ring__, 0); \
  342. } while (0)
  343. static int
  344. pc_render_add_request(struct intel_ring_buffer *ring,
  345. u32 *result)
  346. {
  347. struct drm_device *dev = ring->dev;
  348. u32 seqno = i915_gem_get_seqno(dev);
  349. struct pipe_control *pc = ring->private;
  350. u32 scratch_addr = pc->gtt_offset + 128;
  351. int ret;
  352. /* For Ironlake, MI_USER_INTERRUPT was deprecated and apparently
  353. * incoherent with writes to memory, i.e. completely fubar,
  354. * so we need to use PIPE_NOTIFY instead.
  355. *
  356. * However, we also need to workaround the qword write
  357. * incoherence by flushing the 6 PIPE_NOTIFY buffers out to
  358. * memory before requesting an interrupt.
  359. */
  360. ret = intel_ring_begin(ring, 32);
  361. if (ret)
  362. return ret;
  363. intel_ring_emit(ring, GFX_OP_PIPE_CONTROL | PIPE_CONTROL_QW_WRITE |
  364. PIPE_CONTROL_WC_FLUSH | PIPE_CONTROL_TC_FLUSH);
  365. intel_ring_emit(ring, pc->gtt_offset | PIPE_CONTROL_GLOBAL_GTT);
  366. intel_ring_emit(ring, seqno);
  367. intel_ring_emit(ring, 0);
  368. PIPE_CONTROL_FLUSH(ring, scratch_addr);
  369. scratch_addr += 128; /* write to separate cachelines */
  370. PIPE_CONTROL_FLUSH(ring, scratch_addr);
  371. scratch_addr += 128;
  372. PIPE_CONTROL_FLUSH(ring, scratch_addr);
  373. scratch_addr += 128;
  374. PIPE_CONTROL_FLUSH(ring, scratch_addr);
  375. scratch_addr += 128;
  376. PIPE_CONTROL_FLUSH(ring, scratch_addr);
  377. scratch_addr += 128;
  378. PIPE_CONTROL_FLUSH(ring, scratch_addr);
  379. intel_ring_emit(ring, GFX_OP_PIPE_CONTROL | PIPE_CONTROL_QW_WRITE |
  380. PIPE_CONTROL_WC_FLUSH | PIPE_CONTROL_TC_FLUSH |
  381. PIPE_CONTROL_NOTIFY);
  382. intel_ring_emit(ring, pc->gtt_offset | PIPE_CONTROL_GLOBAL_GTT);
  383. intel_ring_emit(ring, seqno);
  384. intel_ring_emit(ring, 0);
  385. intel_ring_advance(ring);
  386. *result = seqno;
  387. return 0;
  388. }
  389. static int
  390. render_ring_add_request(struct intel_ring_buffer *ring,
  391. u32 *result)
  392. {
  393. struct drm_device *dev = ring->dev;
  394. u32 seqno = i915_gem_get_seqno(dev);
  395. int ret;
  396. ret = intel_ring_begin(ring, 4);
  397. if (ret)
  398. return ret;
  399. intel_ring_emit(ring, MI_STORE_DWORD_INDEX);
  400. intel_ring_emit(ring, I915_GEM_HWS_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
  401. intel_ring_emit(ring, seqno);
  402. intel_ring_emit(ring, MI_USER_INTERRUPT);
  403. intel_ring_advance(ring);
  404. *result = seqno;
  405. return 0;
  406. }
  407. static u32
  408. ring_get_seqno(struct intel_ring_buffer *ring)
  409. {
  410. return intel_read_status_page(ring, I915_GEM_HWS_INDEX);
  411. }
  412. static u32
  413. pc_render_get_seqno(struct intel_ring_buffer *ring)
  414. {
  415. struct pipe_control *pc = ring->private;
  416. return pc->cpu_page[0];
  417. }
  418. static bool
  419. render_ring_get_irq(struct intel_ring_buffer *ring)
  420. {
  421. struct drm_device *dev = ring->dev;
  422. if (!dev->irq_enabled)
  423. return false;
  424. if (atomic_inc_return(&ring->irq_refcount) == 1) {
  425. drm_i915_private_t *dev_priv = dev->dev_private;
  426. unsigned long irqflags;
  427. spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
  428. if (HAS_PCH_SPLIT(dev))
  429. ironlake_enable_graphics_irq(dev_priv,
  430. GT_PIPE_NOTIFY | GT_USER_INTERRUPT);
  431. else
  432. i915_enable_irq(dev_priv, I915_USER_INTERRUPT);
  433. spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
  434. }
  435. return true;
  436. }
  437. static void
  438. render_ring_put_irq(struct intel_ring_buffer *ring)
  439. {
  440. struct drm_device *dev = ring->dev;
  441. if (atomic_dec_and_test(&ring->irq_refcount)) {
  442. drm_i915_private_t *dev_priv = dev->dev_private;
  443. unsigned long irqflags;
  444. spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
  445. if (HAS_PCH_SPLIT(dev))
  446. ironlake_disable_graphics_irq(dev_priv,
  447. GT_USER_INTERRUPT |
  448. GT_PIPE_NOTIFY);
  449. else
  450. i915_disable_irq(dev_priv, I915_USER_INTERRUPT);
  451. spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
  452. }
  453. }
  454. void intel_ring_setup_status_page(struct intel_ring_buffer *ring)
  455. {
  456. drm_i915_private_t *dev_priv = ring->dev->dev_private;
  457. u32 mmio = IS_GEN6(ring->dev) ?
  458. RING_HWS_PGA_GEN6(ring->mmio_base) :
  459. RING_HWS_PGA(ring->mmio_base);
  460. I915_WRITE(mmio, (u32)ring->status_page.gfx_addr);
  461. POSTING_READ(mmio);
  462. }
  463. static int
  464. bsd_ring_flush(struct intel_ring_buffer *ring,
  465. u32 invalidate_domains,
  466. u32 flush_domains)
  467. {
  468. int ret;
  469. if ((flush_domains & I915_GEM_DOMAIN_RENDER) == 0)
  470. return 0;
  471. ret = intel_ring_begin(ring, 2);
  472. if (ret)
  473. return ret;
  474. intel_ring_emit(ring, MI_FLUSH);
  475. intel_ring_emit(ring, MI_NOOP);
  476. intel_ring_advance(ring);
  477. return 0;
  478. }
  479. static int
  480. ring_add_request(struct intel_ring_buffer *ring,
  481. u32 *result)
  482. {
  483. u32 seqno;
  484. int ret;
  485. ret = intel_ring_begin(ring, 4);
  486. if (ret)
  487. return ret;
  488. seqno = i915_gem_get_seqno(ring->dev);
  489. intel_ring_emit(ring, MI_STORE_DWORD_INDEX);
  490. intel_ring_emit(ring, I915_GEM_HWS_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
  491. intel_ring_emit(ring, seqno);
  492. intel_ring_emit(ring, MI_USER_INTERRUPT);
  493. intel_ring_advance(ring);
  494. DRM_DEBUG_DRIVER("%s %d\n", ring->name, seqno);
  495. *result = seqno;
  496. return 0;
  497. }
  498. static bool
  499. ring_get_irq(struct intel_ring_buffer *ring, u32 flag)
  500. {
  501. struct drm_device *dev = ring->dev;
  502. if (!dev->irq_enabled)
  503. return false;
  504. if (atomic_inc_return(&ring->irq_refcount) == 1) {
  505. drm_i915_private_t *dev_priv = dev->dev_private;
  506. unsigned long irqflags;
  507. spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
  508. ironlake_enable_graphics_irq(dev_priv, flag);
  509. spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
  510. }
  511. return true;
  512. }
  513. static void
  514. ring_put_irq(struct intel_ring_buffer *ring, u32 flag)
  515. {
  516. struct drm_device *dev = ring->dev;
  517. if (atomic_dec_and_test(&ring->irq_refcount)) {
  518. drm_i915_private_t *dev_priv = dev->dev_private;
  519. unsigned long irqflags;
  520. spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
  521. ironlake_disable_graphics_irq(dev_priv, flag);
  522. spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
  523. }
  524. }
  525. static bool
  526. bsd_ring_get_irq(struct intel_ring_buffer *ring)
  527. {
  528. return ring_get_irq(ring, GT_BSD_USER_INTERRUPT);
  529. }
  530. static void
  531. bsd_ring_put_irq(struct intel_ring_buffer *ring)
  532. {
  533. ring_put_irq(ring, GT_BSD_USER_INTERRUPT);
  534. }
  535. static int
  536. ring_dispatch_execbuffer(struct intel_ring_buffer *ring, u32 offset, u32 length)
  537. {
  538. int ret;
  539. ret = intel_ring_begin(ring, 2);
  540. if (ret)
  541. return ret;
  542. intel_ring_emit(ring,
  543. MI_BATCH_BUFFER_START | (2 << 6) |
  544. MI_BATCH_NON_SECURE_I965);
  545. intel_ring_emit(ring, offset);
  546. intel_ring_advance(ring);
  547. return 0;
  548. }
  549. static int
  550. render_ring_dispatch_execbuffer(struct intel_ring_buffer *ring,
  551. u32 offset, u32 len)
  552. {
  553. struct drm_device *dev = ring->dev;
  554. drm_i915_private_t *dev_priv = dev->dev_private;
  555. int ret;
  556. trace_i915_gem_request_submit(dev, dev_priv->next_seqno + 1);
  557. if (IS_I830(dev) || IS_845G(dev)) {
  558. ret = intel_ring_begin(ring, 4);
  559. if (ret)
  560. return ret;
  561. intel_ring_emit(ring, MI_BATCH_BUFFER);
  562. intel_ring_emit(ring, offset | MI_BATCH_NON_SECURE);
  563. intel_ring_emit(ring, offset + len - 8);
  564. intel_ring_emit(ring, 0);
  565. } else {
  566. ret = intel_ring_begin(ring, 2);
  567. if (ret)
  568. return ret;
  569. if (INTEL_INFO(dev)->gen >= 4) {
  570. intel_ring_emit(ring,
  571. MI_BATCH_BUFFER_START | (2 << 6) |
  572. MI_BATCH_NON_SECURE_I965);
  573. intel_ring_emit(ring, offset);
  574. } else {
  575. intel_ring_emit(ring,
  576. MI_BATCH_BUFFER_START | (2 << 6));
  577. intel_ring_emit(ring, offset | MI_BATCH_NON_SECURE);
  578. }
  579. }
  580. intel_ring_advance(ring);
  581. return 0;
  582. }
  583. static void cleanup_status_page(struct intel_ring_buffer *ring)
  584. {
  585. drm_i915_private_t *dev_priv = ring->dev->dev_private;
  586. struct drm_i915_gem_object *obj;
  587. obj = ring->status_page.obj;
  588. if (obj == NULL)
  589. return;
  590. kunmap(obj->pages[0]);
  591. i915_gem_object_unpin(obj);
  592. drm_gem_object_unreference(&obj->base);
  593. ring->status_page.obj = NULL;
  594. memset(&dev_priv->hws_map, 0, sizeof(dev_priv->hws_map));
  595. }
  596. static int init_status_page(struct intel_ring_buffer *ring)
  597. {
  598. struct drm_device *dev = ring->dev;
  599. drm_i915_private_t *dev_priv = dev->dev_private;
  600. struct drm_i915_gem_object *obj;
  601. int ret;
  602. obj = i915_gem_alloc_object(dev, 4096);
  603. if (obj == NULL) {
  604. DRM_ERROR("Failed to allocate status page\n");
  605. ret = -ENOMEM;
  606. goto err;
  607. }
  608. obj->agp_type = AGP_USER_CACHED_MEMORY;
  609. ret = i915_gem_object_pin(obj, 4096, true);
  610. if (ret != 0) {
  611. goto err_unref;
  612. }
  613. ring->status_page.gfx_addr = obj->gtt_offset;
  614. ring->status_page.page_addr = kmap(obj->pages[0]);
  615. if (ring->status_page.page_addr == NULL) {
  616. memset(&dev_priv->hws_map, 0, sizeof(dev_priv->hws_map));
  617. goto err_unpin;
  618. }
  619. ring->status_page.obj = obj;
  620. memset(ring->status_page.page_addr, 0, PAGE_SIZE);
  621. intel_ring_setup_status_page(ring);
  622. DRM_DEBUG_DRIVER("%s hws offset: 0x%08x\n",
  623. ring->name, ring->status_page.gfx_addr);
  624. return 0;
  625. err_unpin:
  626. i915_gem_object_unpin(obj);
  627. err_unref:
  628. drm_gem_object_unreference(&obj->base);
  629. err:
  630. return ret;
  631. }
  632. int intel_init_ring_buffer(struct drm_device *dev,
  633. struct intel_ring_buffer *ring)
  634. {
  635. struct drm_i915_gem_object *obj;
  636. int ret;
  637. ring->dev = dev;
  638. INIT_LIST_HEAD(&ring->active_list);
  639. INIT_LIST_HEAD(&ring->request_list);
  640. INIT_LIST_HEAD(&ring->gpu_write_list);
  641. if (I915_NEED_GFX_HWS(dev)) {
  642. ret = init_status_page(ring);
  643. if (ret)
  644. return ret;
  645. }
  646. obj = i915_gem_alloc_object(dev, ring->size);
  647. if (obj == NULL) {
  648. DRM_ERROR("Failed to allocate ringbuffer\n");
  649. ret = -ENOMEM;
  650. goto err_hws;
  651. }
  652. ring->obj = obj;
  653. ret = i915_gem_object_pin(obj, PAGE_SIZE, true);
  654. if (ret)
  655. goto err_unref;
  656. ring->map.size = ring->size;
  657. ring->map.offset = dev->agp->base + obj->gtt_offset;
  658. ring->map.type = 0;
  659. ring->map.flags = 0;
  660. ring->map.mtrr = 0;
  661. drm_core_ioremap_wc(&ring->map, dev);
  662. if (ring->map.handle == NULL) {
  663. DRM_ERROR("Failed to map ringbuffer.\n");
  664. ret = -EINVAL;
  665. goto err_unpin;
  666. }
  667. ring->virtual_start = ring->map.handle;
  668. ret = ring->init(ring);
  669. if (ret)
  670. goto err_unmap;
  671. /* Workaround an erratum on the i830 which causes a hang if
  672. * the TAIL pointer points to within the last 2 cachelines
  673. * of the buffer.
  674. */
  675. ring->effective_size = ring->size;
  676. if (IS_I830(ring->dev))
  677. ring->effective_size -= 128;
  678. return 0;
  679. err_unmap:
  680. drm_core_ioremapfree(&ring->map, dev);
  681. err_unpin:
  682. i915_gem_object_unpin(obj);
  683. err_unref:
  684. drm_gem_object_unreference(&obj->base);
  685. ring->obj = NULL;
  686. err_hws:
  687. cleanup_status_page(ring);
  688. return ret;
  689. }
  690. void intel_cleanup_ring_buffer(struct intel_ring_buffer *ring)
  691. {
  692. struct drm_i915_private *dev_priv;
  693. int ret;
  694. if (ring->obj == NULL)
  695. return;
  696. /* Disable the ring buffer. The ring must be idle at this point */
  697. dev_priv = ring->dev->dev_private;
  698. ret = intel_wait_ring_buffer(ring, ring->size - 8);
  699. I915_WRITE_CTL(ring, 0);
  700. drm_core_ioremapfree(&ring->map, ring->dev);
  701. i915_gem_object_unpin(ring->obj);
  702. drm_gem_object_unreference(&ring->obj->base);
  703. ring->obj = NULL;
  704. if (ring->cleanup)
  705. ring->cleanup(ring);
  706. cleanup_status_page(ring);
  707. }
  708. static int intel_wrap_ring_buffer(struct intel_ring_buffer *ring)
  709. {
  710. unsigned int *virt;
  711. int rem = ring->size - ring->tail;
  712. if (ring->space < rem) {
  713. int ret = intel_wait_ring_buffer(ring, rem);
  714. if (ret)
  715. return ret;
  716. }
  717. virt = (unsigned int *)(ring->virtual_start + ring->tail);
  718. rem /= 8;
  719. while (rem--) {
  720. *virt++ = MI_NOOP;
  721. *virt++ = MI_NOOP;
  722. }
  723. ring->tail = 0;
  724. ring->space = ring->head - 8;
  725. return 0;
  726. }
  727. int intel_wait_ring_buffer(struct intel_ring_buffer *ring, int n)
  728. {
  729. struct drm_device *dev = ring->dev;
  730. struct drm_i915_private *dev_priv = dev->dev_private;
  731. unsigned long end;
  732. u32 head;
  733. trace_i915_ring_wait_begin (dev);
  734. end = jiffies + 3 * HZ;
  735. do {
  736. /* If the reported head position has wrapped or hasn't advanced,
  737. * fallback to the slow and accurate path.
  738. */
  739. head = intel_read_status_page(ring, 4);
  740. if (head < ring->actual_head)
  741. head = I915_READ_HEAD(ring);
  742. ring->actual_head = head;
  743. ring->head = head & HEAD_ADDR;
  744. ring->space = ring->head - (ring->tail + 8);
  745. if (ring->space < 0)
  746. ring->space += ring->size;
  747. if (ring->space >= n) {
  748. trace_i915_ring_wait_end(dev);
  749. return 0;
  750. }
  751. if (dev->primary->master) {
  752. struct drm_i915_master_private *master_priv = dev->primary->master->driver_priv;
  753. if (master_priv->sarea_priv)
  754. master_priv->sarea_priv->perf_boxes |= I915_BOX_WAIT;
  755. }
  756. msleep(1);
  757. if (atomic_read(&dev_priv->mm.wedged))
  758. return -EAGAIN;
  759. } while (!time_after(jiffies, end));
  760. trace_i915_ring_wait_end (dev);
  761. return -EBUSY;
  762. }
  763. int intel_ring_begin(struct intel_ring_buffer *ring,
  764. int num_dwords)
  765. {
  766. int n = 4*num_dwords;
  767. int ret;
  768. if (unlikely(ring->tail + n > ring->effective_size)) {
  769. ret = intel_wrap_ring_buffer(ring);
  770. if (unlikely(ret))
  771. return ret;
  772. }
  773. if (unlikely(ring->space < n)) {
  774. ret = intel_wait_ring_buffer(ring, n);
  775. if (unlikely(ret))
  776. return ret;
  777. }
  778. ring->space -= n;
  779. return 0;
  780. }
  781. void intel_ring_advance(struct intel_ring_buffer *ring)
  782. {
  783. ring->tail &= ring->size - 1;
  784. ring->write_tail(ring, ring->tail);
  785. }
  786. static const struct intel_ring_buffer render_ring = {
  787. .name = "render ring",
  788. .id = RING_RENDER,
  789. .mmio_base = RENDER_RING_BASE,
  790. .size = 32 * PAGE_SIZE,
  791. .init = init_render_ring,
  792. .write_tail = ring_write_tail,
  793. .flush = render_ring_flush,
  794. .add_request = render_ring_add_request,
  795. .get_seqno = ring_get_seqno,
  796. .irq_get = render_ring_get_irq,
  797. .irq_put = render_ring_put_irq,
  798. .dispatch_execbuffer = render_ring_dispatch_execbuffer,
  799. .cleanup = render_ring_cleanup,
  800. };
  801. /* ring buffer for bit-stream decoder */
  802. static const struct intel_ring_buffer bsd_ring = {
  803. .name = "bsd ring",
  804. .id = RING_BSD,
  805. .mmio_base = BSD_RING_BASE,
  806. .size = 32 * PAGE_SIZE,
  807. .init = init_ring_common,
  808. .write_tail = ring_write_tail,
  809. .flush = bsd_ring_flush,
  810. .add_request = ring_add_request,
  811. .get_seqno = ring_get_seqno,
  812. .irq_get = bsd_ring_get_irq,
  813. .irq_put = bsd_ring_put_irq,
  814. .dispatch_execbuffer = ring_dispatch_execbuffer,
  815. };
  816. static void gen6_bsd_ring_write_tail(struct intel_ring_buffer *ring,
  817. u32 value)
  818. {
  819. drm_i915_private_t *dev_priv = ring->dev->dev_private;
  820. /* Every tail move must follow the sequence below */
  821. I915_WRITE(GEN6_BSD_SLEEP_PSMI_CONTROL,
  822. GEN6_BSD_SLEEP_PSMI_CONTROL_RC_ILDL_MESSAGE_MODIFY_MASK |
  823. GEN6_BSD_SLEEP_PSMI_CONTROL_RC_ILDL_MESSAGE_DISABLE);
  824. I915_WRITE(GEN6_BSD_RNCID, 0x0);
  825. if (wait_for((I915_READ(GEN6_BSD_SLEEP_PSMI_CONTROL) &
  826. GEN6_BSD_SLEEP_PSMI_CONTROL_IDLE_INDICATOR) == 0,
  827. 50))
  828. DRM_ERROR("timed out waiting for IDLE Indicator\n");
  829. I915_WRITE_TAIL(ring, value);
  830. I915_WRITE(GEN6_BSD_SLEEP_PSMI_CONTROL,
  831. GEN6_BSD_SLEEP_PSMI_CONTROL_RC_ILDL_MESSAGE_MODIFY_MASK |
  832. GEN6_BSD_SLEEP_PSMI_CONTROL_RC_ILDL_MESSAGE_ENABLE);
  833. }
  834. static int gen6_ring_flush(struct intel_ring_buffer *ring,
  835. u32 invalidate_domains,
  836. u32 flush_domains)
  837. {
  838. int ret;
  839. if ((flush_domains & I915_GEM_DOMAIN_RENDER) == 0)
  840. return 0;
  841. ret = intel_ring_begin(ring, 4);
  842. if (ret)
  843. return ret;
  844. intel_ring_emit(ring, MI_FLUSH_DW);
  845. intel_ring_emit(ring, 0);
  846. intel_ring_emit(ring, 0);
  847. intel_ring_emit(ring, 0);
  848. intel_ring_advance(ring);
  849. return 0;
  850. }
  851. static int
  852. gen6_ring_dispatch_execbuffer(struct intel_ring_buffer *ring,
  853. u32 offset, u32 len)
  854. {
  855. int ret;
  856. ret = intel_ring_begin(ring, 2);
  857. if (ret)
  858. return ret;
  859. intel_ring_emit(ring, MI_BATCH_BUFFER_START | MI_BATCH_NON_SECURE_I965);
  860. /* bit0-7 is the length on GEN6+ */
  861. intel_ring_emit(ring, offset);
  862. intel_ring_advance(ring);
  863. return 0;
  864. }
  865. static bool
  866. gen6_bsd_ring_get_irq(struct intel_ring_buffer *ring)
  867. {
  868. return ring_get_irq(ring, GT_GEN6_BSD_USER_INTERRUPT);
  869. }
  870. static void
  871. gen6_bsd_ring_put_irq(struct intel_ring_buffer *ring)
  872. {
  873. ring_put_irq(ring, GT_GEN6_BSD_USER_INTERRUPT);
  874. }
  875. /* ring buffer for Video Codec for Gen6+ */
  876. static const struct intel_ring_buffer gen6_bsd_ring = {
  877. .name = "gen6 bsd ring",
  878. .id = RING_BSD,
  879. .mmio_base = GEN6_BSD_RING_BASE,
  880. .size = 32 * PAGE_SIZE,
  881. .init = init_ring_common,
  882. .write_tail = gen6_bsd_ring_write_tail,
  883. .flush = gen6_ring_flush,
  884. .add_request = gen6_add_request,
  885. .get_seqno = ring_get_seqno,
  886. .irq_get = gen6_bsd_ring_get_irq,
  887. .irq_put = gen6_bsd_ring_put_irq,
  888. .dispatch_execbuffer = gen6_ring_dispatch_execbuffer,
  889. };
  890. /* Blitter support (SandyBridge+) */
  891. static bool
  892. blt_ring_get_irq(struct intel_ring_buffer *ring)
  893. {
  894. return ring_get_irq(ring, GT_BLT_USER_INTERRUPT);
  895. }
  896. static void
  897. blt_ring_put_irq(struct intel_ring_buffer *ring)
  898. {
  899. ring_put_irq(ring, GT_BLT_USER_INTERRUPT);
  900. }
  901. /* Workaround for some stepping of SNB,
  902. * each time when BLT engine ring tail moved,
  903. * the first command in the ring to be parsed
  904. * should be MI_BATCH_BUFFER_START
  905. */
  906. #define NEED_BLT_WORKAROUND(dev) \
  907. (IS_GEN6(dev) && (dev->pdev->revision < 8))
  908. static inline struct drm_i915_gem_object *
  909. to_blt_workaround(struct intel_ring_buffer *ring)
  910. {
  911. return ring->private;
  912. }
  913. static int blt_ring_init(struct intel_ring_buffer *ring)
  914. {
  915. if (NEED_BLT_WORKAROUND(ring->dev)) {
  916. struct drm_i915_gem_object *obj;
  917. u32 *ptr;
  918. int ret;
  919. obj = i915_gem_alloc_object(ring->dev, 4096);
  920. if (obj == NULL)
  921. return -ENOMEM;
  922. ret = i915_gem_object_pin(obj, 4096, true);
  923. if (ret) {
  924. drm_gem_object_unreference(&obj->base);
  925. return ret;
  926. }
  927. ptr = kmap(obj->pages[0]);
  928. *ptr++ = MI_BATCH_BUFFER_END;
  929. *ptr++ = MI_NOOP;
  930. kunmap(obj->pages[0]);
  931. ret = i915_gem_object_set_to_gtt_domain(obj, false);
  932. if (ret) {
  933. i915_gem_object_unpin(obj);
  934. drm_gem_object_unreference(&obj->base);
  935. return ret;
  936. }
  937. ring->private = obj;
  938. }
  939. return init_ring_common(ring);
  940. }
  941. static int blt_ring_begin(struct intel_ring_buffer *ring,
  942. int num_dwords)
  943. {
  944. if (ring->private) {
  945. int ret = intel_ring_begin(ring, num_dwords+2);
  946. if (ret)
  947. return ret;
  948. intel_ring_emit(ring, MI_BATCH_BUFFER_START);
  949. intel_ring_emit(ring, to_blt_workaround(ring)->gtt_offset);
  950. return 0;
  951. } else
  952. return intel_ring_begin(ring, 4);
  953. }
  954. static int blt_ring_flush(struct intel_ring_buffer *ring,
  955. u32 invalidate_domains,
  956. u32 flush_domains)
  957. {
  958. int ret;
  959. if ((flush_domains & I915_GEM_DOMAIN_RENDER) == 0)
  960. return 0;
  961. ret = blt_ring_begin(ring, 4);
  962. if (ret)
  963. return ret;
  964. intel_ring_emit(ring, MI_FLUSH_DW);
  965. intel_ring_emit(ring, 0);
  966. intel_ring_emit(ring, 0);
  967. intel_ring_emit(ring, 0);
  968. intel_ring_advance(ring);
  969. return 0;
  970. }
  971. static void blt_ring_cleanup(struct intel_ring_buffer *ring)
  972. {
  973. if (!ring->private)
  974. return;
  975. i915_gem_object_unpin(ring->private);
  976. drm_gem_object_unreference(ring->private);
  977. ring->private = NULL;
  978. }
  979. static const struct intel_ring_buffer gen6_blt_ring = {
  980. .name = "blt ring",
  981. .id = RING_BLT,
  982. .mmio_base = BLT_RING_BASE,
  983. .size = 32 * PAGE_SIZE,
  984. .init = blt_ring_init,
  985. .write_tail = ring_write_tail,
  986. .flush = blt_ring_flush,
  987. .add_request = gen6_add_request,
  988. .get_seqno = ring_get_seqno,
  989. .irq_get = blt_ring_get_irq,
  990. .irq_put = blt_ring_put_irq,
  991. .dispatch_execbuffer = gen6_ring_dispatch_execbuffer,
  992. .cleanup = blt_ring_cleanup,
  993. };
  994. int intel_init_render_ring_buffer(struct drm_device *dev)
  995. {
  996. drm_i915_private_t *dev_priv = dev->dev_private;
  997. struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
  998. *ring = render_ring;
  999. if (INTEL_INFO(dev)->gen >= 6) {
  1000. ring->add_request = gen6_add_request;
  1001. } else if (IS_GEN5(dev)) {
  1002. ring->add_request = pc_render_add_request;
  1003. ring->get_seqno = pc_render_get_seqno;
  1004. }
  1005. if (!I915_NEED_GFX_HWS(dev)) {
  1006. ring->status_page.page_addr = dev_priv->status_page_dmah->vaddr;
  1007. memset(ring->status_page.page_addr, 0, PAGE_SIZE);
  1008. }
  1009. return intel_init_ring_buffer(dev, ring);
  1010. }
  1011. int intel_init_bsd_ring_buffer(struct drm_device *dev)
  1012. {
  1013. drm_i915_private_t *dev_priv = dev->dev_private;
  1014. struct intel_ring_buffer *ring = &dev_priv->ring[VCS];
  1015. if (IS_GEN6(dev))
  1016. *ring = gen6_bsd_ring;
  1017. else
  1018. *ring = bsd_ring;
  1019. return intel_init_ring_buffer(dev, ring);
  1020. }
  1021. int intel_init_blt_ring_buffer(struct drm_device *dev)
  1022. {
  1023. drm_i915_private_t *dev_priv = dev->dev_private;
  1024. struct intel_ring_buffer *ring = &dev_priv->ring[BCS];
  1025. *ring = gen6_blt_ring;
  1026. return intel_init_ring_buffer(dev, ring);
  1027. }