wm8994.c 118 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180318131823183318431853186318731883189319031913192319331943195319631973198319932003201320232033204320532063207320832093210321132123213321432153216321732183219322032213222322332243225322632273228322932303231323232333234323532363237323832393240324132423243324432453246324732483249325032513252325332543255325632573258325932603261326232633264326532663267326832693270327132723273327432753276327732783279328032813282328332843285328632873288328932903291329232933294329532963297329832993300330133023303330433053306330733083309331033113312331333143315331633173318331933203321332233233324332533263327332833293330333133323333333433353336333733383339334033413342334333443345334633473348334933503351335233533354335533563357335833593360336133623363336433653366336733683369337033713372337333743375337633773378337933803381338233833384338533863387338833893390339133923393339433953396339733983399340034013402340334043405340634073408340934103411341234133414341534163417341834193420342134223423342434253426342734283429343034313432343334343435343634373438343934403441344234433444344534463447344834493450345134523453345434553456345734583459346034613462346334643465346634673468346934703471347234733474347534763477347834793480348134823483348434853486348734883489349034913492349334943495349634973498349935003501350235033504350535063507350835093510351135123513351435153516351735183519352035213522352335243525352635273528352935303531353235333534353535363537353835393540354135423543354435453546354735483549355035513552355335543555355635573558355935603561356235633564356535663567356835693570357135723573357435753576357735783579358035813582358335843585358635873588358935903591359235933594359535963597359835993600360136023603360436053606360736083609361036113612361336143615361636173618361936203621362236233624362536263627362836293630363136323633363436353636363736383639364036413642364336443645364636473648364936503651365236533654365536563657365836593660366136623663366436653666366736683669367036713672367336743675367636773678367936803681368236833684368536863687368836893690369136923693369436953696369736983699370037013702370337043705370637073708370937103711371237133714371537163717371837193720372137223723372437253726372737283729373037313732373337343735373637373738373937403741374237433744374537463747374837493750375137523753375437553756375737583759376037613762376337643765376637673768376937703771377237733774377537763777377837793780378137823783378437853786378737883789379037913792379337943795379637973798379938003801380238033804380538063807380838093810381138123813381438153816381738183819382038213822382338243825382638273828382938303831383238333834383538363837383838393840384138423843384438453846384738483849385038513852385338543855385638573858385938603861386238633864386538663867386838693870387138723873387438753876387738783879388038813882388338843885388638873888388938903891389238933894389538963897389838993900390139023903390439053906390739083909391039113912391339143915391639173918391939203921392239233924392539263927392839293930393139323933393439353936393739383939394039413942394339443945394639473948394939503951395239533954395539563957395839593960396139623963396439653966396739683969397039713972397339743975397639773978397939803981398239833984398539863987398839893990399139923993399439953996399739983999400040014002400340044005400640074008400940104011401240134014401540164017401840194020402140224023402440254026402740284029403040314032403340344035403640374038403940404041404240434044404540464047404840494050405140524053405440554056405740584059406040614062406340644065406640674068406940704071407240734074407540764077407840794080408140824083408440854086408740884089409040914092409340944095409640974098409941004101410241034104410541064107410841094110411141124113411441154116411741184119412041214122412341244125412641274128412941304131413241334134413541364137413841394140414141424143414441454146414741484149415041514152415341544155415641574158415941604161416241634164416541664167416841694170417141724173417441754176417741784179418041814182418341844185418641874188418941904191419241934194419541964197419841994200420142024203420442054206420742084209421042114212421342144215421642174218421942204221422242234224422542264227422842294230423142324233423442354236423742384239424042414242424342444245424642474248424942504251425242534254425542564257425842594260426142624263426442654266426742684269427042714272
  1. /*
  2. * wm8994.c -- WM8994 ALSA SoC Audio driver
  3. *
  4. * Copyright 2009 Wolfson Microelectronics plc
  5. *
  6. * Author: Mark Brown <broonie@opensource.wolfsonmicro.com>
  7. *
  8. *
  9. * This program is free software; you can redistribute it and/or modify
  10. * it under the terms of the GNU General Public License version 2 as
  11. * published by the Free Software Foundation.
  12. */
  13. #include <linux/module.h>
  14. #include <linux/moduleparam.h>
  15. #include <linux/init.h>
  16. #include <linux/delay.h>
  17. #include <linux/pm.h>
  18. #include <linux/i2c.h>
  19. #include <linux/platform_device.h>
  20. #include <linux/pm_runtime.h>
  21. #include <linux/regulator/consumer.h>
  22. #include <linux/slab.h>
  23. #include <sound/core.h>
  24. #include <sound/jack.h>
  25. #include <sound/pcm.h>
  26. #include <sound/pcm_params.h>
  27. #include <sound/soc.h>
  28. #include <sound/initval.h>
  29. #include <sound/tlv.h>
  30. #include <trace/events/asoc.h>
  31. #include <linux/mfd/wm8994/core.h>
  32. #include <linux/mfd/wm8994/registers.h>
  33. #include <linux/mfd/wm8994/pdata.h>
  34. #include <linux/mfd/wm8994/gpio.h>
  35. #include "wm8994.h"
  36. #include "wm_hubs.h"
  37. #define WM1811_JACKDET_MODE_NONE 0x0000
  38. #define WM1811_JACKDET_MODE_JACK 0x0100
  39. #define WM1811_JACKDET_MODE_MIC 0x0080
  40. #define WM1811_JACKDET_MODE_AUDIO 0x0180
  41. #define WM8994_NUM_DRC 3
  42. #define WM8994_NUM_EQ 3
  43. static int wm8994_drc_base[] = {
  44. WM8994_AIF1_DRC1_1,
  45. WM8994_AIF1_DRC2_1,
  46. WM8994_AIF2_DRC_1,
  47. };
  48. static int wm8994_retune_mobile_base[] = {
  49. WM8994_AIF1_DAC1_EQ_GAINS_1,
  50. WM8994_AIF1_DAC2_EQ_GAINS_1,
  51. WM8994_AIF2_EQ_GAINS_1,
  52. };
  53. static void wm8958_default_micdet(u16 status, void *data);
  54. static const struct wm8958_micd_rate micdet_rates[] = {
  55. { 32768, true, 1, 4 },
  56. { 32768, false, 1, 1 },
  57. { 44100 * 256, true, 7, 10 },
  58. { 44100 * 256, false, 7, 10 },
  59. };
  60. static const struct wm8958_micd_rate jackdet_rates[] = {
  61. { 32768, true, 0, 1 },
  62. { 32768, false, 0, 1 },
  63. { 44100 * 256, true, 7, 10 },
  64. { 44100 * 256, false, 7, 10 },
  65. };
  66. static void wm8958_micd_set_rate(struct snd_soc_codec *codec)
  67. {
  68. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  69. int best, i, sysclk, val;
  70. bool idle;
  71. const struct wm8958_micd_rate *rates;
  72. int num_rates;
  73. if (wm8994->jack_cb != wm8958_default_micdet)
  74. return;
  75. idle = !wm8994->jack_mic;
  76. sysclk = snd_soc_read(codec, WM8994_CLOCKING_1);
  77. if (sysclk & WM8994_SYSCLK_SRC)
  78. sysclk = wm8994->aifclk[1];
  79. else
  80. sysclk = wm8994->aifclk[0];
  81. if (wm8994->pdata && wm8994->pdata->micd_rates) {
  82. rates = wm8994->pdata->micd_rates;
  83. num_rates = wm8994->pdata->num_micd_rates;
  84. } else if (wm8994->jackdet) {
  85. rates = jackdet_rates;
  86. num_rates = ARRAY_SIZE(jackdet_rates);
  87. } else {
  88. rates = micdet_rates;
  89. num_rates = ARRAY_SIZE(micdet_rates);
  90. }
  91. best = 0;
  92. for (i = 0; i < num_rates; i++) {
  93. if (rates[i].idle != idle)
  94. continue;
  95. if (abs(rates[i].sysclk - sysclk) <
  96. abs(rates[best].sysclk - sysclk))
  97. best = i;
  98. else if (rates[best].idle != idle)
  99. best = i;
  100. }
  101. val = rates[best].start << WM8958_MICD_BIAS_STARTTIME_SHIFT
  102. | rates[best].rate << WM8958_MICD_RATE_SHIFT;
  103. snd_soc_update_bits(codec, WM8958_MIC_DETECT_1,
  104. WM8958_MICD_BIAS_STARTTIME_MASK |
  105. WM8958_MICD_RATE_MASK, val);
  106. }
  107. static int configure_aif_clock(struct snd_soc_codec *codec, int aif)
  108. {
  109. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  110. int rate;
  111. int reg1 = 0;
  112. int offset;
  113. if (aif)
  114. offset = 4;
  115. else
  116. offset = 0;
  117. switch (wm8994->sysclk[aif]) {
  118. case WM8994_SYSCLK_MCLK1:
  119. rate = wm8994->mclk[0];
  120. break;
  121. case WM8994_SYSCLK_MCLK2:
  122. reg1 |= 0x8;
  123. rate = wm8994->mclk[1];
  124. break;
  125. case WM8994_SYSCLK_FLL1:
  126. reg1 |= 0x10;
  127. rate = wm8994->fll[0].out;
  128. break;
  129. case WM8994_SYSCLK_FLL2:
  130. reg1 |= 0x18;
  131. rate = wm8994->fll[1].out;
  132. break;
  133. default:
  134. return -EINVAL;
  135. }
  136. if (rate >= 13500000) {
  137. rate /= 2;
  138. reg1 |= WM8994_AIF1CLK_DIV;
  139. dev_dbg(codec->dev, "Dividing AIF%d clock to %dHz\n",
  140. aif + 1, rate);
  141. }
  142. wm8994->aifclk[aif] = rate;
  143. snd_soc_update_bits(codec, WM8994_AIF1_CLOCKING_1 + offset,
  144. WM8994_AIF1CLK_SRC_MASK | WM8994_AIF1CLK_DIV,
  145. reg1);
  146. return 0;
  147. }
  148. static int configure_clock(struct snd_soc_codec *codec)
  149. {
  150. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  151. int change, new;
  152. /* Bring up the AIF clocks first */
  153. configure_aif_clock(codec, 0);
  154. configure_aif_clock(codec, 1);
  155. /* Then switch CLK_SYS over to the higher of them; a change
  156. * can only happen as a result of a clocking change which can
  157. * only be made outside of DAPM so we can safely redo the
  158. * clocking.
  159. */
  160. /* If they're equal it doesn't matter which is used */
  161. if (wm8994->aifclk[0] == wm8994->aifclk[1]) {
  162. wm8958_micd_set_rate(codec);
  163. return 0;
  164. }
  165. if (wm8994->aifclk[0] < wm8994->aifclk[1])
  166. new = WM8994_SYSCLK_SRC;
  167. else
  168. new = 0;
  169. change = snd_soc_update_bits(codec, WM8994_CLOCKING_1,
  170. WM8994_SYSCLK_SRC, new);
  171. if (change)
  172. snd_soc_dapm_sync(&codec->dapm);
  173. wm8958_micd_set_rate(codec);
  174. return 0;
  175. }
  176. static int check_clk_sys(struct snd_soc_dapm_widget *source,
  177. struct snd_soc_dapm_widget *sink)
  178. {
  179. int reg = snd_soc_read(source->codec, WM8994_CLOCKING_1);
  180. const char *clk;
  181. /* Check what we're currently using for CLK_SYS */
  182. if (reg & WM8994_SYSCLK_SRC)
  183. clk = "AIF2CLK";
  184. else
  185. clk = "AIF1CLK";
  186. return strcmp(source->name, clk) == 0;
  187. }
  188. static const char *sidetone_hpf_text[] = {
  189. "2.7kHz", "1.35kHz", "675Hz", "370Hz", "180Hz", "90Hz", "45Hz"
  190. };
  191. static const struct soc_enum sidetone_hpf =
  192. SOC_ENUM_SINGLE(WM8994_SIDETONE, 7, 7, sidetone_hpf_text);
  193. static const char *adc_hpf_text[] = {
  194. "HiFi", "Voice 1", "Voice 2", "Voice 3"
  195. };
  196. static const struct soc_enum aif1adc1_hpf =
  197. SOC_ENUM_SINGLE(WM8994_AIF1_ADC1_FILTERS, 13, 4, adc_hpf_text);
  198. static const struct soc_enum aif1adc2_hpf =
  199. SOC_ENUM_SINGLE(WM8994_AIF1_ADC2_FILTERS, 13, 4, adc_hpf_text);
  200. static const struct soc_enum aif2adc_hpf =
  201. SOC_ENUM_SINGLE(WM8994_AIF2_ADC_FILTERS, 13, 4, adc_hpf_text);
  202. static const DECLARE_TLV_DB_SCALE(aif_tlv, 0, 600, 0);
  203. static const DECLARE_TLV_DB_SCALE(digital_tlv, -7200, 75, 1);
  204. static const DECLARE_TLV_DB_SCALE(st_tlv, -3600, 300, 0);
  205. static const DECLARE_TLV_DB_SCALE(wm8994_3d_tlv, -1600, 183, 0);
  206. static const DECLARE_TLV_DB_SCALE(eq_tlv, -1200, 100, 0);
  207. static const DECLARE_TLV_DB_SCALE(ng_tlv, -10200, 600, 0);
  208. static const DECLARE_TLV_DB_SCALE(mixin_boost_tlv, 0, 900, 0);
  209. #define WM8994_DRC_SWITCH(xname, reg, shift) \
  210. { .iface = SNDRV_CTL_ELEM_IFACE_MIXER, .name = xname, \
  211. .info = snd_soc_info_volsw, .get = snd_soc_get_volsw,\
  212. .put = wm8994_put_drc_sw, \
  213. .private_value = SOC_SINGLE_VALUE(reg, shift, 1, 0) }
  214. static int wm8994_put_drc_sw(struct snd_kcontrol *kcontrol,
  215. struct snd_ctl_elem_value *ucontrol)
  216. {
  217. struct soc_mixer_control *mc =
  218. (struct soc_mixer_control *)kcontrol->private_value;
  219. struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
  220. int mask, ret;
  221. /* Can't enable both ADC and DAC paths simultaneously */
  222. if (mc->shift == WM8994_AIF1DAC1_DRC_ENA_SHIFT)
  223. mask = WM8994_AIF1ADC1L_DRC_ENA_MASK |
  224. WM8994_AIF1ADC1R_DRC_ENA_MASK;
  225. else
  226. mask = WM8994_AIF1DAC1_DRC_ENA_MASK;
  227. ret = snd_soc_read(codec, mc->reg);
  228. if (ret < 0)
  229. return ret;
  230. if (ret & mask)
  231. return -EINVAL;
  232. return snd_soc_put_volsw(kcontrol, ucontrol);
  233. }
  234. static void wm8994_set_drc(struct snd_soc_codec *codec, int drc)
  235. {
  236. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  237. struct wm8994_pdata *pdata = wm8994->pdata;
  238. int base = wm8994_drc_base[drc];
  239. int cfg = wm8994->drc_cfg[drc];
  240. int save, i;
  241. /* Save any enables; the configuration should clear them. */
  242. save = snd_soc_read(codec, base);
  243. save &= WM8994_AIF1DAC1_DRC_ENA | WM8994_AIF1ADC1L_DRC_ENA |
  244. WM8994_AIF1ADC1R_DRC_ENA;
  245. for (i = 0; i < WM8994_DRC_REGS; i++)
  246. snd_soc_update_bits(codec, base + i, 0xffff,
  247. pdata->drc_cfgs[cfg].regs[i]);
  248. snd_soc_update_bits(codec, base, WM8994_AIF1DAC1_DRC_ENA |
  249. WM8994_AIF1ADC1L_DRC_ENA |
  250. WM8994_AIF1ADC1R_DRC_ENA, save);
  251. }
  252. /* Icky as hell but saves code duplication */
  253. static int wm8994_get_drc(const char *name)
  254. {
  255. if (strcmp(name, "AIF1DRC1 Mode") == 0)
  256. return 0;
  257. if (strcmp(name, "AIF1DRC2 Mode") == 0)
  258. return 1;
  259. if (strcmp(name, "AIF2DRC Mode") == 0)
  260. return 2;
  261. return -EINVAL;
  262. }
  263. static int wm8994_put_drc_enum(struct snd_kcontrol *kcontrol,
  264. struct snd_ctl_elem_value *ucontrol)
  265. {
  266. struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
  267. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  268. struct wm8994_pdata *pdata = wm8994->pdata;
  269. int drc = wm8994_get_drc(kcontrol->id.name);
  270. int value = ucontrol->value.integer.value[0];
  271. if (drc < 0)
  272. return drc;
  273. if (value >= pdata->num_drc_cfgs)
  274. return -EINVAL;
  275. wm8994->drc_cfg[drc] = value;
  276. wm8994_set_drc(codec, drc);
  277. return 0;
  278. }
  279. static int wm8994_get_drc_enum(struct snd_kcontrol *kcontrol,
  280. struct snd_ctl_elem_value *ucontrol)
  281. {
  282. struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
  283. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  284. int drc = wm8994_get_drc(kcontrol->id.name);
  285. ucontrol->value.enumerated.item[0] = wm8994->drc_cfg[drc];
  286. return 0;
  287. }
  288. static void wm8994_set_retune_mobile(struct snd_soc_codec *codec, int block)
  289. {
  290. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  291. struct wm8994_pdata *pdata = wm8994->pdata;
  292. int base = wm8994_retune_mobile_base[block];
  293. int iface, best, best_val, save, i, cfg;
  294. if (!pdata || !wm8994->num_retune_mobile_texts)
  295. return;
  296. switch (block) {
  297. case 0:
  298. case 1:
  299. iface = 0;
  300. break;
  301. case 2:
  302. iface = 1;
  303. break;
  304. default:
  305. return;
  306. }
  307. /* Find the version of the currently selected configuration
  308. * with the nearest sample rate. */
  309. cfg = wm8994->retune_mobile_cfg[block];
  310. best = 0;
  311. best_val = INT_MAX;
  312. for (i = 0; i < pdata->num_retune_mobile_cfgs; i++) {
  313. if (strcmp(pdata->retune_mobile_cfgs[i].name,
  314. wm8994->retune_mobile_texts[cfg]) == 0 &&
  315. abs(pdata->retune_mobile_cfgs[i].rate
  316. - wm8994->dac_rates[iface]) < best_val) {
  317. best = i;
  318. best_val = abs(pdata->retune_mobile_cfgs[i].rate
  319. - wm8994->dac_rates[iface]);
  320. }
  321. }
  322. dev_dbg(codec->dev, "ReTune Mobile %d %s/%dHz for %dHz sample rate\n",
  323. block,
  324. pdata->retune_mobile_cfgs[best].name,
  325. pdata->retune_mobile_cfgs[best].rate,
  326. wm8994->dac_rates[iface]);
  327. /* The EQ will be disabled while reconfiguring it, remember the
  328. * current configuration.
  329. */
  330. save = snd_soc_read(codec, base);
  331. save &= WM8994_AIF1DAC1_EQ_ENA;
  332. for (i = 0; i < WM8994_EQ_REGS; i++)
  333. snd_soc_update_bits(codec, base + i, 0xffff,
  334. pdata->retune_mobile_cfgs[best].regs[i]);
  335. snd_soc_update_bits(codec, base, WM8994_AIF1DAC1_EQ_ENA, save);
  336. }
  337. /* Icky as hell but saves code duplication */
  338. static int wm8994_get_retune_mobile_block(const char *name)
  339. {
  340. if (strcmp(name, "AIF1.1 EQ Mode") == 0)
  341. return 0;
  342. if (strcmp(name, "AIF1.2 EQ Mode") == 0)
  343. return 1;
  344. if (strcmp(name, "AIF2 EQ Mode") == 0)
  345. return 2;
  346. return -EINVAL;
  347. }
  348. static int wm8994_put_retune_mobile_enum(struct snd_kcontrol *kcontrol,
  349. struct snd_ctl_elem_value *ucontrol)
  350. {
  351. struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
  352. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  353. struct wm8994_pdata *pdata = wm8994->pdata;
  354. int block = wm8994_get_retune_mobile_block(kcontrol->id.name);
  355. int value = ucontrol->value.integer.value[0];
  356. if (block < 0)
  357. return block;
  358. if (value >= pdata->num_retune_mobile_cfgs)
  359. return -EINVAL;
  360. wm8994->retune_mobile_cfg[block] = value;
  361. wm8994_set_retune_mobile(codec, block);
  362. return 0;
  363. }
  364. static int wm8994_get_retune_mobile_enum(struct snd_kcontrol *kcontrol,
  365. struct snd_ctl_elem_value *ucontrol)
  366. {
  367. struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
  368. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  369. int block = wm8994_get_retune_mobile_block(kcontrol->id.name);
  370. ucontrol->value.enumerated.item[0] = wm8994->retune_mobile_cfg[block];
  371. return 0;
  372. }
  373. static const char *aif_chan_src_text[] = {
  374. "Left", "Right"
  375. };
  376. static const struct soc_enum aif1adcl_src =
  377. SOC_ENUM_SINGLE(WM8994_AIF1_CONTROL_1, 15, 2, aif_chan_src_text);
  378. static const struct soc_enum aif1adcr_src =
  379. SOC_ENUM_SINGLE(WM8994_AIF1_CONTROL_1, 14, 2, aif_chan_src_text);
  380. static const struct soc_enum aif2adcl_src =
  381. SOC_ENUM_SINGLE(WM8994_AIF2_CONTROL_1, 15, 2, aif_chan_src_text);
  382. static const struct soc_enum aif2adcr_src =
  383. SOC_ENUM_SINGLE(WM8994_AIF2_CONTROL_1, 14, 2, aif_chan_src_text);
  384. static const struct soc_enum aif1dacl_src =
  385. SOC_ENUM_SINGLE(WM8994_AIF1_CONTROL_2, 15, 2, aif_chan_src_text);
  386. static const struct soc_enum aif1dacr_src =
  387. SOC_ENUM_SINGLE(WM8994_AIF1_CONTROL_2, 14, 2, aif_chan_src_text);
  388. static const struct soc_enum aif2dacl_src =
  389. SOC_ENUM_SINGLE(WM8994_AIF2_CONTROL_2, 15, 2, aif_chan_src_text);
  390. static const struct soc_enum aif2dacr_src =
  391. SOC_ENUM_SINGLE(WM8994_AIF2_CONTROL_2, 14, 2, aif_chan_src_text);
  392. static const char *osr_text[] = {
  393. "Low Power", "High Performance",
  394. };
  395. static const struct soc_enum dac_osr =
  396. SOC_ENUM_SINGLE(WM8994_OVERSAMPLING, 0, 2, osr_text);
  397. static const struct soc_enum adc_osr =
  398. SOC_ENUM_SINGLE(WM8994_OVERSAMPLING, 1, 2, osr_text);
  399. static const struct snd_kcontrol_new wm8994_snd_controls[] = {
  400. SOC_DOUBLE_R_TLV("AIF1ADC1 Volume", WM8994_AIF1_ADC1_LEFT_VOLUME,
  401. WM8994_AIF1_ADC1_RIGHT_VOLUME,
  402. 1, 119, 0, digital_tlv),
  403. SOC_DOUBLE_R_TLV("AIF1ADC2 Volume", WM8994_AIF1_ADC2_LEFT_VOLUME,
  404. WM8994_AIF1_ADC2_RIGHT_VOLUME,
  405. 1, 119, 0, digital_tlv),
  406. SOC_DOUBLE_R_TLV("AIF2ADC Volume", WM8994_AIF2_ADC_LEFT_VOLUME,
  407. WM8994_AIF2_ADC_RIGHT_VOLUME,
  408. 1, 119, 0, digital_tlv),
  409. SOC_ENUM("AIF1ADCL Source", aif1adcl_src),
  410. SOC_ENUM("AIF1ADCR Source", aif1adcr_src),
  411. SOC_ENUM("AIF2ADCL Source", aif2adcl_src),
  412. SOC_ENUM("AIF2ADCR Source", aif2adcr_src),
  413. SOC_ENUM("AIF1DACL Source", aif1dacl_src),
  414. SOC_ENUM("AIF1DACR Source", aif1dacr_src),
  415. SOC_ENUM("AIF2DACL Source", aif2dacl_src),
  416. SOC_ENUM("AIF2DACR Source", aif2dacr_src),
  417. SOC_DOUBLE_R_TLV("AIF1DAC1 Volume", WM8994_AIF1_DAC1_LEFT_VOLUME,
  418. WM8994_AIF1_DAC1_RIGHT_VOLUME, 1, 96, 0, digital_tlv),
  419. SOC_DOUBLE_R_TLV("AIF1DAC2 Volume", WM8994_AIF1_DAC2_LEFT_VOLUME,
  420. WM8994_AIF1_DAC2_RIGHT_VOLUME, 1, 96, 0, digital_tlv),
  421. SOC_DOUBLE_R_TLV("AIF2DAC Volume", WM8994_AIF2_DAC_LEFT_VOLUME,
  422. WM8994_AIF2_DAC_RIGHT_VOLUME, 1, 96, 0, digital_tlv),
  423. SOC_SINGLE_TLV("AIF1 Boost Volume", WM8994_AIF1_CONTROL_2, 10, 3, 0, aif_tlv),
  424. SOC_SINGLE_TLV("AIF2 Boost Volume", WM8994_AIF2_CONTROL_2, 10, 3, 0, aif_tlv),
  425. SOC_SINGLE("AIF1DAC1 EQ Switch", WM8994_AIF1_DAC1_EQ_GAINS_1, 0, 1, 0),
  426. SOC_SINGLE("AIF1DAC2 EQ Switch", WM8994_AIF1_DAC2_EQ_GAINS_1, 0, 1, 0),
  427. SOC_SINGLE("AIF2 EQ Switch", WM8994_AIF2_EQ_GAINS_1, 0, 1, 0),
  428. WM8994_DRC_SWITCH("AIF1DAC1 DRC Switch", WM8994_AIF1_DRC1_1, 2),
  429. WM8994_DRC_SWITCH("AIF1ADC1L DRC Switch", WM8994_AIF1_DRC1_1, 1),
  430. WM8994_DRC_SWITCH("AIF1ADC1R DRC Switch", WM8994_AIF1_DRC1_1, 0),
  431. WM8994_DRC_SWITCH("AIF1DAC2 DRC Switch", WM8994_AIF1_DRC2_1, 2),
  432. WM8994_DRC_SWITCH("AIF1ADC2L DRC Switch", WM8994_AIF1_DRC2_1, 1),
  433. WM8994_DRC_SWITCH("AIF1ADC2R DRC Switch", WM8994_AIF1_DRC2_1, 0),
  434. WM8994_DRC_SWITCH("AIF2DAC DRC Switch", WM8994_AIF2_DRC_1, 2),
  435. WM8994_DRC_SWITCH("AIF2ADCL DRC Switch", WM8994_AIF2_DRC_1, 1),
  436. WM8994_DRC_SWITCH("AIF2ADCR DRC Switch", WM8994_AIF2_DRC_1, 0),
  437. SOC_SINGLE_TLV("DAC1 Right Sidetone Volume", WM8994_DAC1_MIXER_VOLUMES,
  438. 5, 12, 0, st_tlv),
  439. SOC_SINGLE_TLV("DAC1 Left Sidetone Volume", WM8994_DAC1_MIXER_VOLUMES,
  440. 0, 12, 0, st_tlv),
  441. SOC_SINGLE_TLV("DAC2 Right Sidetone Volume", WM8994_DAC2_MIXER_VOLUMES,
  442. 5, 12, 0, st_tlv),
  443. SOC_SINGLE_TLV("DAC2 Left Sidetone Volume", WM8994_DAC2_MIXER_VOLUMES,
  444. 0, 12, 0, st_tlv),
  445. SOC_ENUM("Sidetone HPF Mux", sidetone_hpf),
  446. SOC_SINGLE("Sidetone HPF Switch", WM8994_SIDETONE, 6, 1, 0),
  447. SOC_ENUM("AIF1ADC1 HPF Mode", aif1adc1_hpf),
  448. SOC_DOUBLE("AIF1ADC1 HPF Switch", WM8994_AIF1_ADC1_FILTERS, 12, 11, 1, 0),
  449. SOC_ENUM("AIF1ADC2 HPF Mode", aif1adc2_hpf),
  450. SOC_DOUBLE("AIF1ADC2 HPF Switch", WM8994_AIF1_ADC2_FILTERS, 12, 11, 1, 0),
  451. SOC_ENUM("AIF2ADC HPF Mode", aif2adc_hpf),
  452. SOC_DOUBLE("AIF2ADC HPF Switch", WM8994_AIF2_ADC_FILTERS, 12, 11, 1, 0),
  453. SOC_ENUM("ADC OSR", adc_osr),
  454. SOC_ENUM("DAC OSR", dac_osr),
  455. SOC_DOUBLE_R_TLV("DAC1 Volume", WM8994_DAC1_LEFT_VOLUME,
  456. WM8994_DAC1_RIGHT_VOLUME, 1, 96, 0, digital_tlv),
  457. SOC_DOUBLE_R("DAC1 Switch", WM8994_DAC1_LEFT_VOLUME,
  458. WM8994_DAC1_RIGHT_VOLUME, 9, 1, 1),
  459. SOC_DOUBLE_R_TLV("DAC2 Volume", WM8994_DAC2_LEFT_VOLUME,
  460. WM8994_DAC2_RIGHT_VOLUME, 1, 96, 0, digital_tlv),
  461. SOC_DOUBLE_R("DAC2 Switch", WM8994_DAC2_LEFT_VOLUME,
  462. WM8994_DAC2_RIGHT_VOLUME, 9, 1, 1),
  463. SOC_SINGLE_TLV("SPKL DAC2 Volume", WM8994_SPKMIXL_ATTENUATION,
  464. 6, 1, 1, wm_hubs_spkmix_tlv),
  465. SOC_SINGLE_TLV("SPKL DAC1 Volume", WM8994_SPKMIXL_ATTENUATION,
  466. 2, 1, 1, wm_hubs_spkmix_tlv),
  467. SOC_SINGLE_TLV("SPKR DAC2 Volume", WM8994_SPKMIXR_ATTENUATION,
  468. 6, 1, 1, wm_hubs_spkmix_tlv),
  469. SOC_SINGLE_TLV("SPKR DAC1 Volume", WM8994_SPKMIXR_ATTENUATION,
  470. 2, 1, 1, wm_hubs_spkmix_tlv),
  471. SOC_SINGLE_TLV("AIF1DAC1 3D Stereo Volume", WM8994_AIF1_DAC1_FILTERS_2,
  472. 10, 15, 0, wm8994_3d_tlv),
  473. SOC_SINGLE("AIF1DAC1 3D Stereo Switch", WM8994_AIF1_DAC1_FILTERS_2,
  474. 8, 1, 0),
  475. SOC_SINGLE_TLV("AIF1DAC2 3D Stereo Volume", WM8994_AIF1_DAC2_FILTERS_2,
  476. 10, 15, 0, wm8994_3d_tlv),
  477. SOC_SINGLE("AIF1DAC2 3D Stereo Switch", WM8994_AIF1_DAC2_FILTERS_2,
  478. 8, 1, 0),
  479. SOC_SINGLE_TLV("AIF2DAC 3D Stereo Volume", WM8994_AIF2_DAC_FILTERS_2,
  480. 10, 15, 0, wm8994_3d_tlv),
  481. SOC_SINGLE("AIF2DAC 3D Stereo Switch", WM8994_AIF2_DAC_FILTERS_2,
  482. 8, 1, 0),
  483. };
  484. static const struct snd_kcontrol_new wm8994_eq_controls[] = {
  485. SOC_SINGLE_TLV("AIF1DAC1 EQ1 Volume", WM8994_AIF1_DAC1_EQ_GAINS_1, 11, 31, 0,
  486. eq_tlv),
  487. SOC_SINGLE_TLV("AIF1DAC1 EQ2 Volume", WM8994_AIF1_DAC1_EQ_GAINS_1, 6, 31, 0,
  488. eq_tlv),
  489. SOC_SINGLE_TLV("AIF1DAC1 EQ3 Volume", WM8994_AIF1_DAC1_EQ_GAINS_1, 1, 31, 0,
  490. eq_tlv),
  491. SOC_SINGLE_TLV("AIF1DAC1 EQ4 Volume", WM8994_AIF1_DAC1_EQ_GAINS_2, 11, 31, 0,
  492. eq_tlv),
  493. SOC_SINGLE_TLV("AIF1DAC1 EQ5 Volume", WM8994_AIF1_DAC1_EQ_GAINS_2, 6, 31, 0,
  494. eq_tlv),
  495. SOC_SINGLE_TLV("AIF1DAC2 EQ1 Volume", WM8994_AIF1_DAC2_EQ_GAINS_1, 11, 31, 0,
  496. eq_tlv),
  497. SOC_SINGLE_TLV("AIF1DAC2 EQ2 Volume", WM8994_AIF1_DAC2_EQ_GAINS_1, 6, 31, 0,
  498. eq_tlv),
  499. SOC_SINGLE_TLV("AIF1DAC2 EQ3 Volume", WM8994_AIF1_DAC2_EQ_GAINS_1, 1, 31, 0,
  500. eq_tlv),
  501. SOC_SINGLE_TLV("AIF1DAC2 EQ4 Volume", WM8994_AIF1_DAC2_EQ_GAINS_2, 11, 31, 0,
  502. eq_tlv),
  503. SOC_SINGLE_TLV("AIF1DAC2 EQ5 Volume", WM8994_AIF1_DAC2_EQ_GAINS_2, 6, 31, 0,
  504. eq_tlv),
  505. SOC_SINGLE_TLV("AIF2 EQ1 Volume", WM8994_AIF2_EQ_GAINS_1, 11, 31, 0,
  506. eq_tlv),
  507. SOC_SINGLE_TLV("AIF2 EQ2 Volume", WM8994_AIF2_EQ_GAINS_1, 6, 31, 0,
  508. eq_tlv),
  509. SOC_SINGLE_TLV("AIF2 EQ3 Volume", WM8994_AIF2_EQ_GAINS_1, 1, 31, 0,
  510. eq_tlv),
  511. SOC_SINGLE_TLV("AIF2 EQ4 Volume", WM8994_AIF2_EQ_GAINS_2, 11, 31, 0,
  512. eq_tlv),
  513. SOC_SINGLE_TLV("AIF2 EQ5 Volume", WM8994_AIF2_EQ_GAINS_2, 6, 31, 0,
  514. eq_tlv),
  515. };
  516. static const char *wm8958_ng_text[] = {
  517. "30ms", "125ms", "250ms", "500ms",
  518. };
  519. static const struct soc_enum wm8958_aif1dac1_ng_hold =
  520. SOC_ENUM_SINGLE(WM8958_AIF1_DAC1_NOISE_GATE,
  521. WM8958_AIF1DAC1_NG_THR_SHIFT, 4, wm8958_ng_text);
  522. static const struct soc_enum wm8958_aif1dac2_ng_hold =
  523. SOC_ENUM_SINGLE(WM8958_AIF1_DAC2_NOISE_GATE,
  524. WM8958_AIF1DAC2_NG_THR_SHIFT, 4, wm8958_ng_text);
  525. static const struct soc_enum wm8958_aif2dac_ng_hold =
  526. SOC_ENUM_SINGLE(WM8958_AIF2_DAC_NOISE_GATE,
  527. WM8958_AIF2DAC_NG_THR_SHIFT, 4, wm8958_ng_text);
  528. static const struct snd_kcontrol_new wm8958_snd_controls[] = {
  529. SOC_SINGLE_TLV("AIF3 Boost Volume", WM8958_AIF3_CONTROL_2, 10, 3, 0, aif_tlv),
  530. SOC_SINGLE("AIF1DAC1 Noise Gate Switch", WM8958_AIF1_DAC1_NOISE_GATE,
  531. WM8958_AIF1DAC1_NG_ENA_SHIFT, 1, 0),
  532. SOC_ENUM("AIF1DAC1 Noise Gate Hold Time", wm8958_aif1dac1_ng_hold),
  533. SOC_SINGLE_TLV("AIF1DAC1 Noise Gate Threshold Volume",
  534. WM8958_AIF1_DAC1_NOISE_GATE, WM8958_AIF1DAC1_NG_THR_SHIFT,
  535. 7, 1, ng_tlv),
  536. SOC_SINGLE("AIF1DAC2 Noise Gate Switch", WM8958_AIF1_DAC2_NOISE_GATE,
  537. WM8958_AIF1DAC2_NG_ENA_SHIFT, 1, 0),
  538. SOC_ENUM("AIF1DAC2 Noise Gate Hold Time", wm8958_aif1dac2_ng_hold),
  539. SOC_SINGLE_TLV("AIF1DAC2 Noise Gate Threshold Volume",
  540. WM8958_AIF1_DAC2_NOISE_GATE, WM8958_AIF1DAC2_NG_THR_SHIFT,
  541. 7, 1, ng_tlv),
  542. SOC_SINGLE("AIF2DAC Noise Gate Switch", WM8958_AIF2_DAC_NOISE_GATE,
  543. WM8958_AIF2DAC_NG_ENA_SHIFT, 1, 0),
  544. SOC_ENUM("AIF2DAC Noise Gate Hold Time", wm8958_aif2dac_ng_hold),
  545. SOC_SINGLE_TLV("AIF2DAC Noise Gate Threshold Volume",
  546. WM8958_AIF2_DAC_NOISE_GATE, WM8958_AIF2DAC_NG_THR_SHIFT,
  547. 7, 1, ng_tlv),
  548. };
  549. static const struct snd_kcontrol_new wm1811_snd_controls[] = {
  550. SOC_SINGLE_TLV("MIXINL IN1LP Boost Volume", WM8994_INPUT_MIXER_1, 7, 1, 0,
  551. mixin_boost_tlv),
  552. SOC_SINGLE_TLV("MIXINL IN1RP Boost Volume", WM8994_INPUT_MIXER_1, 8, 1, 0,
  553. mixin_boost_tlv),
  554. };
  555. /* We run all mode setting through a function to enforce audio mode */
  556. static void wm1811_jackdet_set_mode(struct snd_soc_codec *codec, u16 mode)
  557. {
  558. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  559. if (!wm8994->jackdet || !wm8994->jack_cb)
  560. return;
  561. if (wm8994->active_refcount)
  562. mode = WM1811_JACKDET_MODE_AUDIO;
  563. if (mode == wm8994->jackdet_mode)
  564. return;
  565. wm8994->jackdet_mode = mode;
  566. /* Always use audio mode to detect while the system is active */
  567. if (mode != WM1811_JACKDET_MODE_NONE)
  568. mode = WM1811_JACKDET_MODE_AUDIO;
  569. snd_soc_update_bits(codec, WM8994_ANTIPOP_2,
  570. WM1811_JACKDET_MODE_MASK, mode);
  571. }
  572. static void active_reference(struct snd_soc_codec *codec)
  573. {
  574. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  575. mutex_lock(&wm8994->accdet_lock);
  576. wm8994->active_refcount++;
  577. dev_dbg(codec->dev, "Active refcount incremented, now %d\n",
  578. wm8994->active_refcount);
  579. /* If we're using jack detection go into audio mode */
  580. wm1811_jackdet_set_mode(codec, WM1811_JACKDET_MODE_AUDIO);
  581. mutex_unlock(&wm8994->accdet_lock);
  582. }
  583. static void active_dereference(struct snd_soc_codec *codec)
  584. {
  585. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  586. u16 mode;
  587. mutex_lock(&wm8994->accdet_lock);
  588. wm8994->active_refcount--;
  589. dev_dbg(codec->dev, "Active refcount decremented, now %d\n",
  590. wm8994->active_refcount);
  591. if (wm8994->active_refcount == 0) {
  592. /* Go into appropriate detection only mode */
  593. if (wm8994->jack_mic || wm8994->mic_detecting)
  594. mode = WM1811_JACKDET_MODE_MIC;
  595. else
  596. mode = WM1811_JACKDET_MODE_JACK;
  597. wm1811_jackdet_set_mode(codec, mode);
  598. }
  599. mutex_unlock(&wm8994->accdet_lock);
  600. }
  601. static int clk_sys_event(struct snd_soc_dapm_widget *w,
  602. struct snd_kcontrol *kcontrol, int event)
  603. {
  604. struct snd_soc_codec *codec = w->codec;
  605. switch (event) {
  606. case SND_SOC_DAPM_PRE_PMU:
  607. return configure_clock(codec);
  608. case SND_SOC_DAPM_POST_PMD:
  609. configure_clock(codec);
  610. break;
  611. }
  612. return 0;
  613. }
  614. static void vmid_reference(struct snd_soc_codec *codec)
  615. {
  616. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  617. pm_runtime_get_sync(codec->dev);
  618. wm8994->vmid_refcount++;
  619. dev_dbg(codec->dev, "Referencing VMID, refcount is now %d\n",
  620. wm8994->vmid_refcount);
  621. if (wm8994->vmid_refcount == 1) {
  622. snd_soc_update_bits(codec, WM8994_ANTIPOP_1,
  623. WM8994_LINEOUT1_DISCH |
  624. WM8994_LINEOUT2_DISCH, 0);
  625. wm_hubs_vmid_ena(codec);
  626. switch (wm8994->vmid_mode) {
  627. default:
  628. WARN_ON(0 == "Invalid VMID mode");
  629. case WM8994_VMID_NORMAL:
  630. /* Startup bias, VMID ramp & buffer */
  631. snd_soc_update_bits(codec, WM8994_ANTIPOP_2,
  632. WM8994_BIAS_SRC |
  633. WM8994_VMID_DISCH |
  634. WM8994_STARTUP_BIAS_ENA |
  635. WM8994_VMID_BUF_ENA |
  636. WM8994_VMID_RAMP_MASK,
  637. WM8994_BIAS_SRC |
  638. WM8994_STARTUP_BIAS_ENA |
  639. WM8994_VMID_BUF_ENA |
  640. (0x3 << WM8994_VMID_RAMP_SHIFT));
  641. /* Main bias enable, VMID=2x40k */
  642. snd_soc_update_bits(codec, WM8994_POWER_MANAGEMENT_1,
  643. WM8994_BIAS_ENA |
  644. WM8994_VMID_SEL_MASK,
  645. WM8994_BIAS_ENA | 0x2);
  646. msleep(50);
  647. snd_soc_update_bits(codec, WM8994_ANTIPOP_2,
  648. WM8994_VMID_RAMP_MASK |
  649. WM8994_BIAS_SRC,
  650. 0);
  651. break;
  652. case WM8994_VMID_FORCE:
  653. /* Startup bias, slow VMID ramp & buffer */
  654. snd_soc_update_bits(codec, WM8994_ANTIPOP_2,
  655. WM8994_BIAS_SRC |
  656. WM8994_VMID_DISCH |
  657. WM8994_STARTUP_BIAS_ENA |
  658. WM8994_VMID_BUF_ENA |
  659. WM8994_VMID_RAMP_MASK,
  660. WM8994_BIAS_SRC |
  661. WM8994_STARTUP_BIAS_ENA |
  662. WM8994_VMID_BUF_ENA |
  663. (0x2 << WM8994_VMID_RAMP_SHIFT));
  664. /* Main bias enable, VMID=2x40k */
  665. snd_soc_update_bits(codec, WM8994_POWER_MANAGEMENT_1,
  666. WM8994_BIAS_ENA |
  667. WM8994_VMID_SEL_MASK,
  668. WM8994_BIAS_ENA | 0x2);
  669. msleep(400);
  670. snd_soc_update_bits(codec, WM8994_ANTIPOP_2,
  671. WM8994_VMID_RAMP_MASK |
  672. WM8994_BIAS_SRC,
  673. 0);
  674. break;
  675. }
  676. }
  677. }
  678. static void vmid_dereference(struct snd_soc_codec *codec)
  679. {
  680. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  681. wm8994->vmid_refcount--;
  682. dev_dbg(codec->dev, "Dereferencing VMID, refcount is now %d\n",
  683. wm8994->vmid_refcount);
  684. if (wm8994->vmid_refcount == 0) {
  685. if (wm8994->hubs.lineout1_se)
  686. snd_soc_update_bits(codec, WM8994_POWER_MANAGEMENT_3,
  687. WM8994_LINEOUT1N_ENA |
  688. WM8994_LINEOUT1P_ENA,
  689. WM8994_LINEOUT1N_ENA |
  690. WM8994_LINEOUT1P_ENA);
  691. if (wm8994->hubs.lineout2_se)
  692. snd_soc_update_bits(codec, WM8994_POWER_MANAGEMENT_3,
  693. WM8994_LINEOUT2N_ENA |
  694. WM8994_LINEOUT2P_ENA,
  695. WM8994_LINEOUT2N_ENA |
  696. WM8994_LINEOUT2P_ENA);
  697. /* Start discharging VMID */
  698. snd_soc_update_bits(codec, WM8994_ANTIPOP_2,
  699. WM8994_BIAS_SRC |
  700. WM8994_VMID_DISCH,
  701. WM8994_BIAS_SRC |
  702. WM8994_VMID_DISCH);
  703. switch (wm8994->vmid_mode) {
  704. case WM8994_VMID_FORCE:
  705. msleep(350);
  706. break;
  707. default:
  708. break;
  709. }
  710. snd_soc_update_bits(codec, WM8994_ADDITIONAL_CONTROL,
  711. WM8994_VROI, WM8994_VROI);
  712. /* Active discharge */
  713. snd_soc_update_bits(codec, WM8994_ANTIPOP_1,
  714. WM8994_LINEOUT1_DISCH |
  715. WM8994_LINEOUT2_DISCH,
  716. WM8994_LINEOUT1_DISCH |
  717. WM8994_LINEOUT2_DISCH);
  718. msleep(150);
  719. snd_soc_update_bits(codec, WM8994_POWER_MANAGEMENT_3,
  720. WM8994_LINEOUT1N_ENA |
  721. WM8994_LINEOUT1P_ENA |
  722. WM8994_LINEOUT2N_ENA |
  723. WM8994_LINEOUT2P_ENA, 0);
  724. snd_soc_update_bits(codec, WM8994_ADDITIONAL_CONTROL,
  725. WM8994_VROI, 0);
  726. /* Switch off startup biases */
  727. snd_soc_update_bits(codec, WM8994_ANTIPOP_2,
  728. WM8994_BIAS_SRC |
  729. WM8994_STARTUP_BIAS_ENA |
  730. WM8994_VMID_BUF_ENA |
  731. WM8994_VMID_RAMP_MASK, 0);
  732. snd_soc_update_bits(codec, WM8994_POWER_MANAGEMENT_1,
  733. WM8994_BIAS_ENA | WM8994_VMID_SEL_MASK, 0);
  734. snd_soc_update_bits(codec, WM8994_ANTIPOP_2,
  735. WM8994_VMID_RAMP_MASK, 0);
  736. }
  737. pm_runtime_put(codec->dev);
  738. }
  739. static int vmid_event(struct snd_soc_dapm_widget *w,
  740. struct snd_kcontrol *kcontrol, int event)
  741. {
  742. struct snd_soc_codec *codec = w->codec;
  743. switch (event) {
  744. case SND_SOC_DAPM_PRE_PMU:
  745. vmid_reference(codec);
  746. break;
  747. case SND_SOC_DAPM_POST_PMD:
  748. vmid_dereference(codec);
  749. break;
  750. }
  751. return 0;
  752. }
  753. static void wm8994_update_class_w(struct snd_soc_codec *codec)
  754. {
  755. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  756. int enable = 1;
  757. int source = 0; /* GCC flow analysis can't track enable */
  758. int reg, reg_r;
  759. /* Only support direct DAC->headphone paths */
  760. reg = snd_soc_read(codec, WM8994_OUTPUT_MIXER_1);
  761. if (!(reg & WM8994_DAC1L_TO_HPOUT1L)) {
  762. dev_vdbg(codec->dev, "HPL connected to output mixer\n");
  763. enable = 0;
  764. }
  765. reg = snd_soc_read(codec, WM8994_OUTPUT_MIXER_2);
  766. if (!(reg & WM8994_DAC1R_TO_HPOUT1R)) {
  767. dev_vdbg(codec->dev, "HPR connected to output mixer\n");
  768. enable = 0;
  769. }
  770. /* We also need the same setting for L/R and only one path */
  771. reg = snd_soc_read(codec, WM8994_DAC1_LEFT_MIXER_ROUTING);
  772. switch (reg) {
  773. case WM8994_AIF2DACL_TO_DAC1L:
  774. dev_vdbg(codec->dev, "Class W source AIF2DAC\n");
  775. source = 2 << WM8994_CP_DYN_SRC_SEL_SHIFT;
  776. break;
  777. case WM8994_AIF1DAC2L_TO_DAC1L:
  778. dev_vdbg(codec->dev, "Class W source AIF1DAC2\n");
  779. source = 1 << WM8994_CP_DYN_SRC_SEL_SHIFT;
  780. break;
  781. case WM8994_AIF1DAC1L_TO_DAC1L:
  782. dev_vdbg(codec->dev, "Class W source AIF1DAC1\n");
  783. source = 0 << WM8994_CP_DYN_SRC_SEL_SHIFT;
  784. break;
  785. default:
  786. dev_vdbg(codec->dev, "DAC mixer setting: %x\n", reg);
  787. enable = 0;
  788. break;
  789. }
  790. reg_r = snd_soc_read(codec, WM8994_DAC1_RIGHT_MIXER_ROUTING);
  791. if (reg_r != reg) {
  792. dev_vdbg(codec->dev, "Left and right DAC mixers different\n");
  793. enable = 0;
  794. }
  795. if (enable) {
  796. dev_dbg(codec->dev, "Class W enabled\n");
  797. snd_soc_update_bits(codec, WM8994_CLASS_W_1,
  798. WM8994_CP_DYN_PWR |
  799. WM8994_CP_DYN_SRC_SEL_MASK,
  800. source | WM8994_CP_DYN_PWR);
  801. wm8994->hubs.class_w = true;
  802. } else {
  803. dev_dbg(codec->dev, "Class W disabled\n");
  804. snd_soc_update_bits(codec, WM8994_CLASS_W_1,
  805. WM8994_CP_DYN_PWR, 0);
  806. wm8994->hubs.class_w = false;
  807. }
  808. }
  809. static int aif1clk_ev(struct snd_soc_dapm_widget *w,
  810. struct snd_kcontrol *kcontrol, int event)
  811. {
  812. struct snd_soc_codec *codec = w->codec;
  813. struct wm8994 *control = codec->control_data;
  814. int mask = WM8994_AIF1DAC1L_ENA | WM8994_AIF1DAC1R_ENA;
  815. int dac;
  816. int adc;
  817. int val;
  818. switch (control->type) {
  819. case WM8994:
  820. case WM8958:
  821. mask |= WM8994_AIF1DAC2L_ENA | WM8994_AIF1DAC2R_ENA;
  822. break;
  823. default:
  824. break;
  825. }
  826. switch (event) {
  827. case SND_SOC_DAPM_PRE_PMU:
  828. val = snd_soc_read(codec, WM8994_AIF1_CONTROL_1);
  829. if ((val & WM8994_AIF1ADCL_SRC) &&
  830. (val & WM8994_AIF1ADCR_SRC))
  831. adc = WM8994_AIF1ADC1R_ENA | WM8994_AIF1ADC2R_ENA;
  832. else if (!(val & WM8994_AIF1ADCL_SRC) &&
  833. !(val & WM8994_AIF1ADCR_SRC))
  834. adc = WM8994_AIF1ADC1L_ENA | WM8994_AIF1ADC2L_ENA;
  835. else
  836. adc = WM8994_AIF1ADC1R_ENA | WM8994_AIF1ADC2R_ENA |
  837. WM8994_AIF1ADC1L_ENA | WM8994_AIF1ADC2L_ENA;
  838. val = snd_soc_read(codec, WM8994_AIF1_CONTROL_2);
  839. if ((val & WM8994_AIF1DACL_SRC) &&
  840. (val & WM8994_AIF1DACR_SRC))
  841. dac = WM8994_AIF1DAC1R_ENA | WM8994_AIF1DAC2R_ENA;
  842. else if (!(val & WM8994_AIF1DACL_SRC) &&
  843. !(val & WM8994_AIF1DACR_SRC))
  844. dac = WM8994_AIF1DAC1L_ENA | WM8994_AIF1DAC2L_ENA;
  845. else
  846. dac = WM8994_AIF1DAC1R_ENA | WM8994_AIF1DAC2R_ENA |
  847. WM8994_AIF1DAC1L_ENA | WM8994_AIF1DAC2L_ENA;
  848. snd_soc_update_bits(codec, WM8994_POWER_MANAGEMENT_4,
  849. mask, adc);
  850. snd_soc_update_bits(codec, WM8994_POWER_MANAGEMENT_5,
  851. mask, dac);
  852. snd_soc_update_bits(codec, WM8994_CLOCKING_1,
  853. WM8994_AIF1DSPCLK_ENA |
  854. WM8994_SYSDSPCLK_ENA,
  855. WM8994_AIF1DSPCLK_ENA |
  856. WM8994_SYSDSPCLK_ENA);
  857. snd_soc_update_bits(codec, WM8994_POWER_MANAGEMENT_4, mask,
  858. WM8994_AIF1ADC1R_ENA |
  859. WM8994_AIF1ADC1L_ENA |
  860. WM8994_AIF1ADC2R_ENA |
  861. WM8994_AIF1ADC2L_ENA);
  862. snd_soc_update_bits(codec, WM8994_POWER_MANAGEMENT_5, mask,
  863. WM8994_AIF1DAC1R_ENA |
  864. WM8994_AIF1DAC1L_ENA |
  865. WM8994_AIF1DAC2R_ENA |
  866. WM8994_AIF1DAC2L_ENA);
  867. break;
  868. case SND_SOC_DAPM_PRE_PMD:
  869. case SND_SOC_DAPM_POST_PMD:
  870. snd_soc_update_bits(codec, WM8994_POWER_MANAGEMENT_5,
  871. mask, 0);
  872. snd_soc_update_bits(codec, WM8994_POWER_MANAGEMENT_4,
  873. mask, 0);
  874. val = snd_soc_read(codec, WM8994_CLOCKING_1);
  875. if (val & WM8994_AIF2DSPCLK_ENA)
  876. val = WM8994_SYSDSPCLK_ENA;
  877. else
  878. val = 0;
  879. snd_soc_update_bits(codec, WM8994_CLOCKING_1,
  880. WM8994_SYSDSPCLK_ENA |
  881. WM8994_AIF1DSPCLK_ENA, val);
  882. break;
  883. }
  884. return 0;
  885. }
  886. static int aif2clk_ev(struct snd_soc_dapm_widget *w,
  887. struct snd_kcontrol *kcontrol, int event)
  888. {
  889. struct snd_soc_codec *codec = w->codec;
  890. int dac;
  891. int adc;
  892. int val;
  893. switch (event) {
  894. case SND_SOC_DAPM_PRE_PMU:
  895. val = snd_soc_read(codec, WM8994_AIF2_CONTROL_1);
  896. if ((val & WM8994_AIF2ADCL_SRC) &&
  897. (val & WM8994_AIF2ADCR_SRC))
  898. adc = WM8994_AIF2ADCR_ENA;
  899. else if (!(val & WM8994_AIF2ADCL_SRC) &&
  900. !(val & WM8994_AIF2ADCR_SRC))
  901. adc = WM8994_AIF2ADCL_ENA;
  902. else
  903. adc = WM8994_AIF2ADCL_ENA | WM8994_AIF2ADCR_ENA;
  904. val = snd_soc_read(codec, WM8994_AIF2_CONTROL_2);
  905. if ((val & WM8994_AIF2DACL_SRC) &&
  906. (val & WM8994_AIF2DACR_SRC))
  907. dac = WM8994_AIF2DACR_ENA;
  908. else if (!(val & WM8994_AIF2DACL_SRC) &&
  909. !(val & WM8994_AIF2DACR_SRC))
  910. dac = WM8994_AIF2DACL_ENA;
  911. else
  912. dac = WM8994_AIF2DACL_ENA | WM8994_AIF2DACR_ENA;
  913. snd_soc_update_bits(codec, WM8994_POWER_MANAGEMENT_4,
  914. WM8994_AIF2ADCL_ENA |
  915. WM8994_AIF2ADCR_ENA, adc);
  916. snd_soc_update_bits(codec, WM8994_POWER_MANAGEMENT_5,
  917. WM8994_AIF2DACL_ENA |
  918. WM8994_AIF2DACR_ENA, dac);
  919. snd_soc_update_bits(codec, WM8994_CLOCKING_1,
  920. WM8994_AIF2DSPCLK_ENA |
  921. WM8994_SYSDSPCLK_ENA,
  922. WM8994_AIF2DSPCLK_ENA |
  923. WM8994_SYSDSPCLK_ENA);
  924. snd_soc_update_bits(codec, WM8994_POWER_MANAGEMENT_4,
  925. WM8994_AIF2ADCL_ENA |
  926. WM8994_AIF2ADCR_ENA,
  927. WM8994_AIF2ADCL_ENA |
  928. WM8994_AIF2ADCR_ENA);
  929. snd_soc_update_bits(codec, WM8994_POWER_MANAGEMENT_5,
  930. WM8994_AIF2DACL_ENA |
  931. WM8994_AIF2DACR_ENA,
  932. WM8994_AIF2DACL_ENA |
  933. WM8994_AIF2DACR_ENA);
  934. break;
  935. case SND_SOC_DAPM_PRE_PMD:
  936. case SND_SOC_DAPM_POST_PMD:
  937. snd_soc_update_bits(codec, WM8994_POWER_MANAGEMENT_5,
  938. WM8994_AIF2DACL_ENA |
  939. WM8994_AIF2DACR_ENA, 0);
  940. snd_soc_update_bits(codec, WM8994_POWER_MANAGEMENT_4,
  941. WM8994_AIF2ADCL_ENA |
  942. WM8994_AIF2ADCR_ENA, 0);
  943. val = snd_soc_read(codec, WM8994_CLOCKING_1);
  944. if (val & WM8994_AIF1DSPCLK_ENA)
  945. val = WM8994_SYSDSPCLK_ENA;
  946. else
  947. val = 0;
  948. snd_soc_update_bits(codec, WM8994_CLOCKING_1,
  949. WM8994_SYSDSPCLK_ENA |
  950. WM8994_AIF2DSPCLK_ENA, val);
  951. break;
  952. }
  953. return 0;
  954. }
  955. static int aif1clk_late_ev(struct snd_soc_dapm_widget *w,
  956. struct snd_kcontrol *kcontrol, int event)
  957. {
  958. struct snd_soc_codec *codec = w->codec;
  959. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  960. switch (event) {
  961. case SND_SOC_DAPM_PRE_PMU:
  962. wm8994->aif1clk_enable = 1;
  963. break;
  964. case SND_SOC_DAPM_POST_PMD:
  965. wm8994->aif1clk_disable = 1;
  966. break;
  967. }
  968. return 0;
  969. }
  970. static int aif2clk_late_ev(struct snd_soc_dapm_widget *w,
  971. struct snd_kcontrol *kcontrol, int event)
  972. {
  973. struct snd_soc_codec *codec = w->codec;
  974. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  975. switch (event) {
  976. case SND_SOC_DAPM_PRE_PMU:
  977. wm8994->aif2clk_enable = 1;
  978. break;
  979. case SND_SOC_DAPM_POST_PMD:
  980. wm8994->aif2clk_disable = 1;
  981. break;
  982. }
  983. return 0;
  984. }
  985. static int late_enable_ev(struct snd_soc_dapm_widget *w,
  986. struct snd_kcontrol *kcontrol, int event)
  987. {
  988. struct snd_soc_codec *codec = w->codec;
  989. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  990. switch (event) {
  991. case SND_SOC_DAPM_PRE_PMU:
  992. if (wm8994->aif1clk_enable) {
  993. aif1clk_ev(w, kcontrol, event);
  994. snd_soc_update_bits(codec, WM8994_AIF1_CLOCKING_1,
  995. WM8994_AIF1CLK_ENA_MASK,
  996. WM8994_AIF1CLK_ENA);
  997. wm8994->aif1clk_enable = 0;
  998. }
  999. if (wm8994->aif2clk_enable) {
  1000. aif2clk_ev(w, kcontrol, event);
  1001. snd_soc_update_bits(codec, WM8994_AIF2_CLOCKING_1,
  1002. WM8994_AIF2CLK_ENA_MASK,
  1003. WM8994_AIF2CLK_ENA);
  1004. wm8994->aif2clk_enable = 0;
  1005. }
  1006. break;
  1007. }
  1008. /* We may also have postponed startup of DSP, handle that. */
  1009. wm8958_aif_ev(w, kcontrol, event);
  1010. return 0;
  1011. }
  1012. static int late_disable_ev(struct snd_soc_dapm_widget *w,
  1013. struct snd_kcontrol *kcontrol, int event)
  1014. {
  1015. struct snd_soc_codec *codec = w->codec;
  1016. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  1017. switch (event) {
  1018. case SND_SOC_DAPM_POST_PMD:
  1019. if (wm8994->aif1clk_disable) {
  1020. snd_soc_update_bits(codec, WM8994_AIF1_CLOCKING_1,
  1021. WM8994_AIF1CLK_ENA_MASK, 0);
  1022. aif1clk_ev(w, kcontrol, event);
  1023. wm8994->aif1clk_disable = 0;
  1024. }
  1025. if (wm8994->aif2clk_disable) {
  1026. snd_soc_update_bits(codec, WM8994_AIF2_CLOCKING_1,
  1027. WM8994_AIF2CLK_ENA_MASK, 0);
  1028. aif2clk_ev(w, kcontrol, event);
  1029. wm8994->aif2clk_disable = 0;
  1030. }
  1031. break;
  1032. }
  1033. return 0;
  1034. }
  1035. static int adc_mux_ev(struct snd_soc_dapm_widget *w,
  1036. struct snd_kcontrol *kcontrol, int event)
  1037. {
  1038. late_enable_ev(w, kcontrol, event);
  1039. return 0;
  1040. }
  1041. static int micbias_ev(struct snd_soc_dapm_widget *w,
  1042. struct snd_kcontrol *kcontrol, int event)
  1043. {
  1044. late_enable_ev(w, kcontrol, event);
  1045. return 0;
  1046. }
  1047. static int dac_ev(struct snd_soc_dapm_widget *w,
  1048. struct snd_kcontrol *kcontrol, int event)
  1049. {
  1050. struct snd_soc_codec *codec = w->codec;
  1051. unsigned int mask = 1 << w->shift;
  1052. snd_soc_update_bits(codec, WM8994_POWER_MANAGEMENT_5,
  1053. mask, mask);
  1054. return 0;
  1055. }
  1056. static const char *hp_mux_text[] = {
  1057. "Mixer",
  1058. "DAC",
  1059. };
  1060. #define WM8994_HP_ENUM(xname, xenum) \
  1061. { .iface = SNDRV_CTL_ELEM_IFACE_MIXER, .name = xname, \
  1062. .info = snd_soc_info_enum_double, \
  1063. .get = snd_soc_dapm_get_enum_double, \
  1064. .put = wm8994_put_hp_enum, \
  1065. .private_value = (unsigned long)&xenum }
  1066. static int wm8994_put_hp_enum(struct snd_kcontrol *kcontrol,
  1067. struct snd_ctl_elem_value *ucontrol)
  1068. {
  1069. struct snd_soc_dapm_widget_list *wlist = snd_kcontrol_chip(kcontrol);
  1070. struct snd_soc_dapm_widget *w = wlist->widgets[0];
  1071. struct snd_soc_codec *codec = w->codec;
  1072. int ret;
  1073. ret = snd_soc_dapm_put_enum_double(kcontrol, ucontrol);
  1074. wm8994_update_class_w(codec);
  1075. return ret;
  1076. }
  1077. static const struct soc_enum hpl_enum =
  1078. SOC_ENUM_SINGLE(WM8994_OUTPUT_MIXER_1, 8, 2, hp_mux_text);
  1079. static const struct snd_kcontrol_new hpl_mux =
  1080. WM8994_HP_ENUM("Left Headphone Mux", hpl_enum);
  1081. static const struct soc_enum hpr_enum =
  1082. SOC_ENUM_SINGLE(WM8994_OUTPUT_MIXER_2, 8, 2, hp_mux_text);
  1083. static const struct snd_kcontrol_new hpr_mux =
  1084. WM8994_HP_ENUM("Right Headphone Mux", hpr_enum);
  1085. static const char *adc_mux_text[] = {
  1086. "ADC",
  1087. "DMIC",
  1088. };
  1089. static const struct soc_enum adc_enum =
  1090. SOC_ENUM_SINGLE(0, 0, 2, adc_mux_text);
  1091. static const struct snd_kcontrol_new adcl_mux =
  1092. SOC_DAPM_ENUM_VIRT("ADCL Mux", adc_enum);
  1093. static const struct snd_kcontrol_new adcr_mux =
  1094. SOC_DAPM_ENUM_VIRT("ADCR Mux", adc_enum);
  1095. static const struct snd_kcontrol_new left_speaker_mixer[] = {
  1096. SOC_DAPM_SINGLE("DAC2 Switch", WM8994_SPEAKER_MIXER, 9, 1, 0),
  1097. SOC_DAPM_SINGLE("Input Switch", WM8994_SPEAKER_MIXER, 7, 1, 0),
  1098. SOC_DAPM_SINGLE("IN1LP Switch", WM8994_SPEAKER_MIXER, 5, 1, 0),
  1099. SOC_DAPM_SINGLE("Output Switch", WM8994_SPEAKER_MIXER, 3, 1, 0),
  1100. SOC_DAPM_SINGLE("DAC1 Switch", WM8994_SPEAKER_MIXER, 1, 1, 0),
  1101. };
  1102. static const struct snd_kcontrol_new right_speaker_mixer[] = {
  1103. SOC_DAPM_SINGLE("DAC2 Switch", WM8994_SPEAKER_MIXER, 8, 1, 0),
  1104. SOC_DAPM_SINGLE("Input Switch", WM8994_SPEAKER_MIXER, 6, 1, 0),
  1105. SOC_DAPM_SINGLE("IN1RP Switch", WM8994_SPEAKER_MIXER, 4, 1, 0),
  1106. SOC_DAPM_SINGLE("Output Switch", WM8994_SPEAKER_MIXER, 2, 1, 0),
  1107. SOC_DAPM_SINGLE("DAC1 Switch", WM8994_SPEAKER_MIXER, 0, 1, 0),
  1108. };
  1109. /* Debugging; dump chip status after DAPM transitions */
  1110. static int post_ev(struct snd_soc_dapm_widget *w,
  1111. struct snd_kcontrol *kcontrol, int event)
  1112. {
  1113. struct snd_soc_codec *codec = w->codec;
  1114. dev_dbg(codec->dev, "SRC status: %x\n",
  1115. snd_soc_read(codec,
  1116. WM8994_RATE_STATUS));
  1117. return 0;
  1118. }
  1119. static const struct snd_kcontrol_new aif1adc1l_mix[] = {
  1120. SOC_DAPM_SINGLE("ADC/DMIC Switch", WM8994_AIF1_ADC1_LEFT_MIXER_ROUTING,
  1121. 1, 1, 0),
  1122. SOC_DAPM_SINGLE("AIF2 Switch", WM8994_AIF1_ADC1_LEFT_MIXER_ROUTING,
  1123. 0, 1, 0),
  1124. };
  1125. static const struct snd_kcontrol_new aif1adc1r_mix[] = {
  1126. SOC_DAPM_SINGLE("ADC/DMIC Switch", WM8994_AIF1_ADC1_RIGHT_MIXER_ROUTING,
  1127. 1, 1, 0),
  1128. SOC_DAPM_SINGLE("AIF2 Switch", WM8994_AIF1_ADC1_RIGHT_MIXER_ROUTING,
  1129. 0, 1, 0),
  1130. };
  1131. static const struct snd_kcontrol_new aif1adc2l_mix[] = {
  1132. SOC_DAPM_SINGLE("DMIC Switch", WM8994_AIF1_ADC2_LEFT_MIXER_ROUTING,
  1133. 1, 1, 0),
  1134. SOC_DAPM_SINGLE("AIF2 Switch", WM8994_AIF1_ADC2_LEFT_MIXER_ROUTING,
  1135. 0, 1, 0),
  1136. };
  1137. static const struct snd_kcontrol_new aif1adc2r_mix[] = {
  1138. SOC_DAPM_SINGLE("DMIC Switch", WM8994_AIF1_ADC2_RIGHT_MIXER_ROUTING,
  1139. 1, 1, 0),
  1140. SOC_DAPM_SINGLE("AIF2 Switch", WM8994_AIF1_ADC2_RIGHT_MIXER_ROUTING,
  1141. 0, 1, 0),
  1142. };
  1143. static const struct snd_kcontrol_new aif2dac2l_mix[] = {
  1144. SOC_DAPM_SINGLE("Right Sidetone Switch", WM8994_DAC2_LEFT_MIXER_ROUTING,
  1145. 5, 1, 0),
  1146. SOC_DAPM_SINGLE("Left Sidetone Switch", WM8994_DAC2_LEFT_MIXER_ROUTING,
  1147. 4, 1, 0),
  1148. SOC_DAPM_SINGLE("AIF2 Switch", WM8994_DAC2_LEFT_MIXER_ROUTING,
  1149. 2, 1, 0),
  1150. SOC_DAPM_SINGLE("AIF1.2 Switch", WM8994_DAC2_LEFT_MIXER_ROUTING,
  1151. 1, 1, 0),
  1152. SOC_DAPM_SINGLE("AIF1.1 Switch", WM8994_DAC2_LEFT_MIXER_ROUTING,
  1153. 0, 1, 0),
  1154. };
  1155. static const struct snd_kcontrol_new aif2dac2r_mix[] = {
  1156. SOC_DAPM_SINGLE("Right Sidetone Switch", WM8994_DAC2_RIGHT_MIXER_ROUTING,
  1157. 5, 1, 0),
  1158. SOC_DAPM_SINGLE("Left Sidetone Switch", WM8994_DAC2_RIGHT_MIXER_ROUTING,
  1159. 4, 1, 0),
  1160. SOC_DAPM_SINGLE("AIF2 Switch", WM8994_DAC2_RIGHT_MIXER_ROUTING,
  1161. 2, 1, 0),
  1162. SOC_DAPM_SINGLE("AIF1.2 Switch", WM8994_DAC2_RIGHT_MIXER_ROUTING,
  1163. 1, 1, 0),
  1164. SOC_DAPM_SINGLE("AIF1.1 Switch", WM8994_DAC2_RIGHT_MIXER_ROUTING,
  1165. 0, 1, 0),
  1166. };
  1167. #define WM8994_CLASS_W_SWITCH(xname, reg, shift, max, invert) \
  1168. { .iface = SNDRV_CTL_ELEM_IFACE_MIXER, .name = xname, \
  1169. .info = snd_soc_info_volsw, \
  1170. .get = snd_soc_dapm_get_volsw, .put = wm8994_put_class_w, \
  1171. .private_value = SOC_SINGLE_VALUE(reg, shift, max, invert) }
  1172. static int wm8994_put_class_w(struct snd_kcontrol *kcontrol,
  1173. struct snd_ctl_elem_value *ucontrol)
  1174. {
  1175. struct snd_soc_dapm_widget_list *wlist = snd_kcontrol_chip(kcontrol);
  1176. struct snd_soc_dapm_widget *w = wlist->widgets[0];
  1177. struct snd_soc_codec *codec = w->codec;
  1178. int ret;
  1179. ret = snd_soc_dapm_put_volsw(kcontrol, ucontrol);
  1180. wm8994_update_class_w(codec);
  1181. return ret;
  1182. }
  1183. static const struct snd_kcontrol_new dac1l_mix[] = {
  1184. WM8994_CLASS_W_SWITCH("Right Sidetone Switch", WM8994_DAC1_LEFT_MIXER_ROUTING,
  1185. 5, 1, 0),
  1186. WM8994_CLASS_W_SWITCH("Left Sidetone Switch", WM8994_DAC1_LEFT_MIXER_ROUTING,
  1187. 4, 1, 0),
  1188. WM8994_CLASS_W_SWITCH("AIF2 Switch", WM8994_DAC1_LEFT_MIXER_ROUTING,
  1189. 2, 1, 0),
  1190. WM8994_CLASS_W_SWITCH("AIF1.2 Switch", WM8994_DAC1_LEFT_MIXER_ROUTING,
  1191. 1, 1, 0),
  1192. WM8994_CLASS_W_SWITCH("AIF1.1 Switch", WM8994_DAC1_LEFT_MIXER_ROUTING,
  1193. 0, 1, 0),
  1194. };
  1195. static const struct snd_kcontrol_new dac1r_mix[] = {
  1196. WM8994_CLASS_W_SWITCH("Right Sidetone Switch", WM8994_DAC1_RIGHT_MIXER_ROUTING,
  1197. 5, 1, 0),
  1198. WM8994_CLASS_W_SWITCH("Left Sidetone Switch", WM8994_DAC1_RIGHT_MIXER_ROUTING,
  1199. 4, 1, 0),
  1200. WM8994_CLASS_W_SWITCH("AIF2 Switch", WM8994_DAC1_RIGHT_MIXER_ROUTING,
  1201. 2, 1, 0),
  1202. WM8994_CLASS_W_SWITCH("AIF1.2 Switch", WM8994_DAC1_RIGHT_MIXER_ROUTING,
  1203. 1, 1, 0),
  1204. WM8994_CLASS_W_SWITCH("AIF1.1 Switch", WM8994_DAC1_RIGHT_MIXER_ROUTING,
  1205. 0, 1, 0),
  1206. };
  1207. static const char *sidetone_text[] = {
  1208. "ADC/DMIC1", "DMIC2",
  1209. };
  1210. static const struct soc_enum sidetone1_enum =
  1211. SOC_ENUM_SINGLE(WM8994_SIDETONE, 0, 2, sidetone_text);
  1212. static const struct snd_kcontrol_new sidetone1_mux =
  1213. SOC_DAPM_ENUM("Left Sidetone Mux", sidetone1_enum);
  1214. static const struct soc_enum sidetone2_enum =
  1215. SOC_ENUM_SINGLE(WM8994_SIDETONE, 1, 2, sidetone_text);
  1216. static const struct snd_kcontrol_new sidetone2_mux =
  1217. SOC_DAPM_ENUM("Right Sidetone Mux", sidetone2_enum);
  1218. static const char *aif1dac_text[] = {
  1219. "AIF1DACDAT", "AIF3DACDAT",
  1220. };
  1221. static const struct soc_enum aif1dac_enum =
  1222. SOC_ENUM_SINGLE(WM8994_POWER_MANAGEMENT_6, 0, 2, aif1dac_text);
  1223. static const struct snd_kcontrol_new aif1dac_mux =
  1224. SOC_DAPM_ENUM("AIF1DAC Mux", aif1dac_enum);
  1225. static const char *aif2dac_text[] = {
  1226. "AIF2DACDAT", "AIF3DACDAT",
  1227. };
  1228. static const struct soc_enum aif2dac_enum =
  1229. SOC_ENUM_SINGLE(WM8994_POWER_MANAGEMENT_6, 1, 2, aif2dac_text);
  1230. static const struct snd_kcontrol_new aif2dac_mux =
  1231. SOC_DAPM_ENUM("AIF2DAC Mux", aif2dac_enum);
  1232. static const char *aif2adc_text[] = {
  1233. "AIF2ADCDAT", "AIF3DACDAT",
  1234. };
  1235. static const struct soc_enum aif2adc_enum =
  1236. SOC_ENUM_SINGLE(WM8994_POWER_MANAGEMENT_6, 2, 2, aif2adc_text);
  1237. static const struct snd_kcontrol_new aif2adc_mux =
  1238. SOC_DAPM_ENUM("AIF2ADC Mux", aif2adc_enum);
  1239. static const char *aif3adc_text[] = {
  1240. "AIF1ADCDAT", "AIF2ADCDAT", "AIF2DACDAT", "Mono PCM",
  1241. };
  1242. static const struct soc_enum wm8994_aif3adc_enum =
  1243. SOC_ENUM_SINGLE(WM8994_POWER_MANAGEMENT_6, 3, 3, aif3adc_text);
  1244. static const struct snd_kcontrol_new wm8994_aif3adc_mux =
  1245. SOC_DAPM_ENUM("AIF3ADC Mux", wm8994_aif3adc_enum);
  1246. static const struct soc_enum wm8958_aif3adc_enum =
  1247. SOC_ENUM_SINGLE(WM8994_POWER_MANAGEMENT_6, 3, 4, aif3adc_text);
  1248. static const struct snd_kcontrol_new wm8958_aif3adc_mux =
  1249. SOC_DAPM_ENUM("AIF3ADC Mux", wm8958_aif3adc_enum);
  1250. static const char *mono_pcm_out_text[] = {
  1251. "None", "AIF2ADCL", "AIF2ADCR",
  1252. };
  1253. static const struct soc_enum mono_pcm_out_enum =
  1254. SOC_ENUM_SINGLE(WM8994_POWER_MANAGEMENT_6, 9, 3, mono_pcm_out_text);
  1255. static const struct snd_kcontrol_new mono_pcm_out_mux =
  1256. SOC_DAPM_ENUM("Mono PCM Out Mux", mono_pcm_out_enum);
  1257. static const char *aif2dac_src_text[] = {
  1258. "AIF2", "AIF3",
  1259. };
  1260. /* Note that these two control shouldn't be simultaneously switched to AIF3 */
  1261. static const struct soc_enum aif2dacl_src_enum =
  1262. SOC_ENUM_SINGLE(WM8994_POWER_MANAGEMENT_6, 7, 2, aif2dac_src_text);
  1263. static const struct snd_kcontrol_new aif2dacl_src_mux =
  1264. SOC_DAPM_ENUM("AIF2DACL Mux", aif2dacl_src_enum);
  1265. static const struct soc_enum aif2dacr_src_enum =
  1266. SOC_ENUM_SINGLE(WM8994_POWER_MANAGEMENT_6, 8, 2, aif2dac_src_text);
  1267. static const struct snd_kcontrol_new aif2dacr_src_mux =
  1268. SOC_DAPM_ENUM("AIF2DACR Mux", aif2dacr_src_enum);
  1269. static const struct snd_soc_dapm_widget wm8994_lateclk_revd_widgets[] = {
  1270. SND_SOC_DAPM_SUPPLY("AIF1CLK", SND_SOC_NOPM, 0, 0, aif1clk_late_ev,
  1271. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  1272. SND_SOC_DAPM_SUPPLY("AIF2CLK", SND_SOC_NOPM, 0, 0, aif2clk_late_ev,
  1273. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  1274. SND_SOC_DAPM_PGA_E("Late DAC1L Enable PGA", SND_SOC_NOPM, 0, 0, NULL, 0,
  1275. late_enable_ev, SND_SOC_DAPM_PRE_PMU),
  1276. SND_SOC_DAPM_PGA_E("Late DAC1R Enable PGA", SND_SOC_NOPM, 0, 0, NULL, 0,
  1277. late_enable_ev, SND_SOC_DAPM_PRE_PMU),
  1278. SND_SOC_DAPM_PGA_E("Late DAC2L Enable PGA", SND_SOC_NOPM, 0, 0, NULL, 0,
  1279. late_enable_ev, SND_SOC_DAPM_PRE_PMU),
  1280. SND_SOC_DAPM_PGA_E("Late DAC2R Enable PGA", SND_SOC_NOPM, 0, 0, NULL, 0,
  1281. late_enable_ev, SND_SOC_DAPM_PRE_PMU),
  1282. SND_SOC_DAPM_PGA_E("Direct Voice", SND_SOC_NOPM, 0, 0, NULL, 0,
  1283. late_enable_ev, SND_SOC_DAPM_PRE_PMU),
  1284. SND_SOC_DAPM_MIXER_E("SPKL", WM8994_POWER_MANAGEMENT_3, 8, 0,
  1285. left_speaker_mixer, ARRAY_SIZE(left_speaker_mixer),
  1286. late_enable_ev, SND_SOC_DAPM_PRE_PMU),
  1287. SND_SOC_DAPM_MIXER_E("SPKR", WM8994_POWER_MANAGEMENT_3, 9, 0,
  1288. right_speaker_mixer, ARRAY_SIZE(right_speaker_mixer),
  1289. late_enable_ev, SND_SOC_DAPM_PRE_PMU),
  1290. SND_SOC_DAPM_MUX_E("Left Headphone Mux", SND_SOC_NOPM, 0, 0, &hpl_mux,
  1291. late_enable_ev, SND_SOC_DAPM_PRE_PMU),
  1292. SND_SOC_DAPM_MUX_E("Right Headphone Mux", SND_SOC_NOPM, 0, 0, &hpr_mux,
  1293. late_enable_ev, SND_SOC_DAPM_PRE_PMU),
  1294. SND_SOC_DAPM_POST("Late Disable PGA", late_disable_ev)
  1295. };
  1296. static const struct snd_soc_dapm_widget wm8994_lateclk_widgets[] = {
  1297. SND_SOC_DAPM_SUPPLY("AIF1CLK", WM8994_AIF1_CLOCKING_1, 0, 0, aif1clk_ev,
  1298. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_PRE_PMD),
  1299. SND_SOC_DAPM_SUPPLY("AIF2CLK", WM8994_AIF2_CLOCKING_1, 0, 0, aif2clk_ev,
  1300. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_PRE_PMD),
  1301. SND_SOC_DAPM_PGA("Direct Voice", SND_SOC_NOPM, 0, 0, NULL, 0),
  1302. SND_SOC_DAPM_MIXER("SPKL", WM8994_POWER_MANAGEMENT_3, 8, 0,
  1303. left_speaker_mixer, ARRAY_SIZE(left_speaker_mixer)),
  1304. SND_SOC_DAPM_MIXER("SPKR", WM8994_POWER_MANAGEMENT_3, 9, 0,
  1305. right_speaker_mixer, ARRAY_SIZE(right_speaker_mixer)),
  1306. SND_SOC_DAPM_MUX("Left Headphone Mux", SND_SOC_NOPM, 0, 0, &hpl_mux),
  1307. SND_SOC_DAPM_MUX("Right Headphone Mux", SND_SOC_NOPM, 0, 0, &hpr_mux),
  1308. };
  1309. static const struct snd_soc_dapm_widget wm8994_dac_revd_widgets[] = {
  1310. SND_SOC_DAPM_DAC_E("DAC2L", NULL, SND_SOC_NOPM, 3, 0,
  1311. dac_ev, SND_SOC_DAPM_PRE_PMU),
  1312. SND_SOC_DAPM_DAC_E("DAC2R", NULL, SND_SOC_NOPM, 2, 0,
  1313. dac_ev, SND_SOC_DAPM_PRE_PMU),
  1314. SND_SOC_DAPM_DAC_E("DAC1L", NULL, SND_SOC_NOPM, 1, 0,
  1315. dac_ev, SND_SOC_DAPM_PRE_PMU),
  1316. SND_SOC_DAPM_DAC_E("DAC1R", NULL, SND_SOC_NOPM, 0, 0,
  1317. dac_ev, SND_SOC_DAPM_PRE_PMU),
  1318. };
  1319. static const struct snd_soc_dapm_widget wm8994_dac_widgets[] = {
  1320. SND_SOC_DAPM_DAC("DAC2L", NULL, WM8994_POWER_MANAGEMENT_5, 3, 0),
  1321. SND_SOC_DAPM_DAC("DAC2R", NULL, WM8994_POWER_MANAGEMENT_5, 2, 0),
  1322. SND_SOC_DAPM_DAC("DAC1L", NULL, WM8994_POWER_MANAGEMENT_5, 1, 0),
  1323. SND_SOC_DAPM_DAC("DAC1R", NULL, WM8994_POWER_MANAGEMENT_5, 0, 0),
  1324. };
  1325. static const struct snd_soc_dapm_widget wm8994_adc_revd_widgets[] = {
  1326. SND_SOC_DAPM_VIRT_MUX_E("ADCL Mux", WM8994_POWER_MANAGEMENT_4, 1, 0, &adcl_mux,
  1327. adc_mux_ev, SND_SOC_DAPM_PRE_PMU),
  1328. SND_SOC_DAPM_VIRT_MUX_E("ADCR Mux", WM8994_POWER_MANAGEMENT_4, 0, 0, &adcr_mux,
  1329. adc_mux_ev, SND_SOC_DAPM_PRE_PMU),
  1330. };
  1331. static const struct snd_soc_dapm_widget wm8994_adc_widgets[] = {
  1332. SND_SOC_DAPM_VIRT_MUX("ADCL Mux", WM8994_POWER_MANAGEMENT_4, 1, 0, &adcl_mux),
  1333. SND_SOC_DAPM_VIRT_MUX("ADCR Mux", WM8994_POWER_MANAGEMENT_4, 0, 0, &adcr_mux),
  1334. };
  1335. static const struct snd_soc_dapm_widget wm8994_dapm_widgets[] = {
  1336. SND_SOC_DAPM_INPUT("DMIC1DAT"),
  1337. SND_SOC_DAPM_INPUT("DMIC2DAT"),
  1338. SND_SOC_DAPM_INPUT("Clock"),
  1339. SND_SOC_DAPM_SUPPLY_S("MICBIAS Supply", 1, SND_SOC_NOPM, 0, 0, micbias_ev,
  1340. SND_SOC_DAPM_PRE_PMU),
  1341. SND_SOC_DAPM_SUPPLY("VMID", SND_SOC_NOPM, 0, 0, vmid_event,
  1342. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  1343. SND_SOC_DAPM_SUPPLY("CLK_SYS", SND_SOC_NOPM, 0, 0, clk_sys_event,
  1344. SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_PRE_PMD),
  1345. SND_SOC_DAPM_SUPPLY("DSP1CLK", SND_SOC_NOPM, 3, 0, NULL, 0),
  1346. SND_SOC_DAPM_SUPPLY("DSP2CLK", SND_SOC_NOPM, 2, 0, NULL, 0),
  1347. SND_SOC_DAPM_SUPPLY("DSPINTCLK", SND_SOC_NOPM, 1, 0, NULL, 0),
  1348. SND_SOC_DAPM_AIF_OUT("AIF1ADC1L", NULL,
  1349. 0, SND_SOC_NOPM, 9, 0),
  1350. SND_SOC_DAPM_AIF_OUT("AIF1ADC1R", NULL,
  1351. 0, SND_SOC_NOPM, 8, 0),
  1352. SND_SOC_DAPM_AIF_IN_E("AIF1DAC1L", NULL, 0,
  1353. SND_SOC_NOPM, 9, 0, wm8958_aif_ev,
  1354. SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
  1355. SND_SOC_DAPM_AIF_IN_E("AIF1DAC1R", NULL, 0,
  1356. SND_SOC_NOPM, 8, 0, wm8958_aif_ev,
  1357. SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
  1358. SND_SOC_DAPM_AIF_OUT("AIF1ADC2L", NULL,
  1359. 0, SND_SOC_NOPM, 11, 0),
  1360. SND_SOC_DAPM_AIF_OUT("AIF1ADC2R", NULL,
  1361. 0, SND_SOC_NOPM, 10, 0),
  1362. SND_SOC_DAPM_AIF_IN_E("AIF1DAC2L", NULL, 0,
  1363. SND_SOC_NOPM, 11, 0, wm8958_aif_ev,
  1364. SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
  1365. SND_SOC_DAPM_AIF_IN_E("AIF1DAC2R", NULL, 0,
  1366. SND_SOC_NOPM, 10, 0, wm8958_aif_ev,
  1367. SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
  1368. SND_SOC_DAPM_MIXER("AIF1ADC1L Mixer", SND_SOC_NOPM, 0, 0,
  1369. aif1adc1l_mix, ARRAY_SIZE(aif1adc1l_mix)),
  1370. SND_SOC_DAPM_MIXER("AIF1ADC1R Mixer", SND_SOC_NOPM, 0, 0,
  1371. aif1adc1r_mix, ARRAY_SIZE(aif1adc1r_mix)),
  1372. SND_SOC_DAPM_MIXER("AIF1ADC2L Mixer", SND_SOC_NOPM, 0, 0,
  1373. aif1adc2l_mix, ARRAY_SIZE(aif1adc2l_mix)),
  1374. SND_SOC_DAPM_MIXER("AIF1ADC2R Mixer", SND_SOC_NOPM, 0, 0,
  1375. aif1adc2r_mix, ARRAY_SIZE(aif1adc2r_mix)),
  1376. SND_SOC_DAPM_MIXER("AIF2DAC2L Mixer", SND_SOC_NOPM, 0, 0,
  1377. aif2dac2l_mix, ARRAY_SIZE(aif2dac2l_mix)),
  1378. SND_SOC_DAPM_MIXER("AIF2DAC2R Mixer", SND_SOC_NOPM, 0, 0,
  1379. aif2dac2r_mix, ARRAY_SIZE(aif2dac2r_mix)),
  1380. SND_SOC_DAPM_MUX("Left Sidetone", SND_SOC_NOPM, 0, 0, &sidetone1_mux),
  1381. SND_SOC_DAPM_MUX("Right Sidetone", SND_SOC_NOPM, 0, 0, &sidetone2_mux),
  1382. SND_SOC_DAPM_MIXER("DAC1L Mixer", SND_SOC_NOPM, 0, 0,
  1383. dac1l_mix, ARRAY_SIZE(dac1l_mix)),
  1384. SND_SOC_DAPM_MIXER("DAC1R Mixer", SND_SOC_NOPM, 0, 0,
  1385. dac1r_mix, ARRAY_SIZE(dac1r_mix)),
  1386. SND_SOC_DAPM_AIF_OUT("AIF2ADCL", NULL, 0,
  1387. SND_SOC_NOPM, 13, 0),
  1388. SND_SOC_DAPM_AIF_OUT("AIF2ADCR", NULL, 0,
  1389. SND_SOC_NOPM, 12, 0),
  1390. SND_SOC_DAPM_AIF_IN_E("AIF2DACL", NULL, 0,
  1391. SND_SOC_NOPM, 13, 0, wm8958_aif_ev,
  1392. SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_PRE_PMD),
  1393. SND_SOC_DAPM_AIF_IN_E("AIF2DACR", NULL, 0,
  1394. SND_SOC_NOPM, 12, 0, wm8958_aif_ev,
  1395. SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_PRE_PMD),
  1396. SND_SOC_DAPM_AIF_IN("AIF1DACDAT", NULL, 0, SND_SOC_NOPM, 0, 0),
  1397. SND_SOC_DAPM_AIF_IN("AIF2DACDAT", NULL, 0, SND_SOC_NOPM, 0, 0),
  1398. SND_SOC_DAPM_AIF_OUT("AIF1ADCDAT", NULL, 0, SND_SOC_NOPM, 0, 0),
  1399. SND_SOC_DAPM_AIF_OUT("AIF2ADCDAT", NULL, 0, SND_SOC_NOPM, 0, 0),
  1400. SND_SOC_DAPM_MUX("AIF1DAC Mux", SND_SOC_NOPM, 0, 0, &aif1dac_mux),
  1401. SND_SOC_DAPM_MUX("AIF2DAC Mux", SND_SOC_NOPM, 0, 0, &aif2dac_mux),
  1402. SND_SOC_DAPM_MUX("AIF2ADC Mux", SND_SOC_NOPM, 0, 0, &aif2adc_mux),
  1403. SND_SOC_DAPM_AIF_IN("AIF3DACDAT", NULL, 0, SND_SOC_NOPM, 0, 0),
  1404. SND_SOC_DAPM_AIF_OUT("AIF3ADCDAT", NULL, 0, SND_SOC_NOPM, 0, 0),
  1405. SND_SOC_DAPM_SUPPLY("TOCLK", WM8994_CLOCKING_1, 4, 0, NULL, 0),
  1406. SND_SOC_DAPM_ADC("DMIC2L", NULL, WM8994_POWER_MANAGEMENT_4, 5, 0),
  1407. SND_SOC_DAPM_ADC("DMIC2R", NULL, WM8994_POWER_MANAGEMENT_4, 4, 0),
  1408. SND_SOC_DAPM_ADC("DMIC1L", NULL, WM8994_POWER_MANAGEMENT_4, 3, 0),
  1409. SND_SOC_DAPM_ADC("DMIC1R", NULL, WM8994_POWER_MANAGEMENT_4, 2, 0),
  1410. /* Power is done with the muxes since the ADC power also controls the
  1411. * downsampling chain, the chip will automatically manage the analogue
  1412. * specific portions.
  1413. */
  1414. SND_SOC_DAPM_ADC("ADCL", NULL, SND_SOC_NOPM, 1, 0),
  1415. SND_SOC_DAPM_ADC("ADCR", NULL, SND_SOC_NOPM, 0, 0),
  1416. SND_SOC_DAPM_POST("Debug log", post_ev),
  1417. };
  1418. static const struct snd_soc_dapm_widget wm8994_specific_dapm_widgets[] = {
  1419. SND_SOC_DAPM_MUX("AIF3ADC Mux", SND_SOC_NOPM, 0, 0, &wm8994_aif3adc_mux),
  1420. };
  1421. static const struct snd_soc_dapm_widget wm8958_dapm_widgets[] = {
  1422. SND_SOC_DAPM_MUX("Mono PCM Out Mux", SND_SOC_NOPM, 0, 0, &mono_pcm_out_mux),
  1423. SND_SOC_DAPM_MUX("AIF2DACL Mux", SND_SOC_NOPM, 0, 0, &aif2dacl_src_mux),
  1424. SND_SOC_DAPM_MUX("AIF2DACR Mux", SND_SOC_NOPM, 0, 0, &aif2dacr_src_mux),
  1425. SND_SOC_DAPM_MUX("AIF3ADC Mux", SND_SOC_NOPM, 0, 0, &wm8958_aif3adc_mux),
  1426. };
  1427. static const struct snd_soc_dapm_route intercon[] = {
  1428. { "CLK_SYS", NULL, "AIF1CLK", check_clk_sys },
  1429. { "CLK_SYS", NULL, "AIF2CLK", check_clk_sys },
  1430. { "DSP1CLK", NULL, "CLK_SYS" },
  1431. { "DSP2CLK", NULL, "CLK_SYS" },
  1432. { "DSPINTCLK", NULL, "CLK_SYS" },
  1433. { "AIF1ADC1L", NULL, "AIF1CLK" },
  1434. { "AIF1ADC1L", NULL, "DSP1CLK" },
  1435. { "AIF1ADC1R", NULL, "AIF1CLK" },
  1436. { "AIF1ADC1R", NULL, "DSP1CLK" },
  1437. { "AIF1ADC1R", NULL, "DSPINTCLK" },
  1438. { "AIF1DAC1L", NULL, "AIF1CLK" },
  1439. { "AIF1DAC1L", NULL, "DSP1CLK" },
  1440. { "AIF1DAC1R", NULL, "AIF1CLK" },
  1441. { "AIF1DAC1R", NULL, "DSP1CLK" },
  1442. { "AIF1DAC1R", NULL, "DSPINTCLK" },
  1443. { "AIF1ADC2L", NULL, "AIF1CLK" },
  1444. { "AIF1ADC2L", NULL, "DSP1CLK" },
  1445. { "AIF1ADC2R", NULL, "AIF1CLK" },
  1446. { "AIF1ADC2R", NULL, "DSP1CLK" },
  1447. { "AIF1ADC2R", NULL, "DSPINTCLK" },
  1448. { "AIF1DAC2L", NULL, "AIF1CLK" },
  1449. { "AIF1DAC2L", NULL, "DSP1CLK" },
  1450. { "AIF1DAC2R", NULL, "AIF1CLK" },
  1451. { "AIF1DAC2R", NULL, "DSP1CLK" },
  1452. { "AIF1DAC2R", NULL, "DSPINTCLK" },
  1453. { "AIF2ADCL", NULL, "AIF2CLK" },
  1454. { "AIF2ADCL", NULL, "DSP2CLK" },
  1455. { "AIF2ADCR", NULL, "AIF2CLK" },
  1456. { "AIF2ADCR", NULL, "DSP2CLK" },
  1457. { "AIF2ADCR", NULL, "DSPINTCLK" },
  1458. { "AIF2DACL", NULL, "AIF2CLK" },
  1459. { "AIF2DACL", NULL, "DSP2CLK" },
  1460. { "AIF2DACR", NULL, "AIF2CLK" },
  1461. { "AIF2DACR", NULL, "DSP2CLK" },
  1462. { "AIF2DACR", NULL, "DSPINTCLK" },
  1463. { "DMIC1L", NULL, "DMIC1DAT" },
  1464. { "DMIC1L", NULL, "CLK_SYS" },
  1465. { "DMIC1R", NULL, "DMIC1DAT" },
  1466. { "DMIC1R", NULL, "CLK_SYS" },
  1467. { "DMIC2L", NULL, "DMIC2DAT" },
  1468. { "DMIC2L", NULL, "CLK_SYS" },
  1469. { "DMIC2R", NULL, "DMIC2DAT" },
  1470. { "DMIC2R", NULL, "CLK_SYS" },
  1471. { "ADCL", NULL, "AIF1CLK" },
  1472. { "ADCL", NULL, "DSP1CLK" },
  1473. { "ADCL", NULL, "DSPINTCLK" },
  1474. { "ADCR", NULL, "AIF1CLK" },
  1475. { "ADCR", NULL, "DSP1CLK" },
  1476. { "ADCR", NULL, "DSPINTCLK" },
  1477. { "ADCL Mux", "ADC", "ADCL" },
  1478. { "ADCL Mux", "DMIC", "DMIC1L" },
  1479. { "ADCR Mux", "ADC", "ADCR" },
  1480. { "ADCR Mux", "DMIC", "DMIC1R" },
  1481. { "DAC1L", NULL, "AIF1CLK" },
  1482. { "DAC1L", NULL, "DSP1CLK" },
  1483. { "DAC1L", NULL, "DSPINTCLK" },
  1484. { "DAC1R", NULL, "AIF1CLK" },
  1485. { "DAC1R", NULL, "DSP1CLK" },
  1486. { "DAC1R", NULL, "DSPINTCLK" },
  1487. { "DAC2L", NULL, "AIF2CLK" },
  1488. { "DAC2L", NULL, "DSP2CLK" },
  1489. { "DAC2L", NULL, "DSPINTCLK" },
  1490. { "DAC2R", NULL, "AIF2DACR" },
  1491. { "DAC2R", NULL, "AIF2CLK" },
  1492. { "DAC2R", NULL, "DSP2CLK" },
  1493. { "DAC2R", NULL, "DSPINTCLK" },
  1494. { "TOCLK", NULL, "CLK_SYS" },
  1495. { "AIF1DACDAT", NULL, "AIF1 Playback" },
  1496. { "AIF2DACDAT", NULL, "AIF2 Playback" },
  1497. { "AIF3DACDAT", NULL, "AIF3 Playback" },
  1498. { "AIF1 Capture", NULL, "AIF1ADCDAT" },
  1499. { "AIF2 Capture", NULL, "AIF2ADCDAT" },
  1500. { "AIF3 Capture", NULL, "AIF3ADCDAT" },
  1501. /* AIF1 outputs */
  1502. { "AIF1ADC1L", NULL, "AIF1ADC1L Mixer" },
  1503. { "AIF1ADC1L Mixer", "ADC/DMIC Switch", "ADCL Mux" },
  1504. { "AIF1ADC1L Mixer", "AIF2 Switch", "AIF2DACL" },
  1505. { "AIF1ADC1R", NULL, "AIF1ADC1R Mixer" },
  1506. { "AIF1ADC1R Mixer", "ADC/DMIC Switch", "ADCR Mux" },
  1507. { "AIF1ADC1R Mixer", "AIF2 Switch", "AIF2DACR" },
  1508. { "AIF1ADC2L", NULL, "AIF1ADC2L Mixer" },
  1509. { "AIF1ADC2L Mixer", "DMIC Switch", "DMIC2L" },
  1510. { "AIF1ADC2L Mixer", "AIF2 Switch", "AIF2DACL" },
  1511. { "AIF1ADC2R", NULL, "AIF1ADC2R Mixer" },
  1512. { "AIF1ADC2R Mixer", "DMIC Switch", "DMIC2R" },
  1513. { "AIF1ADC2R Mixer", "AIF2 Switch", "AIF2DACR" },
  1514. /* Pin level routing for AIF3 */
  1515. { "AIF1DAC1L", NULL, "AIF1DAC Mux" },
  1516. { "AIF1DAC1R", NULL, "AIF1DAC Mux" },
  1517. { "AIF1DAC2L", NULL, "AIF1DAC Mux" },
  1518. { "AIF1DAC2R", NULL, "AIF1DAC Mux" },
  1519. { "AIF1DAC Mux", "AIF1DACDAT", "AIF1DACDAT" },
  1520. { "AIF1DAC Mux", "AIF3DACDAT", "AIF3DACDAT" },
  1521. { "AIF2DAC Mux", "AIF2DACDAT", "AIF2DACDAT" },
  1522. { "AIF2DAC Mux", "AIF3DACDAT", "AIF3DACDAT" },
  1523. { "AIF2ADC Mux", "AIF2ADCDAT", "AIF2ADCL" },
  1524. { "AIF2ADC Mux", "AIF2ADCDAT", "AIF2ADCR" },
  1525. { "AIF2ADC Mux", "AIF3DACDAT", "AIF3ADCDAT" },
  1526. /* DAC1 inputs */
  1527. { "DAC1L Mixer", "AIF2 Switch", "AIF2DACL" },
  1528. { "DAC1L Mixer", "AIF1.2 Switch", "AIF1DAC2L" },
  1529. { "DAC1L Mixer", "AIF1.1 Switch", "AIF1DAC1L" },
  1530. { "DAC1L Mixer", "Left Sidetone Switch", "Left Sidetone" },
  1531. { "DAC1L Mixer", "Right Sidetone Switch", "Right Sidetone" },
  1532. { "DAC1R Mixer", "AIF2 Switch", "AIF2DACR" },
  1533. { "DAC1R Mixer", "AIF1.2 Switch", "AIF1DAC2R" },
  1534. { "DAC1R Mixer", "AIF1.1 Switch", "AIF1DAC1R" },
  1535. { "DAC1R Mixer", "Left Sidetone Switch", "Left Sidetone" },
  1536. { "DAC1R Mixer", "Right Sidetone Switch", "Right Sidetone" },
  1537. /* DAC2/AIF2 outputs */
  1538. { "AIF2ADCL", NULL, "AIF2DAC2L Mixer" },
  1539. { "AIF2DAC2L Mixer", "AIF2 Switch", "AIF2DACL" },
  1540. { "AIF2DAC2L Mixer", "AIF1.2 Switch", "AIF1DAC2L" },
  1541. { "AIF2DAC2L Mixer", "AIF1.1 Switch", "AIF1DAC1L" },
  1542. { "AIF2DAC2L Mixer", "Left Sidetone Switch", "Left Sidetone" },
  1543. { "AIF2DAC2L Mixer", "Right Sidetone Switch", "Right Sidetone" },
  1544. { "AIF2ADCR", NULL, "AIF2DAC2R Mixer" },
  1545. { "AIF2DAC2R Mixer", "AIF2 Switch", "AIF2DACR" },
  1546. { "AIF2DAC2R Mixer", "AIF1.2 Switch", "AIF1DAC2R" },
  1547. { "AIF2DAC2R Mixer", "AIF1.1 Switch", "AIF1DAC1R" },
  1548. { "AIF2DAC2R Mixer", "Left Sidetone Switch", "Left Sidetone" },
  1549. { "AIF2DAC2R Mixer", "Right Sidetone Switch", "Right Sidetone" },
  1550. { "AIF1ADCDAT", NULL, "AIF1ADC1L" },
  1551. { "AIF1ADCDAT", NULL, "AIF1ADC1R" },
  1552. { "AIF1ADCDAT", NULL, "AIF1ADC2L" },
  1553. { "AIF1ADCDAT", NULL, "AIF1ADC2R" },
  1554. { "AIF2ADCDAT", NULL, "AIF2ADC Mux" },
  1555. /* AIF3 output */
  1556. { "AIF3ADCDAT", "AIF1ADCDAT", "AIF1ADC1L" },
  1557. { "AIF3ADCDAT", "AIF1ADCDAT", "AIF1ADC1R" },
  1558. { "AIF3ADCDAT", "AIF1ADCDAT", "AIF1ADC2L" },
  1559. { "AIF3ADCDAT", "AIF1ADCDAT", "AIF1ADC2R" },
  1560. { "AIF3ADCDAT", "AIF2ADCDAT", "AIF2ADCL" },
  1561. { "AIF3ADCDAT", "AIF2ADCDAT", "AIF2ADCR" },
  1562. { "AIF3ADCDAT", "AIF2DACDAT", "AIF2DACL" },
  1563. { "AIF3ADCDAT", "AIF2DACDAT", "AIF2DACR" },
  1564. /* Sidetone */
  1565. { "Left Sidetone", "ADC/DMIC1", "ADCL Mux" },
  1566. { "Left Sidetone", "DMIC2", "DMIC2L" },
  1567. { "Right Sidetone", "ADC/DMIC1", "ADCR Mux" },
  1568. { "Right Sidetone", "DMIC2", "DMIC2R" },
  1569. /* Output stages */
  1570. { "Left Output Mixer", "DAC Switch", "DAC1L" },
  1571. { "Right Output Mixer", "DAC Switch", "DAC1R" },
  1572. { "SPKL", "DAC1 Switch", "DAC1L" },
  1573. { "SPKL", "DAC2 Switch", "DAC2L" },
  1574. { "SPKR", "DAC1 Switch", "DAC1R" },
  1575. { "SPKR", "DAC2 Switch", "DAC2R" },
  1576. { "Left Headphone Mux", "DAC", "DAC1L" },
  1577. { "Right Headphone Mux", "DAC", "DAC1R" },
  1578. };
  1579. static const struct snd_soc_dapm_route wm8994_lateclk_revd_intercon[] = {
  1580. { "DAC1L", NULL, "Late DAC1L Enable PGA" },
  1581. { "Late DAC1L Enable PGA", NULL, "DAC1L Mixer" },
  1582. { "DAC1R", NULL, "Late DAC1R Enable PGA" },
  1583. { "Late DAC1R Enable PGA", NULL, "DAC1R Mixer" },
  1584. { "DAC2L", NULL, "Late DAC2L Enable PGA" },
  1585. { "Late DAC2L Enable PGA", NULL, "AIF2DAC2L Mixer" },
  1586. { "DAC2R", NULL, "Late DAC2R Enable PGA" },
  1587. { "Late DAC2R Enable PGA", NULL, "AIF2DAC2R Mixer" }
  1588. };
  1589. static const struct snd_soc_dapm_route wm8994_lateclk_intercon[] = {
  1590. { "DAC1L", NULL, "DAC1L Mixer" },
  1591. { "DAC1R", NULL, "DAC1R Mixer" },
  1592. { "DAC2L", NULL, "AIF2DAC2L Mixer" },
  1593. { "DAC2R", NULL, "AIF2DAC2R Mixer" },
  1594. };
  1595. static const struct snd_soc_dapm_route wm8994_revd_intercon[] = {
  1596. { "AIF1DACDAT", NULL, "AIF2DACDAT" },
  1597. { "AIF2DACDAT", NULL, "AIF1DACDAT" },
  1598. { "AIF1ADCDAT", NULL, "AIF2ADCDAT" },
  1599. { "AIF2ADCDAT", NULL, "AIF1ADCDAT" },
  1600. { "MICBIAS1", NULL, "CLK_SYS" },
  1601. { "MICBIAS1", NULL, "MICBIAS Supply" },
  1602. { "MICBIAS2", NULL, "CLK_SYS" },
  1603. { "MICBIAS2", NULL, "MICBIAS Supply" },
  1604. };
  1605. static const struct snd_soc_dapm_route wm8994_intercon[] = {
  1606. { "AIF2DACL", NULL, "AIF2DAC Mux" },
  1607. { "AIF2DACR", NULL, "AIF2DAC Mux" },
  1608. { "MICBIAS1", NULL, "VMID" },
  1609. { "MICBIAS2", NULL, "VMID" },
  1610. };
  1611. static const struct snd_soc_dapm_route wm8958_intercon[] = {
  1612. { "AIF2DACL", NULL, "AIF2DACL Mux" },
  1613. { "AIF2DACR", NULL, "AIF2DACR Mux" },
  1614. { "AIF2DACL Mux", "AIF2", "AIF2DAC Mux" },
  1615. { "AIF2DACL Mux", "AIF3", "AIF3DACDAT" },
  1616. { "AIF2DACR Mux", "AIF2", "AIF2DAC Mux" },
  1617. { "AIF2DACR Mux", "AIF3", "AIF3DACDAT" },
  1618. { "Mono PCM Out Mux", "AIF2ADCL", "AIF2ADCL" },
  1619. { "Mono PCM Out Mux", "AIF2ADCR", "AIF2ADCR" },
  1620. { "AIF3ADC Mux", "Mono PCM", "Mono PCM Out Mux" },
  1621. };
  1622. /* The size in bits of the FLL divide multiplied by 10
  1623. * to allow rounding later */
  1624. #define FIXED_FLL_SIZE ((1 << 16) * 10)
  1625. struct fll_div {
  1626. u16 outdiv;
  1627. u16 n;
  1628. u16 k;
  1629. u16 clk_ref_div;
  1630. u16 fll_fratio;
  1631. };
  1632. static int wm8994_get_fll_config(struct fll_div *fll,
  1633. int freq_in, int freq_out)
  1634. {
  1635. u64 Kpart;
  1636. unsigned int K, Ndiv, Nmod;
  1637. pr_debug("FLL input=%dHz, output=%dHz\n", freq_in, freq_out);
  1638. /* Scale the input frequency down to <= 13.5MHz */
  1639. fll->clk_ref_div = 0;
  1640. while (freq_in > 13500000) {
  1641. fll->clk_ref_div++;
  1642. freq_in /= 2;
  1643. if (fll->clk_ref_div > 3)
  1644. return -EINVAL;
  1645. }
  1646. pr_debug("CLK_REF_DIV=%d, Fref=%dHz\n", fll->clk_ref_div, freq_in);
  1647. /* Scale the output to give 90MHz<=Fvco<=100MHz */
  1648. fll->outdiv = 3;
  1649. while (freq_out * (fll->outdiv + 1) < 90000000) {
  1650. fll->outdiv++;
  1651. if (fll->outdiv > 63)
  1652. return -EINVAL;
  1653. }
  1654. freq_out *= fll->outdiv + 1;
  1655. pr_debug("OUTDIV=%d, Fvco=%dHz\n", fll->outdiv, freq_out);
  1656. if (freq_in > 1000000) {
  1657. fll->fll_fratio = 0;
  1658. } else if (freq_in > 256000) {
  1659. fll->fll_fratio = 1;
  1660. freq_in *= 2;
  1661. } else if (freq_in > 128000) {
  1662. fll->fll_fratio = 2;
  1663. freq_in *= 4;
  1664. } else if (freq_in > 64000) {
  1665. fll->fll_fratio = 3;
  1666. freq_in *= 8;
  1667. } else {
  1668. fll->fll_fratio = 4;
  1669. freq_in *= 16;
  1670. }
  1671. pr_debug("FLL_FRATIO=%d, Fref=%dHz\n", fll->fll_fratio, freq_in);
  1672. /* Now, calculate N.K */
  1673. Ndiv = freq_out / freq_in;
  1674. fll->n = Ndiv;
  1675. Nmod = freq_out % freq_in;
  1676. pr_debug("Nmod=%d\n", Nmod);
  1677. /* Calculate fractional part - scale up so we can round. */
  1678. Kpart = FIXED_FLL_SIZE * (long long)Nmod;
  1679. do_div(Kpart, freq_in);
  1680. K = Kpart & 0xFFFFFFFF;
  1681. if ((K % 10) >= 5)
  1682. K += 5;
  1683. /* Move down to proper range now rounding is done */
  1684. fll->k = K / 10;
  1685. pr_debug("N=%x K=%x\n", fll->n, fll->k);
  1686. return 0;
  1687. }
  1688. static int _wm8994_set_fll(struct snd_soc_codec *codec, int id, int src,
  1689. unsigned int freq_in, unsigned int freq_out)
  1690. {
  1691. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  1692. struct wm8994 *control = wm8994->wm8994;
  1693. int reg_offset, ret;
  1694. struct fll_div fll;
  1695. u16 reg, aif1, aif2;
  1696. unsigned long timeout;
  1697. bool was_enabled;
  1698. aif1 = snd_soc_read(codec, WM8994_AIF1_CLOCKING_1)
  1699. & WM8994_AIF1CLK_ENA;
  1700. aif2 = snd_soc_read(codec, WM8994_AIF2_CLOCKING_1)
  1701. & WM8994_AIF2CLK_ENA;
  1702. switch (id) {
  1703. case WM8994_FLL1:
  1704. reg_offset = 0;
  1705. id = 0;
  1706. break;
  1707. case WM8994_FLL2:
  1708. reg_offset = 0x20;
  1709. id = 1;
  1710. break;
  1711. default:
  1712. return -EINVAL;
  1713. }
  1714. reg = snd_soc_read(codec, WM8994_FLL1_CONTROL_1 + reg_offset);
  1715. was_enabled = reg & WM8994_FLL1_ENA;
  1716. switch (src) {
  1717. case 0:
  1718. /* Allow no source specification when stopping */
  1719. if (freq_out)
  1720. return -EINVAL;
  1721. src = wm8994->fll[id].src;
  1722. break;
  1723. case WM8994_FLL_SRC_MCLK1:
  1724. case WM8994_FLL_SRC_MCLK2:
  1725. case WM8994_FLL_SRC_LRCLK:
  1726. case WM8994_FLL_SRC_BCLK:
  1727. break;
  1728. default:
  1729. return -EINVAL;
  1730. }
  1731. /* Are we changing anything? */
  1732. if (wm8994->fll[id].src == src &&
  1733. wm8994->fll[id].in == freq_in && wm8994->fll[id].out == freq_out)
  1734. return 0;
  1735. /* If we're stopping the FLL redo the old config - no
  1736. * registers will actually be written but we avoid GCC flow
  1737. * analysis bugs spewing warnings.
  1738. */
  1739. if (freq_out)
  1740. ret = wm8994_get_fll_config(&fll, freq_in, freq_out);
  1741. else
  1742. ret = wm8994_get_fll_config(&fll, wm8994->fll[id].in,
  1743. wm8994->fll[id].out);
  1744. if (ret < 0)
  1745. return ret;
  1746. /* Gate the AIF clocks while we reclock */
  1747. snd_soc_update_bits(codec, WM8994_AIF1_CLOCKING_1,
  1748. WM8994_AIF1CLK_ENA, 0);
  1749. snd_soc_update_bits(codec, WM8994_AIF2_CLOCKING_1,
  1750. WM8994_AIF2CLK_ENA, 0);
  1751. /* We always need to disable the FLL while reconfiguring */
  1752. snd_soc_update_bits(codec, WM8994_FLL1_CONTROL_1 + reg_offset,
  1753. WM8994_FLL1_ENA, 0);
  1754. reg = (fll.outdiv << WM8994_FLL1_OUTDIV_SHIFT) |
  1755. (fll.fll_fratio << WM8994_FLL1_FRATIO_SHIFT);
  1756. snd_soc_update_bits(codec, WM8994_FLL1_CONTROL_2 + reg_offset,
  1757. WM8994_FLL1_OUTDIV_MASK |
  1758. WM8994_FLL1_FRATIO_MASK, reg);
  1759. snd_soc_update_bits(codec, WM8994_FLL1_CONTROL_3 + reg_offset,
  1760. WM8994_FLL1_K_MASK, fll.k);
  1761. snd_soc_update_bits(codec, WM8994_FLL1_CONTROL_4 + reg_offset,
  1762. WM8994_FLL1_N_MASK,
  1763. fll.n << WM8994_FLL1_N_SHIFT);
  1764. snd_soc_update_bits(codec, WM8994_FLL1_CONTROL_5 + reg_offset,
  1765. WM8994_FLL1_REFCLK_DIV_MASK |
  1766. WM8994_FLL1_REFCLK_SRC_MASK,
  1767. (fll.clk_ref_div << WM8994_FLL1_REFCLK_DIV_SHIFT) |
  1768. (src - 1));
  1769. /* Clear any pending completion from a previous failure */
  1770. try_wait_for_completion(&wm8994->fll_locked[id]);
  1771. /* Enable (with fractional mode if required) */
  1772. if (freq_out) {
  1773. /* Enable VMID if we need it */
  1774. if (!was_enabled) {
  1775. active_reference(codec);
  1776. switch (control->type) {
  1777. case WM8994:
  1778. vmid_reference(codec);
  1779. break;
  1780. case WM8958:
  1781. if (wm8994->revision < 1)
  1782. vmid_reference(codec);
  1783. break;
  1784. default:
  1785. break;
  1786. }
  1787. }
  1788. if (fll.k)
  1789. reg = WM8994_FLL1_ENA | WM8994_FLL1_FRAC;
  1790. else
  1791. reg = WM8994_FLL1_ENA;
  1792. snd_soc_update_bits(codec, WM8994_FLL1_CONTROL_1 + reg_offset,
  1793. WM8994_FLL1_ENA | WM8994_FLL1_FRAC,
  1794. reg);
  1795. if (wm8994->fll_locked_irq) {
  1796. timeout = wait_for_completion_timeout(&wm8994->fll_locked[id],
  1797. msecs_to_jiffies(10));
  1798. if (timeout == 0)
  1799. dev_warn(codec->dev,
  1800. "Timed out waiting for FLL lock\n");
  1801. } else {
  1802. msleep(5);
  1803. }
  1804. } else {
  1805. if (was_enabled) {
  1806. switch (control->type) {
  1807. case WM8994:
  1808. vmid_dereference(codec);
  1809. break;
  1810. case WM8958:
  1811. if (wm8994->revision < 1)
  1812. vmid_dereference(codec);
  1813. break;
  1814. default:
  1815. break;
  1816. }
  1817. active_dereference(codec);
  1818. }
  1819. }
  1820. wm8994->fll[id].in = freq_in;
  1821. wm8994->fll[id].out = freq_out;
  1822. wm8994->fll[id].src = src;
  1823. /* Enable any gated AIF clocks */
  1824. snd_soc_update_bits(codec, WM8994_AIF1_CLOCKING_1,
  1825. WM8994_AIF1CLK_ENA, aif1);
  1826. snd_soc_update_bits(codec, WM8994_AIF2_CLOCKING_1,
  1827. WM8994_AIF2CLK_ENA, aif2);
  1828. configure_clock(codec);
  1829. return 0;
  1830. }
  1831. static irqreturn_t wm8994_fll_locked_irq(int irq, void *data)
  1832. {
  1833. struct completion *completion = data;
  1834. complete(completion);
  1835. return IRQ_HANDLED;
  1836. }
  1837. static int opclk_divs[] = { 10, 20, 30, 40, 55, 60, 80, 120, 160 };
  1838. static int wm8994_set_fll(struct snd_soc_dai *dai, int id, int src,
  1839. unsigned int freq_in, unsigned int freq_out)
  1840. {
  1841. return _wm8994_set_fll(dai->codec, id, src, freq_in, freq_out);
  1842. }
  1843. static int wm8994_set_dai_sysclk(struct snd_soc_dai *dai,
  1844. int clk_id, unsigned int freq, int dir)
  1845. {
  1846. struct snd_soc_codec *codec = dai->codec;
  1847. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  1848. int i;
  1849. switch (dai->id) {
  1850. case 1:
  1851. case 2:
  1852. break;
  1853. default:
  1854. /* AIF3 shares clocking with AIF1/2 */
  1855. return -EINVAL;
  1856. }
  1857. switch (clk_id) {
  1858. case WM8994_SYSCLK_MCLK1:
  1859. wm8994->sysclk[dai->id - 1] = WM8994_SYSCLK_MCLK1;
  1860. wm8994->mclk[0] = freq;
  1861. dev_dbg(dai->dev, "AIF%d using MCLK1 at %uHz\n",
  1862. dai->id, freq);
  1863. break;
  1864. case WM8994_SYSCLK_MCLK2:
  1865. /* TODO: Set GPIO AF */
  1866. wm8994->sysclk[dai->id - 1] = WM8994_SYSCLK_MCLK2;
  1867. wm8994->mclk[1] = freq;
  1868. dev_dbg(dai->dev, "AIF%d using MCLK2 at %uHz\n",
  1869. dai->id, freq);
  1870. break;
  1871. case WM8994_SYSCLK_FLL1:
  1872. wm8994->sysclk[dai->id - 1] = WM8994_SYSCLK_FLL1;
  1873. dev_dbg(dai->dev, "AIF%d using FLL1\n", dai->id);
  1874. break;
  1875. case WM8994_SYSCLK_FLL2:
  1876. wm8994->sysclk[dai->id - 1] = WM8994_SYSCLK_FLL2;
  1877. dev_dbg(dai->dev, "AIF%d using FLL2\n", dai->id);
  1878. break;
  1879. case WM8994_SYSCLK_OPCLK:
  1880. /* Special case - a division (times 10) is given and
  1881. * no effect on main clocking.
  1882. */
  1883. if (freq) {
  1884. for (i = 0; i < ARRAY_SIZE(opclk_divs); i++)
  1885. if (opclk_divs[i] == freq)
  1886. break;
  1887. if (i == ARRAY_SIZE(opclk_divs))
  1888. return -EINVAL;
  1889. snd_soc_update_bits(codec, WM8994_CLOCKING_2,
  1890. WM8994_OPCLK_DIV_MASK, i);
  1891. snd_soc_update_bits(codec, WM8994_POWER_MANAGEMENT_2,
  1892. WM8994_OPCLK_ENA, WM8994_OPCLK_ENA);
  1893. } else {
  1894. snd_soc_update_bits(codec, WM8994_POWER_MANAGEMENT_2,
  1895. WM8994_OPCLK_ENA, 0);
  1896. }
  1897. default:
  1898. return -EINVAL;
  1899. }
  1900. configure_clock(codec);
  1901. return 0;
  1902. }
  1903. static int wm8994_set_bias_level(struct snd_soc_codec *codec,
  1904. enum snd_soc_bias_level level)
  1905. {
  1906. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  1907. struct wm8994 *control = wm8994->wm8994;
  1908. wm_hubs_set_bias_level(codec, level);
  1909. switch (level) {
  1910. case SND_SOC_BIAS_ON:
  1911. break;
  1912. case SND_SOC_BIAS_PREPARE:
  1913. /* MICBIAS into regulating mode */
  1914. switch (control->type) {
  1915. case WM8958:
  1916. case WM1811:
  1917. snd_soc_update_bits(codec, WM8958_MICBIAS1,
  1918. WM8958_MICB1_MODE, 0);
  1919. snd_soc_update_bits(codec, WM8958_MICBIAS2,
  1920. WM8958_MICB2_MODE, 0);
  1921. break;
  1922. default:
  1923. break;
  1924. }
  1925. if (codec->dapm.bias_level == SND_SOC_BIAS_STANDBY)
  1926. active_reference(codec);
  1927. break;
  1928. case SND_SOC_BIAS_STANDBY:
  1929. if (codec->dapm.bias_level == SND_SOC_BIAS_OFF) {
  1930. switch (control->type) {
  1931. case WM8958:
  1932. if (wm8994->revision == 0) {
  1933. /* Optimise performance for rev A */
  1934. snd_soc_update_bits(codec,
  1935. WM8958_CHARGE_PUMP_2,
  1936. WM8958_CP_DISCH,
  1937. WM8958_CP_DISCH);
  1938. }
  1939. break;
  1940. default:
  1941. break;
  1942. }
  1943. /* Discharge LINEOUT1 & 2 */
  1944. snd_soc_update_bits(codec, WM8994_ANTIPOP_1,
  1945. WM8994_LINEOUT1_DISCH |
  1946. WM8994_LINEOUT2_DISCH,
  1947. WM8994_LINEOUT1_DISCH |
  1948. WM8994_LINEOUT2_DISCH);
  1949. }
  1950. if (codec->dapm.bias_level == SND_SOC_BIAS_PREPARE)
  1951. active_dereference(codec);
  1952. /* MICBIAS into bypass mode on newer devices */
  1953. switch (control->type) {
  1954. case WM8958:
  1955. case WM1811:
  1956. snd_soc_update_bits(codec, WM8958_MICBIAS1,
  1957. WM8958_MICB1_MODE,
  1958. WM8958_MICB1_MODE);
  1959. snd_soc_update_bits(codec, WM8958_MICBIAS2,
  1960. WM8958_MICB2_MODE,
  1961. WM8958_MICB2_MODE);
  1962. break;
  1963. default:
  1964. break;
  1965. }
  1966. break;
  1967. case SND_SOC_BIAS_OFF:
  1968. if (codec->dapm.bias_level == SND_SOC_BIAS_STANDBY)
  1969. wm8994->cur_fw = NULL;
  1970. break;
  1971. }
  1972. codec->dapm.bias_level = level;
  1973. return 0;
  1974. }
  1975. int wm8994_vmid_mode(struct snd_soc_codec *codec, enum wm8994_vmid_mode mode)
  1976. {
  1977. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  1978. switch (mode) {
  1979. case WM8994_VMID_NORMAL:
  1980. if (wm8994->hubs.lineout1_se) {
  1981. snd_soc_dapm_disable_pin(&codec->dapm,
  1982. "LINEOUT1N Driver");
  1983. snd_soc_dapm_disable_pin(&codec->dapm,
  1984. "LINEOUT1P Driver");
  1985. }
  1986. if (wm8994->hubs.lineout2_se) {
  1987. snd_soc_dapm_disable_pin(&codec->dapm,
  1988. "LINEOUT2N Driver");
  1989. snd_soc_dapm_disable_pin(&codec->dapm,
  1990. "LINEOUT2P Driver");
  1991. }
  1992. /* Do the sync with the old mode to allow it to clean up */
  1993. snd_soc_dapm_sync(&codec->dapm);
  1994. wm8994->vmid_mode = mode;
  1995. break;
  1996. case WM8994_VMID_FORCE:
  1997. if (wm8994->hubs.lineout1_se) {
  1998. snd_soc_dapm_force_enable_pin(&codec->dapm,
  1999. "LINEOUT1N Driver");
  2000. snd_soc_dapm_force_enable_pin(&codec->dapm,
  2001. "LINEOUT1P Driver");
  2002. }
  2003. if (wm8994->hubs.lineout2_se) {
  2004. snd_soc_dapm_force_enable_pin(&codec->dapm,
  2005. "LINEOUT2N Driver");
  2006. snd_soc_dapm_force_enable_pin(&codec->dapm,
  2007. "LINEOUT2P Driver");
  2008. }
  2009. wm8994->vmid_mode = mode;
  2010. snd_soc_dapm_sync(&codec->dapm);
  2011. break;
  2012. default:
  2013. return -EINVAL;
  2014. }
  2015. return 0;
  2016. }
  2017. static int wm8994_set_dai_fmt(struct snd_soc_dai *dai, unsigned int fmt)
  2018. {
  2019. struct snd_soc_codec *codec = dai->codec;
  2020. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  2021. struct wm8994 *control = wm8994->wm8994;
  2022. int ms_reg;
  2023. int aif1_reg;
  2024. int ms = 0;
  2025. int aif1 = 0;
  2026. switch (dai->id) {
  2027. case 1:
  2028. ms_reg = WM8994_AIF1_MASTER_SLAVE;
  2029. aif1_reg = WM8994_AIF1_CONTROL_1;
  2030. break;
  2031. case 2:
  2032. ms_reg = WM8994_AIF2_MASTER_SLAVE;
  2033. aif1_reg = WM8994_AIF2_CONTROL_1;
  2034. break;
  2035. default:
  2036. return -EINVAL;
  2037. }
  2038. switch (fmt & SND_SOC_DAIFMT_MASTER_MASK) {
  2039. case SND_SOC_DAIFMT_CBS_CFS:
  2040. break;
  2041. case SND_SOC_DAIFMT_CBM_CFM:
  2042. ms = WM8994_AIF1_MSTR;
  2043. break;
  2044. default:
  2045. return -EINVAL;
  2046. }
  2047. switch (fmt & SND_SOC_DAIFMT_FORMAT_MASK) {
  2048. case SND_SOC_DAIFMT_DSP_B:
  2049. aif1 |= WM8994_AIF1_LRCLK_INV;
  2050. case SND_SOC_DAIFMT_DSP_A:
  2051. aif1 |= 0x18;
  2052. break;
  2053. case SND_SOC_DAIFMT_I2S:
  2054. aif1 |= 0x10;
  2055. break;
  2056. case SND_SOC_DAIFMT_RIGHT_J:
  2057. break;
  2058. case SND_SOC_DAIFMT_LEFT_J:
  2059. aif1 |= 0x8;
  2060. break;
  2061. default:
  2062. return -EINVAL;
  2063. }
  2064. switch (fmt & SND_SOC_DAIFMT_FORMAT_MASK) {
  2065. case SND_SOC_DAIFMT_DSP_A:
  2066. case SND_SOC_DAIFMT_DSP_B:
  2067. /* frame inversion not valid for DSP modes */
  2068. switch (fmt & SND_SOC_DAIFMT_INV_MASK) {
  2069. case SND_SOC_DAIFMT_NB_NF:
  2070. break;
  2071. case SND_SOC_DAIFMT_IB_NF:
  2072. aif1 |= WM8994_AIF1_BCLK_INV;
  2073. break;
  2074. default:
  2075. return -EINVAL;
  2076. }
  2077. break;
  2078. case SND_SOC_DAIFMT_I2S:
  2079. case SND_SOC_DAIFMT_RIGHT_J:
  2080. case SND_SOC_DAIFMT_LEFT_J:
  2081. switch (fmt & SND_SOC_DAIFMT_INV_MASK) {
  2082. case SND_SOC_DAIFMT_NB_NF:
  2083. break;
  2084. case SND_SOC_DAIFMT_IB_IF:
  2085. aif1 |= WM8994_AIF1_BCLK_INV | WM8994_AIF1_LRCLK_INV;
  2086. break;
  2087. case SND_SOC_DAIFMT_IB_NF:
  2088. aif1 |= WM8994_AIF1_BCLK_INV;
  2089. break;
  2090. case SND_SOC_DAIFMT_NB_IF:
  2091. aif1 |= WM8994_AIF1_LRCLK_INV;
  2092. break;
  2093. default:
  2094. return -EINVAL;
  2095. }
  2096. break;
  2097. default:
  2098. return -EINVAL;
  2099. }
  2100. /* The AIF2 format configuration needs to be mirrored to AIF3
  2101. * on WM8958 if it's in use so just do it all the time. */
  2102. switch (control->type) {
  2103. case WM1811:
  2104. case WM8958:
  2105. if (dai->id == 2)
  2106. snd_soc_update_bits(codec, WM8958_AIF3_CONTROL_1,
  2107. WM8994_AIF1_LRCLK_INV |
  2108. WM8958_AIF3_FMT_MASK, aif1);
  2109. break;
  2110. default:
  2111. break;
  2112. }
  2113. snd_soc_update_bits(codec, aif1_reg,
  2114. WM8994_AIF1_BCLK_INV | WM8994_AIF1_LRCLK_INV |
  2115. WM8994_AIF1_FMT_MASK,
  2116. aif1);
  2117. snd_soc_update_bits(codec, ms_reg, WM8994_AIF1_MSTR,
  2118. ms);
  2119. return 0;
  2120. }
  2121. static struct {
  2122. int val, rate;
  2123. } srs[] = {
  2124. { 0, 8000 },
  2125. { 1, 11025 },
  2126. { 2, 12000 },
  2127. { 3, 16000 },
  2128. { 4, 22050 },
  2129. { 5, 24000 },
  2130. { 6, 32000 },
  2131. { 7, 44100 },
  2132. { 8, 48000 },
  2133. { 9, 88200 },
  2134. { 10, 96000 },
  2135. };
  2136. static int fs_ratios[] = {
  2137. 64, 128, 192, 256, 348, 512, 768, 1024, 1408, 1536
  2138. };
  2139. static int bclk_divs[] = {
  2140. 10, 15, 20, 30, 40, 50, 60, 80, 110, 120, 160, 220, 240, 320, 440, 480,
  2141. 640, 880, 960, 1280, 1760, 1920
  2142. };
  2143. static int wm8994_hw_params(struct snd_pcm_substream *substream,
  2144. struct snd_pcm_hw_params *params,
  2145. struct snd_soc_dai *dai)
  2146. {
  2147. struct snd_soc_codec *codec = dai->codec;
  2148. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  2149. int aif1_reg;
  2150. int aif2_reg;
  2151. int bclk_reg;
  2152. int lrclk_reg;
  2153. int rate_reg;
  2154. int aif1 = 0;
  2155. int aif2 = 0;
  2156. int bclk = 0;
  2157. int lrclk = 0;
  2158. int rate_val = 0;
  2159. int id = dai->id - 1;
  2160. int i, cur_val, best_val, bclk_rate, best;
  2161. switch (dai->id) {
  2162. case 1:
  2163. aif1_reg = WM8994_AIF1_CONTROL_1;
  2164. aif2_reg = WM8994_AIF1_CONTROL_2;
  2165. bclk_reg = WM8994_AIF1_BCLK;
  2166. rate_reg = WM8994_AIF1_RATE;
  2167. if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK ||
  2168. wm8994->lrclk_shared[0]) {
  2169. lrclk_reg = WM8994_AIF1DAC_LRCLK;
  2170. } else {
  2171. lrclk_reg = WM8994_AIF1ADC_LRCLK;
  2172. dev_dbg(codec->dev, "AIF1 using split LRCLK\n");
  2173. }
  2174. break;
  2175. case 2:
  2176. aif1_reg = WM8994_AIF2_CONTROL_1;
  2177. aif2_reg = WM8994_AIF2_CONTROL_2;
  2178. bclk_reg = WM8994_AIF2_BCLK;
  2179. rate_reg = WM8994_AIF2_RATE;
  2180. if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK ||
  2181. wm8994->lrclk_shared[1]) {
  2182. lrclk_reg = WM8994_AIF2DAC_LRCLK;
  2183. } else {
  2184. lrclk_reg = WM8994_AIF2ADC_LRCLK;
  2185. dev_dbg(codec->dev, "AIF2 using split LRCLK\n");
  2186. }
  2187. break;
  2188. default:
  2189. return -EINVAL;
  2190. }
  2191. bclk_rate = params_rate(params) * 2;
  2192. switch (params_format(params)) {
  2193. case SNDRV_PCM_FORMAT_S16_LE:
  2194. bclk_rate *= 16;
  2195. break;
  2196. case SNDRV_PCM_FORMAT_S20_3LE:
  2197. bclk_rate *= 20;
  2198. aif1 |= 0x20;
  2199. break;
  2200. case SNDRV_PCM_FORMAT_S24_LE:
  2201. bclk_rate *= 24;
  2202. aif1 |= 0x40;
  2203. break;
  2204. case SNDRV_PCM_FORMAT_S32_LE:
  2205. bclk_rate *= 32;
  2206. aif1 |= 0x60;
  2207. break;
  2208. default:
  2209. return -EINVAL;
  2210. }
  2211. /* Try to find an appropriate sample rate; look for an exact match. */
  2212. for (i = 0; i < ARRAY_SIZE(srs); i++)
  2213. if (srs[i].rate == params_rate(params))
  2214. break;
  2215. if (i == ARRAY_SIZE(srs))
  2216. return -EINVAL;
  2217. rate_val |= srs[i].val << WM8994_AIF1_SR_SHIFT;
  2218. dev_dbg(dai->dev, "Sample rate is %dHz\n", srs[i].rate);
  2219. dev_dbg(dai->dev, "AIF%dCLK is %dHz, target BCLK %dHz\n",
  2220. dai->id, wm8994->aifclk[id], bclk_rate);
  2221. if (params_channels(params) == 1 &&
  2222. (snd_soc_read(codec, aif1_reg) & 0x18) == 0x18)
  2223. aif2 |= WM8994_AIF1_MONO;
  2224. if (wm8994->aifclk[id] == 0) {
  2225. dev_err(dai->dev, "AIF%dCLK not configured\n", dai->id);
  2226. return -EINVAL;
  2227. }
  2228. /* AIFCLK/fs ratio; look for a close match in either direction */
  2229. best = 0;
  2230. best_val = abs((fs_ratios[0] * params_rate(params))
  2231. - wm8994->aifclk[id]);
  2232. for (i = 1; i < ARRAY_SIZE(fs_ratios); i++) {
  2233. cur_val = abs((fs_ratios[i] * params_rate(params))
  2234. - wm8994->aifclk[id]);
  2235. if (cur_val >= best_val)
  2236. continue;
  2237. best = i;
  2238. best_val = cur_val;
  2239. }
  2240. dev_dbg(dai->dev, "Selected AIF%dCLK/fs = %d\n",
  2241. dai->id, fs_ratios[best]);
  2242. rate_val |= best;
  2243. /* We may not get quite the right frequency if using
  2244. * approximate clocks so look for the closest match that is
  2245. * higher than the target (we need to ensure that there enough
  2246. * BCLKs to clock out the samples).
  2247. */
  2248. best = 0;
  2249. for (i = 0; i < ARRAY_SIZE(bclk_divs); i++) {
  2250. cur_val = (wm8994->aifclk[id] * 10 / bclk_divs[i]) - bclk_rate;
  2251. if (cur_val < 0) /* BCLK table is sorted */
  2252. break;
  2253. best = i;
  2254. }
  2255. bclk_rate = wm8994->aifclk[id] * 10 / bclk_divs[best];
  2256. dev_dbg(dai->dev, "Using BCLK_DIV %d for actual BCLK %dHz\n",
  2257. bclk_divs[best], bclk_rate);
  2258. bclk |= best << WM8994_AIF1_BCLK_DIV_SHIFT;
  2259. lrclk = bclk_rate / params_rate(params);
  2260. if (!lrclk) {
  2261. dev_err(dai->dev, "Unable to generate LRCLK from %dHz BCLK\n",
  2262. bclk_rate);
  2263. return -EINVAL;
  2264. }
  2265. dev_dbg(dai->dev, "Using LRCLK rate %d for actual LRCLK %dHz\n",
  2266. lrclk, bclk_rate / lrclk);
  2267. snd_soc_update_bits(codec, aif1_reg, WM8994_AIF1_WL_MASK, aif1);
  2268. snd_soc_update_bits(codec, aif2_reg, WM8994_AIF1_MONO, aif2);
  2269. snd_soc_update_bits(codec, bclk_reg, WM8994_AIF1_BCLK_DIV_MASK, bclk);
  2270. snd_soc_update_bits(codec, lrclk_reg, WM8994_AIF1DAC_RATE_MASK,
  2271. lrclk);
  2272. snd_soc_update_bits(codec, rate_reg, WM8994_AIF1_SR_MASK |
  2273. WM8994_AIF1CLK_RATE_MASK, rate_val);
  2274. if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK) {
  2275. switch (dai->id) {
  2276. case 1:
  2277. wm8994->dac_rates[0] = params_rate(params);
  2278. wm8994_set_retune_mobile(codec, 0);
  2279. wm8994_set_retune_mobile(codec, 1);
  2280. break;
  2281. case 2:
  2282. wm8994->dac_rates[1] = params_rate(params);
  2283. wm8994_set_retune_mobile(codec, 2);
  2284. break;
  2285. }
  2286. }
  2287. return 0;
  2288. }
  2289. static int wm8994_aif3_hw_params(struct snd_pcm_substream *substream,
  2290. struct snd_pcm_hw_params *params,
  2291. struct snd_soc_dai *dai)
  2292. {
  2293. struct snd_soc_codec *codec = dai->codec;
  2294. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  2295. struct wm8994 *control = wm8994->wm8994;
  2296. int aif1_reg;
  2297. int aif1 = 0;
  2298. switch (dai->id) {
  2299. case 3:
  2300. switch (control->type) {
  2301. case WM1811:
  2302. case WM8958:
  2303. aif1_reg = WM8958_AIF3_CONTROL_1;
  2304. break;
  2305. default:
  2306. return 0;
  2307. }
  2308. default:
  2309. return 0;
  2310. }
  2311. switch (params_format(params)) {
  2312. case SNDRV_PCM_FORMAT_S16_LE:
  2313. break;
  2314. case SNDRV_PCM_FORMAT_S20_3LE:
  2315. aif1 |= 0x20;
  2316. break;
  2317. case SNDRV_PCM_FORMAT_S24_LE:
  2318. aif1 |= 0x40;
  2319. break;
  2320. case SNDRV_PCM_FORMAT_S32_LE:
  2321. aif1 |= 0x60;
  2322. break;
  2323. default:
  2324. return -EINVAL;
  2325. }
  2326. return snd_soc_update_bits(codec, aif1_reg, WM8994_AIF1_WL_MASK, aif1);
  2327. }
  2328. static void wm8994_aif_shutdown(struct snd_pcm_substream *substream,
  2329. struct snd_soc_dai *dai)
  2330. {
  2331. struct snd_soc_codec *codec = dai->codec;
  2332. int rate_reg = 0;
  2333. switch (dai->id) {
  2334. case 1:
  2335. rate_reg = WM8994_AIF1_RATE;
  2336. break;
  2337. case 2:
  2338. rate_reg = WM8994_AIF2_RATE;
  2339. break;
  2340. default:
  2341. break;
  2342. }
  2343. /* If the DAI is idle then configure the divider tree for the
  2344. * lowest output rate to save a little power if the clock is
  2345. * still active (eg, because it is system clock).
  2346. */
  2347. if (rate_reg && !dai->playback_active && !dai->capture_active)
  2348. snd_soc_update_bits(codec, rate_reg,
  2349. WM8994_AIF1_SR_MASK |
  2350. WM8994_AIF1CLK_RATE_MASK, 0x9);
  2351. }
  2352. static int wm8994_aif_mute(struct snd_soc_dai *codec_dai, int mute)
  2353. {
  2354. struct snd_soc_codec *codec = codec_dai->codec;
  2355. int mute_reg;
  2356. int reg;
  2357. switch (codec_dai->id) {
  2358. case 1:
  2359. mute_reg = WM8994_AIF1_DAC1_FILTERS_1;
  2360. break;
  2361. case 2:
  2362. mute_reg = WM8994_AIF2_DAC_FILTERS_1;
  2363. break;
  2364. default:
  2365. return -EINVAL;
  2366. }
  2367. if (mute)
  2368. reg = WM8994_AIF1DAC1_MUTE;
  2369. else
  2370. reg = 0;
  2371. snd_soc_update_bits(codec, mute_reg, WM8994_AIF1DAC1_MUTE, reg);
  2372. return 0;
  2373. }
  2374. static int wm8994_set_tristate(struct snd_soc_dai *codec_dai, int tristate)
  2375. {
  2376. struct snd_soc_codec *codec = codec_dai->codec;
  2377. int reg, val, mask;
  2378. switch (codec_dai->id) {
  2379. case 1:
  2380. reg = WM8994_AIF1_MASTER_SLAVE;
  2381. mask = WM8994_AIF1_TRI;
  2382. break;
  2383. case 2:
  2384. reg = WM8994_AIF2_MASTER_SLAVE;
  2385. mask = WM8994_AIF2_TRI;
  2386. break;
  2387. case 3:
  2388. reg = WM8994_POWER_MANAGEMENT_6;
  2389. mask = WM8994_AIF3_TRI;
  2390. break;
  2391. default:
  2392. return -EINVAL;
  2393. }
  2394. if (tristate)
  2395. val = mask;
  2396. else
  2397. val = 0;
  2398. return snd_soc_update_bits(codec, reg, mask, val);
  2399. }
  2400. static int wm8994_aif2_probe(struct snd_soc_dai *dai)
  2401. {
  2402. struct snd_soc_codec *codec = dai->codec;
  2403. /* Disable the pulls on the AIF if we're using it to save power. */
  2404. snd_soc_update_bits(codec, WM8994_GPIO_3,
  2405. WM8994_GPN_PU | WM8994_GPN_PD, 0);
  2406. snd_soc_update_bits(codec, WM8994_GPIO_4,
  2407. WM8994_GPN_PU | WM8994_GPN_PD, 0);
  2408. snd_soc_update_bits(codec, WM8994_GPIO_5,
  2409. WM8994_GPN_PU | WM8994_GPN_PD, 0);
  2410. return 0;
  2411. }
  2412. #define WM8994_RATES SNDRV_PCM_RATE_8000_96000
  2413. #define WM8994_FORMATS (SNDRV_PCM_FMTBIT_S16_LE | SNDRV_PCM_FMTBIT_S20_3LE |\
  2414. SNDRV_PCM_FMTBIT_S24_LE | SNDRV_PCM_FMTBIT_S32_LE)
  2415. static const struct snd_soc_dai_ops wm8994_aif1_dai_ops = {
  2416. .set_sysclk = wm8994_set_dai_sysclk,
  2417. .set_fmt = wm8994_set_dai_fmt,
  2418. .hw_params = wm8994_hw_params,
  2419. .shutdown = wm8994_aif_shutdown,
  2420. .digital_mute = wm8994_aif_mute,
  2421. .set_pll = wm8994_set_fll,
  2422. .set_tristate = wm8994_set_tristate,
  2423. };
  2424. static const struct snd_soc_dai_ops wm8994_aif2_dai_ops = {
  2425. .set_sysclk = wm8994_set_dai_sysclk,
  2426. .set_fmt = wm8994_set_dai_fmt,
  2427. .hw_params = wm8994_hw_params,
  2428. .shutdown = wm8994_aif_shutdown,
  2429. .digital_mute = wm8994_aif_mute,
  2430. .set_pll = wm8994_set_fll,
  2431. .set_tristate = wm8994_set_tristate,
  2432. };
  2433. static const struct snd_soc_dai_ops wm8994_aif3_dai_ops = {
  2434. .hw_params = wm8994_aif3_hw_params,
  2435. .set_tristate = wm8994_set_tristate,
  2436. };
  2437. static struct snd_soc_dai_driver wm8994_dai[] = {
  2438. {
  2439. .name = "wm8994-aif1",
  2440. .id = 1,
  2441. .playback = {
  2442. .stream_name = "AIF1 Playback",
  2443. .channels_min = 1,
  2444. .channels_max = 2,
  2445. .rates = WM8994_RATES,
  2446. .formats = WM8994_FORMATS,
  2447. .sig_bits = 24,
  2448. },
  2449. .capture = {
  2450. .stream_name = "AIF1 Capture",
  2451. .channels_min = 1,
  2452. .channels_max = 2,
  2453. .rates = WM8994_RATES,
  2454. .formats = WM8994_FORMATS,
  2455. .sig_bits = 24,
  2456. },
  2457. .ops = &wm8994_aif1_dai_ops,
  2458. },
  2459. {
  2460. .name = "wm8994-aif2",
  2461. .id = 2,
  2462. .playback = {
  2463. .stream_name = "AIF2 Playback",
  2464. .channels_min = 1,
  2465. .channels_max = 2,
  2466. .rates = WM8994_RATES,
  2467. .formats = WM8994_FORMATS,
  2468. .sig_bits = 24,
  2469. },
  2470. .capture = {
  2471. .stream_name = "AIF2 Capture",
  2472. .channels_min = 1,
  2473. .channels_max = 2,
  2474. .rates = WM8994_RATES,
  2475. .formats = WM8994_FORMATS,
  2476. .sig_bits = 24,
  2477. },
  2478. .probe = wm8994_aif2_probe,
  2479. .ops = &wm8994_aif2_dai_ops,
  2480. },
  2481. {
  2482. .name = "wm8994-aif3",
  2483. .id = 3,
  2484. .playback = {
  2485. .stream_name = "AIF3 Playback",
  2486. .channels_min = 1,
  2487. .channels_max = 2,
  2488. .rates = WM8994_RATES,
  2489. .formats = WM8994_FORMATS,
  2490. .sig_bits = 24,
  2491. },
  2492. .capture = {
  2493. .stream_name = "AIF3 Capture",
  2494. .channels_min = 1,
  2495. .channels_max = 2,
  2496. .rates = WM8994_RATES,
  2497. .formats = WM8994_FORMATS,
  2498. .sig_bits = 24,
  2499. },
  2500. .ops = &wm8994_aif3_dai_ops,
  2501. }
  2502. };
  2503. #ifdef CONFIG_PM
  2504. static int wm8994_codec_suspend(struct snd_soc_codec *codec)
  2505. {
  2506. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  2507. struct wm8994 *control = wm8994->wm8994;
  2508. int i, ret;
  2509. switch (control->type) {
  2510. case WM8994:
  2511. snd_soc_update_bits(codec, WM8994_MICBIAS, WM8994_MICD_ENA, 0);
  2512. break;
  2513. case WM1811:
  2514. snd_soc_update_bits(codec, WM8994_ANTIPOP_2,
  2515. WM1811_JACKDET_MODE_MASK, 0);
  2516. /* Fall through */
  2517. case WM8958:
  2518. snd_soc_update_bits(codec, WM8958_MIC_DETECT_1,
  2519. WM8958_MICD_ENA, 0);
  2520. break;
  2521. }
  2522. for (i = 0; i < ARRAY_SIZE(wm8994->fll); i++) {
  2523. memcpy(&wm8994->fll_suspend[i], &wm8994->fll[i],
  2524. sizeof(struct wm8994_fll_config));
  2525. ret = _wm8994_set_fll(codec, i + 1, 0, 0, 0);
  2526. if (ret < 0)
  2527. dev_warn(codec->dev, "Failed to stop FLL%d: %d\n",
  2528. i + 1, ret);
  2529. }
  2530. wm8994_set_bias_level(codec, SND_SOC_BIAS_OFF);
  2531. return 0;
  2532. }
  2533. static int wm8994_codec_resume(struct snd_soc_codec *codec)
  2534. {
  2535. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  2536. struct wm8994 *control = wm8994->wm8994;
  2537. int i, ret;
  2538. unsigned int val, mask;
  2539. if (wm8994->revision < 4) {
  2540. /* force a HW read */
  2541. ret = regmap_read(control->regmap,
  2542. WM8994_POWER_MANAGEMENT_5, &val);
  2543. /* modify the cache only */
  2544. codec->cache_only = 1;
  2545. mask = WM8994_DAC1R_ENA | WM8994_DAC1L_ENA |
  2546. WM8994_DAC2R_ENA | WM8994_DAC2L_ENA;
  2547. val &= mask;
  2548. snd_soc_update_bits(codec, WM8994_POWER_MANAGEMENT_5,
  2549. mask, val);
  2550. codec->cache_only = 0;
  2551. }
  2552. for (i = 0; i < ARRAY_SIZE(wm8994->fll); i++) {
  2553. if (!wm8994->fll_suspend[i].out)
  2554. continue;
  2555. ret = _wm8994_set_fll(codec, i + 1,
  2556. wm8994->fll_suspend[i].src,
  2557. wm8994->fll_suspend[i].in,
  2558. wm8994->fll_suspend[i].out);
  2559. if (ret < 0)
  2560. dev_warn(codec->dev, "Failed to restore FLL%d: %d\n",
  2561. i + 1, ret);
  2562. }
  2563. switch (control->type) {
  2564. case WM8994:
  2565. if (wm8994->micdet[0].jack || wm8994->micdet[1].jack)
  2566. snd_soc_update_bits(codec, WM8994_MICBIAS,
  2567. WM8994_MICD_ENA, WM8994_MICD_ENA);
  2568. break;
  2569. case WM1811:
  2570. if (wm8994->jackdet && wm8994->jack_cb) {
  2571. /* Restart from idle */
  2572. snd_soc_update_bits(codec, WM8994_ANTIPOP_2,
  2573. WM1811_JACKDET_MODE_MASK,
  2574. WM1811_JACKDET_MODE_JACK);
  2575. break;
  2576. }
  2577. break;
  2578. case WM8958:
  2579. if (wm8994->jack_cb)
  2580. snd_soc_update_bits(codec, WM8958_MIC_DETECT_1,
  2581. WM8958_MICD_ENA, WM8958_MICD_ENA);
  2582. break;
  2583. }
  2584. return 0;
  2585. }
  2586. #else
  2587. #define wm8994_codec_suspend NULL
  2588. #define wm8994_codec_resume NULL
  2589. #endif
  2590. static void wm8994_handle_retune_mobile_pdata(struct wm8994_priv *wm8994)
  2591. {
  2592. struct snd_soc_codec *codec = wm8994->codec;
  2593. struct wm8994_pdata *pdata = wm8994->pdata;
  2594. struct snd_kcontrol_new controls[] = {
  2595. SOC_ENUM_EXT("AIF1.1 EQ Mode",
  2596. wm8994->retune_mobile_enum,
  2597. wm8994_get_retune_mobile_enum,
  2598. wm8994_put_retune_mobile_enum),
  2599. SOC_ENUM_EXT("AIF1.2 EQ Mode",
  2600. wm8994->retune_mobile_enum,
  2601. wm8994_get_retune_mobile_enum,
  2602. wm8994_put_retune_mobile_enum),
  2603. SOC_ENUM_EXT("AIF2 EQ Mode",
  2604. wm8994->retune_mobile_enum,
  2605. wm8994_get_retune_mobile_enum,
  2606. wm8994_put_retune_mobile_enum),
  2607. };
  2608. int ret, i, j;
  2609. const char **t;
  2610. /* We need an array of texts for the enum API but the number
  2611. * of texts is likely to be less than the number of
  2612. * configurations due to the sample rate dependency of the
  2613. * configurations. */
  2614. wm8994->num_retune_mobile_texts = 0;
  2615. wm8994->retune_mobile_texts = NULL;
  2616. for (i = 0; i < pdata->num_retune_mobile_cfgs; i++) {
  2617. for (j = 0; j < wm8994->num_retune_mobile_texts; j++) {
  2618. if (strcmp(pdata->retune_mobile_cfgs[i].name,
  2619. wm8994->retune_mobile_texts[j]) == 0)
  2620. break;
  2621. }
  2622. if (j != wm8994->num_retune_mobile_texts)
  2623. continue;
  2624. /* Expand the array... */
  2625. t = krealloc(wm8994->retune_mobile_texts,
  2626. sizeof(char *) *
  2627. (wm8994->num_retune_mobile_texts + 1),
  2628. GFP_KERNEL);
  2629. if (t == NULL)
  2630. continue;
  2631. /* ...store the new entry... */
  2632. t[wm8994->num_retune_mobile_texts] =
  2633. pdata->retune_mobile_cfgs[i].name;
  2634. /* ...and remember the new version. */
  2635. wm8994->num_retune_mobile_texts++;
  2636. wm8994->retune_mobile_texts = t;
  2637. }
  2638. dev_dbg(codec->dev, "Allocated %d unique ReTune Mobile names\n",
  2639. wm8994->num_retune_mobile_texts);
  2640. wm8994->retune_mobile_enum.max = wm8994->num_retune_mobile_texts;
  2641. wm8994->retune_mobile_enum.texts = wm8994->retune_mobile_texts;
  2642. ret = snd_soc_add_codec_controls(wm8994->codec, controls,
  2643. ARRAY_SIZE(controls));
  2644. if (ret != 0)
  2645. dev_err(wm8994->codec->dev,
  2646. "Failed to add ReTune Mobile controls: %d\n", ret);
  2647. }
  2648. static void wm8994_handle_pdata(struct wm8994_priv *wm8994)
  2649. {
  2650. struct snd_soc_codec *codec = wm8994->codec;
  2651. struct wm8994_pdata *pdata = wm8994->pdata;
  2652. int ret, i;
  2653. if (!pdata)
  2654. return;
  2655. wm_hubs_handle_analogue_pdata(codec, pdata->lineout1_diff,
  2656. pdata->lineout2_diff,
  2657. pdata->lineout1fb,
  2658. pdata->lineout2fb,
  2659. pdata->jd_scthr,
  2660. pdata->jd_thr,
  2661. pdata->micbias1_lvl,
  2662. pdata->micbias2_lvl);
  2663. dev_dbg(codec->dev, "%d DRC configurations\n", pdata->num_drc_cfgs);
  2664. if (pdata->num_drc_cfgs) {
  2665. struct snd_kcontrol_new controls[] = {
  2666. SOC_ENUM_EXT("AIF1DRC1 Mode", wm8994->drc_enum,
  2667. wm8994_get_drc_enum, wm8994_put_drc_enum),
  2668. SOC_ENUM_EXT("AIF1DRC2 Mode", wm8994->drc_enum,
  2669. wm8994_get_drc_enum, wm8994_put_drc_enum),
  2670. SOC_ENUM_EXT("AIF2DRC Mode", wm8994->drc_enum,
  2671. wm8994_get_drc_enum, wm8994_put_drc_enum),
  2672. };
  2673. /* We need an array of texts for the enum API */
  2674. wm8994->drc_texts = devm_kzalloc(wm8994->codec->dev,
  2675. sizeof(char *) * pdata->num_drc_cfgs, GFP_KERNEL);
  2676. if (!wm8994->drc_texts) {
  2677. dev_err(wm8994->codec->dev,
  2678. "Failed to allocate %d DRC config texts\n",
  2679. pdata->num_drc_cfgs);
  2680. return;
  2681. }
  2682. for (i = 0; i < pdata->num_drc_cfgs; i++)
  2683. wm8994->drc_texts[i] = pdata->drc_cfgs[i].name;
  2684. wm8994->drc_enum.max = pdata->num_drc_cfgs;
  2685. wm8994->drc_enum.texts = wm8994->drc_texts;
  2686. ret = snd_soc_add_codec_controls(wm8994->codec, controls,
  2687. ARRAY_SIZE(controls));
  2688. if (ret != 0)
  2689. dev_err(wm8994->codec->dev,
  2690. "Failed to add DRC mode controls: %d\n", ret);
  2691. for (i = 0; i < WM8994_NUM_DRC; i++)
  2692. wm8994_set_drc(codec, i);
  2693. }
  2694. dev_dbg(codec->dev, "%d ReTune Mobile configurations\n",
  2695. pdata->num_retune_mobile_cfgs);
  2696. if (pdata->num_retune_mobile_cfgs)
  2697. wm8994_handle_retune_mobile_pdata(wm8994);
  2698. else
  2699. snd_soc_add_codec_controls(wm8994->codec, wm8994_eq_controls,
  2700. ARRAY_SIZE(wm8994_eq_controls));
  2701. for (i = 0; i < ARRAY_SIZE(pdata->micbias); i++) {
  2702. if (pdata->micbias[i]) {
  2703. snd_soc_write(codec, WM8958_MICBIAS1 + i,
  2704. pdata->micbias[i] & 0xffff);
  2705. }
  2706. }
  2707. }
  2708. /**
  2709. * wm8994_mic_detect - Enable microphone detection via the WM8994 IRQ
  2710. *
  2711. * @codec: WM8994 codec
  2712. * @jack: jack to report detection events on
  2713. * @micbias: microphone bias to detect on
  2714. *
  2715. * Enable microphone detection via IRQ on the WM8994. If GPIOs are
  2716. * being used to bring out signals to the processor then only platform
  2717. * data configuration is needed for WM8994 and processor GPIOs should
  2718. * be configured using snd_soc_jack_add_gpios() instead.
  2719. *
  2720. * Configuration of detection levels is available via the micbias1_lvl
  2721. * and micbias2_lvl platform data members.
  2722. */
  2723. int wm8994_mic_detect(struct snd_soc_codec *codec, struct snd_soc_jack *jack,
  2724. int micbias)
  2725. {
  2726. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  2727. struct wm8994_micdet *micdet;
  2728. struct wm8994 *control = wm8994->wm8994;
  2729. int reg, ret;
  2730. if (control->type != WM8994) {
  2731. dev_warn(codec->dev, "Not a WM8994\n");
  2732. return -EINVAL;
  2733. }
  2734. switch (micbias) {
  2735. case 1:
  2736. micdet = &wm8994->micdet[0];
  2737. if (jack)
  2738. ret = snd_soc_dapm_force_enable_pin(&codec->dapm,
  2739. "MICBIAS1");
  2740. else
  2741. ret = snd_soc_dapm_disable_pin(&codec->dapm,
  2742. "MICBIAS1");
  2743. break;
  2744. case 2:
  2745. micdet = &wm8994->micdet[1];
  2746. if (jack)
  2747. ret = snd_soc_dapm_force_enable_pin(&codec->dapm,
  2748. "MICBIAS1");
  2749. else
  2750. ret = snd_soc_dapm_disable_pin(&codec->dapm,
  2751. "MICBIAS1");
  2752. break;
  2753. default:
  2754. dev_warn(codec->dev, "Invalid MICBIAS %d\n", micbias);
  2755. return -EINVAL;
  2756. }
  2757. if (ret != 0)
  2758. dev_warn(codec->dev, "Failed to configure MICBIAS%d: %d\n",
  2759. micbias, ret);
  2760. dev_dbg(codec->dev, "Configuring microphone detection on %d %p\n",
  2761. micbias, jack);
  2762. /* Store the configuration */
  2763. micdet->jack = jack;
  2764. micdet->detecting = true;
  2765. /* If either of the jacks is set up then enable detection */
  2766. if (wm8994->micdet[0].jack || wm8994->micdet[1].jack)
  2767. reg = WM8994_MICD_ENA;
  2768. else
  2769. reg = 0;
  2770. snd_soc_update_bits(codec, WM8994_MICBIAS, WM8994_MICD_ENA, reg);
  2771. snd_soc_dapm_sync(&codec->dapm);
  2772. return 0;
  2773. }
  2774. EXPORT_SYMBOL_GPL(wm8994_mic_detect);
  2775. static irqreturn_t wm8994_mic_irq(int irq, void *data)
  2776. {
  2777. struct wm8994_priv *priv = data;
  2778. struct snd_soc_codec *codec = priv->codec;
  2779. int reg;
  2780. int report;
  2781. #ifndef CONFIG_SND_SOC_WM8994_MODULE
  2782. trace_snd_soc_jack_irq(dev_name(codec->dev));
  2783. #endif
  2784. reg = snd_soc_read(codec, WM8994_INTERRUPT_RAW_STATUS_2);
  2785. if (reg < 0) {
  2786. dev_err(codec->dev, "Failed to read microphone status: %d\n",
  2787. reg);
  2788. return IRQ_HANDLED;
  2789. }
  2790. dev_dbg(codec->dev, "Microphone status: %x\n", reg);
  2791. report = 0;
  2792. if (reg & WM8994_MIC1_DET_STS) {
  2793. if (priv->micdet[0].detecting)
  2794. report = SND_JACK_HEADSET;
  2795. }
  2796. if (reg & WM8994_MIC1_SHRT_STS) {
  2797. if (priv->micdet[0].detecting)
  2798. report = SND_JACK_HEADPHONE;
  2799. else
  2800. report |= SND_JACK_BTN_0;
  2801. }
  2802. if (report)
  2803. priv->micdet[0].detecting = false;
  2804. else
  2805. priv->micdet[0].detecting = true;
  2806. snd_soc_jack_report(priv->micdet[0].jack, report,
  2807. SND_JACK_HEADSET | SND_JACK_BTN_0);
  2808. report = 0;
  2809. if (reg & WM8994_MIC2_DET_STS) {
  2810. if (priv->micdet[1].detecting)
  2811. report = SND_JACK_HEADSET;
  2812. }
  2813. if (reg & WM8994_MIC2_SHRT_STS) {
  2814. if (priv->micdet[1].detecting)
  2815. report = SND_JACK_HEADPHONE;
  2816. else
  2817. report |= SND_JACK_BTN_0;
  2818. }
  2819. if (report)
  2820. priv->micdet[1].detecting = false;
  2821. else
  2822. priv->micdet[1].detecting = true;
  2823. snd_soc_jack_report(priv->micdet[1].jack, report,
  2824. SND_JACK_HEADSET | SND_JACK_BTN_0);
  2825. return IRQ_HANDLED;
  2826. }
  2827. /* Default microphone detection handler for WM8958 - the user can
  2828. * override this if they wish.
  2829. */
  2830. static void wm8958_default_micdet(u16 status, void *data)
  2831. {
  2832. struct snd_soc_codec *codec = data;
  2833. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  2834. int report;
  2835. dev_dbg(codec->dev, "MICDET %x\n", status);
  2836. /* Either nothing present or just starting detection */
  2837. if (!(status & WM8958_MICD_STS)) {
  2838. if (!wm8994->jackdet) {
  2839. /* If nothing present then clear our statuses */
  2840. dev_dbg(codec->dev, "Detected open circuit\n");
  2841. wm8994->jack_mic = false;
  2842. wm8994->mic_detecting = true;
  2843. wm8958_micd_set_rate(codec);
  2844. snd_soc_jack_report(wm8994->micdet[0].jack, 0,
  2845. wm8994->btn_mask |
  2846. SND_JACK_HEADSET);
  2847. }
  2848. return;
  2849. }
  2850. /* If the measurement is showing a high impedence we've got a
  2851. * microphone.
  2852. */
  2853. if (wm8994->mic_detecting && (status & 0x600)) {
  2854. dev_dbg(codec->dev, "Detected microphone\n");
  2855. wm8994->mic_detecting = false;
  2856. wm8994->jack_mic = true;
  2857. wm8958_micd_set_rate(codec);
  2858. snd_soc_jack_report(wm8994->micdet[0].jack, SND_JACK_HEADSET,
  2859. SND_JACK_HEADSET);
  2860. }
  2861. if (wm8994->mic_detecting && status & 0xfc) {
  2862. dev_dbg(codec->dev, "Detected headphone\n");
  2863. wm8994->mic_detecting = false;
  2864. wm8958_micd_set_rate(codec);
  2865. snd_soc_jack_report(wm8994->micdet[0].jack, SND_JACK_HEADPHONE,
  2866. SND_JACK_HEADSET);
  2867. /* If we have jackdet that will detect removal */
  2868. if (wm8994->jackdet) {
  2869. mutex_lock(&wm8994->accdet_lock);
  2870. snd_soc_update_bits(codec, WM8958_MIC_DETECT_1,
  2871. WM8958_MICD_ENA, 0);
  2872. wm1811_jackdet_set_mode(codec,
  2873. WM1811_JACKDET_MODE_JACK);
  2874. mutex_unlock(&wm8994->accdet_lock);
  2875. if (wm8994->pdata->jd_ext_cap) {
  2876. mutex_lock(&codec->mutex);
  2877. snd_soc_dapm_disable_pin(&codec->dapm,
  2878. "MICBIAS2");
  2879. snd_soc_dapm_sync(&codec->dapm);
  2880. mutex_unlock(&codec->mutex);
  2881. }
  2882. }
  2883. }
  2884. /* Report short circuit as a button */
  2885. if (wm8994->jack_mic) {
  2886. report = 0;
  2887. if (status & 0x4)
  2888. report |= SND_JACK_BTN_0;
  2889. if (status & 0x8)
  2890. report |= SND_JACK_BTN_1;
  2891. if (status & 0x10)
  2892. report |= SND_JACK_BTN_2;
  2893. if (status & 0x20)
  2894. report |= SND_JACK_BTN_3;
  2895. if (status & 0x40)
  2896. report |= SND_JACK_BTN_4;
  2897. if (status & 0x80)
  2898. report |= SND_JACK_BTN_5;
  2899. snd_soc_jack_report(wm8994->micdet[0].jack, report,
  2900. wm8994->btn_mask);
  2901. }
  2902. }
  2903. static irqreturn_t wm1811_jackdet_irq(int irq, void *data)
  2904. {
  2905. struct wm8994_priv *wm8994 = data;
  2906. struct snd_soc_codec *codec = wm8994->codec;
  2907. int reg;
  2908. bool present;
  2909. mutex_lock(&wm8994->accdet_lock);
  2910. reg = snd_soc_read(codec, WM1811_JACKDET_CTRL);
  2911. if (reg < 0) {
  2912. dev_err(codec->dev, "Failed to read jack status: %d\n", reg);
  2913. mutex_unlock(&wm8994->accdet_lock);
  2914. return IRQ_NONE;
  2915. }
  2916. dev_dbg(codec->dev, "JACKDET %x\n", reg);
  2917. present = reg & WM1811_JACKDET_LVL;
  2918. if (present) {
  2919. dev_dbg(codec->dev, "Jack detected\n");
  2920. snd_soc_update_bits(codec, WM8958_MICBIAS2,
  2921. WM8958_MICB2_DISCH, 0);
  2922. /* Disable debounce while inserted */
  2923. snd_soc_update_bits(codec, WM1811_JACKDET_CTRL,
  2924. WM1811_JACKDET_DB, 0);
  2925. /*
  2926. * Start off measument of microphone impedence to find
  2927. * out what's actually there.
  2928. */
  2929. wm8994->mic_detecting = true;
  2930. wm1811_jackdet_set_mode(codec, WM1811_JACKDET_MODE_MIC);
  2931. snd_soc_update_bits(codec, WM8958_MIC_DETECT_1,
  2932. WM8958_MICD_ENA, WM8958_MICD_ENA);
  2933. } else {
  2934. dev_dbg(codec->dev, "Jack not detected\n");
  2935. snd_soc_update_bits(codec, WM8958_MICBIAS2,
  2936. WM8958_MICB2_DISCH, WM8958_MICB2_DISCH);
  2937. /* Enable debounce while removed */
  2938. snd_soc_update_bits(codec, WM1811_JACKDET_CTRL,
  2939. WM1811_JACKDET_DB, WM1811_JACKDET_DB);
  2940. wm8994->mic_detecting = false;
  2941. wm8994->jack_mic = false;
  2942. snd_soc_update_bits(codec, WM8958_MIC_DETECT_1,
  2943. WM8958_MICD_ENA, 0);
  2944. wm1811_jackdet_set_mode(codec, WM1811_JACKDET_MODE_JACK);
  2945. }
  2946. mutex_unlock(&wm8994->accdet_lock);
  2947. /* If required for an external cap force MICBIAS on */
  2948. if (wm8994->pdata->jd_ext_cap) {
  2949. mutex_lock(&codec->mutex);
  2950. if (present)
  2951. snd_soc_dapm_force_enable_pin(&codec->dapm,
  2952. "MICBIAS2");
  2953. else
  2954. snd_soc_dapm_disable_pin(&codec->dapm, "MICBIAS2");
  2955. snd_soc_dapm_sync(&codec->dapm);
  2956. mutex_unlock(&codec->mutex);
  2957. }
  2958. if (present)
  2959. snd_soc_jack_report(wm8994->micdet[0].jack,
  2960. SND_JACK_MECHANICAL, SND_JACK_MECHANICAL);
  2961. else
  2962. snd_soc_jack_report(wm8994->micdet[0].jack, 0,
  2963. SND_JACK_MECHANICAL | SND_JACK_HEADSET |
  2964. wm8994->btn_mask);
  2965. return IRQ_HANDLED;
  2966. }
  2967. /**
  2968. * wm8958_mic_detect - Enable microphone detection via the WM8958 IRQ
  2969. *
  2970. * @codec: WM8958 codec
  2971. * @jack: jack to report detection events on
  2972. *
  2973. * Enable microphone detection functionality for the WM8958. By
  2974. * default simple detection which supports the detection of up to 6
  2975. * buttons plus video and microphone functionality is supported.
  2976. *
  2977. * The WM8958 has an advanced jack detection facility which is able to
  2978. * support complex accessory detection, especially when used in
  2979. * conjunction with external circuitry. In order to provide maximum
  2980. * flexiblity a callback is provided which allows a completely custom
  2981. * detection algorithm.
  2982. */
  2983. int wm8958_mic_detect(struct snd_soc_codec *codec, struct snd_soc_jack *jack,
  2984. wm8958_micdet_cb cb, void *cb_data)
  2985. {
  2986. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  2987. struct wm8994 *control = wm8994->wm8994;
  2988. u16 micd_lvl_sel;
  2989. switch (control->type) {
  2990. case WM1811:
  2991. case WM8958:
  2992. break;
  2993. default:
  2994. return -EINVAL;
  2995. }
  2996. if (jack) {
  2997. if (!cb) {
  2998. dev_dbg(codec->dev, "Using default micdet callback\n");
  2999. cb = wm8958_default_micdet;
  3000. cb_data = codec;
  3001. }
  3002. snd_soc_dapm_force_enable_pin(&codec->dapm, "CLK_SYS");
  3003. snd_soc_dapm_sync(&codec->dapm);
  3004. wm8994->micdet[0].jack = jack;
  3005. wm8994->jack_cb = cb;
  3006. wm8994->jack_cb_data = cb_data;
  3007. wm8994->mic_detecting = true;
  3008. wm8994->jack_mic = false;
  3009. wm8958_micd_set_rate(codec);
  3010. /* Detect microphones and short circuits by default */
  3011. if (wm8994->pdata->micd_lvl_sel)
  3012. micd_lvl_sel = wm8994->pdata->micd_lvl_sel;
  3013. else
  3014. micd_lvl_sel = 0x41;
  3015. wm8994->btn_mask = SND_JACK_BTN_0 | SND_JACK_BTN_1 |
  3016. SND_JACK_BTN_2 | SND_JACK_BTN_3 |
  3017. SND_JACK_BTN_4 | SND_JACK_BTN_5;
  3018. snd_soc_update_bits(codec, WM8958_MIC_DETECT_2,
  3019. WM8958_MICD_LVL_SEL_MASK, micd_lvl_sel);
  3020. WARN_ON(codec->dapm.bias_level > SND_SOC_BIAS_STANDBY);
  3021. /*
  3022. * If we can use jack detection start off with that,
  3023. * otherwise jump straight to microphone detection.
  3024. */
  3025. if (wm8994->jackdet) {
  3026. snd_soc_update_bits(codec, WM8958_MICBIAS2,
  3027. WM8958_MICB2_DISCH,
  3028. WM8958_MICB2_DISCH);
  3029. snd_soc_update_bits(codec, WM8994_LDO_1,
  3030. WM8994_LDO1_DISCH, 0);
  3031. wm1811_jackdet_set_mode(codec,
  3032. WM1811_JACKDET_MODE_JACK);
  3033. } else {
  3034. snd_soc_update_bits(codec, WM8958_MIC_DETECT_1,
  3035. WM8958_MICD_ENA, WM8958_MICD_ENA);
  3036. }
  3037. } else {
  3038. snd_soc_update_bits(codec, WM8958_MIC_DETECT_1,
  3039. WM8958_MICD_ENA, 0);
  3040. wm1811_jackdet_set_mode(codec, WM1811_JACKDET_MODE_NONE);
  3041. snd_soc_dapm_disable_pin(&codec->dapm, "CLK_SYS");
  3042. snd_soc_dapm_sync(&codec->dapm);
  3043. }
  3044. return 0;
  3045. }
  3046. EXPORT_SYMBOL_GPL(wm8958_mic_detect);
  3047. static irqreturn_t wm8958_mic_irq(int irq, void *data)
  3048. {
  3049. struct wm8994_priv *wm8994 = data;
  3050. struct snd_soc_codec *codec = wm8994->codec;
  3051. int reg, count;
  3052. /*
  3053. * Jack detection may have detected a removal simulataneously
  3054. * with an update of the MICDET status; if so it will have
  3055. * stopped detection and we can ignore this interrupt.
  3056. */
  3057. if (!(snd_soc_read(codec, WM8958_MIC_DETECT_1) & WM8958_MICD_ENA))
  3058. return IRQ_HANDLED;
  3059. /* We may occasionally read a detection without an impedence
  3060. * range being provided - if that happens loop again.
  3061. */
  3062. count = 10;
  3063. do {
  3064. reg = snd_soc_read(codec, WM8958_MIC_DETECT_3);
  3065. if (reg < 0) {
  3066. dev_err(codec->dev,
  3067. "Failed to read mic detect status: %d\n",
  3068. reg);
  3069. return IRQ_NONE;
  3070. }
  3071. if (!(reg & WM8958_MICD_VALID)) {
  3072. dev_dbg(codec->dev, "Mic detect data not valid\n");
  3073. goto out;
  3074. }
  3075. if (!(reg & WM8958_MICD_STS) || (reg & WM8958_MICD_LVL_MASK))
  3076. break;
  3077. msleep(1);
  3078. } while (count--);
  3079. if (count == 0)
  3080. dev_warn(codec->dev, "No impedence range reported for jack\n");
  3081. #ifndef CONFIG_SND_SOC_WM8994_MODULE
  3082. trace_snd_soc_jack_irq(dev_name(codec->dev));
  3083. #endif
  3084. if (wm8994->jack_cb)
  3085. wm8994->jack_cb(reg, wm8994->jack_cb_data);
  3086. else
  3087. dev_warn(codec->dev, "Accessory detection with no callback\n");
  3088. out:
  3089. return IRQ_HANDLED;
  3090. }
  3091. static irqreturn_t wm8994_fifo_error(int irq, void *data)
  3092. {
  3093. struct snd_soc_codec *codec = data;
  3094. dev_err(codec->dev, "FIFO error\n");
  3095. return IRQ_HANDLED;
  3096. }
  3097. static irqreturn_t wm8994_temp_warn(int irq, void *data)
  3098. {
  3099. struct snd_soc_codec *codec = data;
  3100. dev_err(codec->dev, "Thermal warning\n");
  3101. return IRQ_HANDLED;
  3102. }
  3103. static irqreturn_t wm8994_temp_shut(int irq, void *data)
  3104. {
  3105. struct snd_soc_codec *codec = data;
  3106. dev_crit(codec->dev, "Thermal shutdown\n");
  3107. return IRQ_HANDLED;
  3108. }
  3109. static int wm8994_codec_probe(struct snd_soc_codec *codec)
  3110. {
  3111. struct wm8994 *control = dev_get_drvdata(codec->dev->parent);
  3112. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  3113. struct snd_soc_dapm_context *dapm = &codec->dapm;
  3114. unsigned int reg;
  3115. int ret, i;
  3116. wm8994->codec = codec;
  3117. codec->control_data = control->regmap;
  3118. snd_soc_codec_set_cache_io(codec, 16, 16, SND_SOC_REGMAP);
  3119. wm8994->codec = codec;
  3120. mutex_init(&wm8994->accdet_lock);
  3121. for (i = 0; i < ARRAY_SIZE(wm8994->fll_locked); i++)
  3122. init_completion(&wm8994->fll_locked[i]);
  3123. if (wm8994->pdata && wm8994->pdata->micdet_irq)
  3124. wm8994->micdet_irq = wm8994->pdata->micdet_irq;
  3125. else if (wm8994->pdata && wm8994->pdata->irq_base)
  3126. wm8994->micdet_irq = wm8994->pdata->irq_base +
  3127. WM8994_IRQ_MIC1_DET;
  3128. pm_runtime_enable(codec->dev);
  3129. pm_runtime_idle(codec->dev);
  3130. /* By default use idle_bias_off, will override for WM8994 */
  3131. codec->dapm.idle_bias_off = 1;
  3132. /* Set revision-specific configuration */
  3133. wm8994->revision = snd_soc_read(codec, WM8994_CHIP_REVISION);
  3134. switch (control->type) {
  3135. case WM8994:
  3136. /* Single ended line outputs should have VMID on. */
  3137. if (!wm8994->pdata->lineout1_diff ||
  3138. !wm8994->pdata->lineout2_diff)
  3139. codec->dapm.idle_bias_off = 0;
  3140. switch (wm8994->revision) {
  3141. case 2:
  3142. case 3:
  3143. wm8994->hubs.dcs_codes_l = -5;
  3144. wm8994->hubs.dcs_codes_r = -5;
  3145. wm8994->hubs.hp_startup_mode = 1;
  3146. wm8994->hubs.dcs_readback_mode = 1;
  3147. wm8994->hubs.series_startup = 1;
  3148. break;
  3149. default:
  3150. wm8994->hubs.dcs_readback_mode = 2;
  3151. break;
  3152. }
  3153. break;
  3154. case WM8958:
  3155. wm8994->hubs.dcs_readback_mode = 1;
  3156. wm8994->hubs.hp_startup_mode = 1;
  3157. break;
  3158. case WM1811:
  3159. wm8994->hubs.dcs_readback_mode = 2;
  3160. wm8994->hubs.no_series_update = 1;
  3161. wm8994->hubs.hp_startup_mode = 1;
  3162. wm8994->hubs.no_cache_class_w = true;
  3163. switch (wm8994->revision) {
  3164. case 0:
  3165. case 1:
  3166. case 2:
  3167. case 3:
  3168. wm8994->hubs.dcs_codes_l = -9;
  3169. wm8994->hubs.dcs_codes_r = -7;
  3170. break;
  3171. default:
  3172. break;
  3173. }
  3174. snd_soc_update_bits(codec, WM8994_ANALOGUE_HP_1,
  3175. WM1811_HPOUT1_ATTN, WM1811_HPOUT1_ATTN);
  3176. break;
  3177. default:
  3178. break;
  3179. }
  3180. wm8994_request_irq(wm8994->wm8994, WM8994_IRQ_FIFOS_ERR,
  3181. wm8994_fifo_error, "FIFO error", codec);
  3182. wm8994_request_irq(wm8994->wm8994, WM8994_IRQ_TEMP_WARN,
  3183. wm8994_temp_warn, "Thermal warning", codec);
  3184. wm8994_request_irq(wm8994->wm8994, WM8994_IRQ_TEMP_SHUT,
  3185. wm8994_temp_shut, "Thermal shutdown", codec);
  3186. ret = wm8994_request_irq(wm8994->wm8994, WM8994_IRQ_DCS_DONE,
  3187. wm_hubs_dcs_done, "DC servo done",
  3188. &wm8994->hubs);
  3189. if (ret == 0)
  3190. wm8994->hubs.dcs_done_irq = true;
  3191. switch (control->type) {
  3192. case WM8994:
  3193. if (wm8994->micdet_irq) {
  3194. ret = request_threaded_irq(wm8994->micdet_irq, NULL,
  3195. wm8994_mic_irq,
  3196. IRQF_TRIGGER_RISING,
  3197. "Mic1 detect",
  3198. wm8994);
  3199. if (ret != 0)
  3200. dev_warn(codec->dev,
  3201. "Failed to request Mic1 detect IRQ: %d\n",
  3202. ret);
  3203. }
  3204. ret = wm8994_request_irq(wm8994->wm8994,
  3205. WM8994_IRQ_MIC1_SHRT,
  3206. wm8994_mic_irq, "Mic 1 short",
  3207. wm8994);
  3208. if (ret != 0)
  3209. dev_warn(codec->dev,
  3210. "Failed to request Mic1 short IRQ: %d\n",
  3211. ret);
  3212. ret = wm8994_request_irq(wm8994->wm8994,
  3213. WM8994_IRQ_MIC2_DET,
  3214. wm8994_mic_irq, "Mic 2 detect",
  3215. wm8994);
  3216. if (ret != 0)
  3217. dev_warn(codec->dev,
  3218. "Failed to request Mic2 detect IRQ: %d\n",
  3219. ret);
  3220. ret = wm8994_request_irq(wm8994->wm8994,
  3221. WM8994_IRQ_MIC2_SHRT,
  3222. wm8994_mic_irq, "Mic 2 short",
  3223. wm8994);
  3224. if (ret != 0)
  3225. dev_warn(codec->dev,
  3226. "Failed to request Mic2 short IRQ: %d\n",
  3227. ret);
  3228. break;
  3229. case WM8958:
  3230. case WM1811:
  3231. if (wm8994->micdet_irq) {
  3232. ret = request_threaded_irq(wm8994->micdet_irq, NULL,
  3233. wm8958_mic_irq,
  3234. IRQF_TRIGGER_RISING,
  3235. "Mic detect",
  3236. wm8994);
  3237. if (ret != 0)
  3238. dev_warn(codec->dev,
  3239. "Failed to request Mic detect IRQ: %d\n",
  3240. ret);
  3241. }
  3242. }
  3243. switch (control->type) {
  3244. case WM1811:
  3245. if (wm8994->revision > 1) {
  3246. ret = wm8994_request_irq(wm8994->wm8994,
  3247. WM8994_IRQ_GPIO(6),
  3248. wm1811_jackdet_irq, "JACKDET",
  3249. wm8994);
  3250. if (ret == 0)
  3251. wm8994->jackdet = true;
  3252. }
  3253. break;
  3254. default:
  3255. break;
  3256. }
  3257. wm8994->fll_locked_irq = true;
  3258. for (i = 0; i < ARRAY_SIZE(wm8994->fll_locked); i++) {
  3259. ret = wm8994_request_irq(wm8994->wm8994,
  3260. WM8994_IRQ_FLL1_LOCK + i,
  3261. wm8994_fll_locked_irq, "FLL lock",
  3262. &wm8994->fll_locked[i]);
  3263. if (ret != 0)
  3264. wm8994->fll_locked_irq = false;
  3265. }
  3266. /* Make sure we can read from the GPIOs if they're inputs */
  3267. pm_runtime_get_sync(codec->dev);
  3268. /* Remember if AIFnLRCLK is configured as a GPIO. This should be
  3269. * configured on init - if a system wants to do this dynamically
  3270. * at runtime we can deal with that then.
  3271. */
  3272. ret = regmap_read(control->regmap, WM8994_GPIO_1, &reg);
  3273. if (ret < 0) {
  3274. dev_err(codec->dev, "Failed to read GPIO1 state: %d\n", ret);
  3275. goto err_irq;
  3276. }
  3277. if ((reg & WM8994_GPN_FN_MASK) != WM8994_GP_FN_PIN_SPECIFIC) {
  3278. wm8994->lrclk_shared[0] = 1;
  3279. wm8994_dai[0].symmetric_rates = 1;
  3280. } else {
  3281. wm8994->lrclk_shared[0] = 0;
  3282. }
  3283. ret = regmap_read(control->regmap, WM8994_GPIO_6, &reg);
  3284. if (ret < 0) {
  3285. dev_err(codec->dev, "Failed to read GPIO6 state: %d\n", ret);
  3286. goto err_irq;
  3287. }
  3288. if ((reg & WM8994_GPN_FN_MASK) != WM8994_GP_FN_PIN_SPECIFIC) {
  3289. wm8994->lrclk_shared[1] = 1;
  3290. wm8994_dai[1].symmetric_rates = 1;
  3291. } else {
  3292. wm8994->lrclk_shared[1] = 0;
  3293. }
  3294. pm_runtime_put(codec->dev);
  3295. /* Latch volume updates (right only; we always do left then right). */
  3296. snd_soc_update_bits(codec, WM8994_AIF1_DAC1_LEFT_VOLUME,
  3297. WM8994_AIF1DAC1_VU, WM8994_AIF1DAC1_VU);
  3298. snd_soc_update_bits(codec, WM8994_AIF1_DAC1_RIGHT_VOLUME,
  3299. WM8994_AIF1DAC1_VU, WM8994_AIF1DAC1_VU);
  3300. snd_soc_update_bits(codec, WM8994_AIF1_DAC2_LEFT_VOLUME,
  3301. WM8994_AIF1DAC2_VU, WM8994_AIF1DAC2_VU);
  3302. snd_soc_update_bits(codec, WM8994_AIF1_DAC2_RIGHT_VOLUME,
  3303. WM8994_AIF1DAC2_VU, WM8994_AIF1DAC2_VU);
  3304. snd_soc_update_bits(codec, WM8994_AIF2_DAC_LEFT_VOLUME,
  3305. WM8994_AIF2DAC_VU, WM8994_AIF2DAC_VU);
  3306. snd_soc_update_bits(codec, WM8994_AIF2_DAC_RIGHT_VOLUME,
  3307. WM8994_AIF2DAC_VU, WM8994_AIF2DAC_VU);
  3308. snd_soc_update_bits(codec, WM8994_AIF1_ADC1_LEFT_VOLUME,
  3309. WM8994_AIF1ADC1_VU, WM8994_AIF1ADC1_VU);
  3310. snd_soc_update_bits(codec, WM8994_AIF1_ADC1_RIGHT_VOLUME,
  3311. WM8994_AIF1ADC1_VU, WM8994_AIF1ADC1_VU);
  3312. snd_soc_update_bits(codec, WM8994_AIF1_ADC2_LEFT_VOLUME,
  3313. WM8994_AIF1ADC2_VU, WM8994_AIF1ADC2_VU);
  3314. snd_soc_update_bits(codec, WM8994_AIF1_ADC2_RIGHT_VOLUME,
  3315. WM8994_AIF1ADC2_VU, WM8994_AIF1ADC2_VU);
  3316. snd_soc_update_bits(codec, WM8994_AIF2_ADC_LEFT_VOLUME,
  3317. WM8994_AIF2ADC_VU, WM8994_AIF1ADC2_VU);
  3318. snd_soc_update_bits(codec, WM8994_AIF2_ADC_RIGHT_VOLUME,
  3319. WM8994_AIF2ADC_VU, WM8994_AIF1ADC2_VU);
  3320. snd_soc_update_bits(codec, WM8994_DAC1_LEFT_VOLUME,
  3321. WM8994_DAC1_VU, WM8994_DAC1_VU);
  3322. snd_soc_update_bits(codec, WM8994_DAC1_RIGHT_VOLUME,
  3323. WM8994_DAC1_VU, WM8994_DAC1_VU);
  3324. snd_soc_update_bits(codec, WM8994_DAC2_LEFT_VOLUME,
  3325. WM8994_DAC2_VU, WM8994_DAC2_VU);
  3326. snd_soc_update_bits(codec, WM8994_DAC2_RIGHT_VOLUME,
  3327. WM8994_DAC2_VU, WM8994_DAC2_VU);
  3328. /* Set the low bit of the 3D stereo depth so TLV matches */
  3329. snd_soc_update_bits(codec, WM8994_AIF1_DAC1_FILTERS_2,
  3330. 1 << WM8994_AIF1DAC1_3D_GAIN_SHIFT,
  3331. 1 << WM8994_AIF1DAC1_3D_GAIN_SHIFT);
  3332. snd_soc_update_bits(codec, WM8994_AIF1_DAC2_FILTERS_2,
  3333. 1 << WM8994_AIF1DAC2_3D_GAIN_SHIFT,
  3334. 1 << WM8994_AIF1DAC2_3D_GAIN_SHIFT);
  3335. snd_soc_update_bits(codec, WM8994_AIF2_DAC_FILTERS_2,
  3336. 1 << WM8994_AIF2DAC_3D_GAIN_SHIFT,
  3337. 1 << WM8994_AIF2DAC_3D_GAIN_SHIFT);
  3338. /* Unconditionally enable AIF1 ADC TDM mode on chips which can
  3339. * use this; it only affects behaviour on idle TDM clock
  3340. * cycles. */
  3341. switch (control->type) {
  3342. case WM8994:
  3343. case WM8958:
  3344. snd_soc_update_bits(codec, WM8994_AIF1_CONTROL_1,
  3345. WM8994_AIF1ADC_TDM, WM8994_AIF1ADC_TDM);
  3346. break;
  3347. default:
  3348. break;
  3349. }
  3350. /* Put MICBIAS into bypass mode by default on newer devices */
  3351. switch (control->type) {
  3352. case WM8958:
  3353. case WM1811:
  3354. snd_soc_update_bits(codec, WM8958_MICBIAS1,
  3355. WM8958_MICB1_MODE, WM8958_MICB1_MODE);
  3356. snd_soc_update_bits(codec, WM8958_MICBIAS2,
  3357. WM8958_MICB2_MODE, WM8958_MICB2_MODE);
  3358. break;
  3359. default:
  3360. break;
  3361. }
  3362. wm8994_update_class_w(codec);
  3363. wm8994_handle_pdata(wm8994);
  3364. wm_hubs_add_analogue_controls(codec);
  3365. snd_soc_add_codec_controls(codec, wm8994_snd_controls,
  3366. ARRAY_SIZE(wm8994_snd_controls));
  3367. snd_soc_dapm_new_controls(dapm, wm8994_dapm_widgets,
  3368. ARRAY_SIZE(wm8994_dapm_widgets));
  3369. switch (control->type) {
  3370. case WM8994:
  3371. snd_soc_dapm_new_controls(dapm, wm8994_specific_dapm_widgets,
  3372. ARRAY_SIZE(wm8994_specific_dapm_widgets));
  3373. if (wm8994->revision < 4) {
  3374. snd_soc_dapm_new_controls(dapm, wm8994_lateclk_revd_widgets,
  3375. ARRAY_SIZE(wm8994_lateclk_revd_widgets));
  3376. snd_soc_dapm_new_controls(dapm, wm8994_adc_revd_widgets,
  3377. ARRAY_SIZE(wm8994_adc_revd_widgets));
  3378. snd_soc_dapm_new_controls(dapm, wm8994_dac_revd_widgets,
  3379. ARRAY_SIZE(wm8994_dac_revd_widgets));
  3380. } else {
  3381. snd_soc_dapm_new_controls(dapm, wm8994_lateclk_widgets,
  3382. ARRAY_SIZE(wm8994_lateclk_widgets));
  3383. snd_soc_dapm_new_controls(dapm, wm8994_adc_widgets,
  3384. ARRAY_SIZE(wm8994_adc_widgets));
  3385. snd_soc_dapm_new_controls(dapm, wm8994_dac_widgets,
  3386. ARRAY_SIZE(wm8994_dac_widgets));
  3387. }
  3388. break;
  3389. case WM8958:
  3390. snd_soc_add_codec_controls(codec, wm8958_snd_controls,
  3391. ARRAY_SIZE(wm8958_snd_controls));
  3392. snd_soc_dapm_new_controls(dapm, wm8958_dapm_widgets,
  3393. ARRAY_SIZE(wm8958_dapm_widgets));
  3394. if (wm8994->revision < 1) {
  3395. snd_soc_dapm_new_controls(dapm, wm8994_lateclk_revd_widgets,
  3396. ARRAY_SIZE(wm8994_lateclk_revd_widgets));
  3397. snd_soc_dapm_new_controls(dapm, wm8994_adc_revd_widgets,
  3398. ARRAY_SIZE(wm8994_adc_revd_widgets));
  3399. snd_soc_dapm_new_controls(dapm, wm8994_dac_revd_widgets,
  3400. ARRAY_SIZE(wm8994_dac_revd_widgets));
  3401. } else {
  3402. snd_soc_dapm_new_controls(dapm, wm8994_lateclk_widgets,
  3403. ARRAY_SIZE(wm8994_lateclk_widgets));
  3404. snd_soc_dapm_new_controls(dapm, wm8994_adc_widgets,
  3405. ARRAY_SIZE(wm8994_adc_widgets));
  3406. snd_soc_dapm_new_controls(dapm, wm8994_dac_widgets,
  3407. ARRAY_SIZE(wm8994_dac_widgets));
  3408. }
  3409. break;
  3410. case WM1811:
  3411. snd_soc_add_codec_controls(codec, wm8958_snd_controls,
  3412. ARRAY_SIZE(wm8958_snd_controls));
  3413. snd_soc_dapm_new_controls(dapm, wm8958_dapm_widgets,
  3414. ARRAY_SIZE(wm8958_dapm_widgets));
  3415. snd_soc_dapm_new_controls(dapm, wm8994_lateclk_widgets,
  3416. ARRAY_SIZE(wm8994_lateclk_widgets));
  3417. snd_soc_dapm_new_controls(dapm, wm8994_adc_widgets,
  3418. ARRAY_SIZE(wm8994_adc_widgets));
  3419. snd_soc_dapm_new_controls(dapm, wm8994_dac_widgets,
  3420. ARRAY_SIZE(wm8994_dac_widgets));
  3421. break;
  3422. }
  3423. wm_hubs_add_analogue_routes(codec, 0, 0);
  3424. snd_soc_dapm_add_routes(dapm, intercon, ARRAY_SIZE(intercon));
  3425. switch (control->type) {
  3426. case WM8994:
  3427. snd_soc_dapm_add_routes(dapm, wm8994_intercon,
  3428. ARRAY_SIZE(wm8994_intercon));
  3429. if (wm8994->revision < 4) {
  3430. snd_soc_dapm_add_routes(dapm, wm8994_revd_intercon,
  3431. ARRAY_SIZE(wm8994_revd_intercon));
  3432. snd_soc_dapm_add_routes(dapm, wm8994_lateclk_revd_intercon,
  3433. ARRAY_SIZE(wm8994_lateclk_revd_intercon));
  3434. } else {
  3435. snd_soc_dapm_add_routes(dapm, wm8994_lateclk_intercon,
  3436. ARRAY_SIZE(wm8994_lateclk_intercon));
  3437. }
  3438. break;
  3439. case WM8958:
  3440. if (wm8994->revision < 1) {
  3441. snd_soc_dapm_add_routes(dapm, wm8994_revd_intercon,
  3442. ARRAY_SIZE(wm8994_revd_intercon));
  3443. snd_soc_dapm_add_routes(dapm, wm8994_lateclk_revd_intercon,
  3444. ARRAY_SIZE(wm8994_lateclk_revd_intercon));
  3445. } else {
  3446. snd_soc_dapm_add_routes(dapm, wm8994_lateclk_intercon,
  3447. ARRAY_SIZE(wm8994_lateclk_intercon));
  3448. snd_soc_dapm_add_routes(dapm, wm8958_intercon,
  3449. ARRAY_SIZE(wm8958_intercon));
  3450. }
  3451. wm8958_dsp2_init(codec);
  3452. break;
  3453. case WM1811:
  3454. snd_soc_dapm_add_routes(dapm, wm8994_lateclk_intercon,
  3455. ARRAY_SIZE(wm8994_lateclk_intercon));
  3456. snd_soc_dapm_add_routes(dapm, wm8958_intercon,
  3457. ARRAY_SIZE(wm8958_intercon));
  3458. break;
  3459. }
  3460. return 0;
  3461. err_irq:
  3462. if (wm8994->jackdet)
  3463. wm8994_free_irq(wm8994->wm8994, WM8994_IRQ_GPIO(6), wm8994);
  3464. wm8994_free_irq(wm8994->wm8994, WM8994_IRQ_MIC2_SHRT, wm8994);
  3465. wm8994_free_irq(wm8994->wm8994, WM8994_IRQ_MIC2_DET, wm8994);
  3466. wm8994_free_irq(wm8994->wm8994, WM8994_IRQ_MIC1_SHRT, wm8994);
  3467. if (wm8994->micdet_irq)
  3468. free_irq(wm8994->micdet_irq, wm8994);
  3469. for (i = 0; i < ARRAY_SIZE(wm8994->fll_locked); i++)
  3470. wm8994_free_irq(wm8994->wm8994, WM8994_IRQ_FLL1_LOCK + i,
  3471. &wm8994->fll_locked[i]);
  3472. wm8994_free_irq(wm8994->wm8994, WM8994_IRQ_DCS_DONE,
  3473. &wm8994->hubs);
  3474. wm8994_free_irq(wm8994->wm8994, WM8994_IRQ_FIFOS_ERR, codec);
  3475. wm8994_free_irq(wm8994->wm8994, WM8994_IRQ_TEMP_SHUT, codec);
  3476. wm8994_free_irq(wm8994->wm8994, WM8994_IRQ_TEMP_WARN, codec);
  3477. return ret;
  3478. }
  3479. static int wm8994_codec_remove(struct snd_soc_codec *codec)
  3480. {
  3481. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  3482. struct wm8994 *control = wm8994->wm8994;
  3483. int i;
  3484. wm8994_set_bias_level(codec, SND_SOC_BIAS_OFF);
  3485. pm_runtime_disable(codec->dev);
  3486. for (i = 0; i < ARRAY_SIZE(wm8994->fll_locked); i++)
  3487. wm8994_free_irq(wm8994->wm8994, WM8994_IRQ_FLL1_LOCK + i,
  3488. &wm8994->fll_locked[i]);
  3489. wm8994_free_irq(wm8994->wm8994, WM8994_IRQ_DCS_DONE,
  3490. &wm8994->hubs);
  3491. wm8994_free_irq(wm8994->wm8994, WM8994_IRQ_FIFOS_ERR, codec);
  3492. wm8994_free_irq(wm8994->wm8994, WM8994_IRQ_TEMP_SHUT, codec);
  3493. wm8994_free_irq(wm8994->wm8994, WM8994_IRQ_TEMP_WARN, codec);
  3494. if (wm8994->jackdet)
  3495. wm8994_free_irq(wm8994->wm8994, WM8994_IRQ_GPIO(6), wm8994);
  3496. switch (control->type) {
  3497. case WM8994:
  3498. if (wm8994->micdet_irq)
  3499. free_irq(wm8994->micdet_irq, wm8994);
  3500. wm8994_free_irq(wm8994->wm8994, WM8994_IRQ_MIC2_DET,
  3501. wm8994);
  3502. wm8994_free_irq(wm8994->wm8994, WM8994_IRQ_MIC1_SHRT,
  3503. wm8994);
  3504. wm8994_free_irq(wm8994->wm8994, WM8994_IRQ_MIC1_DET,
  3505. wm8994);
  3506. break;
  3507. case WM1811:
  3508. case WM8958:
  3509. if (wm8994->micdet_irq)
  3510. free_irq(wm8994->micdet_irq, wm8994);
  3511. break;
  3512. }
  3513. if (wm8994->mbc)
  3514. release_firmware(wm8994->mbc);
  3515. if (wm8994->mbc_vss)
  3516. release_firmware(wm8994->mbc_vss);
  3517. if (wm8994->enh_eq)
  3518. release_firmware(wm8994->enh_eq);
  3519. kfree(wm8994->retune_mobile_texts);
  3520. return 0;
  3521. }
  3522. static struct snd_soc_codec_driver soc_codec_dev_wm8994 = {
  3523. .probe = wm8994_codec_probe,
  3524. .remove = wm8994_codec_remove,
  3525. .suspend = wm8994_codec_suspend,
  3526. .resume = wm8994_codec_resume,
  3527. .set_bias_level = wm8994_set_bias_level,
  3528. };
  3529. static int __devinit wm8994_probe(struct platform_device *pdev)
  3530. {
  3531. struct wm8994_priv *wm8994;
  3532. wm8994 = devm_kzalloc(&pdev->dev, sizeof(struct wm8994_priv),
  3533. GFP_KERNEL);
  3534. if (wm8994 == NULL)
  3535. return -ENOMEM;
  3536. platform_set_drvdata(pdev, wm8994);
  3537. wm8994->wm8994 = dev_get_drvdata(pdev->dev.parent);
  3538. wm8994->pdata = dev_get_platdata(pdev->dev.parent);
  3539. return snd_soc_register_codec(&pdev->dev, &soc_codec_dev_wm8994,
  3540. wm8994_dai, ARRAY_SIZE(wm8994_dai));
  3541. }
  3542. static int __devexit wm8994_remove(struct platform_device *pdev)
  3543. {
  3544. snd_soc_unregister_codec(&pdev->dev);
  3545. return 0;
  3546. }
  3547. #ifdef CONFIG_PM_SLEEP
  3548. static int wm8994_suspend(struct device *dev)
  3549. {
  3550. struct wm8994_priv *wm8994 = dev_get_drvdata(dev);
  3551. /* Drop down to power saving mode when system is suspended */
  3552. if (wm8994->jackdet && !wm8994->active_refcount)
  3553. regmap_update_bits(wm8994->wm8994->regmap, WM8994_ANTIPOP_2,
  3554. WM1811_JACKDET_MODE_MASK,
  3555. wm8994->jackdet_mode);
  3556. return 0;
  3557. }
  3558. static int wm8994_resume(struct device *dev)
  3559. {
  3560. struct wm8994_priv *wm8994 = dev_get_drvdata(dev);
  3561. if (wm8994->jackdet && wm8994->jack_cb)
  3562. regmap_update_bits(wm8994->wm8994->regmap, WM8994_ANTIPOP_2,
  3563. WM1811_JACKDET_MODE_MASK,
  3564. WM1811_JACKDET_MODE_AUDIO);
  3565. return 0;
  3566. }
  3567. #endif
  3568. static const struct dev_pm_ops wm8994_pm_ops = {
  3569. SET_SYSTEM_SLEEP_PM_OPS(wm8994_suspend, wm8994_resume)
  3570. };
  3571. static struct platform_driver wm8994_codec_driver = {
  3572. .driver = {
  3573. .name = "wm8994-codec",
  3574. .owner = THIS_MODULE,
  3575. .pm = &wm8994_pm_ops,
  3576. },
  3577. .probe = wm8994_probe,
  3578. .remove = __devexit_p(wm8994_remove),
  3579. };
  3580. module_platform_driver(wm8994_codec_driver);
  3581. MODULE_DESCRIPTION("ASoC WM8994 driver");
  3582. MODULE_AUTHOR("Mark Brown <broonie@opensource.wolfsonmicro.com>");
  3583. MODULE_LICENSE("GPL");
  3584. MODULE_ALIAS("platform:wm8994-codec");