emulate.c 112 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272327332743275327632773278327932803281328232833284328532863287328832893290329132923293329432953296329732983299330033013302330333043305330633073308330933103311331233133314331533163317331833193320332133223323332433253326332733283329333033313332333333343335333633373338333933403341334233433344334533463347334833493350335133523353335433553356335733583359336033613362336333643365336633673368336933703371337233733374337533763377337833793380338133823383338433853386338733883389339033913392339333943395339633973398339934003401340234033404340534063407340834093410341134123413341434153416341734183419342034213422342334243425342634273428342934303431343234333434343534363437343834393440344134423443344434453446344734483449345034513452345334543455345634573458345934603461346234633464346534663467346834693470347134723473347434753476347734783479348034813482348334843485348634873488348934903491349234933494349534963497349834993500350135023503350435053506350735083509351035113512351335143515351635173518351935203521352235233524352535263527352835293530353135323533353435353536353735383539354035413542354335443545354635473548354935503551355235533554355535563557355835593560356135623563356435653566356735683569357035713572357335743575357635773578357935803581358235833584358535863587358835893590359135923593359435953596359735983599360036013602360336043605360636073608360936103611361236133614361536163617361836193620362136223623362436253626362736283629363036313632363336343635363636373638363936403641364236433644364536463647364836493650365136523653365436553656365736583659366036613662366336643665366636673668366936703671367236733674367536763677367836793680368136823683368436853686368736883689369036913692369336943695369636973698369937003701370237033704370537063707370837093710371137123713371437153716371737183719372037213722372337243725372637273728372937303731373237333734373537363737373837393740374137423743374437453746374737483749375037513752375337543755375637573758375937603761376237633764376537663767376837693770377137723773377437753776377737783779378037813782378337843785378637873788378937903791379237933794379537963797379837993800380138023803380438053806380738083809381038113812381338143815381638173818381938203821382238233824382538263827382838293830383138323833383438353836383738383839384038413842384338443845384638473848384938503851385238533854385538563857385838593860386138623863386438653866386738683869387038713872387338743875387638773878387938803881388238833884388538863887388838893890389138923893389438953896389738983899390039013902390339043905390639073908390939103911391239133914391539163917391839193920392139223923392439253926392739283929393039313932393339343935393639373938393939403941394239433944394539463947394839493950395139523953395439553956395739583959396039613962396339643965396639673968396939703971397239733974397539763977397839793980398139823983398439853986398739883989399039913992399339943995399639973998399940004001400240034004400540064007400840094010401140124013401440154016401740184019402040214022402340244025402640274028402940304031403240334034403540364037403840394040404140424043404440454046404740484049405040514052405340544055405640574058405940604061406240634064406540664067406840694070407140724073407440754076407740784079408040814082408340844085408640874088408940904091409240934094409540964097409840994100410141024103410441054106410741084109411041114112411341144115411641174118411941204121412241234124412541264127412841294130413141324133413441354136413741384139414041414142414341444145414641474148414941504151415241534154415541564157415841594160416141624163416441654166416741684169417041714172417341744175417641774178417941804181418241834184418541864187418841894190419141924193419441954196419741984199420042014202420342044205420642074208420942104211421242134214421542164217421842194220422142224223422442254226422742284229423042314232423342344235423642374238423942404241424242434244424542464247424842494250425142524253425442554256425742584259426042614262426342644265426642674268426942704271427242734274427542764277427842794280428142824283428442854286428742884289429042914292429342944295429642974298429943004301430243034304430543064307430843094310431143124313431443154316431743184319432043214322432343244325432643274328432943304331433243334334433543364337433843394340434143424343434443454346434743484349435043514352435343544355435643574358435943604361436243634364436543664367436843694370437143724373437443754376437743784379
  1. /******************************************************************************
  2. * emulate.c
  3. *
  4. * Generic x86 (32-bit and 64-bit) instruction decoder and emulator.
  5. *
  6. * Copyright (c) 2005 Keir Fraser
  7. *
  8. * Linux coding style, mod r/m decoder, segment base fixes, real-mode
  9. * privileged instructions:
  10. *
  11. * Copyright (C) 2006 Qumranet
  12. * Copyright 2010 Red Hat, Inc. and/or its affiliates.
  13. *
  14. * Avi Kivity <avi@qumranet.com>
  15. * Yaniv Kamay <yaniv@qumranet.com>
  16. *
  17. * This work is licensed under the terms of the GNU GPL, version 2. See
  18. * the COPYING file in the top-level directory.
  19. *
  20. * From: xen-unstable 10676:af9809f51f81a3c43f276f00c81a52ef558afda4
  21. */
  22. #include <linux/kvm_host.h>
  23. #include "kvm_cache_regs.h"
  24. #include <linux/module.h>
  25. #include <asm/kvm_emulate.h>
  26. #include "x86.h"
  27. #include "tss.h"
  28. /*
  29. * Opcode effective-address decode tables.
  30. * Note that we only emulate instructions that have at least one memory
  31. * operand (excluding implicit stack references). We assume that stack
  32. * references and instruction fetches will never occur in special memory
  33. * areas that require emulation. So, for example, 'mov <imm>,<reg>' need
  34. * not be handled.
  35. */
  36. /* Operand sizes: 8-bit operands or specified/overridden size. */
  37. #define ByteOp (1<<0) /* 8-bit operands. */
  38. /* Destination operand type. */
  39. #define ImplicitOps (1<<1) /* Implicit in opcode. No generic decode. */
  40. #define DstReg (2<<1) /* Register operand. */
  41. #define DstMem (3<<1) /* Memory operand. */
  42. #define DstAcc (4<<1) /* Destination Accumulator */
  43. #define DstDI (5<<1) /* Destination is in ES:(E)DI */
  44. #define DstMem64 (6<<1) /* 64bit memory operand */
  45. #define DstImmUByte (7<<1) /* 8-bit unsigned immediate operand */
  46. #define DstDX (8<<1) /* Destination is in DX register */
  47. #define DstMask (0xf<<1)
  48. /* Source operand type. */
  49. #define SrcNone (0<<5) /* No source operand. */
  50. #define SrcReg (1<<5) /* Register operand. */
  51. #define SrcMem (2<<5) /* Memory operand. */
  52. #define SrcMem16 (3<<5) /* Memory operand (16-bit). */
  53. #define SrcMem32 (4<<5) /* Memory operand (32-bit). */
  54. #define SrcImm (5<<5) /* Immediate operand. */
  55. #define SrcImmByte (6<<5) /* 8-bit sign-extended immediate operand. */
  56. #define SrcOne (7<<5) /* Implied '1' */
  57. #define SrcImmUByte (8<<5) /* 8-bit unsigned immediate operand. */
  58. #define SrcImmU (9<<5) /* Immediate operand, unsigned */
  59. #define SrcSI (0xa<<5) /* Source is in the DS:RSI */
  60. #define SrcImmFAddr (0xb<<5) /* Source is immediate far address */
  61. #define SrcMemFAddr (0xc<<5) /* Source is far address in memory */
  62. #define SrcAcc (0xd<<5) /* Source Accumulator */
  63. #define SrcImmU16 (0xe<<5) /* Immediate operand, unsigned, 16 bits */
  64. #define SrcDX (0xf<<5) /* Source is in DX register */
  65. #define SrcMask (0xf<<5)
  66. /* Generic ModRM decode. */
  67. #define ModRM (1<<9)
  68. /* Destination is only written; never read. */
  69. #define Mov (1<<10)
  70. #define BitOp (1<<11)
  71. #define MemAbs (1<<12) /* Memory operand is absolute displacement */
  72. #define String (1<<13) /* String instruction (rep capable) */
  73. #define Stack (1<<14) /* Stack instruction (push/pop) */
  74. #define GroupMask (7<<15) /* Opcode uses one of the group mechanisms */
  75. #define Group (1<<15) /* Bits 3:5 of modrm byte extend opcode */
  76. #define GroupDual (2<<15) /* Alternate decoding of mod == 3 */
  77. #define Prefix (3<<15) /* Instruction varies with 66/f2/f3 prefix */
  78. #define RMExt (4<<15) /* Opcode extension in ModRM r/m if mod == 3 */
  79. #define Sse (1<<18) /* SSE Vector instruction */
  80. /* Misc flags */
  81. #define Prot (1<<21) /* instruction generates #UD if not in prot-mode */
  82. #define VendorSpecific (1<<22) /* Vendor specific instruction */
  83. #define NoAccess (1<<23) /* Don't access memory (lea/invlpg/verr etc) */
  84. #define Op3264 (1<<24) /* Operand is 64b in long mode, 32b otherwise */
  85. #define Undefined (1<<25) /* No Such Instruction */
  86. #define Lock (1<<26) /* lock prefix is allowed for the instruction */
  87. #define Priv (1<<27) /* instruction generates #GP if current CPL != 0 */
  88. #define No64 (1<<28)
  89. /* Source 2 operand type */
  90. #define Src2None (0<<29)
  91. #define Src2CL (1<<29)
  92. #define Src2ImmByte (2<<29)
  93. #define Src2One (3<<29)
  94. #define Src2Imm (4<<29)
  95. #define Src2Mask (7<<29)
  96. #define X2(x...) x, x
  97. #define X3(x...) X2(x), x
  98. #define X4(x...) X2(x), X2(x)
  99. #define X5(x...) X4(x), x
  100. #define X6(x...) X4(x), X2(x)
  101. #define X7(x...) X4(x), X3(x)
  102. #define X8(x...) X4(x), X4(x)
  103. #define X16(x...) X8(x), X8(x)
  104. struct opcode {
  105. u32 flags;
  106. u8 intercept;
  107. union {
  108. int (*execute)(struct x86_emulate_ctxt *ctxt);
  109. struct opcode *group;
  110. struct group_dual *gdual;
  111. struct gprefix *gprefix;
  112. } u;
  113. int (*check_perm)(struct x86_emulate_ctxt *ctxt);
  114. };
  115. struct group_dual {
  116. struct opcode mod012[8];
  117. struct opcode mod3[8];
  118. };
  119. struct gprefix {
  120. struct opcode pfx_no;
  121. struct opcode pfx_66;
  122. struct opcode pfx_f2;
  123. struct opcode pfx_f3;
  124. };
  125. /* EFLAGS bit definitions. */
  126. #define EFLG_ID (1<<21)
  127. #define EFLG_VIP (1<<20)
  128. #define EFLG_VIF (1<<19)
  129. #define EFLG_AC (1<<18)
  130. #define EFLG_VM (1<<17)
  131. #define EFLG_RF (1<<16)
  132. #define EFLG_IOPL (3<<12)
  133. #define EFLG_NT (1<<14)
  134. #define EFLG_OF (1<<11)
  135. #define EFLG_DF (1<<10)
  136. #define EFLG_IF (1<<9)
  137. #define EFLG_TF (1<<8)
  138. #define EFLG_SF (1<<7)
  139. #define EFLG_ZF (1<<6)
  140. #define EFLG_AF (1<<4)
  141. #define EFLG_PF (1<<2)
  142. #define EFLG_CF (1<<0)
  143. #define EFLG_RESERVED_ZEROS_MASK 0xffc0802a
  144. #define EFLG_RESERVED_ONE_MASK 2
  145. /*
  146. * Instruction emulation:
  147. * Most instructions are emulated directly via a fragment of inline assembly
  148. * code. This allows us to save/restore EFLAGS and thus very easily pick up
  149. * any modified flags.
  150. */
  151. #if defined(CONFIG_X86_64)
  152. #define _LO32 "k" /* force 32-bit operand */
  153. #define _STK "%%rsp" /* stack pointer */
  154. #elif defined(__i386__)
  155. #define _LO32 "" /* force 32-bit operand */
  156. #define _STK "%%esp" /* stack pointer */
  157. #endif
  158. /*
  159. * These EFLAGS bits are restored from saved value during emulation, and
  160. * any changes are written back to the saved value after emulation.
  161. */
  162. #define EFLAGS_MASK (EFLG_OF|EFLG_SF|EFLG_ZF|EFLG_AF|EFLG_PF|EFLG_CF)
  163. /* Before executing instruction: restore necessary bits in EFLAGS. */
  164. #define _PRE_EFLAGS(_sav, _msk, _tmp) \
  165. /* EFLAGS = (_sav & _msk) | (EFLAGS & ~_msk); _sav &= ~_msk; */ \
  166. "movl %"_sav",%"_LO32 _tmp"; " \
  167. "push %"_tmp"; " \
  168. "push %"_tmp"; " \
  169. "movl %"_msk",%"_LO32 _tmp"; " \
  170. "andl %"_LO32 _tmp",("_STK"); " \
  171. "pushf; " \
  172. "notl %"_LO32 _tmp"; " \
  173. "andl %"_LO32 _tmp",("_STK"); " \
  174. "andl %"_LO32 _tmp","__stringify(BITS_PER_LONG/4)"("_STK"); " \
  175. "pop %"_tmp"; " \
  176. "orl %"_LO32 _tmp",("_STK"); " \
  177. "popf; " \
  178. "pop %"_sav"; "
  179. /* After executing instruction: write-back necessary bits in EFLAGS. */
  180. #define _POST_EFLAGS(_sav, _msk, _tmp) \
  181. /* _sav |= EFLAGS & _msk; */ \
  182. "pushf; " \
  183. "pop %"_tmp"; " \
  184. "andl %"_msk",%"_LO32 _tmp"; " \
  185. "orl %"_LO32 _tmp",%"_sav"; "
  186. #ifdef CONFIG_X86_64
  187. #define ON64(x) x
  188. #else
  189. #define ON64(x)
  190. #endif
  191. #define ____emulate_2op(_op, _src, _dst, _eflags, _x, _y, _suffix, _dsttype) \
  192. do { \
  193. __asm__ __volatile__ ( \
  194. _PRE_EFLAGS("0", "4", "2") \
  195. _op _suffix " %"_x"3,%1; " \
  196. _POST_EFLAGS("0", "4", "2") \
  197. : "=m" (_eflags), "+q" (*(_dsttype*)&(_dst).val),\
  198. "=&r" (_tmp) \
  199. : _y ((_src).val), "i" (EFLAGS_MASK)); \
  200. } while (0)
  201. /* Raw emulation: instruction has two explicit operands. */
  202. #define __emulate_2op_nobyte(_op,_src,_dst,_eflags,_wx,_wy,_lx,_ly,_qx,_qy) \
  203. do { \
  204. unsigned long _tmp; \
  205. \
  206. switch ((_dst).bytes) { \
  207. case 2: \
  208. ____emulate_2op(_op,_src,_dst,_eflags,_wx,_wy,"w",u16);\
  209. break; \
  210. case 4: \
  211. ____emulate_2op(_op,_src,_dst,_eflags,_lx,_ly,"l",u32);\
  212. break; \
  213. case 8: \
  214. ON64(____emulate_2op(_op,_src,_dst,_eflags,_qx,_qy,"q",u64)); \
  215. break; \
  216. } \
  217. } while (0)
  218. #define __emulate_2op(_op,_src,_dst,_eflags,_bx,_by,_wx,_wy,_lx,_ly,_qx,_qy) \
  219. do { \
  220. unsigned long _tmp; \
  221. switch ((_dst).bytes) { \
  222. case 1: \
  223. ____emulate_2op(_op,_src,_dst,_eflags,_bx,_by,"b",u8); \
  224. break; \
  225. default: \
  226. __emulate_2op_nobyte(_op, _src, _dst, _eflags, \
  227. _wx, _wy, _lx, _ly, _qx, _qy); \
  228. break; \
  229. } \
  230. } while (0)
  231. /* Source operand is byte-sized and may be restricted to just %cl. */
  232. #define emulate_2op_SrcB(_op, _src, _dst, _eflags) \
  233. __emulate_2op(_op, _src, _dst, _eflags, \
  234. "b", "c", "b", "c", "b", "c", "b", "c")
  235. /* Source operand is byte, word, long or quad sized. */
  236. #define emulate_2op_SrcV(_op, _src, _dst, _eflags) \
  237. __emulate_2op(_op, _src, _dst, _eflags, \
  238. "b", "q", "w", "r", _LO32, "r", "", "r")
  239. /* Source operand is word, long or quad sized. */
  240. #define emulate_2op_SrcV_nobyte(_op, _src, _dst, _eflags) \
  241. __emulate_2op_nobyte(_op, _src, _dst, _eflags, \
  242. "w", "r", _LO32, "r", "", "r")
  243. /* Instruction has three operands and one operand is stored in ECX register */
  244. #define __emulate_2op_cl(_op, _cl, _src, _dst, _eflags, _suffix, _type) \
  245. do { \
  246. unsigned long _tmp; \
  247. _type _clv = (_cl).val; \
  248. _type _srcv = (_src).val; \
  249. _type _dstv = (_dst).val; \
  250. \
  251. __asm__ __volatile__ ( \
  252. _PRE_EFLAGS("0", "5", "2") \
  253. _op _suffix " %4,%1 \n" \
  254. _POST_EFLAGS("0", "5", "2") \
  255. : "=m" (_eflags), "+r" (_dstv), "=&r" (_tmp) \
  256. : "c" (_clv) , "r" (_srcv), "i" (EFLAGS_MASK) \
  257. ); \
  258. \
  259. (_cl).val = (unsigned long) _clv; \
  260. (_src).val = (unsigned long) _srcv; \
  261. (_dst).val = (unsigned long) _dstv; \
  262. } while (0)
  263. #define emulate_2op_cl(_op, _cl, _src, _dst, _eflags) \
  264. do { \
  265. switch ((_dst).bytes) { \
  266. case 2: \
  267. __emulate_2op_cl(_op, _cl, _src, _dst, _eflags, \
  268. "w", unsigned short); \
  269. break; \
  270. case 4: \
  271. __emulate_2op_cl(_op, _cl, _src, _dst, _eflags, \
  272. "l", unsigned int); \
  273. break; \
  274. case 8: \
  275. ON64(__emulate_2op_cl(_op, _cl, _src, _dst, _eflags, \
  276. "q", unsigned long)); \
  277. break; \
  278. } \
  279. } while (0)
  280. #define __emulate_1op(_op, _dst, _eflags, _suffix) \
  281. do { \
  282. unsigned long _tmp; \
  283. \
  284. __asm__ __volatile__ ( \
  285. _PRE_EFLAGS("0", "3", "2") \
  286. _op _suffix " %1; " \
  287. _POST_EFLAGS("0", "3", "2") \
  288. : "=m" (_eflags), "+m" ((_dst).val), \
  289. "=&r" (_tmp) \
  290. : "i" (EFLAGS_MASK)); \
  291. } while (0)
  292. /* Instruction has only one explicit operand (no source operand). */
  293. #define emulate_1op(_op, _dst, _eflags) \
  294. do { \
  295. switch ((_dst).bytes) { \
  296. case 1: __emulate_1op(_op, _dst, _eflags, "b"); break; \
  297. case 2: __emulate_1op(_op, _dst, _eflags, "w"); break; \
  298. case 4: __emulate_1op(_op, _dst, _eflags, "l"); break; \
  299. case 8: ON64(__emulate_1op(_op, _dst, _eflags, "q")); break; \
  300. } \
  301. } while (0)
  302. #define __emulate_1op_rax_rdx(_op, _src, _rax, _rdx, _eflags, _suffix) \
  303. do { \
  304. unsigned long _tmp; \
  305. \
  306. __asm__ __volatile__ ( \
  307. _PRE_EFLAGS("0", "4", "1") \
  308. _op _suffix " %5; " \
  309. _POST_EFLAGS("0", "4", "1") \
  310. : "=m" (_eflags), "=&r" (_tmp), \
  311. "+a" (_rax), "+d" (_rdx) \
  312. : "i" (EFLAGS_MASK), "m" ((_src).val), \
  313. "a" (_rax), "d" (_rdx)); \
  314. } while (0)
  315. #define __emulate_1op_rax_rdx_ex(_op, _src, _rax, _rdx, _eflags, _suffix, _ex) \
  316. do { \
  317. unsigned long _tmp; \
  318. \
  319. __asm__ __volatile__ ( \
  320. _PRE_EFLAGS("0", "5", "1") \
  321. "1: \n\t" \
  322. _op _suffix " %6; " \
  323. "2: \n\t" \
  324. _POST_EFLAGS("0", "5", "1") \
  325. ".pushsection .fixup,\"ax\" \n\t" \
  326. "3: movb $1, %4 \n\t" \
  327. "jmp 2b \n\t" \
  328. ".popsection \n\t" \
  329. _ASM_EXTABLE(1b, 3b) \
  330. : "=m" (_eflags), "=&r" (_tmp), \
  331. "+a" (_rax), "+d" (_rdx), "+qm"(_ex) \
  332. : "i" (EFLAGS_MASK), "m" ((_src).val), \
  333. "a" (_rax), "d" (_rdx)); \
  334. } while (0)
  335. /* instruction has only one source operand, destination is implicit (e.g. mul, div, imul, idiv) */
  336. #define emulate_1op_rax_rdx(_op, _src, _rax, _rdx, _eflags) \
  337. do { \
  338. switch((_src).bytes) { \
  339. case 1: \
  340. __emulate_1op_rax_rdx(_op, _src, _rax, _rdx, \
  341. _eflags, "b"); \
  342. break; \
  343. case 2: \
  344. __emulate_1op_rax_rdx(_op, _src, _rax, _rdx, \
  345. _eflags, "w"); \
  346. break; \
  347. case 4: \
  348. __emulate_1op_rax_rdx(_op, _src, _rax, _rdx, \
  349. _eflags, "l"); \
  350. break; \
  351. case 8: \
  352. ON64(__emulate_1op_rax_rdx(_op, _src, _rax, _rdx, \
  353. _eflags, "q")); \
  354. break; \
  355. } \
  356. } while (0)
  357. #define emulate_1op_rax_rdx_ex(_op, _src, _rax, _rdx, _eflags, _ex) \
  358. do { \
  359. switch((_src).bytes) { \
  360. case 1: \
  361. __emulate_1op_rax_rdx_ex(_op, _src, _rax, _rdx, \
  362. _eflags, "b", _ex); \
  363. break; \
  364. case 2: \
  365. __emulate_1op_rax_rdx_ex(_op, _src, _rax, _rdx, \
  366. _eflags, "w", _ex); \
  367. break; \
  368. case 4: \
  369. __emulate_1op_rax_rdx_ex(_op, _src, _rax, _rdx, \
  370. _eflags, "l", _ex); \
  371. break; \
  372. case 8: ON64( \
  373. __emulate_1op_rax_rdx_ex(_op, _src, _rax, _rdx, \
  374. _eflags, "q", _ex)); \
  375. break; \
  376. } \
  377. } while (0)
  378. /* Fetch next part of the instruction being emulated. */
  379. #define insn_fetch(_type, _size, _eip) \
  380. ({ unsigned long _x; \
  381. rc = do_insn_fetch(ctxt, ops, (_eip), &_x, (_size)); \
  382. if (rc != X86EMUL_CONTINUE) \
  383. goto done; \
  384. (_eip) += (_size); \
  385. (_type)_x; \
  386. })
  387. #define insn_fetch_arr(_arr, _size, _eip) \
  388. ({ rc = do_insn_fetch(ctxt, ops, (_eip), _arr, (_size)); \
  389. if (rc != X86EMUL_CONTINUE) \
  390. goto done; \
  391. (_eip) += (_size); \
  392. })
  393. static int emulator_check_intercept(struct x86_emulate_ctxt *ctxt,
  394. enum x86_intercept intercept,
  395. enum x86_intercept_stage stage)
  396. {
  397. struct x86_instruction_info info = {
  398. .intercept = intercept,
  399. .rep_prefix = ctxt->decode.rep_prefix,
  400. .modrm_mod = ctxt->decode.modrm_mod,
  401. .modrm_reg = ctxt->decode.modrm_reg,
  402. .modrm_rm = ctxt->decode.modrm_rm,
  403. .src_val = ctxt->decode.src.val64,
  404. .src_bytes = ctxt->decode.src.bytes,
  405. .dst_bytes = ctxt->decode.dst.bytes,
  406. .ad_bytes = ctxt->decode.ad_bytes,
  407. .next_rip = ctxt->eip,
  408. };
  409. return ctxt->ops->intercept(ctxt, &info, stage);
  410. }
  411. static inline unsigned long ad_mask(struct decode_cache *c)
  412. {
  413. return (1UL << (c->ad_bytes << 3)) - 1;
  414. }
  415. /* Access/update address held in a register, based on addressing mode. */
  416. static inline unsigned long
  417. address_mask(struct decode_cache *c, unsigned long reg)
  418. {
  419. if (c->ad_bytes == sizeof(unsigned long))
  420. return reg;
  421. else
  422. return reg & ad_mask(c);
  423. }
  424. static inline unsigned long
  425. register_address(struct decode_cache *c, unsigned long reg)
  426. {
  427. return address_mask(c, reg);
  428. }
  429. static inline void
  430. register_address_increment(struct decode_cache *c, unsigned long *reg, int inc)
  431. {
  432. if (c->ad_bytes == sizeof(unsigned long))
  433. *reg += inc;
  434. else
  435. *reg = (*reg & ~ad_mask(c)) | ((*reg + inc) & ad_mask(c));
  436. }
  437. static inline void jmp_rel(struct decode_cache *c, int rel)
  438. {
  439. register_address_increment(c, &c->eip, rel);
  440. }
  441. static u32 desc_limit_scaled(struct desc_struct *desc)
  442. {
  443. u32 limit = get_desc_limit(desc);
  444. return desc->g ? (limit << 12) | 0xfff : limit;
  445. }
  446. static void set_seg_override(struct decode_cache *c, int seg)
  447. {
  448. c->has_seg_override = true;
  449. c->seg_override = seg;
  450. }
  451. static unsigned long seg_base(struct x86_emulate_ctxt *ctxt,
  452. struct x86_emulate_ops *ops, int seg)
  453. {
  454. if (ctxt->mode == X86EMUL_MODE_PROT64 && seg < VCPU_SREG_FS)
  455. return 0;
  456. return ops->get_cached_segment_base(ctxt, seg);
  457. }
  458. static unsigned seg_override(struct x86_emulate_ctxt *ctxt,
  459. struct decode_cache *c)
  460. {
  461. if (!c->has_seg_override)
  462. return 0;
  463. return c->seg_override;
  464. }
  465. static int emulate_exception(struct x86_emulate_ctxt *ctxt, int vec,
  466. u32 error, bool valid)
  467. {
  468. ctxt->exception.vector = vec;
  469. ctxt->exception.error_code = error;
  470. ctxt->exception.error_code_valid = valid;
  471. return X86EMUL_PROPAGATE_FAULT;
  472. }
  473. static int emulate_db(struct x86_emulate_ctxt *ctxt)
  474. {
  475. return emulate_exception(ctxt, DB_VECTOR, 0, false);
  476. }
  477. static int emulate_gp(struct x86_emulate_ctxt *ctxt, int err)
  478. {
  479. return emulate_exception(ctxt, GP_VECTOR, err, true);
  480. }
  481. static int emulate_ss(struct x86_emulate_ctxt *ctxt, int err)
  482. {
  483. return emulate_exception(ctxt, SS_VECTOR, err, true);
  484. }
  485. static int emulate_ud(struct x86_emulate_ctxt *ctxt)
  486. {
  487. return emulate_exception(ctxt, UD_VECTOR, 0, false);
  488. }
  489. static int emulate_ts(struct x86_emulate_ctxt *ctxt, int err)
  490. {
  491. return emulate_exception(ctxt, TS_VECTOR, err, true);
  492. }
  493. static int emulate_de(struct x86_emulate_ctxt *ctxt)
  494. {
  495. return emulate_exception(ctxt, DE_VECTOR, 0, false);
  496. }
  497. static int emulate_nm(struct x86_emulate_ctxt *ctxt)
  498. {
  499. return emulate_exception(ctxt, NM_VECTOR, 0, false);
  500. }
  501. static u16 get_segment_selector(struct x86_emulate_ctxt *ctxt, unsigned seg)
  502. {
  503. u16 selector;
  504. struct desc_struct desc;
  505. ctxt->ops->get_segment(ctxt, &selector, &desc, NULL, seg);
  506. return selector;
  507. }
  508. static void set_segment_selector(struct x86_emulate_ctxt *ctxt, u16 selector,
  509. unsigned seg)
  510. {
  511. u16 dummy;
  512. u32 base3;
  513. struct desc_struct desc;
  514. ctxt->ops->get_segment(ctxt, &dummy, &desc, &base3, seg);
  515. ctxt->ops->set_segment(ctxt, selector, &desc, base3, seg);
  516. }
  517. static int __linearize(struct x86_emulate_ctxt *ctxt,
  518. struct segmented_address addr,
  519. unsigned size, bool write, bool fetch,
  520. ulong *linear)
  521. {
  522. struct decode_cache *c = &ctxt->decode;
  523. struct desc_struct desc;
  524. bool usable;
  525. ulong la;
  526. u32 lim;
  527. u16 sel;
  528. unsigned cpl, rpl;
  529. la = seg_base(ctxt, ctxt->ops, addr.seg) + addr.ea;
  530. switch (ctxt->mode) {
  531. case X86EMUL_MODE_REAL:
  532. break;
  533. case X86EMUL_MODE_PROT64:
  534. if (((signed long)la << 16) >> 16 != la)
  535. return emulate_gp(ctxt, 0);
  536. break;
  537. default:
  538. usable = ctxt->ops->get_segment(ctxt, &sel, &desc, NULL,
  539. addr.seg);
  540. if (!usable)
  541. goto bad;
  542. /* code segment or read-only data segment */
  543. if (((desc.type & 8) || !(desc.type & 2)) && write)
  544. goto bad;
  545. /* unreadable code segment */
  546. if (!fetch && (desc.type & 8) && !(desc.type & 2))
  547. goto bad;
  548. lim = desc_limit_scaled(&desc);
  549. if ((desc.type & 8) || !(desc.type & 4)) {
  550. /* expand-up segment */
  551. if (addr.ea > lim || (u32)(addr.ea + size - 1) > lim)
  552. goto bad;
  553. } else {
  554. /* exapand-down segment */
  555. if (addr.ea <= lim || (u32)(addr.ea + size - 1) <= lim)
  556. goto bad;
  557. lim = desc.d ? 0xffffffff : 0xffff;
  558. if (addr.ea > lim || (u32)(addr.ea + size - 1) > lim)
  559. goto bad;
  560. }
  561. cpl = ctxt->ops->cpl(ctxt);
  562. rpl = sel & 3;
  563. cpl = max(cpl, rpl);
  564. if (!(desc.type & 8)) {
  565. /* data segment */
  566. if (cpl > desc.dpl)
  567. goto bad;
  568. } else if ((desc.type & 8) && !(desc.type & 4)) {
  569. /* nonconforming code segment */
  570. if (cpl != desc.dpl)
  571. goto bad;
  572. } else if ((desc.type & 8) && (desc.type & 4)) {
  573. /* conforming code segment */
  574. if (cpl < desc.dpl)
  575. goto bad;
  576. }
  577. break;
  578. }
  579. if (fetch ? ctxt->mode != X86EMUL_MODE_PROT64 : c->ad_bytes != 8)
  580. la &= (u32)-1;
  581. *linear = la;
  582. return X86EMUL_CONTINUE;
  583. bad:
  584. if (addr.seg == VCPU_SREG_SS)
  585. return emulate_ss(ctxt, addr.seg);
  586. else
  587. return emulate_gp(ctxt, addr.seg);
  588. }
  589. static int linearize(struct x86_emulate_ctxt *ctxt,
  590. struct segmented_address addr,
  591. unsigned size, bool write,
  592. ulong *linear)
  593. {
  594. return __linearize(ctxt, addr, size, write, false, linear);
  595. }
  596. static int segmented_read_std(struct x86_emulate_ctxt *ctxt,
  597. struct segmented_address addr,
  598. void *data,
  599. unsigned size)
  600. {
  601. int rc;
  602. ulong linear;
  603. rc = linearize(ctxt, addr, size, false, &linear);
  604. if (rc != X86EMUL_CONTINUE)
  605. return rc;
  606. return ctxt->ops->read_std(ctxt, linear, data, size, &ctxt->exception);
  607. }
  608. static int do_fetch_insn_byte(struct x86_emulate_ctxt *ctxt,
  609. struct x86_emulate_ops *ops,
  610. unsigned long eip, u8 *dest)
  611. {
  612. struct fetch_cache *fc = &ctxt->decode.fetch;
  613. int rc;
  614. int size, cur_size;
  615. if (eip == fc->end) {
  616. unsigned long linear;
  617. struct segmented_address addr = { .seg=VCPU_SREG_CS, .ea=eip};
  618. cur_size = fc->end - fc->start;
  619. size = min(15UL - cur_size, PAGE_SIZE - offset_in_page(eip));
  620. rc = __linearize(ctxt, addr, size, false, true, &linear);
  621. if (rc != X86EMUL_CONTINUE)
  622. return rc;
  623. rc = ops->fetch(ctxt, linear, fc->data + cur_size,
  624. size, &ctxt->exception);
  625. if (rc != X86EMUL_CONTINUE)
  626. return rc;
  627. fc->end += size;
  628. }
  629. *dest = fc->data[eip - fc->start];
  630. return X86EMUL_CONTINUE;
  631. }
  632. static int do_insn_fetch(struct x86_emulate_ctxt *ctxt,
  633. struct x86_emulate_ops *ops,
  634. unsigned long eip, void *dest, unsigned size)
  635. {
  636. int rc;
  637. /* x86 instructions are limited to 15 bytes. */
  638. if (eip + size - ctxt->eip > 15)
  639. return X86EMUL_UNHANDLEABLE;
  640. while (size--) {
  641. rc = do_fetch_insn_byte(ctxt, ops, eip++, dest++);
  642. if (rc != X86EMUL_CONTINUE)
  643. return rc;
  644. }
  645. return X86EMUL_CONTINUE;
  646. }
  647. /*
  648. * Given the 'reg' portion of a ModRM byte, and a register block, return a
  649. * pointer into the block that addresses the relevant register.
  650. * @highbyte_regs specifies whether to decode AH,CH,DH,BH.
  651. */
  652. static void *decode_register(u8 modrm_reg, unsigned long *regs,
  653. int highbyte_regs)
  654. {
  655. void *p;
  656. p = &regs[modrm_reg];
  657. if (highbyte_regs && modrm_reg >= 4 && modrm_reg < 8)
  658. p = (unsigned char *)&regs[modrm_reg & 3] + 1;
  659. return p;
  660. }
  661. static int read_descriptor(struct x86_emulate_ctxt *ctxt,
  662. struct segmented_address addr,
  663. u16 *size, unsigned long *address, int op_bytes)
  664. {
  665. int rc;
  666. if (op_bytes == 2)
  667. op_bytes = 3;
  668. *address = 0;
  669. rc = segmented_read_std(ctxt, addr, size, 2);
  670. if (rc != X86EMUL_CONTINUE)
  671. return rc;
  672. addr.ea += 2;
  673. rc = segmented_read_std(ctxt, addr, address, op_bytes);
  674. return rc;
  675. }
  676. static int test_cc(unsigned int condition, unsigned int flags)
  677. {
  678. int rc = 0;
  679. switch ((condition & 15) >> 1) {
  680. case 0: /* o */
  681. rc |= (flags & EFLG_OF);
  682. break;
  683. case 1: /* b/c/nae */
  684. rc |= (flags & EFLG_CF);
  685. break;
  686. case 2: /* z/e */
  687. rc |= (flags & EFLG_ZF);
  688. break;
  689. case 3: /* be/na */
  690. rc |= (flags & (EFLG_CF|EFLG_ZF));
  691. break;
  692. case 4: /* s */
  693. rc |= (flags & EFLG_SF);
  694. break;
  695. case 5: /* p/pe */
  696. rc |= (flags & EFLG_PF);
  697. break;
  698. case 7: /* le/ng */
  699. rc |= (flags & EFLG_ZF);
  700. /* fall through */
  701. case 6: /* l/nge */
  702. rc |= (!(flags & EFLG_SF) != !(flags & EFLG_OF));
  703. break;
  704. }
  705. /* Odd condition identifiers (lsb == 1) have inverted sense. */
  706. return (!!rc ^ (condition & 1));
  707. }
  708. static void fetch_register_operand(struct operand *op)
  709. {
  710. switch (op->bytes) {
  711. case 1:
  712. op->val = *(u8 *)op->addr.reg;
  713. break;
  714. case 2:
  715. op->val = *(u16 *)op->addr.reg;
  716. break;
  717. case 4:
  718. op->val = *(u32 *)op->addr.reg;
  719. break;
  720. case 8:
  721. op->val = *(u64 *)op->addr.reg;
  722. break;
  723. }
  724. }
  725. static void read_sse_reg(struct x86_emulate_ctxt *ctxt, sse128_t *data, int reg)
  726. {
  727. ctxt->ops->get_fpu(ctxt);
  728. switch (reg) {
  729. case 0: asm("movdqu %%xmm0, %0" : "=m"(*data)); break;
  730. case 1: asm("movdqu %%xmm1, %0" : "=m"(*data)); break;
  731. case 2: asm("movdqu %%xmm2, %0" : "=m"(*data)); break;
  732. case 3: asm("movdqu %%xmm3, %0" : "=m"(*data)); break;
  733. case 4: asm("movdqu %%xmm4, %0" : "=m"(*data)); break;
  734. case 5: asm("movdqu %%xmm5, %0" : "=m"(*data)); break;
  735. case 6: asm("movdqu %%xmm6, %0" : "=m"(*data)); break;
  736. case 7: asm("movdqu %%xmm7, %0" : "=m"(*data)); break;
  737. #ifdef CONFIG_X86_64
  738. case 8: asm("movdqu %%xmm8, %0" : "=m"(*data)); break;
  739. case 9: asm("movdqu %%xmm9, %0" : "=m"(*data)); break;
  740. case 10: asm("movdqu %%xmm10, %0" : "=m"(*data)); break;
  741. case 11: asm("movdqu %%xmm11, %0" : "=m"(*data)); break;
  742. case 12: asm("movdqu %%xmm12, %0" : "=m"(*data)); break;
  743. case 13: asm("movdqu %%xmm13, %0" : "=m"(*data)); break;
  744. case 14: asm("movdqu %%xmm14, %0" : "=m"(*data)); break;
  745. case 15: asm("movdqu %%xmm15, %0" : "=m"(*data)); break;
  746. #endif
  747. default: BUG();
  748. }
  749. ctxt->ops->put_fpu(ctxt);
  750. }
  751. static void write_sse_reg(struct x86_emulate_ctxt *ctxt, sse128_t *data,
  752. int reg)
  753. {
  754. ctxt->ops->get_fpu(ctxt);
  755. switch (reg) {
  756. case 0: asm("movdqu %0, %%xmm0" : : "m"(*data)); break;
  757. case 1: asm("movdqu %0, %%xmm1" : : "m"(*data)); break;
  758. case 2: asm("movdqu %0, %%xmm2" : : "m"(*data)); break;
  759. case 3: asm("movdqu %0, %%xmm3" : : "m"(*data)); break;
  760. case 4: asm("movdqu %0, %%xmm4" : : "m"(*data)); break;
  761. case 5: asm("movdqu %0, %%xmm5" : : "m"(*data)); break;
  762. case 6: asm("movdqu %0, %%xmm6" : : "m"(*data)); break;
  763. case 7: asm("movdqu %0, %%xmm7" : : "m"(*data)); break;
  764. #ifdef CONFIG_X86_64
  765. case 8: asm("movdqu %0, %%xmm8" : : "m"(*data)); break;
  766. case 9: asm("movdqu %0, %%xmm9" : : "m"(*data)); break;
  767. case 10: asm("movdqu %0, %%xmm10" : : "m"(*data)); break;
  768. case 11: asm("movdqu %0, %%xmm11" : : "m"(*data)); break;
  769. case 12: asm("movdqu %0, %%xmm12" : : "m"(*data)); break;
  770. case 13: asm("movdqu %0, %%xmm13" : : "m"(*data)); break;
  771. case 14: asm("movdqu %0, %%xmm14" : : "m"(*data)); break;
  772. case 15: asm("movdqu %0, %%xmm15" : : "m"(*data)); break;
  773. #endif
  774. default: BUG();
  775. }
  776. ctxt->ops->put_fpu(ctxt);
  777. }
  778. static void decode_register_operand(struct x86_emulate_ctxt *ctxt,
  779. struct operand *op,
  780. struct decode_cache *c,
  781. int inhibit_bytereg)
  782. {
  783. unsigned reg = c->modrm_reg;
  784. int highbyte_regs = c->rex_prefix == 0;
  785. if (!(c->d & ModRM))
  786. reg = (c->b & 7) | ((c->rex_prefix & 1) << 3);
  787. if (c->d & Sse) {
  788. op->type = OP_XMM;
  789. op->bytes = 16;
  790. op->addr.xmm = reg;
  791. read_sse_reg(ctxt, &op->vec_val, reg);
  792. return;
  793. }
  794. op->type = OP_REG;
  795. if ((c->d & ByteOp) && !inhibit_bytereg) {
  796. op->addr.reg = decode_register(reg, c->regs, highbyte_regs);
  797. op->bytes = 1;
  798. } else {
  799. op->addr.reg = decode_register(reg, c->regs, 0);
  800. op->bytes = c->op_bytes;
  801. }
  802. fetch_register_operand(op);
  803. op->orig_val = op->val;
  804. }
  805. static int decode_modrm(struct x86_emulate_ctxt *ctxt,
  806. struct x86_emulate_ops *ops,
  807. struct operand *op)
  808. {
  809. struct decode_cache *c = &ctxt->decode;
  810. u8 sib;
  811. int index_reg = 0, base_reg = 0, scale;
  812. int rc = X86EMUL_CONTINUE;
  813. ulong modrm_ea = 0;
  814. if (c->rex_prefix) {
  815. c->modrm_reg = (c->rex_prefix & 4) << 1; /* REX.R */
  816. index_reg = (c->rex_prefix & 2) << 2; /* REX.X */
  817. c->modrm_rm = base_reg = (c->rex_prefix & 1) << 3; /* REG.B */
  818. }
  819. c->modrm = insn_fetch(u8, 1, c->eip);
  820. c->modrm_mod |= (c->modrm & 0xc0) >> 6;
  821. c->modrm_reg |= (c->modrm & 0x38) >> 3;
  822. c->modrm_rm |= (c->modrm & 0x07);
  823. c->modrm_seg = VCPU_SREG_DS;
  824. if (c->modrm_mod == 3) {
  825. op->type = OP_REG;
  826. op->bytes = (c->d & ByteOp) ? 1 : c->op_bytes;
  827. op->addr.reg = decode_register(c->modrm_rm,
  828. c->regs, c->d & ByteOp);
  829. if (c->d & Sse) {
  830. op->type = OP_XMM;
  831. op->bytes = 16;
  832. op->addr.xmm = c->modrm_rm;
  833. read_sse_reg(ctxt, &op->vec_val, c->modrm_rm);
  834. return rc;
  835. }
  836. fetch_register_operand(op);
  837. return rc;
  838. }
  839. op->type = OP_MEM;
  840. if (c->ad_bytes == 2) {
  841. unsigned bx = c->regs[VCPU_REGS_RBX];
  842. unsigned bp = c->regs[VCPU_REGS_RBP];
  843. unsigned si = c->regs[VCPU_REGS_RSI];
  844. unsigned di = c->regs[VCPU_REGS_RDI];
  845. /* 16-bit ModR/M decode. */
  846. switch (c->modrm_mod) {
  847. case 0:
  848. if (c->modrm_rm == 6)
  849. modrm_ea += insn_fetch(u16, 2, c->eip);
  850. break;
  851. case 1:
  852. modrm_ea += insn_fetch(s8, 1, c->eip);
  853. break;
  854. case 2:
  855. modrm_ea += insn_fetch(u16, 2, c->eip);
  856. break;
  857. }
  858. switch (c->modrm_rm) {
  859. case 0:
  860. modrm_ea += bx + si;
  861. break;
  862. case 1:
  863. modrm_ea += bx + di;
  864. break;
  865. case 2:
  866. modrm_ea += bp + si;
  867. break;
  868. case 3:
  869. modrm_ea += bp + di;
  870. break;
  871. case 4:
  872. modrm_ea += si;
  873. break;
  874. case 5:
  875. modrm_ea += di;
  876. break;
  877. case 6:
  878. if (c->modrm_mod != 0)
  879. modrm_ea += bp;
  880. break;
  881. case 7:
  882. modrm_ea += bx;
  883. break;
  884. }
  885. if (c->modrm_rm == 2 || c->modrm_rm == 3 ||
  886. (c->modrm_rm == 6 && c->modrm_mod != 0))
  887. c->modrm_seg = VCPU_SREG_SS;
  888. modrm_ea = (u16)modrm_ea;
  889. } else {
  890. /* 32/64-bit ModR/M decode. */
  891. if ((c->modrm_rm & 7) == 4) {
  892. sib = insn_fetch(u8, 1, c->eip);
  893. index_reg |= (sib >> 3) & 7;
  894. base_reg |= sib & 7;
  895. scale = sib >> 6;
  896. if ((base_reg & 7) == 5 && c->modrm_mod == 0)
  897. modrm_ea += insn_fetch(s32, 4, c->eip);
  898. else
  899. modrm_ea += c->regs[base_reg];
  900. if (index_reg != 4)
  901. modrm_ea += c->regs[index_reg] << scale;
  902. } else if ((c->modrm_rm & 7) == 5 && c->modrm_mod == 0) {
  903. if (ctxt->mode == X86EMUL_MODE_PROT64)
  904. c->rip_relative = 1;
  905. } else
  906. modrm_ea += c->regs[c->modrm_rm];
  907. switch (c->modrm_mod) {
  908. case 0:
  909. if (c->modrm_rm == 5)
  910. modrm_ea += insn_fetch(s32, 4, c->eip);
  911. break;
  912. case 1:
  913. modrm_ea += insn_fetch(s8, 1, c->eip);
  914. break;
  915. case 2:
  916. modrm_ea += insn_fetch(s32, 4, c->eip);
  917. break;
  918. }
  919. }
  920. op->addr.mem.ea = modrm_ea;
  921. done:
  922. return rc;
  923. }
  924. static int decode_abs(struct x86_emulate_ctxt *ctxt,
  925. struct x86_emulate_ops *ops,
  926. struct operand *op)
  927. {
  928. struct decode_cache *c = &ctxt->decode;
  929. int rc = X86EMUL_CONTINUE;
  930. op->type = OP_MEM;
  931. switch (c->ad_bytes) {
  932. case 2:
  933. op->addr.mem.ea = insn_fetch(u16, 2, c->eip);
  934. break;
  935. case 4:
  936. op->addr.mem.ea = insn_fetch(u32, 4, c->eip);
  937. break;
  938. case 8:
  939. op->addr.mem.ea = insn_fetch(u64, 8, c->eip);
  940. break;
  941. }
  942. done:
  943. return rc;
  944. }
  945. static void fetch_bit_operand(struct decode_cache *c)
  946. {
  947. long sv = 0, mask;
  948. if (c->dst.type == OP_MEM && c->src.type == OP_REG) {
  949. mask = ~(c->dst.bytes * 8 - 1);
  950. if (c->src.bytes == 2)
  951. sv = (s16)c->src.val & (s16)mask;
  952. else if (c->src.bytes == 4)
  953. sv = (s32)c->src.val & (s32)mask;
  954. c->dst.addr.mem.ea += (sv >> 3);
  955. }
  956. /* only subword offset */
  957. c->src.val &= (c->dst.bytes << 3) - 1;
  958. }
  959. static int read_emulated(struct x86_emulate_ctxt *ctxt,
  960. struct x86_emulate_ops *ops,
  961. unsigned long addr, void *dest, unsigned size)
  962. {
  963. int rc;
  964. struct read_cache *mc = &ctxt->decode.mem_read;
  965. while (size) {
  966. int n = min(size, 8u);
  967. size -= n;
  968. if (mc->pos < mc->end)
  969. goto read_cached;
  970. rc = ops->read_emulated(ctxt, addr, mc->data + mc->end, n,
  971. &ctxt->exception);
  972. if (rc != X86EMUL_CONTINUE)
  973. return rc;
  974. mc->end += n;
  975. read_cached:
  976. memcpy(dest, mc->data + mc->pos, n);
  977. mc->pos += n;
  978. dest += n;
  979. addr += n;
  980. }
  981. return X86EMUL_CONTINUE;
  982. }
  983. static int segmented_read(struct x86_emulate_ctxt *ctxt,
  984. struct segmented_address addr,
  985. void *data,
  986. unsigned size)
  987. {
  988. int rc;
  989. ulong linear;
  990. rc = linearize(ctxt, addr, size, false, &linear);
  991. if (rc != X86EMUL_CONTINUE)
  992. return rc;
  993. return read_emulated(ctxt, ctxt->ops, linear, data, size);
  994. }
  995. static int segmented_write(struct x86_emulate_ctxt *ctxt,
  996. struct segmented_address addr,
  997. const void *data,
  998. unsigned size)
  999. {
  1000. int rc;
  1001. ulong linear;
  1002. rc = linearize(ctxt, addr, size, true, &linear);
  1003. if (rc != X86EMUL_CONTINUE)
  1004. return rc;
  1005. return ctxt->ops->write_emulated(ctxt, linear, data, size,
  1006. &ctxt->exception);
  1007. }
  1008. static int segmented_cmpxchg(struct x86_emulate_ctxt *ctxt,
  1009. struct segmented_address addr,
  1010. const void *orig_data, const void *data,
  1011. unsigned size)
  1012. {
  1013. int rc;
  1014. ulong linear;
  1015. rc = linearize(ctxt, addr, size, true, &linear);
  1016. if (rc != X86EMUL_CONTINUE)
  1017. return rc;
  1018. return ctxt->ops->cmpxchg_emulated(ctxt, linear, orig_data, data,
  1019. size, &ctxt->exception);
  1020. }
  1021. static int pio_in_emulated(struct x86_emulate_ctxt *ctxt,
  1022. struct x86_emulate_ops *ops,
  1023. unsigned int size, unsigned short port,
  1024. void *dest)
  1025. {
  1026. struct read_cache *rc = &ctxt->decode.io_read;
  1027. if (rc->pos == rc->end) { /* refill pio read ahead */
  1028. struct decode_cache *c = &ctxt->decode;
  1029. unsigned int in_page, n;
  1030. unsigned int count = c->rep_prefix ?
  1031. address_mask(c, c->regs[VCPU_REGS_RCX]) : 1;
  1032. in_page = (ctxt->eflags & EFLG_DF) ?
  1033. offset_in_page(c->regs[VCPU_REGS_RDI]) :
  1034. PAGE_SIZE - offset_in_page(c->regs[VCPU_REGS_RDI]);
  1035. n = min(min(in_page, (unsigned int)sizeof(rc->data)) / size,
  1036. count);
  1037. if (n == 0)
  1038. n = 1;
  1039. rc->pos = rc->end = 0;
  1040. if (!ops->pio_in_emulated(ctxt, size, port, rc->data, n))
  1041. return 0;
  1042. rc->end = n * size;
  1043. }
  1044. memcpy(dest, rc->data + rc->pos, size);
  1045. rc->pos += size;
  1046. return 1;
  1047. }
  1048. static void get_descriptor_table_ptr(struct x86_emulate_ctxt *ctxt,
  1049. struct x86_emulate_ops *ops,
  1050. u16 selector, struct desc_ptr *dt)
  1051. {
  1052. if (selector & 1 << 2) {
  1053. struct desc_struct desc;
  1054. u16 sel;
  1055. memset (dt, 0, sizeof *dt);
  1056. if (!ops->get_segment(ctxt, &sel, &desc, NULL, VCPU_SREG_LDTR))
  1057. return;
  1058. dt->size = desc_limit_scaled(&desc); /* what if limit > 65535? */
  1059. dt->address = get_desc_base(&desc);
  1060. } else
  1061. ops->get_gdt(ctxt, dt);
  1062. }
  1063. /* allowed just for 8 bytes segments */
  1064. static int read_segment_descriptor(struct x86_emulate_ctxt *ctxt,
  1065. struct x86_emulate_ops *ops,
  1066. u16 selector, struct desc_struct *desc)
  1067. {
  1068. struct desc_ptr dt;
  1069. u16 index = selector >> 3;
  1070. int ret;
  1071. ulong addr;
  1072. get_descriptor_table_ptr(ctxt, ops, selector, &dt);
  1073. if (dt.size < index * 8 + 7)
  1074. return emulate_gp(ctxt, selector & 0xfffc);
  1075. addr = dt.address + index * 8;
  1076. ret = ops->read_std(ctxt, addr, desc, sizeof *desc, &ctxt->exception);
  1077. return ret;
  1078. }
  1079. /* allowed just for 8 bytes segments */
  1080. static int write_segment_descriptor(struct x86_emulate_ctxt *ctxt,
  1081. struct x86_emulate_ops *ops,
  1082. u16 selector, struct desc_struct *desc)
  1083. {
  1084. struct desc_ptr dt;
  1085. u16 index = selector >> 3;
  1086. ulong addr;
  1087. int ret;
  1088. get_descriptor_table_ptr(ctxt, ops, selector, &dt);
  1089. if (dt.size < index * 8 + 7)
  1090. return emulate_gp(ctxt, selector & 0xfffc);
  1091. addr = dt.address + index * 8;
  1092. ret = ops->write_std(ctxt, addr, desc, sizeof *desc, &ctxt->exception);
  1093. return ret;
  1094. }
  1095. /* Does not support long mode */
  1096. static int load_segment_descriptor(struct x86_emulate_ctxt *ctxt,
  1097. struct x86_emulate_ops *ops,
  1098. u16 selector, int seg)
  1099. {
  1100. struct desc_struct seg_desc;
  1101. u8 dpl, rpl, cpl;
  1102. unsigned err_vec = GP_VECTOR;
  1103. u32 err_code = 0;
  1104. bool null_selector = !(selector & ~0x3); /* 0000-0003 are null */
  1105. int ret;
  1106. memset(&seg_desc, 0, sizeof seg_desc);
  1107. if ((seg <= VCPU_SREG_GS && ctxt->mode == X86EMUL_MODE_VM86)
  1108. || ctxt->mode == X86EMUL_MODE_REAL) {
  1109. /* set real mode segment descriptor */
  1110. set_desc_base(&seg_desc, selector << 4);
  1111. set_desc_limit(&seg_desc, 0xffff);
  1112. seg_desc.type = 3;
  1113. seg_desc.p = 1;
  1114. seg_desc.s = 1;
  1115. goto load;
  1116. }
  1117. /* NULL selector is not valid for TR, CS and SS */
  1118. if ((seg == VCPU_SREG_CS || seg == VCPU_SREG_SS || seg == VCPU_SREG_TR)
  1119. && null_selector)
  1120. goto exception;
  1121. /* TR should be in GDT only */
  1122. if (seg == VCPU_SREG_TR && (selector & (1 << 2)))
  1123. goto exception;
  1124. if (null_selector) /* for NULL selector skip all following checks */
  1125. goto load;
  1126. ret = read_segment_descriptor(ctxt, ops, selector, &seg_desc);
  1127. if (ret != X86EMUL_CONTINUE)
  1128. return ret;
  1129. err_code = selector & 0xfffc;
  1130. err_vec = GP_VECTOR;
  1131. /* can't load system descriptor into segment selecor */
  1132. if (seg <= VCPU_SREG_GS && !seg_desc.s)
  1133. goto exception;
  1134. if (!seg_desc.p) {
  1135. err_vec = (seg == VCPU_SREG_SS) ? SS_VECTOR : NP_VECTOR;
  1136. goto exception;
  1137. }
  1138. rpl = selector & 3;
  1139. dpl = seg_desc.dpl;
  1140. cpl = ops->cpl(ctxt);
  1141. switch (seg) {
  1142. case VCPU_SREG_SS:
  1143. /*
  1144. * segment is not a writable data segment or segment
  1145. * selector's RPL != CPL or segment selector's RPL != CPL
  1146. */
  1147. if (rpl != cpl || (seg_desc.type & 0xa) != 0x2 || dpl != cpl)
  1148. goto exception;
  1149. break;
  1150. case VCPU_SREG_CS:
  1151. if (!(seg_desc.type & 8))
  1152. goto exception;
  1153. if (seg_desc.type & 4) {
  1154. /* conforming */
  1155. if (dpl > cpl)
  1156. goto exception;
  1157. } else {
  1158. /* nonconforming */
  1159. if (rpl > cpl || dpl != cpl)
  1160. goto exception;
  1161. }
  1162. /* CS(RPL) <- CPL */
  1163. selector = (selector & 0xfffc) | cpl;
  1164. break;
  1165. case VCPU_SREG_TR:
  1166. if (seg_desc.s || (seg_desc.type != 1 && seg_desc.type != 9))
  1167. goto exception;
  1168. break;
  1169. case VCPU_SREG_LDTR:
  1170. if (seg_desc.s || seg_desc.type != 2)
  1171. goto exception;
  1172. break;
  1173. default: /* DS, ES, FS, or GS */
  1174. /*
  1175. * segment is not a data or readable code segment or
  1176. * ((segment is a data or nonconforming code segment)
  1177. * and (both RPL and CPL > DPL))
  1178. */
  1179. if ((seg_desc.type & 0xa) == 0x8 ||
  1180. (((seg_desc.type & 0xc) != 0xc) &&
  1181. (rpl > dpl && cpl > dpl)))
  1182. goto exception;
  1183. break;
  1184. }
  1185. if (seg_desc.s) {
  1186. /* mark segment as accessed */
  1187. seg_desc.type |= 1;
  1188. ret = write_segment_descriptor(ctxt, ops, selector, &seg_desc);
  1189. if (ret != X86EMUL_CONTINUE)
  1190. return ret;
  1191. }
  1192. load:
  1193. ops->set_segment(ctxt, selector, &seg_desc, 0, seg);
  1194. return X86EMUL_CONTINUE;
  1195. exception:
  1196. emulate_exception(ctxt, err_vec, err_code, true);
  1197. return X86EMUL_PROPAGATE_FAULT;
  1198. }
  1199. static void write_register_operand(struct operand *op)
  1200. {
  1201. /* The 4-byte case *is* correct: in 64-bit mode we zero-extend. */
  1202. switch (op->bytes) {
  1203. case 1:
  1204. *(u8 *)op->addr.reg = (u8)op->val;
  1205. break;
  1206. case 2:
  1207. *(u16 *)op->addr.reg = (u16)op->val;
  1208. break;
  1209. case 4:
  1210. *op->addr.reg = (u32)op->val;
  1211. break; /* 64b: zero-extend */
  1212. case 8:
  1213. *op->addr.reg = op->val;
  1214. break;
  1215. }
  1216. }
  1217. static int writeback(struct x86_emulate_ctxt *ctxt)
  1218. {
  1219. int rc;
  1220. struct decode_cache *c = &ctxt->decode;
  1221. switch (c->dst.type) {
  1222. case OP_REG:
  1223. write_register_operand(&c->dst);
  1224. break;
  1225. case OP_MEM:
  1226. if (c->lock_prefix)
  1227. rc = segmented_cmpxchg(ctxt,
  1228. c->dst.addr.mem,
  1229. &c->dst.orig_val,
  1230. &c->dst.val,
  1231. c->dst.bytes);
  1232. else
  1233. rc = segmented_write(ctxt,
  1234. c->dst.addr.mem,
  1235. &c->dst.val,
  1236. c->dst.bytes);
  1237. if (rc != X86EMUL_CONTINUE)
  1238. return rc;
  1239. break;
  1240. case OP_XMM:
  1241. write_sse_reg(ctxt, &c->dst.vec_val, c->dst.addr.xmm);
  1242. break;
  1243. case OP_NONE:
  1244. /* no writeback */
  1245. break;
  1246. default:
  1247. break;
  1248. }
  1249. return X86EMUL_CONTINUE;
  1250. }
  1251. static int em_push(struct x86_emulate_ctxt *ctxt)
  1252. {
  1253. struct decode_cache *c = &ctxt->decode;
  1254. struct segmented_address addr;
  1255. register_address_increment(c, &c->regs[VCPU_REGS_RSP], -c->op_bytes);
  1256. addr.ea = register_address(c, c->regs[VCPU_REGS_RSP]);
  1257. addr.seg = VCPU_SREG_SS;
  1258. /* Disable writeback. */
  1259. c->dst.type = OP_NONE;
  1260. return segmented_write(ctxt, addr, &c->src.val, c->op_bytes);
  1261. }
  1262. static int emulate_pop(struct x86_emulate_ctxt *ctxt,
  1263. void *dest, int len)
  1264. {
  1265. struct decode_cache *c = &ctxt->decode;
  1266. int rc;
  1267. struct segmented_address addr;
  1268. addr.ea = register_address(c, c->regs[VCPU_REGS_RSP]);
  1269. addr.seg = VCPU_SREG_SS;
  1270. rc = segmented_read(ctxt, addr, dest, len);
  1271. if (rc != X86EMUL_CONTINUE)
  1272. return rc;
  1273. register_address_increment(c, &c->regs[VCPU_REGS_RSP], len);
  1274. return rc;
  1275. }
  1276. static int em_pop(struct x86_emulate_ctxt *ctxt)
  1277. {
  1278. struct decode_cache *c = &ctxt->decode;
  1279. return emulate_pop(ctxt, &c->dst.val, c->op_bytes);
  1280. }
  1281. static int emulate_popf(struct x86_emulate_ctxt *ctxt,
  1282. struct x86_emulate_ops *ops,
  1283. void *dest, int len)
  1284. {
  1285. int rc;
  1286. unsigned long val, change_mask;
  1287. int iopl = (ctxt->eflags & X86_EFLAGS_IOPL) >> IOPL_SHIFT;
  1288. int cpl = ops->cpl(ctxt);
  1289. rc = emulate_pop(ctxt, &val, len);
  1290. if (rc != X86EMUL_CONTINUE)
  1291. return rc;
  1292. change_mask = EFLG_CF | EFLG_PF | EFLG_AF | EFLG_ZF | EFLG_SF | EFLG_OF
  1293. | EFLG_TF | EFLG_DF | EFLG_NT | EFLG_RF | EFLG_AC | EFLG_ID;
  1294. switch(ctxt->mode) {
  1295. case X86EMUL_MODE_PROT64:
  1296. case X86EMUL_MODE_PROT32:
  1297. case X86EMUL_MODE_PROT16:
  1298. if (cpl == 0)
  1299. change_mask |= EFLG_IOPL;
  1300. if (cpl <= iopl)
  1301. change_mask |= EFLG_IF;
  1302. break;
  1303. case X86EMUL_MODE_VM86:
  1304. if (iopl < 3)
  1305. return emulate_gp(ctxt, 0);
  1306. change_mask |= EFLG_IF;
  1307. break;
  1308. default: /* real mode */
  1309. change_mask |= (EFLG_IOPL | EFLG_IF);
  1310. break;
  1311. }
  1312. *(unsigned long *)dest =
  1313. (ctxt->eflags & ~change_mask) | (val & change_mask);
  1314. return rc;
  1315. }
  1316. static int em_popf(struct x86_emulate_ctxt *ctxt)
  1317. {
  1318. struct decode_cache *c = &ctxt->decode;
  1319. c->dst.type = OP_REG;
  1320. c->dst.addr.reg = &ctxt->eflags;
  1321. c->dst.bytes = c->op_bytes;
  1322. return emulate_popf(ctxt, ctxt->ops, &c->dst.val, c->op_bytes);
  1323. }
  1324. static int emulate_push_sreg(struct x86_emulate_ctxt *ctxt,
  1325. struct x86_emulate_ops *ops, int seg)
  1326. {
  1327. struct decode_cache *c = &ctxt->decode;
  1328. c->src.val = get_segment_selector(ctxt, seg);
  1329. return em_push(ctxt);
  1330. }
  1331. static int emulate_pop_sreg(struct x86_emulate_ctxt *ctxt,
  1332. struct x86_emulate_ops *ops, int seg)
  1333. {
  1334. struct decode_cache *c = &ctxt->decode;
  1335. unsigned long selector;
  1336. int rc;
  1337. rc = emulate_pop(ctxt, &selector, c->op_bytes);
  1338. if (rc != X86EMUL_CONTINUE)
  1339. return rc;
  1340. rc = load_segment_descriptor(ctxt, ops, (u16)selector, seg);
  1341. return rc;
  1342. }
  1343. static int em_pusha(struct x86_emulate_ctxt *ctxt)
  1344. {
  1345. struct decode_cache *c = &ctxt->decode;
  1346. unsigned long old_esp = c->regs[VCPU_REGS_RSP];
  1347. int rc = X86EMUL_CONTINUE;
  1348. int reg = VCPU_REGS_RAX;
  1349. while (reg <= VCPU_REGS_RDI) {
  1350. (reg == VCPU_REGS_RSP) ?
  1351. (c->src.val = old_esp) : (c->src.val = c->regs[reg]);
  1352. rc = em_push(ctxt);
  1353. if (rc != X86EMUL_CONTINUE)
  1354. return rc;
  1355. ++reg;
  1356. }
  1357. return rc;
  1358. }
  1359. static int em_pushf(struct x86_emulate_ctxt *ctxt)
  1360. {
  1361. struct decode_cache *c = &ctxt->decode;
  1362. c->src.val = (unsigned long)ctxt->eflags;
  1363. return em_push(ctxt);
  1364. }
  1365. static int em_popa(struct x86_emulate_ctxt *ctxt)
  1366. {
  1367. struct decode_cache *c = &ctxt->decode;
  1368. int rc = X86EMUL_CONTINUE;
  1369. int reg = VCPU_REGS_RDI;
  1370. while (reg >= VCPU_REGS_RAX) {
  1371. if (reg == VCPU_REGS_RSP) {
  1372. register_address_increment(c, &c->regs[VCPU_REGS_RSP],
  1373. c->op_bytes);
  1374. --reg;
  1375. }
  1376. rc = emulate_pop(ctxt, &c->regs[reg], c->op_bytes);
  1377. if (rc != X86EMUL_CONTINUE)
  1378. break;
  1379. --reg;
  1380. }
  1381. return rc;
  1382. }
  1383. int emulate_int_real(struct x86_emulate_ctxt *ctxt,
  1384. struct x86_emulate_ops *ops, int irq)
  1385. {
  1386. struct decode_cache *c = &ctxt->decode;
  1387. int rc;
  1388. struct desc_ptr dt;
  1389. gva_t cs_addr;
  1390. gva_t eip_addr;
  1391. u16 cs, eip;
  1392. /* TODO: Add limit checks */
  1393. c->src.val = ctxt->eflags;
  1394. rc = em_push(ctxt);
  1395. if (rc != X86EMUL_CONTINUE)
  1396. return rc;
  1397. ctxt->eflags &= ~(EFLG_IF | EFLG_TF | EFLG_AC);
  1398. c->src.val = get_segment_selector(ctxt, VCPU_SREG_CS);
  1399. rc = em_push(ctxt);
  1400. if (rc != X86EMUL_CONTINUE)
  1401. return rc;
  1402. c->src.val = c->eip;
  1403. rc = em_push(ctxt);
  1404. if (rc != X86EMUL_CONTINUE)
  1405. return rc;
  1406. ops->get_idt(ctxt, &dt);
  1407. eip_addr = dt.address + (irq << 2);
  1408. cs_addr = dt.address + (irq << 2) + 2;
  1409. rc = ops->read_std(ctxt, cs_addr, &cs, 2, &ctxt->exception);
  1410. if (rc != X86EMUL_CONTINUE)
  1411. return rc;
  1412. rc = ops->read_std(ctxt, eip_addr, &eip, 2, &ctxt->exception);
  1413. if (rc != X86EMUL_CONTINUE)
  1414. return rc;
  1415. rc = load_segment_descriptor(ctxt, ops, cs, VCPU_SREG_CS);
  1416. if (rc != X86EMUL_CONTINUE)
  1417. return rc;
  1418. c->eip = eip;
  1419. return rc;
  1420. }
  1421. static int emulate_int(struct x86_emulate_ctxt *ctxt,
  1422. struct x86_emulate_ops *ops, int irq)
  1423. {
  1424. switch(ctxt->mode) {
  1425. case X86EMUL_MODE_REAL:
  1426. return emulate_int_real(ctxt, ops, irq);
  1427. case X86EMUL_MODE_VM86:
  1428. case X86EMUL_MODE_PROT16:
  1429. case X86EMUL_MODE_PROT32:
  1430. case X86EMUL_MODE_PROT64:
  1431. default:
  1432. /* Protected mode interrupts unimplemented yet */
  1433. return X86EMUL_UNHANDLEABLE;
  1434. }
  1435. }
  1436. static int emulate_iret_real(struct x86_emulate_ctxt *ctxt,
  1437. struct x86_emulate_ops *ops)
  1438. {
  1439. struct decode_cache *c = &ctxt->decode;
  1440. int rc = X86EMUL_CONTINUE;
  1441. unsigned long temp_eip = 0;
  1442. unsigned long temp_eflags = 0;
  1443. unsigned long cs = 0;
  1444. unsigned long mask = EFLG_CF | EFLG_PF | EFLG_AF | EFLG_ZF | EFLG_SF | EFLG_TF |
  1445. EFLG_IF | EFLG_DF | EFLG_OF | EFLG_IOPL | EFLG_NT | EFLG_RF |
  1446. EFLG_AC | EFLG_ID | (1 << 1); /* Last one is the reserved bit */
  1447. unsigned long vm86_mask = EFLG_VM | EFLG_VIF | EFLG_VIP;
  1448. /* TODO: Add stack limit check */
  1449. rc = emulate_pop(ctxt, &temp_eip, c->op_bytes);
  1450. if (rc != X86EMUL_CONTINUE)
  1451. return rc;
  1452. if (temp_eip & ~0xffff)
  1453. return emulate_gp(ctxt, 0);
  1454. rc = emulate_pop(ctxt, &cs, c->op_bytes);
  1455. if (rc != X86EMUL_CONTINUE)
  1456. return rc;
  1457. rc = emulate_pop(ctxt, &temp_eflags, c->op_bytes);
  1458. if (rc != X86EMUL_CONTINUE)
  1459. return rc;
  1460. rc = load_segment_descriptor(ctxt, ops, (u16)cs, VCPU_SREG_CS);
  1461. if (rc != X86EMUL_CONTINUE)
  1462. return rc;
  1463. c->eip = temp_eip;
  1464. if (c->op_bytes == 4)
  1465. ctxt->eflags = ((temp_eflags & mask) | (ctxt->eflags & vm86_mask));
  1466. else if (c->op_bytes == 2) {
  1467. ctxt->eflags &= ~0xffff;
  1468. ctxt->eflags |= temp_eflags;
  1469. }
  1470. ctxt->eflags &= ~EFLG_RESERVED_ZEROS_MASK; /* Clear reserved zeros */
  1471. ctxt->eflags |= EFLG_RESERVED_ONE_MASK;
  1472. return rc;
  1473. }
  1474. static inline int emulate_iret(struct x86_emulate_ctxt *ctxt,
  1475. struct x86_emulate_ops* ops)
  1476. {
  1477. switch(ctxt->mode) {
  1478. case X86EMUL_MODE_REAL:
  1479. return emulate_iret_real(ctxt, ops);
  1480. case X86EMUL_MODE_VM86:
  1481. case X86EMUL_MODE_PROT16:
  1482. case X86EMUL_MODE_PROT32:
  1483. case X86EMUL_MODE_PROT64:
  1484. default:
  1485. /* iret from protected mode unimplemented yet */
  1486. return X86EMUL_UNHANDLEABLE;
  1487. }
  1488. }
  1489. static int em_jmp_far(struct x86_emulate_ctxt *ctxt)
  1490. {
  1491. struct decode_cache *c = &ctxt->decode;
  1492. int rc;
  1493. unsigned short sel;
  1494. memcpy(&sel, c->src.valptr + c->op_bytes, 2);
  1495. rc = load_segment_descriptor(ctxt, ctxt->ops, sel, VCPU_SREG_CS);
  1496. if (rc != X86EMUL_CONTINUE)
  1497. return rc;
  1498. c->eip = 0;
  1499. memcpy(&c->eip, c->src.valptr, c->op_bytes);
  1500. return X86EMUL_CONTINUE;
  1501. }
  1502. static int em_grp1a(struct x86_emulate_ctxt *ctxt)
  1503. {
  1504. struct decode_cache *c = &ctxt->decode;
  1505. return emulate_pop(ctxt, &c->dst.val, c->dst.bytes);
  1506. }
  1507. static int em_grp2(struct x86_emulate_ctxt *ctxt)
  1508. {
  1509. struct decode_cache *c = &ctxt->decode;
  1510. switch (c->modrm_reg) {
  1511. case 0: /* rol */
  1512. emulate_2op_SrcB("rol", c->src, c->dst, ctxt->eflags);
  1513. break;
  1514. case 1: /* ror */
  1515. emulate_2op_SrcB("ror", c->src, c->dst, ctxt->eflags);
  1516. break;
  1517. case 2: /* rcl */
  1518. emulate_2op_SrcB("rcl", c->src, c->dst, ctxt->eflags);
  1519. break;
  1520. case 3: /* rcr */
  1521. emulate_2op_SrcB("rcr", c->src, c->dst, ctxt->eflags);
  1522. break;
  1523. case 4: /* sal/shl */
  1524. case 6: /* sal/shl */
  1525. emulate_2op_SrcB("sal", c->src, c->dst, ctxt->eflags);
  1526. break;
  1527. case 5: /* shr */
  1528. emulate_2op_SrcB("shr", c->src, c->dst, ctxt->eflags);
  1529. break;
  1530. case 7: /* sar */
  1531. emulate_2op_SrcB("sar", c->src, c->dst, ctxt->eflags);
  1532. break;
  1533. }
  1534. return X86EMUL_CONTINUE;
  1535. }
  1536. static int em_grp3(struct x86_emulate_ctxt *ctxt)
  1537. {
  1538. struct decode_cache *c = &ctxt->decode;
  1539. unsigned long *rax = &c->regs[VCPU_REGS_RAX];
  1540. unsigned long *rdx = &c->regs[VCPU_REGS_RDX];
  1541. u8 de = 0;
  1542. switch (c->modrm_reg) {
  1543. case 0 ... 1: /* test */
  1544. emulate_2op_SrcV("test", c->src, c->dst, ctxt->eflags);
  1545. break;
  1546. case 2: /* not */
  1547. c->dst.val = ~c->dst.val;
  1548. break;
  1549. case 3: /* neg */
  1550. emulate_1op("neg", c->dst, ctxt->eflags);
  1551. break;
  1552. case 4: /* mul */
  1553. emulate_1op_rax_rdx("mul", c->src, *rax, *rdx, ctxt->eflags);
  1554. break;
  1555. case 5: /* imul */
  1556. emulate_1op_rax_rdx("imul", c->src, *rax, *rdx, ctxt->eflags);
  1557. break;
  1558. case 6: /* div */
  1559. emulate_1op_rax_rdx_ex("div", c->src, *rax, *rdx,
  1560. ctxt->eflags, de);
  1561. break;
  1562. case 7: /* idiv */
  1563. emulate_1op_rax_rdx_ex("idiv", c->src, *rax, *rdx,
  1564. ctxt->eflags, de);
  1565. break;
  1566. default:
  1567. return X86EMUL_UNHANDLEABLE;
  1568. }
  1569. if (de)
  1570. return emulate_de(ctxt);
  1571. return X86EMUL_CONTINUE;
  1572. }
  1573. static int em_grp45(struct x86_emulate_ctxt *ctxt)
  1574. {
  1575. struct decode_cache *c = &ctxt->decode;
  1576. int rc = X86EMUL_CONTINUE;
  1577. switch (c->modrm_reg) {
  1578. case 0: /* inc */
  1579. emulate_1op("inc", c->dst, ctxt->eflags);
  1580. break;
  1581. case 1: /* dec */
  1582. emulate_1op("dec", c->dst, ctxt->eflags);
  1583. break;
  1584. case 2: /* call near abs */ {
  1585. long int old_eip;
  1586. old_eip = c->eip;
  1587. c->eip = c->src.val;
  1588. c->src.val = old_eip;
  1589. rc = em_push(ctxt);
  1590. break;
  1591. }
  1592. case 4: /* jmp abs */
  1593. c->eip = c->src.val;
  1594. break;
  1595. case 5: /* jmp far */
  1596. rc = em_jmp_far(ctxt);
  1597. break;
  1598. case 6: /* push */
  1599. rc = em_push(ctxt);
  1600. break;
  1601. }
  1602. return rc;
  1603. }
  1604. static int em_grp9(struct x86_emulate_ctxt *ctxt)
  1605. {
  1606. struct decode_cache *c = &ctxt->decode;
  1607. u64 old = c->dst.orig_val64;
  1608. if (((u32) (old >> 0) != (u32) c->regs[VCPU_REGS_RAX]) ||
  1609. ((u32) (old >> 32) != (u32) c->regs[VCPU_REGS_RDX])) {
  1610. c->regs[VCPU_REGS_RAX] = (u32) (old >> 0);
  1611. c->regs[VCPU_REGS_RDX] = (u32) (old >> 32);
  1612. ctxt->eflags &= ~EFLG_ZF;
  1613. } else {
  1614. c->dst.val64 = ((u64)c->regs[VCPU_REGS_RCX] << 32) |
  1615. (u32) c->regs[VCPU_REGS_RBX];
  1616. ctxt->eflags |= EFLG_ZF;
  1617. }
  1618. return X86EMUL_CONTINUE;
  1619. }
  1620. static int emulate_ret_far(struct x86_emulate_ctxt *ctxt,
  1621. struct x86_emulate_ops *ops)
  1622. {
  1623. struct decode_cache *c = &ctxt->decode;
  1624. int rc;
  1625. unsigned long cs;
  1626. rc = emulate_pop(ctxt, &c->eip, c->op_bytes);
  1627. if (rc != X86EMUL_CONTINUE)
  1628. return rc;
  1629. if (c->op_bytes == 4)
  1630. c->eip = (u32)c->eip;
  1631. rc = emulate_pop(ctxt, &cs, c->op_bytes);
  1632. if (rc != X86EMUL_CONTINUE)
  1633. return rc;
  1634. rc = load_segment_descriptor(ctxt, ops, (u16)cs, VCPU_SREG_CS);
  1635. return rc;
  1636. }
  1637. static int emulate_load_segment(struct x86_emulate_ctxt *ctxt,
  1638. struct x86_emulate_ops *ops, int seg)
  1639. {
  1640. struct decode_cache *c = &ctxt->decode;
  1641. unsigned short sel;
  1642. int rc;
  1643. memcpy(&sel, c->src.valptr + c->op_bytes, 2);
  1644. rc = load_segment_descriptor(ctxt, ops, sel, seg);
  1645. if (rc != X86EMUL_CONTINUE)
  1646. return rc;
  1647. c->dst.val = c->src.val;
  1648. return rc;
  1649. }
  1650. static inline void
  1651. setup_syscalls_segments(struct x86_emulate_ctxt *ctxt,
  1652. struct x86_emulate_ops *ops, struct desc_struct *cs,
  1653. struct desc_struct *ss)
  1654. {
  1655. u16 selector;
  1656. memset(cs, 0, sizeof(struct desc_struct));
  1657. ops->get_segment(ctxt, &selector, cs, NULL, VCPU_SREG_CS);
  1658. memset(ss, 0, sizeof(struct desc_struct));
  1659. cs->l = 0; /* will be adjusted later */
  1660. set_desc_base(cs, 0); /* flat segment */
  1661. cs->g = 1; /* 4kb granularity */
  1662. set_desc_limit(cs, 0xfffff); /* 4GB limit */
  1663. cs->type = 0x0b; /* Read, Execute, Accessed */
  1664. cs->s = 1;
  1665. cs->dpl = 0; /* will be adjusted later */
  1666. cs->p = 1;
  1667. cs->d = 1;
  1668. set_desc_base(ss, 0); /* flat segment */
  1669. set_desc_limit(ss, 0xfffff); /* 4GB limit */
  1670. ss->g = 1; /* 4kb granularity */
  1671. ss->s = 1;
  1672. ss->type = 0x03; /* Read/Write, Accessed */
  1673. ss->d = 1; /* 32bit stack segment */
  1674. ss->dpl = 0;
  1675. ss->p = 1;
  1676. }
  1677. static int
  1678. emulate_syscall(struct x86_emulate_ctxt *ctxt, struct x86_emulate_ops *ops)
  1679. {
  1680. struct decode_cache *c = &ctxt->decode;
  1681. struct desc_struct cs, ss;
  1682. u64 msr_data;
  1683. u16 cs_sel, ss_sel;
  1684. u64 efer = 0;
  1685. /* syscall is not available in real mode */
  1686. if (ctxt->mode == X86EMUL_MODE_REAL ||
  1687. ctxt->mode == X86EMUL_MODE_VM86)
  1688. return emulate_ud(ctxt);
  1689. ops->get_msr(ctxt, MSR_EFER, &efer);
  1690. setup_syscalls_segments(ctxt, ops, &cs, &ss);
  1691. ops->get_msr(ctxt, MSR_STAR, &msr_data);
  1692. msr_data >>= 32;
  1693. cs_sel = (u16)(msr_data & 0xfffc);
  1694. ss_sel = (u16)(msr_data + 8);
  1695. if (efer & EFER_LMA) {
  1696. cs.d = 0;
  1697. cs.l = 1;
  1698. }
  1699. ops->set_segment(ctxt, cs_sel, &cs, 0, VCPU_SREG_CS);
  1700. ops->set_segment(ctxt, ss_sel, &ss, 0, VCPU_SREG_SS);
  1701. c->regs[VCPU_REGS_RCX] = c->eip;
  1702. if (efer & EFER_LMA) {
  1703. #ifdef CONFIG_X86_64
  1704. c->regs[VCPU_REGS_R11] = ctxt->eflags & ~EFLG_RF;
  1705. ops->get_msr(ctxt,
  1706. ctxt->mode == X86EMUL_MODE_PROT64 ?
  1707. MSR_LSTAR : MSR_CSTAR, &msr_data);
  1708. c->eip = msr_data;
  1709. ops->get_msr(ctxt, MSR_SYSCALL_MASK, &msr_data);
  1710. ctxt->eflags &= ~(msr_data | EFLG_RF);
  1711. #endif
  1712. } else {
  1713. /* legacy mode */
  1714. ops->get_msr(ctxt, MSR_STAR, &msr_data);
  1715. c->eip = (u32)msr_data;
  1716. ctxt->eflags &= ~(EFLG_VM | EFLG_IF | EFLG_RF);
  1717. }
  1718. return X86EMUL_CONTINUE;
  1719. }
  1720. static int
  1721. emulate_sysenter(struct x86_emulate_ctxt *ctxt, struct x86_emulate_ops *ops)
  1722. {
  1723. struct decode_cache *c = &ctxt->decode;
  1724. struct desc_struct cs, ss;
  1725. u64 msr_data;
  1726. u16 cs_sel, ss_sel;
  1727. u64 efer = 0;
  1728. ctxt->ops->get_msr(ctxt, MSR_EFER, &efer);
  1729. /* inject #GP if in real mode */
  1730. if (ctxt->mode == X86EMUL_MODE_REAL)
  1731. return emulate_gp(ctxt, 0);
  1732. /* XXX sysenter/sysexit have not been tested in 64bit mode.
  1733. * Therefore, we inject an #UD.
  1734. */
  1735. if (ctxt->mode == X86EMUL_MODE_PROT64)
  1736. return emulate_ud(ctxt);
  1737. setup_syscalls_segments(ctxt, ops, &cs, &ss);
  1738. ops->get_msr(ctxt, MSR_IA32_SYSENTER_CS, &msr_data);
  1739. switch (ctxt->mode) {
  1740. case X86EMUL_MODE_PROT32:
  1741. if ((msr_data & 0xfffc) == 0x0)
  1742. return emulate_gp(ctxt, 0);
  1743. break;
  1744. case X86EMUL_MODE_PROT64:
  1745. if (msr_data == 0x0)
  1746. return emulate_gp(ctxt, 0);
  1747. break;
  1748. }
  1749. ctxt->eflags &= ~(EFLG_VM | EFLG_IF | EFLG_RF);
  1750. cs_sel = (u16)msr_data;
  1751. cs_sel &= ~SELECTOR_RPL_MASK;
  1752. ss_sel = cs_sel + 8;
  1753. ss_sel &= ~SELECTOR_RPL_MASK;
  1754. if (ctxt->mode == X86EMUL_MODE_PROT64 || (efer & EFER_LMA)) {
  1755. cs.d = 0;
  1756. cs.l = 1;
  1757. }
  1758. ops->set_segment(ctxt, cs_sel, &cs, 0, VCPU_SREG_CS);
  1759. ops->set_segment(ctxt, ss_sel, &ss, 0, VCPU_SREG_SS);
  1760. ops->get_msr(ctxt, MSR_IA32_SYSENTER_EIP, &msr_data);
  1761. c->eip = msr_data;
  1762. ops->get_msr(ctxt, MSR_IA32_SYSENTER_ESP, &msr_data);
  1763. c->regs[VCPU_REGS_RSP] = msr_data;
  1764. return X86EMUL_CONTINUE;
  1765. }
  1766. static int
  1767. emulate_sysexit(struct x86_emulate_ctxt *ctxt, struct x86_emulate_ops *ops)
  1768. {
  1769. struct decode_cache *c = &ctxt->decode;
  1770. struct desc_struct cs, ss;
  1771. u64 msr_data;
  1772. int usermode;
  1773. u16 cs_sel, ss_sel;
  1774. /* inject #GP if in real mode or Virtual 8086 mode */
  1775. if (ctxt->mode == X86EMUL_MODE_REAL ||
  1776. ctxt->mode == X86EMUL_MODE_VM86)
  1777. return emulate_gp(ctxt, 0);
  1778. setup_syscalls_segments(ctxt, ops, &cs, &ss);
  1779. if ((c->rex_prefix & 0x8) != 0x0)
  1780. usermode = X86EMUL_MODE_PROT64;
  1781. else
  1782. usermode = X86EMUL_MODE_PROT32;
  1783. cs.dpl = 3;
  1784. ss.dpl = 3;
  1785. ops->get_msr(ctxt, MSR_IA32_SYSENTER_CS, &msr_data);
  1786. switch (usermode) {
  1787. case X86EMUL_MODE_PROT32:
  1788. cs_sel = (u16)(msr_data + 16);
  1789. if ((msr_data & 0xfffc) == 0x0)
  1790. return emulate_gp(ctxt, 0);
  1791. ss_sel = (u16)(msr_data + 24);
  1792. break;
  1793. case X86EMUL_MODE_PROT64:
  1794. cs_sel = (u16)(msr_data + 32);
  1795. if (msr_data == 0x0)
  1796. return emulate_gp(ctxt, 0);
  1797. ss_sel = cs_sel + 8;
  1798. cs.d = 0;
  1799. cs.l = 1;
  1800. break;
  1801. }
  1802. cs_sel |= SELECTOR_RPL_MASK;
  1803. ss_sel |= SELECTOR_RPL_MASK;
  1804. ops->set_segment(ctxt, cs_sel, &cs, 0, VCPU_SREG_CS);
  1805. ops->set_segment(ctxt, ss_sel, &ss, 0, VCPU_SREG_SS);
  1806. c->eip = c->regs[VCPU_REGS_RDX];
  1807. c->regs[VCPU_REGS_RSP] = c->regs[VCPU_REGS_RCX];
  1808. return X86EMUL_CONTINUE;
  1809. }
  1810. static bool emulator_bad_iopl(struct x86_emulate_ctxt *ctxt,
  1811. struct x86_emulate_ops *ops)
  1812. {
  1813. int iopl;
  1814. if (ctxt->mode == X86EMUL_MODE_REAL)
  1815. return false;
  1816. if (ctxt->mode == X86EMUL_MODE_VM86)
  1817. return true;
  1818. iopl = (ctxt->eflags & X86_EFLAGS_IOPL) >> IOPL_SHIFT;
  1819. return ops->cpl(ctxt) > iopl;
  1820. }
  1821. static bool emulator_io_port_access_allowed(struct x86_emulate_ctxt *ctxt,
  1822. struct x86_emulate_ops *ops,
  1823. u16 port, u16 len)
  1824. {
  1825. struct desc_struct tr_seg;
  1826. u32 base3;
  1827. int r;
  1828. u16 tr, io_bitmap_ptr, perm, bit_idx = port & 0x7;
  1829. unsigned mask = (1 << len) - 1;
  1830. unsigned long base;
  1831. ops->get_segment(ctxt, &tr, &tr_seg, &base3, VCPU_SREG_TR);
  1832. if (!tr_seg.p)
  1833. return false;
  1834. if (desc_limit_scaled(&tr_seg) < 103)
  1835. return false;
  1836. base = get_desc_base(&tr_seg);
  1837. #ifdef CONFIG_X86_64
  1838. base |= ((u64)base3) << 32;
  1839. #endif
  1840. r = ops->read_std(ctxt, base + 102, &io_bitmap_ptr, 2, NULL);
  1841. if (r != X86EMUL_CONTINUE)
  1842. return false;
  1843. if (io_bitmap_ptr + port/8 > desc_limit_scaled(&tr_seg))
  1844. return false;
  1845. r = ops->read_std(ctxt, base + io_bitmap_ptr + port/8, &perm, 2, NULL);
  1846. if (r != X86EMUL_CONTINUE)
  1847. return false;
  1848. if ((perm >> bit_idx) & mask)
  1849. return false;
  1850. return true;
  1851. }
  1852. static bool emulator_io_permited(struct x86_emulate_ctxt *ctxt,
  1853. struct x86_emulate_ops *ops,
  1854. u16 port, u16 len)
  1855. {
  1856. if (ctxt->perm_ok)
  1857. return true;
  1858. if (emulator_bad_iopl(ctxt, ops))
  1859. if (!emulator_io_port_access_allowed(ctxt, ops, port, len))
  1860. return false;
  1861. ctxt->perm_ok = true;
  1862. return true;
  1863. }
  1864. static void save_state_to_tss16(struct x86_emulate_ctxt *ctxt,
  1865. struct x86_emulate_ops *ops,
  1866. struct tss_segment_16 *tss)
  1867. {
  1868. struct decode_cache *c = &ctxt->decode;
  1869. tss->ip = c->eip;
  1870. tss->flag = ctxt->eflags;
  1871. tss->ax = c->regs[VCPU_REGS_RAX];
  1872. tss->cx = c->regs[VCPU_REGS_RCX];
  1873. tss->dx = c->regs[VCPU_REGS_RDX];
  1874. tss->bx = c->regs[VCPU_REGS_RBX];
  1875. tss->sp = c->regs[VCPU_REGS_RSP];
  1876. tss->bp = c->regs[VCPU_REGS_RBP];
  1877. tss->si = c->regs[VCPU_REGS_RSI];
  1878. tss->di = c->regs[VCPU_REGS_RDI];
  1879. tss->es = get_segment_selector(ctxt, VCPU_SREG_ES);
  1880. tss->cs = get_segment_selector(ctxt, VCPU_SREG_CS);
  1881. tss->ss = get_segment_selector(ctxt, VCPU_SREG_SS);
  1882. tss->ds = get_segment_selector(ctxt, VCPU_SREG_DS);
  1883. tss->ldt = get_segment_selector(ctxt, VCPU_SREG_LDTR);
  1884. }
  1885. static int load_state_from_tss16(struct x86_emulate_ctxt *ctxt,
  1886. struct x86_emulate_ops *ops,
  1887. struct tss_segment_16 *tss)
  1888. {
  1889. struct decode_cache *c = &ctxt->decode;
  1890. int ret;
  1891. c->eip = tss->ip;
  1892. ctxt->eflags = tss->flag | 2;
  1893. c->regs[VCPU_REGS_RAX] = tss->ax;
  1894. c->regs[VCPU_REGS_RCX] = tss->cx;
  1895. c->regs[VCPU_REGS_RDX] = tss->dx;
  1896. c->regs[VCPU_REGS_RBX] = tss->bx;
  1897. c->regs[VCPU_REGS_RSP] = tss->sp;
  1898. c->regs[VCPU_REGS_RBP] = tss->bp;
  1899. c->regs[VCPU_REGS_RSI] = tss->si;
  1900. c->regs[VCPU_REGS_RDI] = tss->di;
  1901. /*
  1902. * SDM says that segment selectors are loaded before segment
  1903. * descriptors
  1904. */
  1905. set_segment_selector(ctxt, tss->ldt, VCPU_SREG_LDTR);
  1906. set_segment_selector(ctxt, tss->es, VCPU_SREG_ES);
  1907. set_segment_selector(ctxt, tss->cs, VCPU_SREG_CS);
  1908. set_segment_selector(ctxt, tss->ss, VCPU_SREG_SS);
  1909. set_segment_selector(ctxt, tss->ds, VCPU_SREG_DS);
  1910. /*
  1911. * Now load segment descriptors. If fault happenes at this stage
  1912. * it is handled in a context of new task
  1913. */
  1914. ret = load_segment_descriptor(ctxt, ops, tss->ldt, VCPU_SREG_LDTR);
  1915. if (ret != X86EMUL_CONTINUE)
  1916. return ret;
  1917. ret = load_segment_descriptor(ctxt, ops, tss->es, VCPU_SREG_ES);
  1918. if (ret != X86EMUL_CONTINUE)
  1919. return ret;
  1920. ret = load_segment_descriptor(ctxt, ops, tss->cs, VCPU_SREG_CS);
  1921. if (ret != X86EMUL_CONTINUE)
  1922. return ret;
  1923. ret = load_segment_descriptor(ctxt, ops, tss->ss, VCPU_SREG_SS);
  1924. if (ret != X86EMUL_CONTINUE)
  1925. return ret;
  1926. ret = load_segment_descriptor(ctxt, ops, tss->ds, VCPU_SREG_DS);
  1927. if (ret != X86EMUL_CONTINUE)
  1928. return ret;
  1929. return X86EMUL_CONTINUE;
  1930. }
  1931. static int task_switch_16(struct x86_emulate_ctxt *ctxt,
  1932. struct x86_emulate_ops *ops,
  1933. u16 tss_selector, u16 old_tss_sel,
  1934. ulong old_tss_base, struct desc_struct *new_desc)
  1935. {
  1936. struct tss_segment_16 tss_seg;
  1937. int ret;
  1938. u32 new_tss_base = get_desc_base(new_desc);
  1939. ret = ops->read_std(ctxt, old_tss_base, &tss_seg, sizeof tss_seg,
  1940. &ctxt->exception);
  1941. if (ret != X86EMUL_CONTINUE)
  1942. /* FIXME: need to provide precise fault address */
  1943. return ret;
  1944. save_state_to_tss16(ctxt, ops, &tss_seg);
  1945. ret = ops->write_std(ctxt, old_tss_base, &tss_seg, sizeof tss_seg,
  1946. &ctxt->exception);
  1947. if (ret != X86EMUL_CONTINUE)
  1948. /* FIXME: need to provide precise fault address */
  1949. return ret;
  1950. ret = ops->read_std(ctxt, new_tss_base, &tss_seg, sizeof tss_seg,
  1951. &ctxt->exception);
  1952. if (ret != X86EMUL_CONTINUE)
  1953. /* FIXME: need to provide precise fault address */
  1954. return ret;
  1955. if (old_tss_sel != 0xffff) {
  1956. tss_seg.prev_task_link = old_tss_sel;
  1957. ret = ops->write_std(ctxt, new_tss_base,
  1958. &tss_seg.prev_task_link,
  1959. sizeof tss_seg.prev_task_link,
  1960. &ctxt->exception);
  1961. if (ret != X86EMUL_CONTINUE)
  1962. /* FIXME: need to provide precise fault address */
  1963. return ret;
  1964. }
  1965. return load_state_from_tss16(ctxt, ops, &tss_seg);
  1966. }
  1967. static void save_state_to_tss32(struct x86_emulate_ctxt *ctxt,
  1968. struct x86_emulate_ops *ops,
  1969. struct tss_segment_32 *tss)
  1970. {
  1971. struct decode_cache *c = &ctxt->decode;
  1972. tss->cr3 = ops->get_cr(ctxt, 3);
  1973. tss->eip = c->eip;
  1974. tss->eflags = ctxt->eflags;
  1975. tss->eax = c->regs[VCPU_REGS_RAX];
  1976. tss->ecx = c->regs[VCPU_REGS_RCX];
  1977. tss->edx = c->regs[VCPU_REGS_RDX];
  1978. tss->ebx = c->regs[VCPU_REGS_RBX];
  1979. tss->esp = c->regs[VCPU_REGS_RSP];
  1980. tss->ebp = c->regs[VCPU_REGS_RBP];
  1981. tss->esi = c->regs[VCPU_REGS_RSI];
  1982. tss->edi = c->regs[VCPU_REGS_RDI];
  1983. tss->es = get_segment_selector(ctxt, VCPU_SREG_ES);
  1984. tss->cs = get_segment_selector(ctxt, VCPU_SREG_CS);
  1985. tss->ss = get_segment_selector(ctxt, VCPU_SREG_SS);
  1986. tss->ds = get_segment_selector(ctxt, VCPU_SREG_DS);
  1987. tss->fs = get_segment_selector(ctxt, VCPU_SREG_FS);
  1988. tss->gs = get_segment_selector(ctxt, VCPU_SREG_GS);
  1989. tss->ldt_selector = get_segment_selector(ctxt, VCPU_SREG_LDTR);
  1990. }
  1991. static int load_state_from_tss32(struct x86_emulate_ctxt *ctxt,
  1992. struct x86_emulate_ops *ops,
  1993. struct tss_segment_32 *tss)
  1994. {
  1995. struct decode_cache *c = &ctxt->decode;
  1996. int ret;
  1997. if (ops->set_cr(ctxt, 3, tss->cr3))
  1998. return emulate_gp(ctxt, 0);
  1999. c->eip = tss->eip;
  2000. ctxt->eflags = tss->eflags | 2;
  2001. c->regs[VCPU_REGS_RAX] = tss->eax;
  2002. c->regs[VCPU_REGS_RCX] = tss->ecx;
  2003. c->regs[VCPU_REGS_RDX] = tss->edx;
  2004. c->regs[VCPU_REGS_RBX] = tss->ebx;
  2005. c->regs[VCPU_REGS_RSP] = tss->esp;
  2006. c->regs[VCPU_REGS_RBP] = tss->ebp;
  2007. c->regs[VCPU_REGS_RSI] = tss->esi;
  2008. c->regs[VCPU_REGS_RDI] = tss->edi;
  2009. /*
  2010. * SDM says that segment selectors are loaded before segment
  2011. * descriptors
  2012. */
  2013. set_segment_selector(ctxt, tss->ldt_selector, VCPU_SREG_LDTR);
  2014. set_segment_selector(ctxt, tss->es, VCPU_SREG_ES);
  2015. set_segment_selector(ctxt, tss->cs, VCPU_SREG_CS);
  2016. set_segment_selector(ctxt, tss->ss, VCPU_SREG_SS);
  2017. set_segment_selector(ctxt, tss->ds, VCPU_SREG_DS);
  2018. set_segment_selector(ctxt, tss->fs, VCPU_SREG_FS);
  2019. set_segment_selector(ctxt, tss->gs, VCPU_SREG_GS);
  2020. /*
  2021. * Now load segment descriptors. If fault happenes at this stage
  2022. * it is handled in a context of new task
  2023. */
  2024. ret = load_segment_descriptor(ctxt, ops, tss->ldt_selector, VCPU_SREG_LDTR);
  2025. if (ret != X86EMUL_CONTINUE)
  2026. return ret;
  2027. ret = load_segment_descriptor(ctxt, ops, tss->es, VCPU_SREG_ES);
  2028. if (ret != X86EMUL_CONTINUE)
  2029. return ret;
  2030. ret = load_segment_descriptor(ctxt, ops, tss->cs, VCPU_SREG_CS);
  2031. if (ret != X86EMUL_CONTINUE)
  2032. return ret;
  2033. ret = load_segment_descriptor(ctxt, ops, tss->ss, VCPU_SREG_SS);
  2034. if (ret != X86EMUL_CONTINUE)
  2035. return ret;
  2036. ret = load_segment_descriptor(ctxt, ops, tss->ds, VCPU_SREG_DS);
  2037. if (ret != X86EMUL_CONTINUE)
  2038. return ret;
  2039. ret = load_segment_descriptor(ctxt, ops, tss->fs, VCPU_SREG_FS);
  2040. if (ret != X86EMUL_CONTINUE)
  2041. return ret;
  2042. ret = load_segment_descriptor(ctxt, ops, tss->gs, VCPU_SREG_GS);
  2043. if (ret != X86EMUL_CONTINUE)
  2044. return ret;
  2045. return X86EMUL_CONTINUE;
  2046. }
  2047. static int task_switch_32(struct x86_emulate_ctxt *ctxt,
  2048. struct x86_emulate_ops *ops,
  2049. u16 tss_selector, u16 old_tss_sel,
  2050. ulong old_tss_base, struct desc_struct *new_desc)
  2051. {
  2052. struct tss_segment_32 tss_seg;
  2053. int ret;
  2054. u32 new_tss_base = get_desc_base(new_desc);
  2055. ret = ops->read_std(ctxt, old_tss_base, &tss_seg, sizeof tss_seg,
  2056. &ctxt->exception);
  2057. if (ret != X86EMUL_CONTINUE)
  2058. /* FIXME: need to provide precise fault address */
  2059. return ret;
  2060. save_state_to_tss32(ctxt, ops, &tss_seg);
  2061. ret = ops->write_std(ctxt, old_tss_base, &tss_seg, sizeof tss_seg,
  2062. &ctxt->exception);
  2063. if (ret != X86EMUL_CONTINUE)
  2064. /* FIXME: need to provide precise fault address */
  2065. return ret;
  2066. ret = ops->read_std(ctxt, new_tss_base, &tss_seg, sizeof tss_seg,
  2067. &ctxt->exception);
  2068. if (ret != X86EMUL_CONTINUE)
  2069. /* FIXME: need to provide precise fault address */
  2070. return ret;
  2071. if (old_tss_sel != 0xffff) {
  2072. tss_seg.prev_task_link = old_tss_sel;
  2073. ret = ops->write_std(ctxt, new_tss_base,
  2074. &tss_seg.prev_task_link,
  2075. sizeof tss_seg.prev_task_link,
  2076. &ctxt->exception);
  2077. if (ret != X86EMUL_CONTINUE)
  2078. /* FIXME: need to provide precise fault address */
  2079. return ret;
  2080. }
  2081. return load_state_from_tss32(ctxt, ops, &tss_seg);
  2082. }
  2083. static int emulator_do_task_switch(struct x86_emulate_ctxt *ctxt,
  2084. struct x86_emulate_ops *ops,
  2085. u16 tss_selector, int reason,
  2086. bool has_error_code, u32 error_code)
  2087. {
  2088. struct desc_struct curr_tss_desc, next_tss_desc;
  2089. int ret;
  2090. u16 old_tss_sel = get_segment_selector(ctxt, VCPU_SREG_TR);
  2091. ulong old_tss_base =
  2092. ops->get_cached_segment_base(ctxt, VCPU_SREG_TR);
  2093. u32 desc_limit;
  2094. /* FIXME: old_tss_base == ~0 ? */
  2095. ret = read_segment_descriptor(ctxt, ops, tss_selector, &next_tss_desc);
  2096. if (ret != X86EMUL_CONTINUE)
  2097. return ret;
  2098. ret = read_segment_descriptor(ctxt, ops, old_tss_sel, &curr_tss_desc);
  2099. if (ret != X86EMUL_CONTINUE)
  2100. return ret;
  2101. /* FIXME: check that next_tss_desc is tss */
  2102. if (reason != TASK_SWITCH_IRET) {
  2103. if ((tss_selector & 3) > next_tss_desc.dpl ||
  2104. ops->cpl(ctxt) > next_tss_desc.dpl)
  2105. return emulate_gp(ctxt, 0);
  2106. }
  2107. desc_limit = desc_limit_scaled(&next_tss_desc);
  2108. if (!next_tss_desc.p ||
  2109. ((desc_limit < 0x67 && (next_tss_desc.type & 8)) ||
  2110. desc_limit < 0x2b)) {
  2111. emulate_ts(ctxt, tss_selector & 0xfffc);
  2112. return X86EMUL_PROPAGATE_FAULT;
  2113. }
  2114. if (reason == TASK_SWITCH_IRET || reason == TASK_SWITCH_JMP) {
  2115. curr_tss_desc.type &= ~(1 << 1); /* clear busy flag */
  2116. write_segment_descriptor(ctxt, ops, old_tss_sel,
  2117. &curr_tss_desc);
  2118. }
  2119. if (reason == TASK_SWITCH_IRET)
  2120. ctxt->eflags = ctxt->eflags & ~X86_EFLAGS_NT;
  2121. /* set back link to prev task only if NT bit is set in eflags
  2122. note that old_tss_sel is not used afetr this point */
  2123. if (reason != TASK_SWITCH_CALL && reason != TASK_SWITCH_GATE)
  2124. old_tss_sel = 0xffff;
  2125. if (next_tss_desc.type & 8)
  2126. ret = task_switch_32(ctxt, ops, tss_selector, old_tss_sel,
  2127. old_tss_base, &next_tss_desc);
  2128. else
  2129. ret = task_switch_16(ctxt, ops, tss_selector, old_tss_sel,
  2130. old_tss_base, &next_tss_desc);
  2131. if (ret != X86EMUL_CONTINUE)
  2132. return ret;
  2133. if (reason == TASK_SWITCH_CALL || reason == TASK_SWITCH_GATE)
  2134. ctxt->eflags = ctxt->eflags | X86_EFLAGS_NT;
  2135. if (reason != TASK_SWITCH_IRET) {
  2136. next_tss_desc.type |= (1 << 1); /* set busy flag */
  2137. write_segment_descriptor(ctxt, ops, tss_selector,
  2138. &next_tss_desc);
  2139. }
  2140. ops->set_cr(ctxt, 0, ops->get_cr(ctxt, 0) | X86_CR0_TS);
  2141. ops->set_segment(ctxt, tss_selector, &next_tss_desc, 0, VCPU_SREG_TR);
  2142. if (has_error_code) {
  2143. struct decode_cache *c = &ctxt->decode;
  2144. c->op_bytes = c->ad_bytes = (next_tss_desc.type & 8) ? 4 : 2;
  2145. c->lock_prefix = 0;
  2146. c->src.val = (unsigned long) error_code;
  2147. ret = em_push(ctxt);
  2148. }
  2149. return ret;
  2150. }
  2151. int emulator_task_switch(struct x86_emulate_ctxt *ctxt,
  2152. u16 tss_selector, int reason,
  2153. bool has_error_code, u32 error_code)
  2154. {
  2155. struct x86_emulate_ops *ops = ctxt->ops;
  2156. struct decode_cache *c = &ctxt->decode;
  2157. int rc;
  2158. c->eip = ctxt->eip;
  2159. c->dst.type = OP_NONE;
  2160. rc = emulator_do_task_switch(ctxt, ops, tss_selector, reason,
  2161. has_error_code, error_code);
  2162. if (rc == X86EMUL_CONTINUE)
  2163. ctxt->eip = c->eip;
  2164. return (rc == X86EMUL_UNHANDLEABLE) ? EMULATION_FAILED : EMULATION_OK;
  2165. }
  2166. static void string_addr_inc(struct x86_emulate_ctxt *ctxt, unsigned seg,
  2167. int reg, struct operand *op)
  2168. {
  2169. struct decode_cache *c = &ctxt->decode;
  2170. int df = (ctxt->eflags & EFLG_DF) ? -1 : 1;
  2171. register_address_increment(c, &c->regs[reg], df * op->bytes);
  2172. op->addr.mem.ea = register_address(c, c->regs[reg]);
  2173. op->addr.mem.seg = seg;
  2174. }
  2175. static int em_das(struct x86_emulate_ctxt *ctxt)
  2176. {
  2177. struct decode_cache *c = &ctxt->decode;
  2178. u8 al, old_al;
  2179. bool af, cf, old_cf;
  2180. cf = ctxt->eflags & X86_EFLAGS_CF;
  2181. al = c->dst.val;
  2182. old_al = al;
  2183. old_cf = cf;
  2184. cf = false;
  2185. af = ctxt->eflags & X86_EFLAGS_AF;
  2186. if ((al & 0x0f) > 9 || af) {
  2187. al -= 6;
  2188. cf = old_cf | (al >= 250);
  2189. af = true;
  2190. } else {
  2191. af = false;
  2192. }
  2193. if (old_al > 0x99 || old_cf) {
  2194. al -= 0x60;
  2195. cf = true;
  2196. }
  2197. c->dst.val = al;
  2198. /* Set PF, ZF, SF */
  2199. c->src.type = OP_IMM;
  2200. c->src.val = 0;
  2201. c->src.bytes = 1;
  2202. emulate_2op_SrcV("or", c->src, c->dst, ctxt->eflags);
  2203. ctxt->eflags &= ~(X86_EFLAGS_AF | X86_EFLAGS_CF);
  2204. if (cf)
  2205. ctxt->eflags |= X86_EFLAGS_CF;
  2206. if (af)
  2207. ctxt->eflags |= X86_EFLAGS_AF;
  2208. return X86EMUL_CONTINUE;
  2209. }
  2210. static int em_call_far(struct x86_emulate_ctxt *ctxt)
  2211. {
  2212. struct decode_cache *c = &ctxt->decode;
  2213. u16 sel, old_cs;
  2214. ulong old_eip;
  2215. int rc;
  2216. old_cs = get_segment_selector(ctxt, VCPU_SREG_CS);
  2217. old_eip = c->eip;
  2218. memcpy(&sel, c->src.valptr + c->op_bytes, 2);
  2219. if (load_segment_descriptor(ctxt, ctxt->ops, sel, VCPU_SREG_CS))
  2220. return X86EMUL_CONTINUE;
  2221. c->eip = 0;
  2222. memcpy(&c->eip, c->src.valptr, c->op_bytes);
  2223. c->src.val = old_cs;
  2224. rc = em_push(ctxt);
  2225. if (rc != X86EMUL_CONTINUE)
  2226. return rc;
  2227. c->src.val = old_eip;
  2228. return em_push(ctxt);
  2229. }
  2230. static int em_ret_near_imm(struct x86_emulate_ctxt *ctxt)
  2231. {
  2232. struct decode_cache *c = &ctxt->decode;
  2233. int rc;
  2234. c->dst.type = OP_REG;
  2235. c->dst.addr.reg = &c->eip;
  2236. c->dst.bytes = c->op_bytes;
  2237. rc = emulate_pop(ctxt, &c->dst.val, c->op_bytes);
  2238. if (rc != X86EMUL_CONTINUE)
  2239. return rc;
  2240. register_address_increment(c, &c->regs[VCPU_REGS_RSP], c->src.val);
  2241. return X86EMUL_CONTINUE;
  2242. }
  2243. static int em_add(struct x86_emulate_ctxt *ctxt)
  2244. {
  2245. struct decode_cache *c = &ctxt->decode;
  2246. emulate_2op_SrcV("add", c->src, c->dst, ctxt->eflags);
  2247. return X86EMUL_CONTINUE;
  2248. }
  2249. static int em_or(struct x86_emulate_ctxt *ctxt)
  2250. {
  2251. struct decode_cache *c = &ctxt->decode;
  2252. emulate_2op_SrcV("or", c->src, c->dst, ctxt->eflags);
  2253. return X86EMUL_CONTINUE;
  2254. }
  2255. static int em_adc(struct x86_emulate_ctxt *ctxt)
  2256. {
  2257. struct decode_cache *c = &ctxt->decode;
  2258. emulate_2op_SrcV("adc", c->src, c->dst, ctxt->eflags);
  2259. return X86EMUL_CONTINUE;
  2260. }
  2261. static int em_sbb(struct x86_emulate_ctxt *ctxt)
  2262. {
  2263. struct decode_cache *c = &ctxt->decode;
  2264. emulate_2op_SrcV("sbb", c->src, c->dst, ctxt->eflags);
  2265. return X86EMUL_CONTINUE;
  2266. }
  2267. static int em_and(struct x86_emulate_ctxt *ctxt)
  2268. {
  2269. struct decode_cache *c = &ctxt->decode;
  2270. emulate_2op_SrcV("and", c->src, c->dst, ctxt->eflags);
  2271. return X86EMUL_CONTINUE;
  2272. }
  2273. static int em_sub(struct x86_emulate_ctxt *ctxt)
  2274. {
  2275. struct decode_cache *c = &ctxt->decode;
  2276. emulate_2op_SrcV("sub", c->src, c->dst, ctxt->eflags);
  2277. return X86EMUL_CONTINUE;
  2278. }
  2279. static int em_xor(struct x86_emulate_ctxt *ctxt)
  2280. {
  2281. struct decode_cache *c = &ctxt->decode;
  2282. emulate_2op_SrcV("xor", c->src, c->dst, ctxt->eflags);
  2283. return X86EMUL_CONTINUE;
  2284. }
  2285. static int em_cmp(struct x86_emulate_ctxt *ctxt)
  2286. {
  2287. struct decode_cache *c = &ctxt->decode;
  2288. emulate_2op_SrcV("cmp", c->src, c->dst, ctxt->eflags);
  2289. /* Disable writeback. */
  2290. c->dst.type = OP_NONE;
  2291. return X86EMUL_CONTINUE;
  2292. }
  2293. static int em_imul(struct x86_emulate_ctxt *ctxt)
  2294. {
  2295. struct decode_cache *c = &ctxt->decode;
  2296. emulate_2op_SrcV_nobyte("imul", c->src, c->dst, ctxt->eflags);
  2297. return X86EMUL_CONTINUE;
  2298. }
  2299. static int em_imul_3op(struct x86_emulate_ctxt *ctxt)
  2300. {
  2301. struct decode_cache *c = &ctxt->decode;
  2302. c->dst.val = c->src2.val;
  2303. return em_imul(ctxt);
  2304. }
  2305. static int em_cwd(struct x86_emulate_ctxt *ctxt)
  2306. {
  2307. struct decode_cache *c = &ctxt->decode;
  2308. c->dst.type = OP_REG;
  2309. c->dst.bytes = c->src.bytes;
  2310. c->dst.addr.reg = &c->regs[VCPU_REGS_RDX];
  2311. c->dst.val = ~((c->src.val >> (c->src.bytes * 8 - 1)) - 1);
  2312. return X86EMUL_CONTINUE;
  2313. }
  2314. static int em_rdtsc(struct x86_emulate_ctxt *ctxt)
  2315. {
  2316. struct decode_cache *c = &ctxt->decode;
  2317. u64 tsc = 0;
  2318. ctxt->ops->get_msr(ctxt, MSR_IA32_TSC, &tsc);
  2319. c->regs[VCPU_REGS_RAX] = (u32)tsc;
  2320. c->regs[VCPU_REGS_RDX] = tsc >> 32;
  2321. return X86EMUL_CONTINUE;
  2322. }
  2323. static int em_mov(struct x86_emulate_ctxt *ctxt)
  2324. {
  2325. struct decode_cache *c = &ctxt->decode;
  2326. c->dst.val = c->src.val;
  2327. return X86EMUL_CONTINUE;
  2328. }
  2329. static int em_movdqu(struct x86_emulate_ctxt *ctxt)
  2330. {
  2331. struct decode_cache *c = &ctxt->decode;
  2332. memcpy(&c->dst.vec_val, &c->src.vec_val, c->op_bytes);
  2333. return X86EMUL_CONTINUE;
  2334. }
  2335. static int em_invlpg(struct x86_emulate_ctxt *ctxt)
  2336. {
  2337. struct decode_cache *c = &ctxt->decode;
  2338. int rc;
  2339. ulong linear;
  2340. rc = linearize(ctxt, c->src.addr.mem, 1, false, &linear);
  2341. if (rc == X86EMUL_CONTINUE)
  2342. ctxt->ops->invlpg(ctxt, linear);
  2343. /* Disable writeback. */
  2344. c->dst.type = OP_NONE;
  2345. return X86EMUL_CONTINUE;
  2346. }
  2347. static int em_clts(struct x86_emulate_ctxt *ctxt)
  2348. {
  2349. ulong cr0;
  2350. cr0 = ctxt->ops->get_cr(ctxt, 0);
  2351. cr0 &= ~X86_CR0_TS;
  2352. ctxt->ops->set_cr(ctxt, 0, cr0);
  2353. return X86EMUL_CONTINUE;
  2354. }
  2355. static int em_vmcall(struct x86_emulate_ctxt *ctxt)
  2356. {
  2357. struct decode_cache *c = &ctxt->decode;
  2358. int rc;
  2359. if (c->modrm_mod != 3 || c->modrm_rm != 1)
  2360. return X86EMUL_UNHANDLEABLE;
  2361. rc = ctxt->ops->fix_hypercall(ctxt);
  2362. if (rc != X86EMUL_CONTINUE)
  2363. return rc;
  2364. /* Let the processor re-execute the fixed hypercall */
  2365. c->eip = ctxt->eip;
  2366. /* Disable writeback. */
  2367. c->dst.type = OP_NONE;
  2368. return X86EMUL_CONTINUE;
  2369. }
  2370. static int em_lgdt(struct x86_emulate_ctxt *ctxt)
  2371. {
  2372. struct decode_cache *c = &ctxt->decode;
  2373. struct desc_ptr desc_ptr;
  2374. int rc;
  2375. rc = read_descriptor(ctxt, c->src.addr.mem,
  2376. &desc_ptr.size, &desc_ptr.address,
  2377. c->op_bytes);
  2378. if (rc != X86EMUL_CONTINUE)
  2379. return rc;
  2380. ctxt->ops->set_gdt(ctxt, &desc_ptr);
  2381. /* Disable writeback. */
  2382. c->dst.type = OP_NONE;
  2383. return X86EMUL_CONTINUE;
  2384. }
  2385. static int em_vmmcall(struct x86_emulate_ctxt *ctxt)
  2386. {
  2387. struct decode_cache *c = &ctxt->decode;
  2388. int rc;
  2389. rc = ctxt->ops->fix_hypercall(ctxt);
  2390. /* Disable writeback. */
  2391. c->dst.type = OP_NONE;
  2392. return rc;
  2393. }
  2394. static int em_lidt(struct x86_emulate_ctxt *ctxt)
  2395. {
  2396. struct decode_cache *c = &ctxt->decode;
  2397. struct desc_ptr desc_ptr;
  2398. int rc;
  2399. rc = read_descriptor(ctxt, c->src.addr.mem,
  2400. &desc_ptr.size, &desc_ptr.address,
  2401. c->op_bytes);
  2402. if (rc != X86EMUL_CONTINUE)
  2403. return rc;
  2404. ctxt->ops->set_idt(ctxt, &desc_ptr);
  2405. /* Disable writeback. */
  2406. c->dst.type = OP_NONE;
  2407. return X86EMUL_CONTINUE;
  2408. }
  2409. static int em_smsw(struct x86_emulate_ctxt *ctxt)
  2410. {
  2411. struct decode_cache *c = &ctxt->decode;
  2412. c->dst.bytes = 2;
  2413. c->dst.val = ctxt->ops->get_cr(ctxt, 0);
  2414. return X86EMUL_CONTINUE;
  2415. }
  2416. static int em_lmsw(struct x86_emulate_ctxt *ctxt)
  2417. {
  2418. struct decode_cache *c = &ctxt->decode;
  2419. ctxt->ops->set_cr(ctxt, 0, (ctxt->ops->get_cr(ctxt, 0) & ~0x0eul)
  2420. | (c->src.val & 0x0f));
  2421. c->dst.type = OP_NONE;
  2422. return X86EMUL_CONTINUE;
  2423. }
  2424. static bool valid_cr(int nr)
  2425. {
  2426. switch (nr) {
  2427. case 0:
  2428. case 2 ... 4:
  2429. case 8:
  2430. return true;
  2431. default:
  2432. return false;
  2433. }
  2434. }
  2435. static int check_cr_read(struct x86_emulate_ctxt *ctxt)
  2436. {
  2437. struct decode_cache *c = &ctxt->decode;
  2438. if (!valid_cr(c->modrm_reg))
  2439. return emulate_ud(ctxt);
  2440. return X86EMUL_CONTINUE;
  2441. }
  2442. static int check_cr_write(struct x86_emulate_ctxt *ctxt)
  2443. {
  2444. struct decode_cache *c = &ctxt->decode;
  2445. u64 new_val = c->src.val64;
  2446. int cr = c->modrm_reg;
  2447. u64 efer = 0;
  2448. static u64 cr_reserved_bits[] = {
  2449. 0xffffffff00000000ULL,
  2450. 0, 0, 0, /* CR3 checked later */
  2451. CR4_RESERVED_BITS,
  2452. 0, 0, 0,
  2453. CR8_RESERVED_BITS,
  2454. };
  2455. if (!valid_cr(cr))
  2456. return emulate_ud(ctxt);
  2457. if (new_val & cr_reserved_bits[cr])
  2458. return emulate_gp(ctxt, 0);
  2459. switch (cr) {
  2460. case 0: {
  2461. u64 cr4;
  2462. if (((new_val & X86_CR0_PG) && !(new_val & X86_CR0_PE)) ||
  2463. ((new_val & X86_CR0_NW) && !(new_val & X86_CR0_CD)))
  2464. return emulate_gp(ctxt, 0);
  2465. cr4 = ctxt->ops->get_cr(ctxt, 4);
  2466. ctxt->ops->get_msr(ctxt, MSR_EFER, &efer);
  2467. if ((new_val & X86_CR0_PG) && (efer & EFER_LME) &&
  2468. !(cr4 & X86_CR4_PAE))
  2469. return emulate_gp(ctxt, 0);
  2470. break;
  2471. }
  2472. case 3: {
  2473. u64 rsvd = 0;
  2474. ctxt->ops->get_msr(ctxt, MSR_EFER, &efer);
  2475. if (efer & EFER_LMA)
  2476. rsvd = CR3_L_MODE_RESERVED_BITS;
  2477. else if (ctxt->ops->get_cr(ctxt, 4) & X86_CR4_PAE)
  2478. rsvd = CR3_PAE_RESERVED_BITS;
  2479. else if (ctxt->ops->get_cr(ctxt, 0) & X86_CR0_PG)
  2480. rsvd = CR3_NONPAE_RESERVED_BITS;
  2481. if (new_val & rsvd)
  2482. return emulate_gp(ctxt, 0);
  2483. break;
  2484. }
  2485. case 4: {
  2486. u64 cr4;
  2487. cr4 = ctxt->ops->get_cr(ctxt, 4);
  2488. ctxt->ops->get_msr(ctxt, MSR_EFER, &efer);
  2489. if ((efer & EFER_LMA) && !(new_val & X86_CR4_PAE))
  2490. return emulate_gp(ctxt, 0);
  2491. break;
  2492. }
  2493. }
  2494. return X86EMUL_CONTINUE;
  2495. }
  2496. static int check_dr7_gd(struct x86_emulate_ctxt *ctxt)
  2497. {
  2498. unsigned long dr7;
  2499. ctxt->ops->get_dr(ctxt, 7, &dr7);
  2500. /* Check if DR7.Global_Enable is set */
  2501. return dr7 & (1 << 13);
  2502. }
  2503. static int check_dr_read(struct x86_emulate_ctxt *ctxt)
  2504. {
  2505. struct decode_cache *c = &ctxt->decode;
  2506. int dr = c->modrm_reg;
  2507. u64 cr4;
  2508. if (dr > 7)
  2509. return emulate_ud(ctxt);
  2510. cr4 = ctxt->ops->get_cr(ctxt, 4);
  2511. if ((cr4 & X86_CR4_DE) && (dr == 4 || dr == 5))
  2512. return emulate_ud(ctxt);
  2513. if (check_dr7_gd(ctxt))
  2514. return emulate_db(ctxt);
  2515. return X86EMUL_CONTINUE;
  2516. }
  2517. static int check_dr_write(struct x86_emulate_ctxt *ctxt)
  2518. {
  2519. struct decode_cache *c = &ctxt->decode;
  2520. u64 new_val = c->src.val64;
  2521. int dr = c->modrm_reg;
  2522. if ((dr == 6 || dr == 7) && (new_val & 0xffffffff00000000ULL))
  2523. return emulate_gp(ctxt, 0);
  2524. return check_dr_read(ctxt);
  2525. }
  2526. static int check_svme(struct x86_emulate_ctxt *ctxt)
  2527. {
  2528. u64 efer;
  2529. ctxt->ops->get_msr(ctxt, MSR_EFER, &efer);
  2530. if (!(efer & EFER_SVME))
  2531. return emulate_ud(ctxt);
  2532. return X86EMUL_CONTINUE;
  2533. }
  2534. static int check_svme_pa(struct x86_emulate_ctxt *ctxt)
  2535. {
  2536. u64 rax = ctxt->decode.regs[VCPU_REGS_RAX];
  2537. /* Valid physical address? */
  2538. if (rax & 0xffff000000000000ULL)
  2539. return emulate_gp(ctxt, 0);
  2540. return check_svme(ctxt);
  2541. }
  2542. static int check_rdtsc(struct x86_emulate_ctxt *ctxt)
  2543. {
  2544. u64 cr4 = ctxt->ops->get_cr(ctxt, 4);
  2545. if (cr4 & X86_CR4_TSD && ctxt->ops->cpl(ctxt))
  2546. return emulate_ud(ctxt);
  2547. return X86EMUL_CONTINUE;
  2548. }
  2549. static int check_rdpmc(struct x86_emulate_ctxt *ctxt)
  2550. {
  2551. u64 cr4 = ctxt->ops->get_cr(ctxt, 4);
  2552. u64 rcx = ctxt->decode.regs[VCPU_REGS_RCX];
  2553. if ((!(cr4 & X86_CR4_PCE) && ctxt->ops->cpl(ctxt)) ||
  2554. (rcx > 3))
  2555. return emulate_gp(ctxt, 0);
  2556. return X86EMUL_CONTINUE;
  2557. }
  2558. static int check_perm_in(struct x86_emulate_ctxt *ctxt)
  2559. {
  2560. struct decode_cache *c = &ctxt->decode;
  2561. c->dst.bytes = min(c->dst.bytes, 4u);
  2562. if (!emulator_io_permited(ctxt, ctxt->ops, c->src.val, c->dst.bytes))
  2563. return emulate_gp(ctxt, 0);
  2564. return X86EMUL_CONTINUE;
  2565. }
  2566. static int check_perm_out(struct x86_emulate_ctxt *ctxt)
  2567. {
  2568. struct decode_cache *c = &ctxt->decode;
  2569. c->src.bytes = min(c->src.bytes, 4u);
  2570. if (!emulator_io_permited(ctxt, ctxt->ops, c->dst.val, c->src.bytes))
  2571. return emulate_gp(ctxt, 0);
  2572. return X86EMUL_CONTINUE;
  2573. }
  2574. #define D(_y) { .flags = (_y) }
  2575. #define DI(_y, _i) { .flags = (_y), .intercept = x86_intercept_##_i }
  2576. #define DIP(_y, _i, _p) { .flags = (_y), .intercept = x86_intercept_##_i, \
  2577. .check_perm = (_p) }
  2578. #define N D(0)
  2579. #define EXT(_f, _e) { .flags = ((_f) | RMExt), .u.group = (_e) }
  2580. #define G(_f, _g) { .flags = ((_f) | Group), .u.group = (_g) }
  2581. #define GD(_f, _g) { .flags = ((_f) | GroupDual), .u.gdual = (_g) }
  2582. #define I(_f, _e) { .flags = (_f), .u.execute = (_e) }
  2583. #define II(_f, _e, _i) \
  2584. { .flags = (_f), .u.execute = (_e), .intercept = x86_intercept_##_i }
  2585. #define IIP(_f, _e, _i, _p) \
  2586. { .flags = (_f), .u.execute = (_e), .intercept = x86_intercept_##_i, \
  2587. .check_perm = (_p) }
  2588. #define GP(_f, _g) { .flags = ((_f) | Prefix), .u.gprefix = (_g) }
  2589. #define D2bv(_f) D((_f) | ByteOp), D(_f)
  2590. #define D2bvIP(_f, _i, _p) DIP((_f) | ByteOp, _i, _p), DIP(_f, _i, _p)
  2591. #define I2bv(_f, _e) I((_f) | ByteOp, _e), I(_f, _e)
  2592. #define I6ALU(_f, _e) I2bv((_f) | DstMem | SrcReg | ModRM, _e), \
  2593. I2bv(((_f) | DstReg | SrcMem | ModRM) & ~Lock, _e), \
  2594. I2bv(((_f) & ~Lock) | DstAcc | SrcImm, _e)
  2595. static struct opcode group7_rm1[] = {
  2596. DI(SrcNone | ModRM | Priv, monitor),
  2597. DI(SrcNone | ModRM | Priv, mwait),
  2598. N, N, N, N, N, N,
  2599. };
  2600. static struct opcode group7_rm3[] = {
  2601. DIP(SrcNone | ModRM | Prot | Priv, vmrun, check_svme_pa),
  2602. II(SrcNone | ModRM | Prot | VendorSpecific, em_vmmcall, vmmcall),
  2603. DIP(SrcNone | ModRM | Prot | Priv, vmload, check_svme_pa),
  2604. DIP(SrcNone | ModRM | Prot | Priv, vmsave, check_svme_pa),
  2605. DIP(SrcNone | ModRM | Prot | Priv, stgi, check_svme),
  2606. DIP(SrcNone | ModRM | Prot | Priv, clgi, check_svme),
  2607. DIP(SrcNone | ModRM | Prot | Priv, skinit, check_svme),
  2608. DIP(SrcNone | ModRM | Prot | Priv, invlpga, check_svme),
  2609. };
  2610. static struct opcode group7_rm7[] = {
  2611. N,
  2612. DIP(SrcNone | ModRM, rdtscp, check_rdtsc),
  2613. N, N, N, N, N, N,
  2614. };
  2615. static struct opcode group1[] = {
  2616. I(Lock, em_add),
  2617. I(Lock, em_or),
  2618. I(Lock, em_adc),
  2619. I(Lock, em_sbb),
  2620. I(Lock, em_and),
  2621. I(Lock, em_sub),
  2622. I(Lock, em_xor),
  2623. I(0, em_cmp),
  2624. };
  2625. static struct opcode group1A[] = {
  2626. D(DstMem | SrcNone | ModRM | Mov | Stack), N, N, N, N, N, N, N,
  2627. };
  2628. static struct opcode group3[] = {
  2629. D(DstMem | SrcImm | ModRM), D(DstMem | SrcImm | ModRM),
  2630. D(DstMem | SrcNone | ModRM | Lock), D(DstMem | SrcNone | ModRM | Lock),
  2631. X4(D(SrcMem | ModRM)),
  2632. };
  2633. static struct opcode group4[] = {
  2634. D(ByteOp | DstMem | SrcNone | ModRM | Lock), D(ByteOp | DstMem | SrcNone | ModRM | Lock),
  2635. N, N, N, N, N, N,
  2636. };
  2637. static struct opcode group5[] = {
  2638. D(DstMem | SrcNone | ModRM | Lock), D(DstMem | SrcNone | ModRM | Lock),
  2639. D(SrcMem | ModRM | Stack),
  2640. I(SrcMemFAddr | ModRM | ImplicitOps | Stack, em_call_far),
  2641. D(SrcMem | ModRM | Stack), D(SrcMemFAddr | ModRM | ImplicitOps),
  2642. D(SrcMem | ModRM | Stack), N,
  2643. };
  2644. static struct opcode group6[] = {
  2645. DI(ModRM | Prot, sldt),
  2646. DI(ModRM | Prot, str),
  2647. DI(ModRM | Prot | Priv, lldt),
  2648. DI(ModRM | Prot | Priv, ltr),
  2649. N, N, N, N,
  2650. };
  2651. static struct group_dual group7 = { {
  2652. DI(ModRM | Mov | DstMem | Priv, sgdt),
  2653. DI(ModRM | Mov | DstMem | Priv, sidt),
  2654. II(ModRM | SrcMem | Priv, em_lgdt, lgdt),
  2655. II(ModRM | SrcMem | Priv, em_lidt, lidt),
  2656. II(SrcNone | ModRM | DstMem | Mov, em_smsw, smsw), N,
  2657. II(SrcMem16 | ModRM | Mov | Priv, em_lmsw, lmsw),
  2658. II(SrcMem | ModRM | ByteOp | Priv | NoAccess, em_invlpg, invlpg),
  2659. }, {
  2660. I(SrcNone | ModRM | Priv | VendorSpecific, em_vmcall),
  2661. EXT(0, group7_rm1),
  2662. N, EXT(0, group7_rm3),
  2663. II(SrcNone | ModRM | DstMem | Mov, em_smsw, smsw), N,
  2664. II(SrcMem16 | ModRM | Mov | Priv, em_lmsw, lmsw), EXT(0, group7_rm7),
  2665. } };
  2666. static struct opcode group8[] = {
  2667. N, N, N, N,
  2668. D(DstMem | SrcImmByte | ModRM), D(DstMem | SrcImmByte | ModRM | Lock),
  2669. D(DstMem | SrcImmByte | ModRM | Lock), D(DstMem | SrcImmByte | ModRM | Lock),
  2670. };
  2671. static struct group_dual group9 = { {
  2672. N, D(DstMem64 | ModRM | Lock), N, N, N, N, N, N,
  2673. }, {
  2674. N, N, N, N, N, N, N, N,
  2675. } };
  2676. static struct opcode group11[] = {
  2677. I(DstMem | SrcImm | ModRM | Mov, em_mov), X7(D(Undefined)),
  2678. };
  2679. static struct gprefix pfx_0f_6f_0f_7f = {
  2680. N, N, N, I(Sse, em_movdqu),
  2681. };
  2682. static struct opcode opcode_table[256] = {
  2683. /* 0x00 - 0x07 */
  2684. I6ALU(Lock, em_add),
  2685. D(ImplicitOps | Stack | No64), D(ImplicitOps | Stack | No64),
  2686. /* 0x08 - 0x0F */
  2687. I6ALU(Lock, em_or),
  2688. D(ImplicitOps | Stack | No64), N,
  2689. /* 0x10 - 0x17 */
  2690. I6ALU(Lock, em_adc),
  2691. D(ImplicitOps | Stack | No64), D(ImplicitOps | Stack | No64),
  2692. /* 0x18 - 0x1F */
  2693. I6ALU(Lock, em_sbb),
  2694. D(ImplicitOps | Stack | No64), D(ImplicitOps | Stack | No64),
  2695. /* 0x20 - 0x27 */
  2696. I6ALU(Lock, em_and), N, N,
  2697. /* 0x28 - 0x2F */
  2698. I6ALU(Lock, em_sub), N, I(ByteOp | DstAcc | No64, em_das),
  2699. /* 0x30 - 0x37 */
  2700. I6ALU(Lock, em_xor), N, N,
  2701. /* 0x38 - 0x3F */
  2702. I6ALU(0, em_cmp), N, N,
  2703. /* 0x40 - 0x4F */
  2704. X16(D(DstReg)),
  2705. /* 0x50 - 0x57 */
  2706. X8(I(SrcReg | Stack, em_push)),
  2707. /* 0x58 - 0x5F */
  2708. X8(I(DstReg | Stack, em_pop)),
  2709. /* 0x60 - 0x67 */
  2710. I(ImplicitOps | Stack | No64, em_pusha),
  2711. I(ImplicitOps | Stack | No64, em_popa),
  2712. N, D(DstReg | SrcMem32 | ModRM | Mov) /* movsxd (x86/64) */ ,
  2713. N, N, N, N,
  2714. /* 0x68 - 0x6F */
  2715. I(SrcImm | Mov | Stack, em_push),
  2716. I(DstReg | SrcMem | ModRM | Src2Imm, em_imul_3op),
  2717. I(SrcImmByte | Mov | Stack, em_push),
  2718. I(DstReg | SrcMem | ModRM | Src2ImmByte, em_imul_3op),
  2719. D2bvIP(DstDI | SrcDX | Mov | String, ins, check_perm_in), /* insb, insw/insd */
  2720. D2bvIP(SrcSI | DstDX | String, outs, check_perm_out), /* outsb, outsw/outsd */
  2721. /* 0x70 - 0x7F */
  2722. X16(D(SrcImmByte)),
  2723. /* 0x80 - 0x87 */
  2724. G(ByteOp | DstMem | SrcImm | ModRM | Group, group1),
  2725. G(DstMem | SrcImm | ModRM | Group, group1),
  2726. G(ByteOp | DstMem | SrcImm | ModRM | No64 | Group, group1),
  2727. G(DstMem | SrcImmByte | ModRM | Group, group1),
  2728. D2bv(DstMem | SrcReg | ModRM), D2bv(DstMem | SrcReg | ModRM | Lock),
  2729. /* 0x88 - 0x8F */
  2730. I2bv(DstMem | SrcReg | ModRM | Mov, em_mov),
  2731. I2bv(DstReg | SrcMem | ModRM | Mov, em_mov),
  2732. D(DstMem | SrcNone | ModRM | Mov), D(ModRM | SrcMem | NoAccess | DstReg),
  2733. D(ImplicitOps | SrcMem16 | ModRM), G(0, group1A),
  2734. /* 0x90 - 0x97 */
  2735. DI(SrcAcc | DstReg, pause), X7(D(SrcAcc | DstReg)),
  2736. /* 0x98 - 0x9F */
  2737. D(DstAcc | SrcNone), I(ImplicitOps | SrcAcc, em_cwd),
  2738. I(SrcImmFAddr | No64, em_call_far), N,
  2739. II(ImplicitOps | Stack, em_pushf, pushf),
  2740. II(ImplicitOps | Stack, em_popf, popf), N, N,
  2741. /* 0xA0 - 0xA7 */
  2742. I2bv(DstAcc | SrcMem | Mov | MemAbs, em_mov),
  2743. I2bv(DstMem | SrcAcc | Mov | MemAbs, em_mov),
  2744. I2bv(SrcSI | DstDI | Mov | String, em_mov),
  2745. I2bv(SrcSI | DstDI | String, em_cmp),
  2746. /* 0xA8 - 0xAF */
  2747. D2bv(DstAcc | SrcImm),
  2748. I2bv(SrcAcc | DstDI | Mov | String, em_mov),
  2749. I2bv(SrcSI | DstAcc | Mov | String, em_mov),
  2750. I2bv(SrcAcc | DstDI | String, em_cmp),
  2751. /* 0xB0 - 0xB7 */
  2752. X8(I(ByteOp | DstReg | SrcImm | Mov, em_mov)),
  2753. /* 0xB8 - 0xBF */
  2754. X8(I(DstReg | SrcImm | Mov, em_mov)),
  2755. /* 0xC0 - 0xC7 */
  2756. D2bv(DstMem | SrcImmByte | ModRM),
  2757. I(ImplicitOps | Stack | SrcImmU16, em_ret_near_imm),
  2758. D(ImplicitOps | Stack),
  2759. D(DstReg | SrcMemFAddr | ModRM | No64), D(DstReg | SrcMemFAddr | ModRM | No64),
  2760. G(ByteOp, group11), G(0, group11),
  2761. /* 0xC8 - 0xCF */
  2762. N, N, N, D(ImplicitOps | Stack),
  2763. D(ImplicitOps), DI(SrcImmByte, intn),
  2764. D(ImplicitOps | No64), DI(ImplicitOps, iret),
  2765. /* 0xD0 - 0xD7 */
  2766. D2bv(DstMem | SrcOne | ModRM), D2bv(DstMem | ModRM),
  2767. N, N, N, N,
  2768. /* 0xD8 - 0xDF */
  2769. N, N, N, N, N, N, N, N,
  2770. /* 0xE0 - 0xE7 */
  2771. X4(D(SrcImmByte)),
  2772. D2bvIP(SrcImmUByte | DstAcc, in, check_perm_in),
  2773. D2bvIP(SrcAcc | DstImmUByte, out, check_perm_out),
  2774. /* 0xE8 - 0xEF */
  2775. D(SrcImm | Stack), D(SrcImm | ImplicitOps),
  2776. D(SrcImmFAddr | No64), D(SrcImmByte | ImplicitOps),
  2777. D2bvIP(SrcDX | DstAcc, in, check_perm_in),
  2778. D2bvIP(SrcAcc | DstDX, out, check_perm_out),
  2779. /* 0xF0 - 0xF7 */
  2780. N, DI(ImplicitOps, icebp), N, N,
  2781. DI(ImplicitOps | Priv, hlt), D(ImplicitOps),
  2782. G(ByteOp, group3), G(0, group3),
  2783. /* 0xF8 - 0xFF */
  2784. D(ImplicitOps), D(ImplicitOps), D(ImplicitOps), D(ImplicitOps),
  2785. D(ImplicitOps), D(ImplicitOps), G(0, group4), G(0, group5),
  2786. };
  2787. static struct opcode twobyte_table[256] = {
  2788. /* 0x00 - 0x0F */
  2789. G(0, group6), GD(0, &group7), N, N,
  2790. N, D(ImplicitOps | VendorSpecific), DI(ImplicitOps | Priv, clts), N,
  2791. DI(ImplicitOps | Priv, invd), DI(ImplicitOps | Priv, wbinvd), N, N,
  2792. N, D(ImplicitOps | ModRM), N, N,
  2793. /* 0x10 - 0x1F */
  2794. N, N, N, N, N, N, N, N, D(ImplicitOps | ModRM), N, N, N, N, N, N, N,
  2795. /* 0x20 - 0x2F */
  2796. DIP(ModRM | DstMem | Priv | Op3264, cr_read, check_cr_read),
  2797. DIP(ModRM | DstMem | Priv | Op3264, dr_read, check_dr_read),
  2798. DIP(ModRM | SrcMem | Priv | Op3264, cr_write, check_cr_write),
  2799. DIP(ModRM | SrcMem | Priv | Op3264, dr_write, check_dr_write),
  2800. N, N, N, N,
  2801. N, N, N, N, N, N, N, N,
  2802. /* 0x30 - 0x3F */
  2803. DI(ImplicitOps | Priv, wrmsr),
  2804. IIP(ImplicitOps, em_rdtsc, rdtsc, check_rdtsc),
  2805. DI(ImplicitOps | Priv, rdmsr),
  2806. DIP(ImplicitOps | Priv, rdpmc, check_rdpmc),
  2807. D(ImplicitOps | VendorSpecific), D(ImplicitOps | Priv | VendorSpecific),
  2808. N, N,
  2809. N, N, N, N, N, N, N, N,
  2810. /* 0x40 - 0x4F */
  2811. X16(D(DstReg | SrcMem | ModRM | Mov)),
  2812. /* 0x50 - 0x5F */
  2813. N, N, N, N, N, N, N, N, N, N, N, N, N, N, N, N,
  2814. /* 0x60 - 0x6F */
  2815. N, N, N, N,
  2816. N, N, N, N,
  2817. N, N, N, N,
  2818. N, N, N, GP(SrcMem | DstReg | ModRM | Mov, &pfx_0f_6f_0f_7f),
  2819. /* 0x70 - 0x7F */
  2820. N, N, N, N,
  2821. N, N, N, N,
  2822. N, N, N, N,
  2823. N, N, N, GP(SrcReg | DstMem | ModRM | Mov, &pfx_0f_6f_0f_7f),
  2824. /* 0x80 - 0x8F */
  2825. X16(D(SrcImm)),
  2826. /* 0x90 - 0x9F */
  2827. X16(D(ByteOp | DstMem | SrcNone | ModRM| Mov)),
  2828. /* 0xA0 - 0xA7 */
  2829. D(ImplicitOps | Stack), D(ImplicitOps | Stack),
  2830. DI(ImplicitOps, cpuid), D(DstMem | SrcReg | ModRM | BitOp),
  2831. D(DstMem | SrcReg | Src2ImmByte | ModRM),
  2832. D(DstMem | SrcReg | Src2CL | ModRM), N, N,
  2833. /* 0xA8 - 0xAF */
  2834. D(ImplicitOps | Stack), D(ImplicitOps | Stack),
  2835. DI(ImplicitOps, rsm), D(DstMem | SrcReg | ModRM | BitOp | Lock),
  2836. D(DstMem | SrcReg | Src2ImmByte | ModRM),
  2837. D(DstMem | SrcReg | Src2CL | ModRM),
  2838. D(ModRM), I(DstReg | SrcMem | ModRM, em_imul),
  2839. /* 0xB0 - 0xB7 */
  2840. D2bv(DstMem | SrcReg | ModRM | Lock),
  2841. D(DstReg | SrcMemFAddr | ModRM), D(DstMem | SrcReg | ModRM | BitOp | Lock),
  2842. D(DstReg | SrcMemFAddr | ModRM), D(DstReg | SrcMemFAddr | ModRM),
  2843. D(ByteOp | DstReg | SrcMem | ModRM | Mov), D(DstReg | SrcMem16 | ModRM | Mov),
  2844. /* 0xB8 - 0xBF */
  2845. N, N,
  2846. G(BitOp, group8), D(DstMem | SrcReg | ModRM | BitOp | Lock),
  2847. D(DstReg | SrcMem | ModRM), D(DstReg | SrcMem | ModRM),
  2848. D(ByteOp | DstReg | SrcMem | ModRM | Mov), D(DstReg | SrcMem16 | ModRM | Mov),
  2849. /* 0xC0 - 0xCF */
  2850. D2bv(DstMem | SrcReg | ModRM | Lock),
  2851. N, D(DstMem | SrcReg | ModRM | Mov),
  2852. N, N, N, GD(0, &group9),
  2853. N, N, N, N, N, N, N, N,
  2854. /* 0xD0 - 0xDF */
  2855. N, N, N, N, N, N, N, N, N, N, N, N, N, N, N, N,
  2856. /* 0xE0 - 0xEF */
  2857. N, N, N, N, N, N, N, N, N, N, N, N, N, N, N, N,
  2858. /* 0xF0 - 0xFF */
  2859. N, N, N, N, N, N, N, N, N, N, N, N, N, N, N, N
  2860. };
  2861. #undef D
  2862. #undef N
  2863. #undef G
  2864. #undef GD
  2865. #undef I
  2866. #undef GP
  2867. #undef EXT
  2868. #undef D2bv
  2869. #undef D2bvIP
  2870. #undef I2bv
  2871. #undef I6ALU
  2872. static unsigned imm_size(struct decode_cache *c)
  2873. {
  2874. unsigned size;
  2875. size = (c->d & ByteOp) ? 1 : c->op_bytes;
  2876. if (size == 8)
  2877. size = 4;
  2878. return size;
  2879. }
  2880. static int decode_imm(struct x86_emulate_ctxt *ctxt, struct operand *op,
  2881. unsigned size, bool sign_extension)
  2882. {
  2883. struct decode_cache *c = &ctxt->decode;
  2884. struct x86_emulate_ops *ops = ctxt->ops;
  2885. int rc = X86EMUL_CONTINUE;
  2886. op->type = OP_IMM;
  2887. op->bytes = size;
  2888. op->addr.mem.ea = c->eip;
  2889. /* NB. Immediates are sign-extended as necessary. */
  2890. switch (op->bytes) {
  2891. case 1:
  2892. op->val = insn_fetch(s8, 1, c->eip);
  2893. break;
  2894. case 2:
  2895. op->val = insn_fetch(s16, 2, c->eip);
  2896. break;
  2897. case 4:
  2898. op->val = insn_fetch(s32, 4, c->eip);
  2899. break;
  2900. }
  2901. if (!sign_extension) {
  2902. switch (op->bytes) {
  2903. case 1:
  2904. op->val &= 0xff;
  2905. break;
  2906. case 2:
  2907. op->val &= 0xffff;
  2908. break;
  2909. case 4:
  2910. op->val &= 0xffffffff;
  2911. break;
  2912. }
  2913. }
  2914. done:
  2915. return rc;
  2916. }
  2917. int
  2918. x86_decode_insn(struct x86_emulate_ctxt *ctxt, void *insn, int insn_len)
  2919. {
  2920. struct x86_emulate_ops *ops = ctxt->ops;
  2921. struct decode_cache *c = &ctxt->decode;
  2922. int rc = X86EMUL_CONTINUE;
  2923. int mode = ctxt->mode;
  2924. int def_op_bytes, def_ad_bytes, goffset, simd_prefix;
  2925. bool op_prefix = false;
  2926. struct opcode opcode;
  2927. struct operand memop = { .type = OP_NONE };
  2928. c->eip = ctxt->eip;
  2929. c->fetch.start = c->eip;
  2930. c->fetch.end = c->fetch.start + insn_len;
  2931. if (insn_len > 0)
  2932. memcpy(c->fetch.data, insn, insn_len);
  2933. switch (mode) {
  2934. case X86EMUL_MODE_REAL:
  2935. case X86EMUL_MODE_VM86:
  2936. case X86EMUL_MODE_PROT16:
  2937. def_op_bytes = def_ad_bytes = 2;
  2938. break;
  2939. case X86EMUL_MODE_PROT32:
  2940. def_op_bytes = def_ad_bytes = 4;
  2941. break;
  2942. #ifdef CONFIG_X86_64
  2943. case X86EMUL_MODE_PROT64:
  2944. def_op_bytes = 4;
  2945. def_ad_bytes = 8;
  2946. break;
  2947. #endif
  2948. default:
  2949. return -1;
  2950. }
  2951. c->op_bytes = def_op_bytes;
  2952. c->ad_bytes = def_ad_bytes;
  2953. /* Legacy prefixes. */
  2954. for (;;) {
  2955. switch (c->b = insn_fetch(u8, 1, c->eip)) {
  2956. case 0x66: /* operand-size override */
  2957. op_prefix = true;
  2958. /* switch between 2/4 bytes */
  2959. c->op_bytes = def_op_bytes ^ 6;
  2960. break;
  2961. case 0x67: /* address-size override */
  2962. if (mode == X86EMUL_MODE_PROT64)
  2963. /* switch between 4/8 bytes */
  2964. c->ad_bytes = def_ad_bytes ^ 12;
  2965. else
  2966. /* switch between 2/4 bytes */
  2967. c->ad_bytes = def_ad_bytes ^ 6;
  2968. break;
  2969. case 0x26: /* ES override */
  2970. case 0x2e: /* CS override */
  2971. case 0x36: /* SS override */
  2972. case 0x3e: /* DS override */
  2973. set_seg_override(c, (c->b >> 3) & 3);
  2974. break;
  2975. case 0x64: /* FS override */
  2976. case 0x65: /* GS override */
  2977. set_seg_override(c, c->b & 7);
  2978. break;
  2979. case 0x40 ... 0x4f: /* REX */
  2980. if (mode != X86EMUL_MODE_PROT64)
  2981. goto done_prefixes;
  2982. c->rex_prefix = c->b;
  2983. continue;
  2984. case 0xf0: /* LOCK */
  2985. c->lock_prefix = 1;
  2986. break;
  2987. case 0xf2: /* REPNE/REPNZ */
  2988. case 0xf3: /* REP/REPE/REPZ */
  2989. c->rep_prefix = c->b;
  2990. break;
  2991. default:
  2992. goto done_prefixes;
  2993. }
  2994. /* Any legacy prefix after a REX prefix nullifies its effect. */
  2995. c->rex_prefix = 0;
  2996. }
  2997. done_prefixes:
  2998. /* REX prefix. */
  2999. if (c->rex_prefix & 8)
  3000. c->op_bytes = 8; /* REX.W */
  3001. /* Opcode byte(s). */
  3002. opcode = opcode_table[c->b];
  3003. /* Two-byte opcode? */
  3004. if (c->b == 0x0f) {
  3005. c->twobyte = 1;
  3006. c->b = insn_fetch(u8, 1, c->eip);
  3007. opcode = twobyte_table[c->b];
  3008. }
  3009. c->d = opcode.flags;
  3010. while (c->d & GroupMask) {
  3011. switch (c->d & GroupMask) {
  3012. case Group:
  3013. c->modrm = insn_fetch(u8, 1, c->eip);
  3014. --c->eip;
  3015. goffset = (c->modrm >> 3) & 7;
  3016. opcode = opcode.u.group[goffset];
  3017. break;
  3018. case GroupDual:
  3019. c->modrm = insn_fetch(u8, 1, c->eip);
  3020. --c->eip;
  3021. goffset = (c->modrm >> 3) & 7;
  3022. if ((c->modrm >> 6) == 3)
  3023. opcode = opcode.u.gdual->mod3[goffset];
  3024. else
  3025. opcode = opcode.u.gdual->mod012[goffset];
  3026. break;
  3027. case RMExt:
  3028. goffset = c->modrm & 7;
  3029. opcode = opcode.u.group[goffset];
  3030. break;
  3031. case Prefix:
  3032. if (c->rep_prefix && op_prefix)
  3033. return X86EMUL_UNHANDLEABLE;
  3034. simd_prefix = op_prefix ? 0x66 : c->rep_prefix;
  3035. switch (simd_prefix) {
  3036. case 0x00: opcode = opcode.u.gprefix->pfx_no; break;
  3037. case 0x66: opcode = opcode.u.gprefix->pfx_66; break;
  3038. case 0xf2: opcode = opcode.u.gprefix->pfx_f2; break;
  3039. case 0xf3: opcode = opcode.u.gprefix->pfx_f3; break;
  3040. }
  3041. break;
  3042. default:
  3043. return X86EMUL_UNHANDLEABLE;
  3044. }
  3045. c->d &= ~GroupMask;
  3046. c->d |= opcode.flags;
  3047. }
  3048. c->execute = opcode.u.execute;
  3049. c->check_perm = opcode.check_perm;
  3050. c->intercept = opcode.intercept;
  3051. /* Unrecognised? */
  3052. if (c->d == 0 || (c->d & Undefined))
  3053. return -1;
  3054. if (!(c->d & VendorSpecific) && ctxt->only_vendor_specific_insn)
  3055. return -1;
  3056. if (mode == X86EMUL_MODE_PROT64 && (c->d & Stack))
  3057. c->op_bytes = 8;
  3058. if (c->d & Op3264) {
  3059. if (mode == X86EMUL_MODE_PROT64)
  3060. c->op_bytes = 8;
  3061. else
  3062. c->op_bytes = 4;
  3063. }
  3064. if (c->d & Sse)
  3065. c->op_bytes = 16;
  3066. /* ModRM and SIB bytes. */
  3067. if (c->d & ModRM) {
  3068. rc = decode_modrm(ctxt, ops, &memop);
  3069. if (!c->has_seg_override)
  3070. set_seg_override(c, c->modrm_seg);
  3071. } else if (c->d & MemAbs)
  3072. rc = decode_abs(ctxt, ops, &memop);
  3073. if (rc != X86EMUL_CONTINUE)
  3074. goto done;
  3075. if (!c->has_seg_override)
  3076. set_seg_override(c, VCPU_SREG_DS);
  3077. memop.addr.mem.seg = seg_override(ctxt, c);
  3078. if (memop.type == OP_MEM && c->ad_bytes != 8)
  3079. memop.addr.mem.ea = (u32)memop.addr.mem.ea;
  3080. if (memop.type == OP_MEM && c->rip_relative)
  3081. memop.addr.mem.ea += c->eip;
  3082. /*
  3083. * Decode and fetch the source operand: register, memory
  3084. * or immediate.
  3085. */
  3086. switch (c->d & SrcMask) {
  3087. case SrcNone:
  3088. break;
  3089. case SrcReg:
  3090. decode_register_operand(ctxt, &c->src, c, 0);
  3091. break;
  3092. case SrcMem16:
  3093. memop.bytes = 2;
  3094. goto srcmem_common;
  3095. case SrcMem32:
  3096. memop.bytes = 4;
  3097. goto srcmem_common;
  3098. case SrcMem:
  3099. memop.bytes = (c->d & ByteOp) ? 1 :
  3100. c->op_bytes;
  3101. srcmem_common:
  3102. c->src = memop;
  3103. break;
  3104. case SrcImmU16:
  3105. rc = decode_imm(ctxt, &c->src, 2, false);
  3106. break;
  3107. case SrcImm:
  3108. rc = decode_imm(ctxt, &c->src, imm_size(c), true);
  3109. break;
  3110. case SrcImmU:
  3111. rc = decode_imm(ctxt, &c->src, imm_size(c), false);
  3112. break;
  3113. case SrcImmByte:
  3114. rc = decode_imm(ctxt, &c->src, 1, true);
  3115. break;
  3116. case SrcImmUByte:
  3117. rc = decode_imm(ctxt, &c->src, 1, false);
  3118. break;
  3119. case SrcAcc:
  3120. c->src.type = OP_REG;
  3121. c->src.bytes = (c->d & ByteOp) ? 1 : c->op_bytes;
  3122. c->src.addr.reg = &c->regs[VCPU_REGS_RAX];
  3123. fetch_register_operand(&c->src);
  3124. break;
  3125. case SrcOne:
  3126. c->src.bytes = 1;
  3127. c->src.val = 1;
  3128. break;
  3129. case SrcSI:
  3130. c->src.type = OP_MEM;
  3131. c->src.bytes = (c->d & ByteOp) ? 1 : c->op_bytes;
  3132. c->src.addr.mem.ea =
  3133. register_address(c, c->regs[VCPU_REGS_RSI]);
  3134. c->src.addr.mem.seg = seg_override(ctxt, c);
  3135. c->src.val = 0;
  3136. break;
  3137. case SrcImmFAddr:
  3138. c->src.type = OP_IMM;
  3139. c->src.addr.mem.ea = c->eip;
  3140. c->src.bytes = c->op_bytes + 2;
  3141. insn_fetch_arr(c->src.valptr, c->src.bytes, c->eip);
  3142. break;
  3143. case SrcMemFAddr:
  3144. memop.bytes = c->op_bytes + 2;
  3145. goto srcmem_common;
  3146. break;
  3147. case SrcDX:
  3148. c->src.type = OP_REG;
  3149. c->src.bytes = 2;
  3150. c->src.addr.reg = &c->regs[VCPU_REGS_RDX];
  3151. fetch_register_operand(&c->src);
  3152. break;
  3153. }
  3154. if (rc != X86EMUL_CONTINUE)
  3155. goto done;
  3156. /*
  3157. * Decode and fetch the second source operand: register, memory
  3158. * or immediate.
  3159. */
  3160. switch (c->d & Src2Mask) {
  3161. case Src2None:
  3162. break;
  3163. case Src2CL:
  3164. c->src2.bytes = 1;
  3165. c->src2.val = c->regs[VCPU_REGS_RCX] & 0x8;
  3166. break;
  3167. case Src2ImmByte:
  3168. rc = decode_imm(ctxt, &c->src2, 1, true);
  3169. break;
  3170. case Src2One:
  3171. c->src2.bytes = 1;
  3172. c->src2.val = 1;
  3173. break;
  3174. case Src2Imm:
  3175. rc = decode_imm(ctxt, &c->src2, imm_size(c), true);
  3176. break;
  3177. }
  3178. if (rc != X86EMUL_CONTINUE)
  3179. goto done;
  3180. /* Decode and fetch the destination operand: register or memory. */
  3181. switch (c->d & DstMask) {
  3182. case DstReg:
  3183. decode_register_operand(ctxt, &c->dst, c,
  3184. c->twobyte && (c->b == 0xb6 || c->b == 0xb7));
  3185. break;
  3186. case DstImmUByte:
  3187. c->dst.type = OP_IMM;
  3188. c->dst.addr.mem.ea = c->eip;
  3189. c->dst.bytes = 1;
  3190. c->dst.val = insn_fetch(u8, 1, c->eip);
  3191. break;
  3192. case DstMem:
  3193. case DstMem64:
  3194. c->dst = memop;
  3195. if ((c->d & DstMask) == DstMem64)
  3196. c->dst.bytes = 8;
  3197. else
  3198. c->dst.bytes = (c->d & ByteOp) ? 1 : c->op_bytes;
  3199. if (c->d & BitOp)
  3200. fetch_bit_operand(c);
  3201. c->dst.orig_val = c->dst.val;
  3202. break;
  3203. case DstAcc:
  3204. c->dst.type = OP_REG;
  3205. c->dst.bytes = (c->d & ByteOp) ? 1 : c->op_bytes;
  3206. c->dst.addr.reg = &c->regs[VCPU_REGS_RAX];
  3207. fetch_register_operand(&c->dst);
  3208. c->dst.orig_val = c->dst.val;
  3209. break;
  3210. case DstDI:
  3211. c->dst.type = OP_MEM;
  3212. c->dst.bytes = (c->d & ByteOp) ? 1 : c->op_bytes;
  3213. c->dst.addr.mem.ea =
  3214. register_address(c, c->regs[VCPU_REGS_RDI]);
  3215. c->dst.addr.mem.seg = VCPU_SREG_ES;
  3216. c->dst.val = 0;
  3217. break;
  3218. case DstDX:
  3219. c->dst.type = OP_REG;
  3220. c->dst.bytes = 2;
  3221. c->dst.addr.reg = &c->regs[VCPU_REGS_RDX];
  3222. fetch_register_operand(&c->dst);
  3223. break;
  3224. case ImplicitOps:
  3225. /* Special instructions do their own operand decoding. */
  3226. default:
  3227. c->dst.type = OP_NONE; /* Disable writeback. */
  3228. return 0;
  3229. }
  3230. done:
  3231. return (rc == X86EMUL_UNHANDLEABLE) ? EMULATION_FAILED : EMULATION_OK;
  3232. }
  3233. static bool string_insn_completed(struct x86_emulate_ctxt *ctxt)
  3234. {
  3235. struct decode_cache *c = &ctxt->decode;
  3236. /* The second termination condition only applies for REPE
  3237. * and REPNE. Test if the repeat string operation prefix is
  3238. * REPE/REPZ or REPNE/REPNZ and if it's the case it tests the
  3239. * corresponding termination condition according to:
  3240. * - if REPE/REPZ and ZF = 0 then done
  3241. * - if REPNE/REPNZ and ZF = 1 then done
  3242. */
  3243. if (((c->b == 0xa6) || (c->b == 0xa7) ||
  3244. (c->b == 0xae) || (c->b == 0xaf))
  3245. && (((c->rep_prefix == REPE_PREFIX) &&
  3246. ((ctxt->eflags & EFLG_ZF) == 0))
  3247. || ((c->rep_prefix == REPNE_PREFIX) &&
  3248. ((ctxt->eflags & EFLG_ZF) == EFLG_ZF))))
  3249. return true;
  3250. return false;
  3251. }
  3252. int
  3253. x86_emulate_insn(struct x86_emulate_ctxt *ctxt)
  3254. {
  3255. struct x86_emulate_ops *ops = ctxt->ops;
  3256. u64 msr_data;
  3257. struct decode_cache *c = &ctxt->decode;
  3258. int rc = X86EMUL_CONTINUE;
  3259. int saved_dst_type = c->dst.type;
  3260. int irq; /* Used for int 3, int, and into */
  3261. ctxt->decode.mem_read.pos = 0;
  3262. if (ctxt->mode == X86EMUL_MODE_PROT64 && (c->d & No64)) {
  3263. rc = emulate_ud(ctxt);
  3264. goto done;
  3265. }
  3266. /* LOCK prefix is allowed only with some instructions */
  3267. if (c->lock_prefix && (!(c->d & Lock) || c->dst.type != OP_MEM)) {
  3268. rc = emulate_ud(ctxt);
  3269. goto done;
  3270. }
  3271. if ((c->d & SrcMask) == SrcMemFAddr && c->src.type != OP_MEM) {
  3272. rc = emulate_ud(ctxt);
  3273. goto done;
  3274. }
  3275. if ((c->d & Sse)
  3276. && ((ops->get_cr(ctxt, 0) & X86_CR0_EM)
  3277. || !(ops->get_cr(ctxt, 4) & X86_CR4_OSFXSR))) {
  3278. rc = emulate_ud(ctxt);
  3279. goto done;
  3280. }
  3281. if ((c->d & Sse) && (ops->get_cr(ctxt, 0) & X86_CR0_TS)) {
  3282. rc = emulate_nm(ctxt);
  3283. goto done;
  3284. }
  3285. if (unlikely(ctxt->guest_mode) && c->intercept) {
  3286. rc = emulator_check_intercept(ctxt, c->intercept,
  3287. X86_ICPT_PRE_EXCEPT);
  3288. if (rc != X86EMUL_CONTINUE)
  3289. goto done;
  3290. }
  3291. /* Privileged instruction can be executed only in CPL=0 */
  3292. if ((c->d & Priv) && ops->cpl(ctxt)) {
  3293. rc = emulate_gp(ctxt, 0);
  3294. goto done;
  3295. }
  3296. /* Instruction can only be executed in protected mode */
  3297. if ((c->d & Prot) && !(ctxt->mode & X86EMUL_MODE_PROT)) {
  3298. rc = emulate_ud(ctxt);
  3299. goto done;
  3300. }
  3301. /* Do instruction specific permission checks */
  3302. if (c->check_perm) {
  3303. rc = c->check_perm(ctxt);
  3304. if (rc != X86EMUL_CONTINUE)
  3305. goto done;
  3306. }
  3307. if (unlikely(ctxt->guest_mode) && c->intercept) {
  3308. rc = emulator_check_intercept(ctxt, c->intercept,
  3309. X86_ICPT_POST_EXCEPT);
  3310. if (rc != X86EMUL_CONTINUE)
  3311. goto done;
  3312. }
  3313. if (c->rep_prefix && (c->d & String)) {
  3314. /* All REP prefixes have the same first termination condition */
  3315. if (address_mask(c, c->regs[VCPU_REGS_RCX]) == 0) {
  3316. ctxt->eip = c->eip;
  3317. goto done;
  3318. }
  3319. }
  3320. if ((c->src.type == OP_MEM) && !(c->d & NoAccess)) {
  3321. rc = segmented_read(ctxt, c->src.addr.mem,
  3322. c->src.valptr, c->src.bytes);
  3323. if (rc != X86EMUL_CONTINUE)
  3324. goto done;
  3325. c->src.orig_val64 = c->src.val64;
  3326. }
  3327. if (c->src2.type == OP_MEM) {
  3328. rc = segmented_read(ctxt, c->src2.addr.mem,
  3329. &c->src2.val, c->src2.bytes);
  3330. if (rc != X86EMUL_CONTINUE)
  3331. goto done;
  3332. }
  3333. if ((c->d & DstMask) == ImplicitOps)
  3334. goto special_insn;
  3335. if ((c->dst.type == OP_MEM) && !(c->d & Mov)) {
  3336. /* optimisation - avoid slow emulated read if Mov */
  3337. rc = segmented_read(ctxt, c->dst.addr.mem,
  3338. &c->dst.val, c->dst.bytes);
  3339. if (rc != X86EMUL_CONTINUE)
  3340. goto done;
  3341. }
  3342. c->dst.orig_val = c->dst.val;
  3343. special_insn:
  3344. if (unlikely(ctxt->guest_mode) && c->intercept) {
  3345. rc = emulator_check_intercept(ctxt, c->intercept,
  3346. X86_ICPT_POST_MEMACCESS);
  3347. if (rc != X86EMUL_CONTINUE)
  3348. goto done;
  3349. }
  3350. if (c->execute) {
  3351. rc = c->execute(ctxt);
  3352. if (rc != X86EMUL_CONTINUE)
  3353. goto done;
  3354. goto writeback;
  3355. }
  3356. if (c->twobyte)
  3357. goto twobyte_insn;
  3358. switch (c->b) {
  3359. case 0x06: /* push es */
  3360. rc = emulate_push_sreg(ctxt, ops, VCPU_SREG_ES);
  3361. break;
  3362. case 0x07: /* pop es */
  3363. rc = emulate_pop_sreg(ctxt, ops, VCPU_SREG_ES);
  3364. break;
  3365. case 0x0e: /* push cs */
  3366. rc = emulate_push_sreg(ctxt, ops, VCPU_SREG_CS);
  3367. break;
  3368. case 0x16: /* push ss */
  3369. rc = emulate_push_sreg(ctxt, ops, VCPU_SREG_SS);
  3370. break;
  3371. case 0x17: /* pop ss */
  3372. rc = emulate_pop_sreg(ctxt, ops, VCPU_SREG_SS);
  3373. break;
  3374. case 0x1e: /* push ds */
  3375. rc = emulate_push_sreg(ctxt, ops, VCPU_SREG_DS);
  3376. break;
  3377. case 0x1f: /* pop ds */
  3378. rc = emulate_pop_sreg(ctxt, ops, VCPU_SREG_DS);
  3379. break;
  3380. case 0x40 ... 0x47: /* inc r16/r32 */
  3381. emulate_1op("inc", c->dst, ctxt->eflags);
  3382. break;
  3383. case 0x48 ... 0x4f: /* dec r16/r32 */
  3384. emulate_1op("dec", c->dst, ctxt->eflags);
  3385. break;
  3386. case 0x63: /* movsxd */
  3387. if (ctxt->mode != X86EMUL_MODE_PROT64)
  3388. goto cannot_emulate;
  3389. c->dst.val = (s32) c->src.val;
  3390. break;
  3391. case 0x6c: /* insb */
  3392. case 0x6d: /* insw/insd */
  3393. c->src.val = c->regs[VCPU_REGS_RDX];
  3394. goto do_io_in;
  3395. case 0x6e: /* outsb */
  3396. case 0x6f: /* outsw/outsd */
  3397. c->dst.val = c->regs[VCPU_REGS_RDX];
  3398. goto do_io_out;
  3399. break;
  3400. case 0x70 ... 0x7f: /* jcc (short) */
  3401. if (test_cc(c->b, ctxt->eflags))
  3402. jmp_rel(c, c->src.val);
  3403. break;
  3404. case 0x84 ... 0x85:
  3405. test:
  3406. emulate_2op_SrcV("test", c->src, c->dst, ctxt->eflags);
  3407. break;
  3408. case 0x86 ... 0x87: /* xchg */
  3409. xchg:
  3410. /* Write back the register source. */
  3411. c->src.val = c->dst.val;
  3412. write_register_operand(&c->src);
  3413. /*
  3414. * Write back the memory destination with implicit LOCK
  3415. * prefix.
  3416. */
  3417. c->dst.val = c->src.orig_val;
  3418. c->lock_prefix = 1;
  3419. break;
  3420. case 0x8c: /* mov r/m, sreg */
  3421. if (c->modrm_reg > VCPU_SREG_GS) {
  3422. rc = emulate_ud(ctxt);
  3423. goto done;
  3424. }
  3425. c->dst.val = get_segment_selector(ctxt, c->modrm_reg);
  3426. break;
  3427. case 0x8d: /* lea r16/r32, m */
  3428. c->dst.val = c->src.addr.mem.ea;
  3429. break;
  3430. case 0x8e: { /* mov seg, r/m16 */
  3431. uint16_t sel;
  3432. sel = c->src.val;
  3433. if (c->modrm_reg == VCPU_SREG_CS ||
  3434. c->modrm_reg > VCPU_SREG_GS) {
  3435. rc = emulate_ud(ctxt);
  3436. goto done;
  3437. }
  3438. if (c->modrm_reg == VCPU_SREG_SS)
  3439. ctxt->interruptibility = KVM_X86_SHADOW_INT_MOV_SS;
  3440. rc = load_segment_descriptor(ctxt, ops, sel, c->modrm_reg);
  3441. c->dst.type = OP_NONE; /* Disable writeback. */
  3442. break;
  3443. }
  3444. case 0x8f: /* pop (sole member of Grp1a) */
  3445. rc = em_grp1a(ctxt);
  3446. break;
  3447. case 0x90 ... 0x97: /* nop / xchg reg, rax */
  3448. if (c->dst.addr.reg == &c->regs[VCPU_REGS_RAX])
  3449. break;
  3450. goto xchg;
  3451. case 0x98: /* cbw/cwde/cdqe */
  3452. switch (c->op_bytes) {
  3453. case 2: c->dst.val = (s8)c->dst.val; break;
  3454. case 4: c->dst.val = (s16)c->dst.val; break;
  3455. case 8: c->dst.val = (s32)c->dst.val; break;
  3456. }
  3457. break;
  3458. case 0xa8 ... 0xa9: /* test ax, imm */
  3459. goto test;
  3460. case 0xc0 ... 0xc1:
  3461. rc = em_grp2(ctxt);
  3462. break;
  3463. case 0xc3: /* ret */
  3464. c->dst.type = OP_REG;
  3465. c->dst.addr.reg = &c->eip;
  3466. c->dst.bytes = c->op_bytes;
  3467. rc = em_pop(ctxt);
  3468. break;
  3469. case 0xc4: /* les */
  3470. rc = emulate_load_segment(ctxt, ops, VCPU_SREG_ES);
  3471. break;
  3472. case 0xc5: /* lds */
  3473. rc = emulate_load_segment(ctxt, ops, VCPU_SREG_DS);
  3474. break;
  3475. case 0xcb: /* ret far */
  3476. rc = emulate_ret_far(ctxt, ops);
  3477. break;
  3478. case 0xcc: /* int3 */
  3479. irq = 3;
  3480. goto do_interrupt;
  3481. case 0xcd: /* int n */
  3482. irq = c->src.val;
  3483. do_interrupt:
  3484. rc = emulate_int(ctxt, ops, irq);
  3485. break;
  3486. case 0xce: /* into */
  3487. if (ctxt->eflags & EFLG_OF) {
  3488. irq = 4;
  3489. goto do_interrupt;
  3490. }
  3491. break;
  3492. case 0xcf: /* iret */
  3493. rc = emulate_iret(ctxt, ops);
  3494. break;
  3495. case 0xd0 ... 0xd1: /* Grp2 */
  3496. rc = em_grp2(ctxt);
  3497. break;
  3498. case 0xd2 ... 0xd3: /* Grp2 */
  3499. c->src.val = c->regs[VCPU_REGS_RCX];
  3500. rc = em_grp2(ctxt);
  3501. break;
  3502. case 0xe0 ... 0xe2: /* loop/loopz/loopnz */
  3503. register_address_increment(c, &c->regs[VCPU_REGS_RCX], -1);
  3504. if (address_mask(c, c->regs[VCPU_REGS_RCX]) != 0 &&
  3505. (c->b == 0xe2 || test_cc(c->b ^ 0x5, ctxt->eflags)))
  3506. jmp_rel(c, c->src.val);
  3507. break;
  3508. case 0xe3: /* jcxz/jecxz/jrcxz */
  3509. if (address_mask(c, c->regs[VCPU_REGS_RCX]) == 0)
  3510. jmp_rel(c, c->src.val);
  3511. break;
  3512. case 0xe4: /* inb */
  3513. case 0xe5: /* in */
  3514. goto do_io_in;
  3515. case 0xe6: /* outb */
  3516. case 0xe7: /* out */
  3517. goto do_io_out;
  3518. case 0xe8: /* call (near) */ {
  3519. long int rel = c->src.val;
  3520. c->src.val = (unsigned long) c->eip;
  3521. jmp_rel(c, rel);
  3522. rc = em_push(ctxt);
  3523. break;
  3524. }
  3525. case 0xe9: /* jmp rel */
  3526. goto jmp;
  3527. case 0xea: /* jmp far */
  3528. rc = em_jmp_far(ctxt);
  3529. break;
  3530. case 0xeb:
  3531. jmp: /* jmp rel short */
  3532. jmp_rel(c, c->src.val);
  3533. c->dst.type = OP_NONE; /* Disable writeback. */
  3534. break;
  3535. case 0xec: /* in al,dx */
  3536. case 0xed: /* in (e/r)ax,dx */
  3537. do_io_in:
  3538. if (!pio_in_emulated(ctxt, ops, c->dst.bytes, c->src.val,
  3539. &c->dst.val))
  3540. goto done; /* IO is needed */
  3541. break;
  3542. case 0xee: /* out dx,al */
  3543. case 0xef: /* out dx,(e/r)ax */
  3544. do_io_out:
  3545. ops->pio_out_emulated(ctxt, c->src.bytes, c->dst.val,
  3546. &c->src.val, 1);
  3547. c->dst.type = OP_NONE; /* Disable writeback. */
  3548. break;
  3549. case 0xf4: /* hlt */
  3550. ctxt->ops->halt(ctxt);
  3551. break;
  3552. case 0xf5: /* cmc */
  3553. /* complement carry flag from eflags reg */
  3554. ctxt->eflags ^= EFLG_CF;
  3555. break;
  3556. case 0xf6 ... 0xf7: /* Grp3 */
  3557. rc = em_grp3(ctxt);
  3558. break;
  3559. case 0xf8: /* clc */
  3560. ctxt->eflags &= ~EFLG_CF;
  3561. break;
  3562. case 0xf9: /* stc */
  3563. ctxt->eflags |= EFLG_CF;
  3564. break;
  3565. case 0xfa: /* cli */
  3566. if (emulator_bad_iopl(ctxt, ops)) {
  3567. rc = emulate_gp(ctxt, 0);
  3568. goto done;
  3569. } else
  3570. ctxt->eflags &= ~X86_EFLAGS_IF;
  3571. break;
  3572. case 0xfb: /* sti */
  3573. if (emulator_bad_iopl(ctxt, ops)) {
  3574. rc = emulate_gp(ctxt, 0);
  3575. goto done;
  3576. } else {
  3577. ctxt->interruptibility = KVM_X86_SHADOW_INT_STI;
  3578. ctxt->eflags |= X86_EFLAGS_IF;
  3579. }
  3580. break;
  3581. case 0xfc: /* cld */
  3582. ctxt->eflags &= ~EFLG_DF;
  3583. break;
  3584. case 0xfd: /* std */
  3585. ctxt->eflags |= EFLG_DF;
  3586. break;
  3587. case 0xfe: /* Grp4 */
  3588. rc = em_grp45(ctxt);
  3589. break;
  3590. case 0xff: /* Grp5 */
  3591. rc = em_grp45(ctxt);
  3592. break;
  3593. default:
  3594. goto cannot_emulate;
  3595. }
  3596. if (rc != X86EMUL_CONTINUE)
  3597. goto done;
  3598. writeback:
  3599. rc = writeback(ctxt);
  3600. if (rc != X86EMUL_CONTINUE)
  3601. goto done;
  3602. /*
  3603. * restore dst type in case the decoding will be reused
  3604. * (happens for string instruction )
  3605. */
  3606. c->dst.type = saved_dst_type;
  3607. if ((c->d & SrcMask) == SrcSI)
  3608. string_addr_inc(ctxt, seg_override(ctxt, c),
  3609. VCPU_REGS_RSI, &c->src);
  3610. if ((c->d & DstMask) == DstDI)
  3611. string_addr_inc(ctxt, VCPU_SREG_ES, VCPU_REGS_RDI,
  3612. &c->dst);
  3613. if (c->rep_prefix && (c->d & String)) {
  3614. struct read_cache *r = &ctxt->decode.io_read;
  3615. register_address_increment(c, &c->regs[VCPU_REGS_RCX], -1);
  3616. if (!string_insn_completed(ctxt)) {
  3617. /*
  3618. * Re-enter guest when pio read ahead buffer is empty
  3619. * or, if it is not used, after each 1024 iteration.
  3620. */
  3621. if ((r->end != 0 || c->regs[VCPU_REGS_RCX] & 0x3ff) &&
  3622. (r->end == 0 || r->end != r->pos)) {
  3623. /*
  3624. * Reset read cache. Usually happens before
  3625. * decode, but since instruction is restarted
  3626. * we have to do it here.
  3627. */
  3628. ctxt->decode.mem_read.end = 0;
  3629. return EMULATION_RESTART;
  3630. }
  3631. goto done; /* skip rip writeback */
  3632. }
  3633. }
  3634. ctxt->eip = c->eip;
  3635. done:
  3636. if (rc == X86EMUL_PROPAGATE_FAULT)
  3637. ctxt->have_exception = true;
  3638. if (rc == X86EMUL_INTERCEPTED)
  3639. return EMULATION_INTERCEPTED;
  3640. return (rc == X86EMUL_UNHANDLEABLE) ? EMULATION_FAILED : EMULATION_OK;
  3641. twobyte_insn:
  3642. switch (c->b) {
  3643. case 0x05: /* syscall */
  3644. rc = emulate_syscall(ctxt, ops);
  3645. break;
  3646. case 0x06:
  3647. rc = em_clts(ctxt);
  3648. break;
  3649. case 0x09: /* wbinvd */
  3650. (ctxt->ops->wbinvd)(ctxt);
  3651. break;
  3652. case 0x08: /* invd */
  3653. case 0x0d: /* GrpP (prefetch) */
  3654. case 0x18: /* Grp16 (prefetch/nop) */
  3655. break;
  3656. case 0x20: /* mov cr, reg */
  3657. c->dst.val = ops->get_cr(ctxt, c->modrm_reg);
  3658. break;
  3659. case 0x21: /* mov from dr to reg */
  3660. ops->get_dr(ctxt, c->modrm_reg, &c->dst.val);
  3661. break;
  3662. case 0x22: /* mov reg, cr */
  3663. if (ops->set_cr(ctxt, c->modrm_reg, c->src.val)) {
  3664. emulate_gp(ctxt, 0);
  3665. rc = X86EMUL_PROPAGATE_FAULT;
  3666. goto done;
  3667. }
  3668. c->dst.type = OP_NONE;
  3669. break;
  3670. case 0x23: /* mov from reg to dr */
  3671. if (ops->set_dr(ctxt, c->modrm_reg, c->src.val &
  3672. ((ctxt->mode == X86EMUL_MODE_PROT64) ?
  3673. ~0ULL : ~0U)) < 0) {
  3674. /* #UD condition is already handled by the code above */
  3675. emulate_gp(ctxt, 0);
  3676. rc = X86EMUL_PROPAGATE_FAULT;
  3677. goto done;
  3678. }
  3679. c->dst.type = OP_NONE; /* no writeback */
  3680. break;
  3681. case 0x30:
  3682. /* wrmsr */
  3683. msr_data = (u32)c->regs[VCPU_REGS_RAX]
  3684. | ((u64)c->regs[VCPU_REGS_RDX] << 32);
  3685. if (ops->set_msr(ctxt, c->regs[VCPU_REGS_RCX], msr_data)) {
  3686. emulate_gp(ctxt, 0);
  3687. rc = X86EMUL_PROPAGATE_FAULT;
  3688. goto done;
  3689. }
  3690. rc = X86EMUL_CONTINUE;
  3691. break;
  3692. case 0x32:
  3693. /* rdmsr */
  3694. if (ops->get_msr(ctxt, c->regs[VCPU_REGS_RCX], &msr_data)) {
  3695. emulate_gp(ctxt, 0);
  3696. rc = X86EMUL_PROPAGATE_FAULT;
  3697. goto done;
  3698. } else {
  3699. c->regs[VCPU_REGS_RAX] = (u32)msr_data;
  3700. c->regs[VCPU_REGS_RDX] = msr_data >> 32;
  3701. }
  3702. rc = X86EMUL_CONTINUE;
  3703. break;
  3704. case 0x34: /* sysenter */
  3705. rc = emulate_sysenter(ctxt, ops);
  3706. break;
  3707. case 0x35: /* sysexit */
  3708. rc = emulate_sysexit(ctxt, ops);
  3709. break;
  3710. case 0x40 ... 0x4f: /* cmov */
  3711. c->dst.val = c->dst.orig_val = c->src.val;
  3712. if (!test_cc(c->b, ctxt->eflags))
  3713. c->dst.type = OP_NONE; /* no writeback */
  3714. break;
  3715. case 0x80 ... 0x8f: /* jnz rel, etc*/
  3716. if (test_cc(c->b, ctxt->eflags))
  3717. jmp_rel(c, c->src.val);
  3718. break;
  3719. case 0x90 ... 0x9f: /* setcc r/m8 */
  3720. c->dst.val = test_cc(c->b, ctxt->eflags);
  3721. break;
  3722. case 0xa0: /* push fs */
  3723. rc = emulate_push_sreg(ctxt, ops, VCPU_SREG_FS);
  3724. break;
  3725. case 0xa1: /* pop fs */
  3726. rc = emulate_pop_sreg(ctxt, ops, VCPU_SREG_FS);
  3727. break;
  3728. case 0xa3:
  3729. bt: /* bt */
  3730. c->dst.type = OP_NONE;
  3731. /* only subword offset */
  3732. c->src.val &= (c->dst.bytes << 3) - 1;
  3733. emulate_2op_SrcV_nobyte("bt", c->src, c->dst, ctxt->eflags);
  3734. break;
  3735. case 0xa4: /* shld imm8, r, r/m */
  3736. case 0xa5: /* shld cl, r, r/m */
  3737. emulate_2op_cl("shld", c->src2, c->src, c->dst, ctxt->eflags);
  3738. break;
  3739. case 0xa8: /* push gs */
  3740. rc = emulate_push_sreg(ctxt, ops, VCPU_SREG_GS);
  3741. break;
  3742. case 0xa9: /* pop gs */
  3743. rc = emulate_pop_sreg(ctxt, ops, VCPU_SREG_GS);
  3744. break;
  3745. case 0xab:
  3746. bts: /* bts */
  3747. emulate_2op_SrcV_nobyte("bts", c->src, c->dst, ctxt->eflags);
  3748. break;
  3749. case 0xac: /* shrd imm8, r, r/m */
  3750. case 0xad: /* shrd cl, r, r/m */
  3751. emulate_2op_cl("shrd", c->src2, c->src, c->dst, ctxt->eflags);
  3752. break;
  3753. case 0xae: /* clflush */
  3754. break;
  3755. case 0xb0 ... 0xb1: /* cmpxchg */
  3756. /*
  3757. * Save real source value, then compare EAX against
  3758. * destination.
  3759. */
  3760. c->src.orig_val = c->src.val;
  3761. c->src.val = c->regs[VCPU_REGS_RAX];
  3762. emulate_2op_SrcV("cmp", c->src, c->dst, ctxt->eflags);
  3763. if (ctxt->eflags & EFLG_ZF) {
  3764. /* Success: write back to memory. */
  3765. c->dst.val = c->src.orig_val;
  3766. } else {
  3767. /* Failure: write the value we saw to EAX. */
  3768. c->dst.type = OP_REG;
  3769. c->dst.addr.reg = (unsigned long *)&c->regs[VCPU_REGS_RAX];
  3770. }
  3771. break;
  3772. case 0xb2: /* lss */
  3773. rc = emulate_load_segment(ctxt, ops, VCPU_SREG_SS);
  3774. break;
  3775. case 0xb3:
  3776. btr: /* btr */
  3777. emulate_2op_SrcV_nobyte("btr", c->src, c->dst, ctxt->eflags);
  3778. break;
  3779. case 0xb4: /* lfs */
  3780. rc = emulate_load_segment(ctxt, ops, VCPU_SREG_FS);
  3781. break;
  3782. case 0xb5: /* lgs */
  3783. rc = emulate_load_segment(ctxt, ops, VCPU_SREG_GS);
  3784. break;
  3785. case 0xb6 ... 0xb7: /* movzx */
  3786. c->dst.bytes = c->op_bytes;
  3787. c->dst.val = (c->d & ByteOp) ? (u8) c->src.val
  3788. : (u16) c->src.val;
  3789. break;
  3790. case 0xba: /* Grp8 */
  3791. switch (c->modrm_reg & 3) {
  3792. case 0:
  3793. goto bt;
  3794. case 1:
  3795. goto bts;
  3796. case 2:
  3797. goto btr;
  3798. case 3:
  3799. goto btc;
  3800. }
  3801. break;
  3802. case 0xbb:
  3803. btc: /* btc */
  3804. emulate_2op_SrcV_nobyte("btc", c->src, c->dst, ctxt->eflags);
  3805. break;
  3806. case 0xbc: { /* bsf */
  3807. u8 zf;
  3808. __asm__ ("bsf %2, %0; setz %1"
  3809. : "=r"(c->dst.val), "=q"(zf)
  3810. : "r"(c->src.val));
  3811. ctxt->eflags &= ~X86_EFLAGS_ZF;
  3812. if (zf) {
  3813. ctxt->eflags |= X86_EFLAGS_ZF;
  3814. c->dst.type = OP_NONE; /* Disable writeback. */
  3815. }
  3816. break;
  3817. }
  3818. case 0xbd: { /* bsr */
  3819. u8 zf;
  3820. __asm__ ("bsr %2, %0; setz %1"
  3821. : "=r"(c->dst.val), "=q"(zf)
  3822. : "r"(c->src.val));
  3823. ctxt->eflags &= ~X86_EFLAGS_ZF;
  3824. if (zf) {
  3825. ctxt->eflags |= X86_EFLAGS_ZF;
  3826. c->dst.type = OP_NONE; /* Disable writeback. */
  3827. }
  3828. break;
  3829. }
  3830. case 0xbe ... 0xbf: /* movsx */
  3831. c->dst.bytes = c->op_bytes;
  3832. c->dst.val = (c->d & ByteOp) ? (s8) c->src.val :
  3833. (s16) c->src.val;
  3834. break;
  3835. case 0xc0 ... 0xc1: /* xadd */
  3836. emulate_2op_SrcV("add", c->src, c->dst, ctxt->eflags);
  3837. /* Write back the register source. */
  3838. c->src.val = c->dst.orig_val;
  3839. write_register_operand(&c->src);
  3840. break;
  3841. case 0xc3: /* movnti */
  3842. c->dst.bytes = c->op_bytes;
  3843. c->dst.val = (c->op_bytes == 4) ? (u32) c->src.val :
  3844. (u64) c->src.val;
  3845. break;
  3846. case 0xc7: /* Grp9 (cmpxchg8b) */
  3847. rc = em_grp9(ctxt);
  3848. break;
  3849. default:
  3850. goto cannot_emulate;
  3851. }
  3852. if (rc != X86EMUL_CONTINUE)
  3853. goto done;
  3854. goto writeback;
  3855. cannot_emulate:
  3856. return EMULATION_FAILED;
  3857. }