gpio.c 56 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148
  1. /*
  2. * linux/arch/arm/plat-omap/gpio.c
  3. *
  4. * Support functions for OMAP GPIO
  5. *
  6. * Copyright (C) 2003-2005 Nokia Corporation
  7. * Written by Juha Yrjölä <juha.yrjola@nokia.com>
  8. *
  9. * Copyright (C) 2009 Texas Instruments
  10. * Added OMAP4 support - Santosh Shilimkar <santosh.shilimkar@ti.com>
  11. *
  12. * This program is free software; you can redistribute it and/or modify
  13. * it under the terms of the GNU General Public License version 2 as
  14. * published by the Free Software Foundation.
  15. */
  16. #include <linux/init.h>
  17. #include <linux/module.h>
  18. #include <linux/interrupt.h>
  19. #include <linux/sysdev.h>
  20. #include <linux/err.h>
  21. #include <linux/clk.h>
  22. #include <linux/io.h>
  23. #include <mach/hardware.h>
  24. #include <asm/irq.h>
  25. #include <mach/irqs.h>
  26. #include <mach/gpio.h>
  27. #include <asm/mach/irq.h>
  28. /*
  29. * OMAP1510 GPIO registers
  30. */
  31. #define OMAP1510_GPIO_BASE OMAP1_IO_ADDRESS(0xfffce000)
  32. #define OMAP1510_GPIO_DATA_INPUT 0x00
  33. #define OMAP1510_GPIO_DATA_OUTPUT 0x04
  34. #define OMAP1510_GPIO_DIR_CONTROL 0x08
  35. #define OMAP1510_GPIO_INT_CONTROL 0x0c
  36. #define OMAP1510_GPIO_INT_MASK 0x10
  37. #define OMAP1510_GPIO_INT_STATUS 0x14
  38. #define OMAP1510_GPIO_PIN_CONTROL 0x18
  39. #define OMAP1510_IH_GPIO_BASE 64
  40. /*
  41. * OMAP1610 specific GPIO registers
  42. */
  43. #define OMAP1610_GPIO1_BASE OMAP1_IO_ADDRESS(0xfffbe400)
  44. #define OMAP1610_GPIO2_BASE OMAP1_IO_ADDRESS(0xfffbec00)
  45. #define OMAP1610_GPIO3_BASE OMAP1_IO_ADDRESS(0xfffbb400)
  46. #define OMAP1610_GPIO4_BASE OMAP1_IO_ADDRESS(0xfffbbc00)
  47. #define OMAP1610_GPIO_REVISION 0x0000
  48. #define OMAP1610_GPIO_SYSCONFIG 0x0010
  49. #define OMAP1610_GPIO_SYSSTATUS 0x0014
  50. #define OMAP1610_GPIO_IRQSTATUS1 0x0018
  51. #define OMAP1610_GPIO_IRQENABLE1 0x001c
  52. #define OMAP1610_GPIO_WAKEUPENABLE 0x0028
  53. #define OMAP1610_GPIO_DATAIN 0x002c
  54. #define OMAP1610_GPIO_DATAOUT 0x0030
  55. #define OMAP1610_GPIO_DIRECTION 0x0034
  56. #define OMAP1610_GPIO_EDGE_CTRL1 0x0038
  57. #define OMAP1610_GPIO_EDGE_CTRL2 0x003c
  58. #define OMAP1610_GPIO_CLEAR_IRQENABLE1 0x009c
  59. #define OMAP1610_GPIO_CLEAR_WAKEUPENA 0x00a8
  60. #define OMAP1610_GPIO_CLEAR_DATAOUT 0x00b0
  61. #define OMAP1610_GPIO_SET_IRQENABLE1 0x00dc
  62. #define OMAP1610_GPIO_SET_WAKEUPENA 0x00e8
  63. #define OMAP1610_GPIO_SET_DATAOUT 0x00f0
  64. /*
  65. * OMAP730 specific GPIO registers
  66. */
  67. #define OMAP730_GPIO1_BASE OMAP1_IO_ADDRESS(0xfffbc000)
  68. #define OMAP730_GPIO2_BASE OMAP1_IO_ADDRESS(0xfffbc800)
  69. #define OMAP730_GPIO3_BASE OMAP1_IO_ADDRESS(0xfffbd000)
  70. #define OMAP730_GPIO4_BASE OMAP1_IO_ADDRESS(0xfffbd800)
  71. #define OMAP730_GPIO5_BASE OMAP1_IO_ADDRESS(0xfffbe000)
  72. #define OMAP730_GPIO6_BASE OMAP1_IO_ADDRESS(0xfffbe800)
  73. #define OMAP730_GPIO_DATA_INPUT 0x00
  74. #define OMAP730_GPIO_DATA_OUTPUT 0x04
  75. #define OMAP730_GPIO_DIR_CONTROL 0x08
  76. #define OMAP730_GPIO_INT_CONTROL 0x0c
  77. #define OMAP730_GPIO_INT_MASK 0x10
  78. #define OMAP730_GPIO_INT_STATUS 0x14
  79. #define OMAP1_MPUIO_VBASE OMAP1_IO_ADDRESS(OMAP1_MPUIO_BASE)
  80. /*
  81. * omap24xx specific GPIO registers
  82. */
  83. #define OMAP242X_GPIO1_BASE OMAP2_IO_ADDRESS(0x48018000)
  84. #define OMAP242X_GPIO2_BASE OMAP2_IO_ADDRESS(0x4801a000)
  85. #define OMAP242X_GPIO3_BASE OMAP2_IO_ADDRESS(0x4801c000)
  86. #define OMAP242X_GPIO4_BASE OMAP2_IO_ADDRESS(0x4801e000)
  87. #define OMAP243X_GPIO1_BASE OMAP2_IO_ADDRESS(0x4900C000)
  88. #define OMAP243X_GPIO2_BASE OMAP2_IO_ADDRESS(0x4900E000)
  89. #define OMAP243X_GPIO3_BASE OMAP2_IO_ADDRESS(0x49010000)
  90. #define OMAP243X_GPIO4_BASE OMAP2_IO_ADDRESS(0x49012000)
  91. #define OMAP243X_GPIO5_BASE OMAP2_IO_ADDRESS(0x480B6000)
  92. #define OMAP24XX_GPIO_REVISION 0x0000
  93. #define OMAP24XX_GPIO_SYSCONFIG 0x0010
  94. #define OMAP24XX_GPIO_SYSSTATUS 0x0014
  95. #define OMAP24XX_GPIO_IRQSTATUS1 0x0018
  96. #define OMAP24XX_GPIO_IRQSTATUS2 0x0028
  97. #define OMAP24XX_GPIO_IRQENABLE2 0x002c
  98. #define OMAP24XX_GPIO_IRQENABLE1 0x001c
  99. #define OMAP24XX_GPIO_WAKE_EN 0x0020
  100. #define OMAP24XX_GPIO_CTRL 0x0030
  101. #define OMAP24XX_GPIO_OE 0x0034
  102. #define OMAP24XX_GPIO_DATAIN 0x0038
  103. #define OMAP24XX_GPIO_DATAOUT 0x003c
  104. #define OMAP24XX_GPIO_LEVELDETECT0 0x0040
  105. #define OMAP24XX_GPIO_LEVELDETECT1 0x0044
  106. #define OMAP24XX_GPIO_RISINGDETECT 0x0048
  107. #define OMAP24XX_GPIO_FALLINGDETECT 0x004c
  108. #define OMAP24XX_GPIO_DEBOUNCE_EN 0x0050
  109. #define OMAP24XX_GPIO_DEBOUNCE_VAL 0x0054
  110. #define OMAP24XX_GPIO_CLEARIRQENABLE1 0x0060
  111. #define OMAP24XX_GPIO_SETIRQENABLE1 0x0064
  112. #define OMAP24XX_GPIO_CLEARWKUENA 0x0080
  113. #define OMAP24XX_GPIO_SETWKUENA 0x0084
  114. #define OMAP24XX_GPIO_CLEARDATAOUT 0x0090
  115. #define OMAP24XX_GPIO_SETDATAOUT 0x0094
  116. #define OMAP4_GPIO_REVISION 0x0000
  117. #define OMAP4_GPIO_SYSCONFIG 0x0010
  118. #define OMAP4_GPIO_EOI 0x0020
  119. #define OMAP4_GPIO_IRQSTATUSRAW0 0x0024
  120. #define OMAP4_GPIO_IRQSTATUSRAW1 0x0028
  121. #define OMAP4_GPIO_IRQSTATUS0 0x002c
  122. #define OMAP4_GPIO_IRQSTATUS1 0x0030
  123. #define OMAP4_GPIO_IRQSTATUSSET0 0x0034
  124. #define OMAP4_GPIO_IRQSTATUSSET1 0x0038
  125. #define OMAP4_GPIO_IRQSTATUSCLR0 0x003c
  126. #define OMAP4_GPIO_IRQSTATUSCLR1 0x0040
  127. #define OMAP4_GPIO_IRQWAKEN0 0x0044
  128. #define OMAP4_GPIO_IRQWAKEN1 0x0048
  129. #define OMAP4_GPIO_SYSSTATUS 0x0104
  130. #define OMAP4_GPIO_CTRL 0x0130
  131. #define OMAP4_GPIO_OE 0x0134
  132. #define OMAP4_GPIO_DATAIN 0x0138
  133. #define OMAP4_GPIO_DATAOUT 0x013c
  134. #define OMAP4_GPIO_LEVELDETECT0 0x0140
  135. #define OMAP4_GPIO_LEVELDETECT1 0x0144
  136. #define OMAP4_GPIO_RISINGDETECT 0x0148
  137. #define OMAP4_GPIO_FALLINGDETECT 0x014c
  138. #define OMAP4_GPIO_DEBOUNCENABLE 0x0150
  139. #define OMAP4_GPIO_DEBOUNCINGTIME 0x0154
  140. #define OMAP4_GPIO_CLEARDATAOUT 0x0190
  141. #define OMAP4_GPIO_SETDATAOUT 0x0194
  142. /*
  143. * omap34xx specific GPIO registers
  144. */
  145. #define OMAP34XX_GPIO1_BASE OMAP2_IO_ADDRESS(0x48310000)
  146. #define OMAP34XX_GPIO2_BASE OMAP2_IO_ADDRESS(0x49050000)
  147. #define OMAP34XX_GPIO3_BASE OMAP2_IO_ADDRESS(0x49052000)
  148. #define OMAP34XX_GPIO4_BASE OMAP2_IO_ADDRESS(0x49054000)
  149. #define OMAP34XX_GPIO5_BASE OMAP2_IO_ADDRESS(0x49056000)
  150. #define OMAP34XX_GPIO6_BASE OMAP2_IO_ADDRESS(0x49058000)
  151. /*
  152. * OMAP44XX specific GPIO registers
  153. */
  154. #define OMAP44XX_GPIO1_BASE OMAP2_IO_ADDRESS(0x4a310000)
  155. #define OMAP44XX_GPIO2_BASE OMAP2_IO_ADDRESS(0x48055000)
  156. #define OMAP44XX_GPIO3_BASE OMAP2_IO_ADDRESS(0x48057000)
  157. #define OMAP44XX_GPIO4_BASE OMAP2_IO_ADDRESS(0x48059000)
  158. #define OMAP44XX_GPIO5_BASE OMAP2_IO_ADDRESS(0x4805B000)
  159. #define OMAP44XX_GPIO6_BASE OMAP2_IO_ADDRESS(0x4805D000)
  160. struct gpio_bank {
  161. void __iomem *base;
  162. u16 irq;
  163. u16 virtual_irq_start;
  164. int method;
  165. #if defined(CONFIG_ARCH_OMAP16XX) || defined(CONFIG_ARCH_OMAP24XX) || \
  166. defined(CONFIG_ARCH_OMAP34XX) || defined(CONFIG_ARCH_OMAP4)
  167. u32 suspend_wakeup;
  168. u32 saved_wakeup;
  169. #endif
  170. #if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX) || \
  171. defined(CONFIG_ARCH_OMAP4)
  172. u32 non_wakeup_gpios;
  173. u32 enabled_non_wakeup_gpios;
  174. u32 saved_datain;
  175. u32 saved_fallingdetect;
  176. u32 saved_risingdetect;
  177. #endif
  178. u32 level_mask;
  179. spinlock_t lock;
  180. struct gpio_chip chip;
  181. struct clk *dbck;
  182. };
  183. #define METHOD_MPUIO 0
  184. #define METHOD_GPIO_1510 1
  185. #define METHOD_GPIO_1610 2
  186. #define METHOD_GPIO_730 3
  187. #define METHOD_GPIO_24XX 5
  188. #ifdef CONFIG_ARCH_OMAP16XX
  189. static struct gpio_bank gpio_bank_1610[5] = {
  190. { OMAP1_MPUIO_VBASE, INT_MPUIO, IH_MPUIO_BASE, METHOD_MPUIO},
  191. { OMAP1610_GPIO1_BASE, INT_GPIO_BANK1, IH_GPIO_BASE, METHOD_GPIO_1610 },
  192. { OMAP1610_GPIO2_BASE, INT_1610_GPIO_BANK2, IH_GPIO_BASE + 16, METHOD_GPIO_1610 },
  193. { OMAP1610_GPIO3_BASE, INT_1610_GPIO_BANK3, IH_GPIO_BASE + 32, METHOD_GPIO_1610 },
  194. { OMAP1610_GPIO4_BASE, INT_1610_GPIO_BANK4, IH_GPIO_BASE + 48, METHOD_GPIO_1610 },
  195. };
  196. #endif
  197. #ifdef CONFIG_ARCH_OMAP15XX
  198. static struct gpio_bank gpio_bank_1510[2] = {
  199. { OMAP1_MPUIO_VBASE, INT_MPUIO, IH_MPUIO_BASE, METHOD_MPUIO },
  200. { OMAP1510_GPIO_BASE, INT_GPIO_BANK1, IH_GPIO_BASE, METHOD_GPIO_1510 }
  201. };
  202. #endif
  203. #if defined(CONFIG_ARCH_OMAP730) || defined(CONFIG_ARCH_OMAP850)
  204. static struct gpio_bank gpio_bank_730[7] = {
  205. { OMAP1_MPUIO_VBASE, INT_730_MPUIO, IH_MPUIO_BASE, METHOD_MPUIO },
  206. { OMAP730_GPIO1_BASE, INT_730_GPIO_BANK1, IH_GPIO_BASE, METHOD_GPIO_730 },
  207. { OMAP730_GPIO2_BASE, INT_730_GPIO_BANK2, IH_GPIO_BASE + 32, METHOD_GPIO_730 },
  208. { OMAP730_GPIO3_BASE, INT_730_GPIO_BANK3, IH_GPIO_BASE + 64, METHOD_GPIO_730 },
  209. { OMAP730_GPIO4_BASE, INT_730_GPIO_BANK4, IH_GPIO_BASE + 96, METHOD_GPIO_730 },
  210. { OMAP730_GPIO5_BASE, INT_730_GPIO_BANK5, IH_GPIO_BASE + 128, METHOD_GPIO_730 },
  211. { OMAP730_GPIO6_BASE, INT_730_GPIO_BANK6, IH_GPIO_BASE + 160, METHOD_GPIO_730 },
  212. };
  213. #endif
  214. #ifdef CONFIG_ARCH_OMAP24XX
  215. static struct gpio_bank gpio_bank_242x[4] = {
  216. { OMAP242X_GPIO1_BASE, INT_24XX_GPIO_BANK1, IH_GPIO_BASE, METHOD_GPIO_24XX },
  217. { OMAP242X_GPIO2_BASE, INT_24XX_GPIO_BANK2, IH_GPIO_BASE + 32, METHOD_GPIO_24XX },
  218. { OMAP242X_GPIO3_BASE, INT_24XX_GPIO_BANK3, IH_GPIO_BASE + 64, METHOD_GPIO_24XX },
  219. { OMAP242X_GPIO4_BASE, INT_24XX_GPIO_BANK4, IH_GPIO_BASE + 96, METHOD_GPIO_24XX },
  220. };
  221. static struct gpio_bank gpio_bank_243x[5] = {
  222. { OMAP243X_GPIO1_BASE, INT_24XX_GPIO_BANK1, IH_GPIO_BASE, METHOD_GPIO_24XX },
  223. { OMAP243X_GPIO2_BASE, INT_24XX_GPIO_BANK2, IH_GPIO_BASE + 32, METHOD_GPIO_24XX },
  224. { OMAP243X_GPIO3_BASE, INT_24XX_GPIO_BANK3, IH_GPIO_BASE + 64, METHOD_GPIO_24XX },
  225. { OMAP243X_GPIO4_BASE, INT_24XX_GPIO_BANK4, IH_GPIO_BASE + 96, METHOD_GPIO_24XX },
  226. { OMAP243X_GPIO5_BASE, INT_24XX_GPIO_BANK5, IH_GPIO_BASE + 128, METHOD_GPIO_24XX },
  227. };
  228. #endif
  229. #ifdef CONFIG_ARCH_OMAP34XX
  230. static struct gpio_bank gpio_bank_34xx[6] = {
  231. { OMAP34XX_GPIO1_BASE, INT_34XX_GPIO_BANK1, IH_GPIO_BASE, METHOD_GPIO_24XX },
  232. { OMAP34XX_GPIO2_BASE, INT_34XX_GPIO_BANK2, IH_GPIO_BASE + 32, METHOD_GPIO_24XX },
  233. { OMAP34XX_GPIO3_BASE, INT_34XX_GPIO_BANK3, IH_GPIO_BASE + 64, METHOD_GPIO_24XX },
  234. { OMAP34XX_GPIO4_BASE, INT_34XX_GPIO_BANK4, IH_GPIO_BASE + 96, METHOD_GPIO_24XX },
  235. { OMAP34XX_GPIO5_BASE, INT_34XX_GPIO_BANK5, IH_GPIO_BASE + 128, METHOD_GPIO_24XX },
  236. { OMAP34XX_GPIO6_BASE, INT_34XX_GPIO_BANK6, IH_GPIO_BASE + 160, METHOD_GPIO_24XX },
  237. };
  238. #endif
  239. #ifdef CONFIG_ARCH_OMAP4
  240. static struct gpio_bank gpio_bank_44xx[6] = {
  241. { OMAP44XX_GPIO1_BASE, INT_44XX_GPIO_BANK1, IH_GPIO_BASE, \
  242. METHOD_GPIO_24XX },
  243. { OMAP44XX_GPIO2_BASE, INT_44XX_GPIO_BANK2, IH_GPIO_BASE + 32, \
  244. METHOD_GPIO_24XX },
  245. { OMAP44XX_GPIO3_BASE, INT_44XX_GPIO_BANK3, IH_GPIO_BASE + 64, \
  246. METHOD_GPIO_24XX },
  247. { OMAP44XX_GPIO4_BASE, INT_44XX_GPIO_BANK4, IH_GPIO_BASE + 96, \
  248. METHOD_GPIO_24XX },
  249. { OMAP44XX_GPIO5_BASE, INT_44XX_GPIO_BANK5, IH_GPIO_BASE + 128, \
  250. METHOD_GPIO_24XX },
  251. { OMAP44XX_GPIO6_BASE, INT_44XX_GPIO_BANK6, IH_GPIO_BASE + 160, \
  252. METHOD_GPIO_24XX },
  253. };
  254. #endif
  255. static struct gpio_bank *gpio_bank;
  256. static int gpio_bank_count;
  257. static inline struct gpio_bank *get_gpio_bank(int gpio)
  258. {
  259. if (cpu_is_omap15xx()) {
  260. if (OMAP_GPIO_IS_MPUIO(gpio))
  261. return &gpio_bank[0];
  262. return &gpio_bank[1];
  263. }
  264. if (cpu_is_omap16xx()) {
  265. if (OMAP_GPIO_IS_MPUIO(gpio))
  266. return &gpio_bank[0];
  267. return &gpio_bank[1 + (gpio >> 4)];
  268. }
  269. if (cpu_is_omap7xx()) {
  270. if (OMAP_GPIO_IS_MPUIO(gpio))
  271. return &gpio_bank[0];
  272. return &gpio_bank[1 + (gpio >> 5)];
  273. }
  274. if (cpu_is_omap24xx())
  275. return &gpio_bank[gpio >> 5];
  276. if (cpu_is_omap34xx() || cpu_is_omap44xx())
  277. return &gpio_bank[gpio >> 5];
  278. BUG();
  279. return NULL;
  280. }
  281. static inline int get_gpio_index(int gpio)
  282. {
  283. if (cpu_is_omap7xx())
  284. return gpio & 0x1f;
  285. if (cpu_is_omap24xx())
  286. return gpio & 0x1f;
  287. if (cpu_is_omap34xx() || cpu_is_omap44xx())
  288. return gpio & 0x1f;
  289. return gpio & 0x0f;
  290. }
  291. static inline int gpio_valid(int gpio)
  292. {
  293. if (gpio < 0)
  294. return -1;
  295. if (cpu_class_is_omap1() && OMAP_GPIO_IS_MPUIO(gpio)) {
  296. if (gpio >= OMAP_MAX_GPIO_LINES + 16)
  297. return -1;
  298. return 0;
  299. }
  300. if (cpu_is_omap15xx() && gpio < 16)
  301. return 0;
  302. if ((cpu_is_omap16xx()) && gpio < 64)
  303. return 0;
  304. if (cpu_is_omap7xx() && gpio < 192)
  305. return 0;
  306. if (cpu_is_omap24xx() && gpio < 128)
  307. return 0;
  308. if ((cpu_is_omap34xx() || cpu_is_omap44xx()) && gpio < 192)
  309. return 0;
  310. return -1;
  311. }
  312. static int check_gpio(int gpio)
  313. {
  314. if (unlikely(gpio_valid(gpio)) < 0) {
  315. printk(KERN_ERR "omap-gpio: invalid GPIO %d\n", gpio);
  316. dump_stack();
  317. return -1;
  318. }
  319. return 0;
  320. }
  321. static void _set_gpio_direction(struct gpio_bank *bank, int gpio, int is_input)
  322. {
  323. void __iomem *reg = bank->base;
  324. u32 l;
  325. switch (bank->method) {
  326. #ifdef CONFIG_ARCH_OMAP1
  327. case METHOD_MPUIO:
  328. reg += OMAP_MPUIO_IO_CNTL;
  329. break;
  330. #endif
  331. #ifdef CONFIG_ARCH_OMAP15XX
  332. case METHOD_GPIO_1510:
  333. reg += OMAP1510_GPIO_DIR_CONTROL;
  334. break;
  335. #endif
  336. #ifdef CONFIG_ARCH_OMAP16XX
  337. case METHOD_GPIO_1610:
  338. reg += OMAP1610_GPIO_DIRECTION;
  339. break;
  340. #endif
  341. #if defined(CONFIG_ARCH_OMAP730) || defined(CONFIG_ARCH_OMAP850)
  342. case METHOD_GPIO_730:
  343. reg += OMAP730_GPIO_DIR_CONTROL;
  344. break;
  345. #endif
  346. #if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
  347. case METHOD_GPIO_24XX:
  348. reg += OMAP24XX_GPIO_OE;
  349. break;
  350. #endif
  351. #if defined(CONFIG_ARCH_OMAP4)
  352. case METHOD_GPIO_24XX:
  353. reg += OMAP4_GPIO_OE;
  354. break;
  355. #endif
  356. default:
  357. WARN_ON(1);
  358. return;
  359. }
  360. l = __raw_readl(reg);
  361. if (is_input)
  362. l |= 1 << gpio;
  363. else
  364. l &= ~(1 << gpio);
  365. __raw_writel(l, reg);
  366. }
  367. static void _set_gpio_dataout(struct gpio_bank *bank, int gpio, int enable)
  368. {
  369. void __iomem *reg = bank->base;
  370. u32 l = 0;
  371. switch (bank->method) {
  372. #ifdef CONFIG_ARCH_OMAP1
  373. case METHOD_MPUIO:
  374. reg += OMAP_MPUIO_OUTPUT;
  375. l = __raw_readl(reg);
  376. if (enable)
  377. l |= 1 << gpio;
  378. else
  379. l &= ~(1 << gpio);
  380. break;
  381. #endif
  382. #ifdef CONFIG_ARCH_OMAP15XX
  383. case METHOD_GPIO_1510:
  384. reg += OMAP1510_GPIO_DATA_OUTPUT;
  385. l = __raw_readl(reg);
  386. if (enable)
  387. l |= 1 << gpio;
  388. else
  389. l &= ~(1 << gpio);
  390. break;
  391. #endif
  392. #ifdef CONFIG_ARCH_OMAP16XX
  393. case METHOD_GPIO_1610:
  394. if (enable)
  395. reg += OMAP1610_GPIO_SET_DATAOUT;
  396. else
  397. reg += OMAP1610_GPIO_CLEAR_DATAOUT;
  398. l = 1 << gpio;
  399. break;
  400. #endif
  401. #if defined(CONFIG_ARCH_OMAP730) || defined(CONFIG_ARCH_OMAP850)
  402. case METHOD_GPIO_730:
  403. reg += OMAP730_GPIO_DATA_OUTPUT;
  404. l = __raw_readl(reg);
  405. if (enable)
  406. l |= 1 << gpio;
  407. else
  408. l &= ~(1 << gpio);
  409. break;
  410. #endif
  411. #if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
  412. case METHOD_GPIO_24XX:
  413. if (enable)
  414. reg += OMAP24XX_GPIO_SETDATAOUT;
  415. else
  416. reg += OMAP24XX_GPIO_CLEARDATAOUT;
  417. l = 1 << gpio;
  418. break;
  419. #endif
  420. #ifdef CONFIG_ARCH_OMAP4
  421. case METHOD_GPIO_24XX:
  422. if (enable)
  423. reg += OMAP4_GPIO_SETDATAOUT;
  424. else
  425. reg += OMAP4_GPIO_CLEARDATAOUT;
  426. l = 1 << gpio;
  427. break;
  428. #endif
  429. default:
  430. WARN_ON(1);
  431. return;
  432. }
  433. __raw_writel(l, reg);
  434. }
  435. static int _get_gpio_datain(struct gpio_bank *bank, int gpio)
  436. {
  437. void __iomem *reg;
  438. if (check_gpio(gpio) < 0)
  439. return -EINVAL;
  440. reg = bank->base;
  441. switch (bank->method) {
  442. #ifdef CONFIG_ARCH_OMAP1
  443. case METHOD_MPUIO:
  444. reg += OMAP_MPUIO_INPUT_LATCH;
  445. break;
  446. #endif
  447. #ifdef CONFIG_ARCH_OMAP15XX
  448. case METHOD_GPIO_1510:
  449. reg += OMAP1510_GPIO_DATA_INPUT;
  450. break;
  451. #endif
  452. #ifdef CONFIG_ARCH_OMAP16XX
  453. case METHOD_GPIO_1610:
  454. reg += OMAP1610_GPIO_DATAIN;
  455. break;
  456. #endif
  457. #if defined(CONFIG_ARCH_OMAP730) || defined(CONFIG_ARCH_OMAP850)
  458. case METHOD_GPIO_730:
  459. reg += OMAP730_GPIO_DATA_INPUT;
  460. break;
  461. #endif
  462. #if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
  463. case METHOD_GPIO_24XX:
  464. reg += OMAP24XX_GPIO_DATAIN;
  465. break;
  466. #endif
  467. #ifdef CONFIG_ARCH_OMAP4
  468. case METHOD_GPIO_24XX:
  469. reg += OMAP4_GPIO_DATAIN;
  470. break;
  471. #endif
  472. default:
  473. return -EINVAL;
  474. }
  475. return (__raw_readl(reg)
  476. & (1 << get_gpio_index(gpio))) != 0;
  477. }
  478. static int _get_gpio_dataout(struct gpio_bank *bank, int gpio)
  479. {
  480. void __iomem *reg;
  481. if (check_gpio(gpio) < 0)
  482. return -EINVAL;
  483. reg = bank->base;
  484. switch (bank->method) {
  485. #ifdef CONFIG_ARCH_OMAP1
  486. case METHOD_MPUIO:
  487. reg += OMAP_MPUIO_OUTPUT;
  488. break;
  489. #endif
  490. #ifdef CONFIG_ARCH_OMAP15XX
  491. case METHOD_GPIO_1510:
  492. reg += OMAP1510_GPIO_DATA_OUTPUT;
  493. break;
  494. #endif
  495. #ifdef CONFIG_ARCH_OMAP16XX
  496. case METHOD_GPIO_1610:
  497. reg += OMAP1610_GPIO_DATAOUT;
  498. break;
  499. #endif
  500. #if defined(CONFIG_ARCH_OMAP730) || defined(CONFIG_ARCH_OMAP850)
  501. case METHOD_GPIO_730:
  502. reg += OMAP730_GPIO_DATA_OUTPUT;
  503. break;
  504. #endif
  505. #if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX) || \
  506. defined(CONFIG_ARCH_OMAP4)
  507. case METHOD_GPIO_24XX:
  508. reg += OMAP24XX_GPIO_DATAOUT;
  509. break;
  510. #endif
  511. default:
  512. return -EINVAL;
  513. }
  514. return (__raw_readl(reg) & (1 << get_gpio_index(gpio))) != 0;
  515. }
  516. #define MOD_REG_BIT(reg, bit_mask, set) \
  517. do { \
  518. int l = __raw_readl(base + reg); \
  519. if (set) l |= bit_mask; \
  520. else l &= ~bit_mask; \
  521. __raw_writel(l, base + reg); \
  522. } while(0)
  523. void omap_set_gpio_debounce(int gpio, int enable)
  524. {
  525. struct gpio_bank *bank;
  526. void __iomem *reg;
  527. unsigned long flags;
  528. u32 val, l = 1 << get_gpio_index(gpio);
  529. if (cpu_class_is_omap1())
  530. return;
  531. bank = get_gpio_bank(gpio);
  532. reg = bank->base;
  533. #ifdef CONFIG_ARCH_OMAP4
  534. reg += OMAP4_GPIO_DEBOUNCENABLE;
  535. #else
  536. reg += OMAP24XX_GPIO_DEBOUNCE_EN;
  537. #endif
  538. spin_lock_irqsave(&bank->lock, flags);
  539. val = __raw_readl(reg);
  540. if (enable && !(val & l))
  541. val |= l;
  542. else if (!enable && (val & l))
  543. val &= ~l;
  544. else
  545. goto done;
  546. if (cpu_is_omap34xx() || cpu_is_omap44xx()) {
  547. if (enable)
  548. clk_enable(bank->dbck);
  549. else
  550. clk_disable(bank->dbck);
  551. }
  552. __raw_writel(val, reg);
  553. done:
  554. spin_unlock_irqrestore(&bank->lock, flags);
  555. }
  556. EXPORT_SYMBOL(omap_set_gpio_debounce);
  557. void omap_set_gpio_debounce_time(int gpio, int enc_time)
  558. {
  559. struct gpio_bank *bank;
  560. void __iomem *reg;
  561. if (cpu_class_is_omap1())
  562. return;
  563. bank = get_gpio_bank(gpio);
  564. reg = bank->base;
  565. enc_time &= 0xff;
  566. #ifdef CONFIG_ARCH_OMAP4
  567. reg += OMAP4_GPIO_DEBOUNCINGTIME;
  568. #else
  569. reg += OMAP24XX_GPIO_DEBOUNCE_VAL;
  570. #endif
  571. __raw_writel(enc_time, reg);
  572. }
  573. EXPORT_SYMBOL(omap_set_gpio_debounce_time);
  574. #if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX) || \
  575. defined(CONFIG_ARCH_OMAP4)
  576. static inline void set_24xx_gpio_triggering(struct gpio_bank *bank, int gpio,
  577. int trigger)
  578. {
  579. void __iomem *base = bank->base;
  580. u32 gpio_bit = 1 << gpio;
  581. u32 val;
  582. if (cpu_is_omap44xx()) {
  583. MOD_REG_BIT(OMAP4_GPIO_LEVELDETECT0, gpio_bit,
  584. trigger & IRQ_TYPE_LEVEL_LOW);
  585. MOD_REG_BIT(OMAP4_GPIO_LEVELDETECT1, gpio_bit,
  586. trigger & IRQ_TYPE_LEVEL_HIGH);
  587. MOD_REG_BIT(OMAP4_GPIO_RISINGDETECT, gpio_bit,
  588. trigger & IRQ_TYPE_EDGE_RISING);
  589. MOD_REG_BIT(OMAP4_GPIO_FALLINGDETECT, gpio_bit,
  590. trigger & IRQ_TYPE_EDGE_FALLING);
  591. } else {
  592. MOD_REG_BIT(OMAP24XX_GPIO_LEVELDETECT0, gpio_bit,
  593. trigger & IRQ_TYPE_LEVEL_LOW);
  594. MOD_REG_BIT(OMAP24XX_GPIO_LEVELDETECT1, gpio_bit,
  595. trigger & IRQ_TYPE_LEVEL_HIGH);
  596. MOD_REG_BIT(OMAP24XX_GPIO_RISINGDETECT, gpio_bit,
  597. trigger & IRQ_TYPE_EDGE_RISING);
  598. MOD_REG_BIT(OMAP24XX_GPIO_FALLINGDETECT, gpio_bit,
  599. trigger & IRQ_TYPE_EDGE_FALLING);
  600. }
  601. if (likely(!(bank->non_wakeup_gpios & gpio_bit))) {
  602. if (cpu_is_omap44xx()) {
  603. if (trigger != 0)
  604. __raw_writel(1 << gpio, bank->base+
  605. OMAP4_GPIO_IRQWAKEN0);
  606. else {
  607. val = __raw_readl(bank->base +
  608. OMAP4_GPIO_IRQWAKEN0);
  609. __raw_writel(val & (~(1 << gpio)), bank->base +
  610. OMAP4_GPIO_IRQWAKEN0);
  611. }
  612. } else {
  613. if (trigger != 0)
  614. __raw_writel(1 << gpio, bank->base
  615. + OMAP24XX_GPIO_SETWKUENA);
  616. else
  617. __raw_writel(1 << gpio, bank->base
  618. + OMAP24XX_GPIO_CLEARWKUENA);
  619. }
  620. } else {
  621. if (trigger != 0)
  622. bank->enabled_non_wakeup_gpios |= gpio_bit;
  623. else
  624. bank->enabled_non_wakeup_gpios &= ~gpio_bit;
  625. }
  626. if (cpu_is_omap44xx()) {
  627. bank->level_mask =
  628. __raw_readl(bank->base + OMAP4_GPIO_LEVELDETECT0) |
  629. __raw_readl(bank->base + OMAP4_GPIO_LEVELDETECT1);
  630. } else {
  631. bank->level_mask =
  632. __raw_readl(bank->base + OMAP24XX_GPIO_LEVELDETECT0) |
  633. __raw_readl(bank->base + OMAP24XX_GPIO_LEVELDETECT1);
  634. }
  635. }
  636. #endif
  637. static int _set_gpio_triggering(struct gpio_bank *bank, int gpio, int trigger)
  638. {
  639. void __iomem *reg = bank->base;
  640. u32 l = 0;
  641. switch (bank->method) {
  642. #ifdef CONFIG_ARCH_OMAP1
  643. case METHOD_MPUIO:
  644. reg += OMAP_MPUIO_GPIO_INT_EDGE;
  645. l = __raw_readl(reg);
  646. if (trigger & IRQ_TYPE_EDGE_RISING)
  647. l |= 1 << gpio;
  648. else if (trigger & IRQ_TYPE_EDGE_FALLING)
  649. l &= ~(1 << gpio);
  650. else
  651. goto bad;
  652. break;
  653. #endif
  654. #ifdef CONFIG_ARCH_OMAP15XX
  655. case METHOD_GPIO_1510:
  656. reg += OMAP1510_GPIO_INT_CONTROL;
  657. l = __raw_readl(reg);
  658. if (trigger & IRQ_TYPE_EDGE_RISING)
  659. l |= 1 << gpio;
  660. else if (trigger & IRQ_TYPE_EDGE_FALLING)
  661. l &= ~(1 << gpio);
  662. else
  663. goto bad;
  664. break;
  665. #endif
  666. #ifdef CONFIG_ARCH_OMAP16XX
  667. case METHOD_GPIO_1610:
  668. if (gpio & 0x08)
  669. reg += OMAP1610_GPIO_EDGE_CTRL2;
  670. else
  671. reg += OMAP1610_GPIO_EDGE_CTRL1;
  672. gpio &= 0x07;
  673. l = __raw_readl(reg);
  674. l &= ~(3 << (gpio << 1));
  675. if (trigger & IRQ_TYPE_EDGE_RISING)
  676. l |= 2 << (gpio << 1);
  677. if (trigger & IRQ_TYPE_EDGE_FALLING)
  678. l |= 1 << (gpio << 1);
  679. if (trigger)
  680. /* Enable wake-up during idle for dynamic tick */
  681. __raw_writel(1 << gpio, bank->base + OMAP1610_GPIO_SET_WAKEUPENA);
  682. else
  683. __raw_writel(1 << gpio, bank->base + OMAP1610_GPIO_CLEAR_WAKEUPENA);
  684. break;
  685. #endif
  686. #if defined(CONFIG_ARCH_OMAP730) || defined(CONFIG_ARCH_OMAP850)
  687. case METHOD_GPIO_730:
  688. reg += OMAP730_GPIO_INT_CONTROL;
  689. l = __raw_readl(reg);
  690. if (trigger & IRQ_TYPE_EDGE_RISING)
  691. l |= 1 << gpio;
  692. else if (trigger & IRQ_TYPE_EDGE_FALLING)
  693. l &= ~(1 << gpio);
  694. else
  695. goto bad;
  696. break;
  697. #endif
  698. #if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX) || \
  699. defined(CONFIG_ARCH_OMAP4)
  700. case METHOD_GPIO_24XX:
  701. set_24xx_gpio_triggering(bank, gpio, trigger);
  702. break;
  703. #endif
  704. default:
  705. goto bad;
  706. }
  707. __raw_writel(l, reg);
  708. return 0;
  709. bad:
  710. return -EINVAL;
  711. }
  712. static int gpio_irq_type(unsigned irq, unsigned type)
  713. {
  714. struct gpio_bank *bank;
  715. unsigned gpio;
  716. int retval;
  717. unsigned long flags;
  718. if (!cpu_class_is_omap2() && irq > IH_MPUIO_BASE)
  719. gpio = OMAP_MPUIO(irq - IH_MPUIO_BASE);
  720. else
  721. gpio = irq - IH_GPIO_BASE;
  722. if (check_gpio(gpio) < 0)
  723. return -EINVAL;
  724. if (type & ~IRQ_TYPE_SENSE_MASK)
  725. return -EINVAL;
  726. /* OMAP1 allows only only edge triggering */
  727. if (!cpu_class_is_omap2()
  728. && (type & (IRQ_TYPE_LEVEL_LOW|IRQ_TYPE_LEVEL_HIGH)))
  729. return -EINVAL;
  730. bank = get_irq_chip_data(irq);
  731. spin_lock_irqsave(&bank->lock, flags);
  732. retval = _set_gpio_triggering(bank, get_gpio_index(gpio), type);
  733. if (retval == 0) {
  734. irq_desc[irq].status &= ~IRQ_TYPE_SENSE_MASK;
  735. irq_desc[irq].status |= type;
  736. }
  737. spin_unlock_irqrestore(&bank->lock, flags);
  738. if (type & (IRQ_TYPE_LEVEL_LOW | IRQ_TYPE_LEVEL_HIGH))
  739. __set_irq_handler_unlocked(irq, handle_level_irq);
  740. else if (type & (IRQ_TYPE_EDGE_FALLING | IRQ_TYPE_EDGE_RISING))
  741. __set_irq_handler_unlocked(irq, handle_edge_irq);
  742. return retval;
  743. }
  744. static void _clear_gpio_irqbank(struct gpio_bank *bank, int gpio_mask)
  745. {
  746. void __iomem *reg = bank->base;
  747. switch (bank->method) {
  748. #ifdef CONFIG_ARCH_OMAP1
  749. case METHOD_MPUIO:
  750. /* MPUIO irqstatus is reset by reading the status register,
  751. * so do nothing here */
  752. return;
  753. #endif
  754. #ifdef CONFIG_ARCH_OMAP15XX
  755. case METHOD_GPIO_1510:
  756. reg += OMAP1510_GPIO_INT_STATUS;
  757. break;
  758. #endif
  759. #ifdef CONFIG_ARCH_OMAP16XX
  760. case METHOD_GPIO_1610:
  761. reg += OMAP1610_GPIO_IRQSTATUS1;
  762. break;
  763. #endif
  764. #if defined(CONFIG_ARCH_OMAP730) || defined(CONFIG_ARCH_OMAP850)
  765. case METHOD_GPIO_730:
  766. reg += OMAP730_GPIO_INT_STATUS;
  767. break;
  768. #endif
  769. #if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
  770. case METHOD_GPIO_24XX:
  771. reg += OMAP24XX_GPIO_IRQSTATUS1;
  772. break;
  773. #endif
  774. #if defined(CONFIG_ARCH_OMAP4)
  775. case METHOD_GPIO_24XX:
  776. reg += OMAP4_GPIO_IRQSTATUS0;
  777. break;
  778. #endif
  779. default:
  780. WARN_ON(1);
  781. return;
  782. }
  783. __raw_writel(gpio_mask, reg);
  784. /* Workaround for clearing DSP GPIO interrupts to allow retention */
  785. #if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
  786. reg = bank->base + OMAP24XX_GPIO_IRQSTATUS2;
  787. #endif
  788. #if defined(CONFIG_ARCH_OMAP4)
  789. reg = bank->base + OMAP4_GPIO_IRQSTATUS1;
  790. #endif
  791. if (cpu_is_omap24xx() || cpu_is_omap34xx() || cpu_is_omap44xx()) {
  792. __raw_writel(gpio_mask, reg);
  793. /* Flush posted write for the irq status to avoid spurious interrupts */
  794. __raw_readl(reg);
  795. }
  796. }
  797. static inline void _clear_gpio_irqstatus(struct gpio_bank *bank, int gpio)
  798. {
  799. _clear_gpio_irqbank(bank, 1 << get_gpio_index(gpio));
  800. }
  801. static u32 _get_gpio_irqbank_mask(struct gpio_bank *bank)
  802. {
  803. void __iomem *reg = bank->base;
  804. int inv = 0;
  805. u32 l;
  806. u32 mask;
  807. switch (bank->method) {
  808. #ifdef CONFIG_ARCH_OMAP1
  809. case METHOD_MPUIO:
  810. reg += OMAP_MPUIO_GPIO_MASKIT;
  811. mask = 0xffff;
  812. inv = 1;
  813. break;
  814. #endif
  815. #ifdef CONFIG_ARCH_OMAP15XX
  816. case METHOD_GPIO_1510:
  817. reg += OMAP1510_GPIO_INT_MASK;
  818. mask = 0xffff;
  819. inv = 1;
  820. break;
  821. #endif
  822. #ifdef CONFIG_ARCH_OMAP16XX
  823. case METHOD_GPIO_1610:
  824. reg += OMAP1610_GPIO_IRQENABLE1;
  825. mask = 0xffff;
  826. break;
  827. #endif
  828. #if defined(CONFIG_ARCH_OMAP730) || defined(CONFIG_ARCH_OMAP850)
  829. case METHOD_GPIO_730:
  830. reg += OMAP730_GPIO_INT_MASK;
  831. mask = 0xffffffff;
  832. inv = 1;
  833. break;
  834. #endif
  835. #if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
  836. case METHOD_GPIO_24XX:
  837. reg += OMAP24XX_GPIO_IRQENABLE1;
  838. mask = 0xffffffff;
  839. break;
  840. #endif
  841. #if defined(CONFIG_ARCH_OMAP4)
  842. case METHOD_GPIO_24XX:
  843. reg += OMAP4_GPIO_IRQSTATUSSET0;
  844. mask = 0xffffffff;
  845. break;
  846. #endif
  847. default:
  848. WARN_ON(1);
  849. return 0;
  850. }
  851. l = __raw_readl(reg);
  852. if (inv)
  853. l = ~l;
  854. l &= mask;
  855. return l;
  856. }
  857. static void _enable_gpio_irqbank(struct gpio_bank *bank, int gpio_mask, int enable)
  858. {
  859. void __iomem *reg = bank->base;
  860. u32 l;
  861. switch (bank->method) {
  862. #ifdef CONFIG_ARCH_OMAP1
  863. case METHOD_MPUIO:
  864. reg += OMAP_MPUIO_GPIO_MASKIT;
  865. l = __raw_readl(reg);
  866. if (enable)
  867. l &= ~(gpio_mask);
  868. else
  869. l |= gpio_mask;
  870. break;
  871. #endif
  872. #ifdef CONFIG_ARCH_OMAP15XX
  873. case METHOD_GPIO_1510:
  874. reg += OMAP1510_GPIO_INT_MASK;
  875. l = __raw_readl(reg);
  876. if (enable)
  877. l &= ~(gpio_mask);
  878. else
  879. l |= gpio_mask;
  880. break;
  881. #endif
  882. #ifdef CONFIG_ARCH_OMAP16XX
  883. case METHOD_GPIO_1610:
  884. if (enable)
  885. reg += OMAP1610_GPIO_SET_IRQENABLE1;
  886. else
  887. reg += OMAP1610_GPIO_CLEAR_IRQENABLE1;
  888. l = gpio_mask;
  889. break;
  890. #endif
  891. #if defined(CONFIG_ARCH_OMAP730) || defined(CONFIG_ARCH_OMAP850)
  892. case METHOD_GPIO_730:
  893. reg += OMAP730_GPIO_INT_MASK;
  894. l = __raw_readl(reg);
  895. if (enable)
  896. l &= ~(gpio_mask);
  897. else
  898. l |= gpio_mask;
  899. break;
  900. #endif
  901. #if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
  902. case METHOD_GPIO_24XX:
  903. if (enable)
  904. reg += OMAP24XX_GPIO_SETIRQENABLE1;
  905. else
  906. reg += OMAP24XX_GPIO_CLEARIRQENABLE1;
  907. l = gpio_mask;
  908. break;
  909. #endif
  910. #ifdef CONFIG_ARCH_OMAP4
  911. case METHOD_GPIO_24XX:
  912. if (enable)
  913. reg += OMAP4_GPIO_IRQSTATUSSET0;
  914. else
  915. reg += OMAP4_GPIO_IRQSTATUSCLR0;
  916. l = gpio_mask;
  917. break;
  918. #endif
  919. default:
  920. WARN_ON(1);
  921. return;
  922. }
  923. __raw_writel(l, reg);
  924. }
  925. static inline void _set_gpio_irqenable(struct gpio_bank *bank, int gpio, int enable)
  926. {
  927. _enable_gpio_irqbank(bank, 1 << get_gpio_index(gpio), enable);
  928. }
  929. /*
  930. * Note that ENAWAKEUP needs to be enabled in GPIO_SYSCONFIG register.
  931. * 1510 does not seem to have a wake-up register. If JTAG is connected
  932. * to the target, system will wake up always on GPIO events. While
  933. * system is running all registered GPIO interrupts need to have wake-up
  934. * enabled. When system is suspended, only selected GPIO interrupts need
  935. * to have wake-up enabled.
  936. */
  937. static int _set_gpio_wakeup(struct gpio_bank *bank, int gpio, int enable)
  938. {
  939. unsigned long flags;
  940. switch (bank->method) {
  941. #ifdef CONFIG_ARCH_OMAP16XX
  942. case METHOD_MPUIO:
  943. case METHOD_GPIO_1610:
  944. spin_lock_irqsave(&bank->lock, flags);
  945. if (enable)
  946. bank->suspend_wakeup |= (1 << gpio);
  947. else
  948. bank->suspend_wakeup &= ~(1 << gpio);
  949. spin_unlock_irqrestore(&bank->lock, flags);
  950. return 0;
  951. #endif
  952. #if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX) || \
  953. defined(CONFIG_ARCH_OMAP4)
  954. case METHOD_GPIO_24XX:
  955. if (bank->non_wakeup_gpios & (1 << gpio)) {
  956. printk(KERN_ERR "Unable to modify wakeup on "
  957. "non-wakeup GPIO%d\n",
  958. (bank - gpio_bank) * 32 + gpio);
  959. return -EINVAL;
  960. }
  961. spin_lock_irqsave(&bank->lock, flags);
  962. if (enable)
  963. bank->suspend_wakeup |= (1 << gpio);
  964. else
  965. bank->suspend_wakeup &= ~(1 << gpio);
  966. spin_unlock_irqrestore(&bank->lock, flags);
  967. return 0;
  968. #endif
  969. default:
  970. printk(KERN_ERR "Can't enable GPIO wakeup for method %i\n",
  971. bank->method);
  972. return -EINVAL;
  973. }
  974. }
  975. static void _reset_gpio(struct gpio_bank *bank, int gpio)
  976. {
  977. _set_gpio_direction(bank, get_gpio_index(gpio), 1);
  978. _set_gpio_irqenable(bank, gpio, 0);
  979. _clear_gpio_irqstatus(bank, gpio);
  980. _set_gpio_triggering(bank, get_gpio_index(gpio), IRQ_TYPE_NONE);
  981. }
  982. /* Use disable_irq_wake() and enable_irq_wake() functions from drivers */
  983. static int gpio_wake_enable(unsigned int irq, unsigned int enable)
  984. {
  985. unsigned int gpio = irq - IH_GPIO_BASE;
  986. struct gpio_bank *bank;
  987. int retval;
  988. if (check_gpio(gpio) < 0)
  989. return -ENODEV;
  990. bank = get_irq_chip_data(irq);
  991. retval = _set_gpio_wakeup(bank, get_gpio_index(gpio), enable);
  992. return retval;
  993. }
  994. static int omap_gpio_request(struct gpio_chip *chip, unsigned offset)
  995. {
  996. struct gpio_bank *bank = container_of(chip, struct gpio_bank, chip);
  997. unsigned long flags;
  998. spin_lock_irqsave(&bank->lock, flags);
  999. /* Set trigger to none. You need to enable the desired trigger with
  1000. * request_irq() or set_irq_type().
  1001. */
  1002. _set_gpio_triggering(bank, offset, IRQ_TYPE_NONE);
  1003. #ifdef CONFIG_ARCH_OMAP15XX
  1004. if (bank->method == METHOD_GPIO_1510) {
  1005. void __iomem *reg;
  1006. /* Claim the pin for MPU */
  1007. reg = bank->base + OMAP1510_GPIO_PIN_CONTROL;
  1008. __raw_writel(__raw_readl(reg) | (1 << offset), reg);
  1009. }
  1010. #endif
  1011. spin_unlock_irqrestore(&bank->lock, flags);
  1012. return 0;
  1013. }
  1014. static void omap_gpio_free(struct gpio_chip *chip, unsigned offset)
  1015. {
  1016. struct gpio_bank *bank = container_of(chip, struct gpio_bank, chip);
  1017. unsigned long flags;
  1018. spin_lock_irqsave(&bank->lock, flags);
  1019. #ifdef CONFIG_ARCH_OMAP16XX
  1020. if (bank->method == METHOD_GPIO_1610) {
  1021. /* Disable wake-up during idle for dynamic tick */
  1022. void __iomem *reg = bank->base + OMAP1610_GPIO_CLEAR_WAKEUPENA;
  1023. __raw_writel(1 << offset, reg);
  1024. }
  1025. #endif
  1026. #if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX) || \
  1027. defined(CONFIG_ARCH_OMAP4)
  1028. if (bank->method == METHOD_GPIO_24XX) {
  1029. /* Disable wake-up during idle for dynamic tick */
  1030. void __iomem *reg = bank->base + OMAP24XX_GPIO_CLEARWKUENA;
  1031. __raw_writel(1 << offset, reg);
  1032. }
  1033. #endif
  1034. _reset_gpio(bank, bank->chip.base + offset);
  1035. spin_unlock_irqrestore(&bank->lock, flags);
  1036. }
  1037. /*
  1038. * We need to unmask the GPIO bank interrupt as soon as possible to
  1039. * avoid missing GPIO interrupts for other lines in the bank.
  1040. * Then we need to mask-read-clear-unmask the triggered GPIO lines
  1041. * in the bank to avoid missing nested interrupts for a GPIO line.
  1042. * If we wait to unmask individual GPIO lines in the bank after the
  1043. * line's interrupt handler has been run, we may miss some nested
  1044. * interrupts.
  1045. */
  1046. static void gpio_irq_handler(unsigned int irq, struct irq_desc *desc)
  1047. {
  1048. void __iomem *isr_reg = NULL;
  1049. u32 isr;
  1050. unsigned int gpio_irq;
  1051. struct gpio_bank *bank;
  1052. u32 retrigger = 0;
  1053. int unmasked = 0;
  1054. desc->chip->ack(irq);
  1055. bank = get_irq_data(irq);
  1056. #ifdef CONFIG_ARCH_OMAP1
  1057. if (bank->method == METHOD_MPUIO)
  1058. isr_reg = bank->base + OMAP_MPUIO_GPIO_INT;
  1059. #endif
  1060. #ifdef CONFIG_ARCH_OMAP15XX
  1061. if (bank->method == METHOD_GPIO_1510)
  1062. isr_reg = bank->base + OMAP1510_GPIO_INT_STATUS;
  1063. #endif
  1064. #if defined(CONFIG_ARCH_OMAP16XX)
  1065. if (bank->method == METHOD_GPIO_1610)
  1066. isr_reg = bank->base + OMAP1610_GPIO_IRQSTATUS1;
  1067. #endif
  1068. #if defined(CONFIG_ARCH_OMAP730) || defined(CONFIG_ARCH_OMAP850)
  1069. if (bank->method == METHOD_GPIO_730)
  1070. isr_reg = bank->base + OMAP730_GPIO_INT_STATUS;
  1071. #endif
  1072. #if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
  1073. if (bank->method == METHOD_GPIO_24XX)
  1074. isr_reg = bank->base + OMAP24XX_GPIO_IRQSTATUS1;
  1075. #endif
  1076. #if defined(CONFIG_ARCH_OMAP4)
  1077. if (bank->method == METHOD_GPIO_24XX)
  1078. isr_reg = bank->base + OMAP4_GPIO_IRQSTATUS0;
  1079. #endif
  1080. while(1) {
  1081. u32 isr_saved, level_mask = 0;
  1082. u32 enabled;
  1083. enabled = _get_gpio_irqbank_mask(bank);
  1084. isr_saved = isr = __raw_readl(isr_reg) & enabled;
  1085. if (cpu_is_omap15xx() && (bank->method == METHOD_MPUIO))
  1086. isr &= 0x0000ffff;
  1087. if (cpu_class_is_omap2()) {
  1088. level_mask = bank->level_mask & enabled;
  1089. }
  1090. /* clear edge sensitive interrupts before handler(s) are
  1091. called so that we don't miss any interrupt occurred while
  1092. executing them */
  1093. _enable_gpio_irqbank(bank, isr_saved & ~level_mask, 0);
  1094. _clear_gpio_irqbank(bank, isr_saved & ~level_mask);
  1095. _enable_gpio_irqbank(bank, isr_saved & ~level_mask, 1);
  1096. /* if there is only edge sensitive GPIO pin interrupts
  1097. configured, we could unmask GPIO bank interrupt immediately */
  1098. if (!level_mask && !unmasked) {
  1099. unmasked = 1;
  1100. desc->chip->unmask(irq);
  1101. }
  1102. isr |= retrigger;
  1103. retrigger = 0;
  1104. if (!isr)
  1105. break;
  1106. gpio_irq = bank->virtual_irq_start;
  1107. for (; isr != 0; isr >>= 1, gpio_irq++) {
  1108. if (!(isr & 1))
  1109. continue;
  1110. generic_handle_irq(gpio_irq);
  1111. }
  1112. }
  1113. /* if bank has any level sensitive GPIO pin interrupt
  1114. configured, we must unmask the bank interrupt only after
  1115. handler(s) are executed in order to avoid spurious bank
  1116. interrupt */
  1117. if (!unmasked)
  1118. desc->chip->unmask(irq);
  1119. }
  1120. static void gpio_irq_shutdown(unsigned int irq)
  1121. {
  1122. unsigned int gpio = irq - IH_GPIO_BASE;
  1123. struct gpio_bank *bank = get_irq_chip_data(irq);
  1124. _reset_gpio(bank, gpio);
  1125. }
  1126. static void gpio_ack_irq(unsigned int irq)
  1127. {
  1128. unsigned int gpio = irq - IH_GPIO_BASE;
  1129. struct gpio_bank *bank = get_irq_chip_data(irq);
  1130. _clear_gpio_irqstatus(bank, gpio);
  1131. }
  1132. static void gpio_mask_irq(unsigned int irq)
  1133. {
  1134. unsigned int gpio = irq - IH_GPIO_BASE;
  1135. struct gpio_bank *bank = get_irq_chip_data(irq);
  1136. _set_gpio_irqenable(bank, gpio, 0);
  1137. _set_gpio_triggering(bank, get_gpio_index(gpio), IRQ_TYPE_NONE);
  1138. }
  1139. static void gpio_unmask_irq(unsigned int irq)
  1140. {
  1141. unsigned int gpio = irq - IH_GPIO_BASE;
  1142. struct gpio_bank *bank = get_irq_chip_data(irq);
  1143. unsigned int irq_mask = 1 << get_gpio_index(gpio);
  1144. struct irq_desc *desc = irq_to_desc(irq);
  1145. u32 trigger = desc->status & IRQ_TYPE_SENSE_MASK;
  1146. if (trigger)
  1147. _set_gpio_triggering(bank, get_gpio_index(gpio), trigger);
  1148. /* For level-triggered GPIOs, the clearing must be done after
  1149. * the HW source is cleared, thus after the handler has run */
  1150. if (bank->level_mask & irq_mask) {
  1151. _set_gpio_irqenable(bank, gpio, 0);
  1152. _clear_gpio_irqstatus(bank, gpio);
  1153. }
  1154. _set_gpio_irqenable(bank, gpio, 1);
  1155. }
  1156. static struct irq_chip gpio_irq_chip = {
  1157. .name = "GPIO",
  1158. .shutdown = gpio_irq_shutdown,
  1159. .ack = gpio_ack_irq,
  1160. .mask = gpio_mask_irq,
  1161. .unmask = gpio_unmask_irq,
  1162. .set_type = gpio_irq_type,
  1163. .set_wake = gpio_wake_enable,
  1164. };
  1165. /*---------------------------------------------------------------------*/
  1166. #ifdef CONFIG_ARCH_OMAP1
  1167. /* MPUIO uses the always-on 32k clock */
  1168. static void mpuio_ack_irq(unsigned int irq)
  1169. {
  1170. /* The ISR is reset automatically, so do nothing here. */
  1171. }
  1172. static void mpuio_mask_irq(unsigned int irq)
  1173. {
  1174. unsigned int gpio = OMAP_MPUIO(irq - IH_MPUIO_BASE);
  1175. struct gpio_bank *bank = get_irq_chip_data(irq);
  1176. _set_gpio_irqenable(bank, gpio, 0);
  1177. }
  1178. static void mpuio_unmask_irq(unsigned int irq)
  1179. {
  1180. unsigned int gpio = OMAP_MPUIO(irq - IH_MPUIO_BASE);
  1181. struct gpio_bank *bank = get_irq_chip_data(irq);
  1182. _set_gpio_irqenable(bank, gpio, 1);
  1183. }
  1184. static struct irq_chip mpuio_irq_chip = {
  1185. .name = "MPUIO",
  1186. .ack = mpuio_ack_irq,
  1187. .mask = mpuio_mask_irq,
  1188. .unmask = mpuio_unmask_irq,
  1189. .set_type = gpio_irq_type,
  1190. #ifdef CONFIG_ARCH_OMAP16XX
  1191. /* REVISIT: assuming only 16xx supports MPUIO wake events */
  1192. .set_wake = gpio_wake_enable,
  1193. #endif
  1194. };
  1195. #define bank_is_mpuio(bank) ((bank)->method == METHOD_MPUIO)
  1196. #ifdef CONFIG_ARCH_OMAP16XX
  1197. #include <linux/platform_device.h>
  1198. static int omap_mpuio_suspend_noirq(struct device *dev)
  1199. {
  1200. struct platform_device *pdev = to_platform_device(dev);
  1201. struct gpio_bank *bank = platform_get_drvdata(pdev);
  1202. void __iomem *mask_reg = bank->base + OMAP_MPUIO_GPIO_MASKIT;
  1203. unsigned long flags;
  1204. spin_lock_irqsave(&bank->lock, flags);
  1205. bank->saved_wakeup = __raw_readl(mask_reg);
  1206. __raw_writel(0xffff & ~bank->suspend_wakeup, mask_reg);
  1207. spin_unlock_irqrestore(&bank->lock, flags);
  1208. return 0;
  1209. }
  1210. static int omap_mpuio_resume_noirq(struct device *dev)
  1211. {
  1212. struct platform_device *pdev = to_platform_device(dev);
  1213. struct gpio_bank *bank = platform_get_drvdata(pdev);
  1214. void __iomem *mask_reg = bank->base + OMAP_MPUIO_GPIO_MASKIT;
  1215. unsigned long flags;
  1216. spin_lock_irqsave(&bank->lock, flags);
  1217. __raw_writel(bank->saved_wakeup, mask_reg);
  1218. spin_unlock_irqrestore(&bank->lock, flags);
  1219. return 0;
  1220. }
  1221. static struct dev_pm_ops omap_mpuio_dev_pm_ops = {
  1222. .suspend_noirq = omap_mpuio_suspend_noirq,
  1223. .resume_noirq = omap_mpuio_resume_noirq,
  1224. };
  1225. /* use platform_driver for this, now that there's no longer any
  1226. * point to sys_device (other than not disturbing old code).
  1227. */
  1228. static struct platform_driver omap_mpuio_driver = {
  1229. .driver = {
  1230. .name = "mpuio",
  1231. .pm = &omap_mpuio_dev_pm_ops,
  1232. },
  1233. };
  1234. static struct platform_device omap_mpuio_device = {
  1235. .name = "mpuio",
  1236. .id = -1,
  1237. .dev = {
  1238. .driver = &omap_mpuio_driver.driver,
  1239. }
  1240. /* could list the /proc/iomem resources */
  1241. };
  1242. static inline void mpuio_init(void)
  1243. {
  1244. platform_set_drvdata(&omap_mpuio_device, &gpio_bank_1610[0]);
  1245. if (platform_driver_register(&omap_mpuio_driver) == 0)
  1246. (void) platform_device_register(&omap_mpuio_device);
  1247. }
  1248. #else
  1249. static inline void mpuio_init(void) {}
  1250. #endif /* 16xx */
  1251. #else
  1252. extern struct irq_chip mpuio_irq_chip;
  1253. #define bank_is_mpuio(bank) 0
  1254. static inline void mpuio_init(void) {}
  1255. #endif
  1256. /*---------------------------------------------------------------------*/
  1257. /* REVISIT these are stupid implementations! replace by ones that
  1258. * don't switch on METHOD_* and which mostly avoid spinlocks
  1259. */
  1260. static int gpio_input(struct gpio_chip *chip, unsigned offset)
  1261. {
  1262. struct gpio_bank *bank;
  1263. unsigned long flags;
  1264. bank = container_of(chip, struct gpio_bank, chip);
  1265. spin_lock_irqsave(&bank->lock, flags);
  1266. _set_gpio_direction(bank, offset, 1);
  1267. spin_unlock_irqrestore(&bank->lock, flags);
  1268. return 0;
  1269. }
  1270. static int gpio_is_input(struct gpio_bank *bank, int mask)
  1271. {
  1272. void __iomem *reg = bank->base;
  1273. switch (bank->method) {
  1274. case METHOD_MPUIO:
  1275. reg += OMAP_MPUIO_IO_CNTL;
  1276. break;
  1277. case METHOD_GPIO_1510:
  1278. reg += OMAP1510_GPIO_DIR_CONTROL;
  1279. break;
  1280. case METHOD_GPIO_1610:
  1281. reg += OMAP1610_GPIO_DIRECTION;
  1282. break;
  1283. case METHOD_GPIO_730:
  1284. reg += OMAP730_GPIO_DIR_CONTROL;
  1285. break;
  1286. case METHOD_GPIO_24XX:
  1287. reg += OMAP24XX_GPIO_OE;
  1288. break;
  1289. }
  1290. return __raw_readl(reg) & mask;
  1291. }
  1292. static int gpio_get(struct gpio_chip *chip, unsigned offset)
  1293. {
  1294. struct gpio_bank *bank;
  1295. void __iomem *reg;
  1296. int gpio;
  1297. u32 mask;
  1298. gpio = chip->base + offset;
  1299. bank = get_gpio_bank(gpio);
  1300. reg = bank->base;
  1301. mask = 1 << get_gpio_index(gpio);
  1302. if (gpio_is_input(bank, mask))
  1303. return _get_gpio_datain(bank, gpio);
  1304. else
  1305. return _get_gpio_dataout(bank, gpio);
  1306. }
  1307. static int gpio_output(struct gpio_chip *chip, unsigned offset, int value)
  1308. {
  1309. struct gpio_bank *bank;
  1310. unsigned long flags;
  1311. bank = container_of(chip, struct gpio_bank, chip);
  1312. spin_lock_irqsave(&bank->lock, flags);
  1313. _set_gpio_dataout(bank, offset, value);
  1314. _set_gpio_direction(bank, offset, 0);
  1315. spin_unlock_irqrestore(&bank->lock, flags);
  1316. return 0;
  1317. }
  1318. static void gpio_set(struct gpio_chip *chip, unsigned offset, int value)
  1319. {
  1320. struct gpio_bank *bank;
  1321. unsigned long flags;
  1322. bank = container_of(chip, struct gpio_bank, chip);
  1323. spin_lock_irqsave(&bank->lock, flags);
  1324. _set_gpio_dataout(bank, offset, value);
  1325. spin_unlock_irqrestore(&bank->lock, flags);
  1326. }
  1327. static int gpio_2irq(struct gpio_chip *chip, unsigned offset)
  1328. {
  1329. struct gpio_bank *bank;
  1330. bank = container_of(chip, struct gpio_bank, chip);
  1331. return bank->virtual_irq_start + offset;
  1332. }
  1333. /*---------------------------------------------------------------------*/
  1334. static int initialized;
  1335. #if !(defined(CONFIG_ARCH_OMAP3) || defined(CONFIG_ARCH_OMAP4))
  1336. static struct clk * gpio_ick;
  1337. #endif
  1338. #if defined(CONFIG_ARCH_OMAP2)
  1339. static struct clk * gpio_fck;
  1340. #endif
  1341. #if defined(CONFIG_ARCH_OMAP2430)
  1342. static struct clk * gpio5_ick;
  1343. static struct clk * gpio5_fck;
  1344. #endif
  1345. #if defined(CONFIG_ARCH_OMAP3) || defined(CONFIG_ARCH_OMAP4)
  1346. static struct clk *gpio_iclks[OMAP34XX_NR_GPIOS];
  1347. #endif
  1348. /* This lock class tells lockdep that GPIO irqs are in a different
  1349. * category than their parents, so it won't report false recursion.
  1350. */
  1351. static struct lock_class_key gpio_lock_class;
  1352. static int __init _omap_gpio_init(void)
  1353. {
  1354. int i;
  1355. int gpio = 0;
  1356. struct gpio_bank *bank;
  1357. char clk_name[11];
  1358. initialized = 1;
  1359. #if defined(CONFIG_ARCH_OMAP1)
  1360. if (cpu_is_omap15xx()) {
  1361. gpio_ick = clk_get(NULL, "arm_gpio_ck");
  1362. if (IS_ERR(gpio_ick))
  1363. printk("Could not get arm_gpio_ck\n");
  1364. else
  1365. clk_enable(gpio_ick);
  1366. }
  1367. #endif
  1368. #if defined(CONFIG_ARCH_OMAP2)
  1369. if (cpu_class_is_omap2()) {
  1370. gpio_ick = clk_get(NULL, "gpios_ick");
  1371. if (IS_ERR(gpio_ick))
  1372. printk("Could not get gpios_ick\n");
  1373. else
  1374. clk_enable(gpio_ick);
  1375. gpio_fck = clk_get(NULL, "gpios_fck");
  1376. if (IS_ERR(gpio_fck))
  1377. printk("Could not get gpios_fck\n");
  1378. else
  1379. clk_enable(gpio_fck);
  1380. /*
  1381. * On 2430 & 3430 GPIO 5 uses CORE L4 ICLK
  1382. */
  1383. #if defined(CONFIG_ARCH_OMAP2430)
  1384. if (cpu_is_omap2430()) {
  1385. gpio5_ick = clk_get(NULL, "gpio5_ick");
  1386. if (IS_ERR(gpio5_ick))
  1387. printk("Could not get gpio5_ick\n");
  1388. else
  1389. clk_enable(gpio5_ick);
  1390. gpio5_fck = clk_get(NULL, "gpio5_fck");
  1391. if (IS_ERR(gpio5_fck))
  1392. printk("Could not get gpio5_fck\n");
  1393. else
  1394. clk_enable(gpio5_fck);
  1395. }
  1396. #endif
  1397. }
  1398. #endif
  1399. #if defined(CONFIG_ARCH_OMAP3) || defined(CONFIG_ARCH_OMAP4)
  1400. if (cpu_is_omap34xx() || cpu_is_omap44xx()) {
  1401. for (i = 0; i < OMAP34XX_NR_GPIOS; i++) {
  1402. sprintf(clk_name, "gpio%d_ick", i + 1);
  1403. gpio_iclks[i] = clk_get(NULL, clk_name);
  1404. if (IS_ERR(gpio_iclks[i]))
  1405. printk(KERN_ERR "Could not get %s\n", clk_name);
  1406. else
  1407. clk_enable(gpio_iclks[i]);
  1408. }
  1409. }
  1410. #endif
  1411. #ifdef CONFIG_ARCH_OMAP15XX
  1412. if (cpu_is_omap15xx()) {
  1413. printk(KERN_INFO "OMAP1510 GPIO hardware\n");
  1414. gpio_bank_count = 2;
  1415. gpio_bank = gpio_bank_1510;
  1416. }
  1417. #endif
  1418. #if defined(CONFIG_ARCH_OMAP16XX)
  1419. if (cpu_is_omap16xx()) {
  1420. u32 rev;
  1421. gpio_bank_count = 5;
  1422. gpio_bank = gpio_bank_1610;
  1423. rev = __raw_readw(gpio_bank[1].base + OMAP1610_GPIO_REVISION);
  1424. printk(KERN_INFO "OMAP GPIO hardware version %d.%d\n",
  1425. (rev >> 4) & 0x0f, rev & 0x0f);
  1426. }
  1427. #endif
  1428. #if defined(CONFIG_ARCH_OMAP730) || defined(CONFIG_ARCH_OMAP850)
  1429. if (cpu_is_omap7xx()) {
  1430. printk(KERN_INFO "OMAP7XX GPIO hardware\n");
  1431. gpio_bank_count = 7;
  1432. gpio_bank = gpio_bank_730;
  1433. }
  1434. #endif
  1435. #ifdef CONFIG_ARCH_OMAP24XX
  1436. if (cpu_is_omap242x()) {
  1437. int rev;
  1438. gpio_bank_count = 4;
  1439. gpio_bank = gpio_bank_242x;
  1440. rev = __raw_readl(gpio_bank[0].base + OMAP24XX_GPIO_REVISION);
  1441. printk(KERN_INFO "OMAP242x GPIO hardware version %d.%d\n",
  1442. (rev >> 4) & 0x0f, rev & 0x0f);
  1443. }
  1444. if (cpu_is_omap243x()) {
  1445. int rev;
  1446. gpio_bank_count = 5;
  1447. gpio_bank = gpio_bank_243x;
  1448. rev = __raw_readl(gpio_bank[0].base + OMAP24XX_GPIO_REVISION);
  1449. printk(KERN_INFO "OMAP243x GPIO hardware version %d.%d\n",
  1450. (rev >> 4) & 0x0f, rev & 0x0f);
  1451. }
  1452. #endif
  1453. #ifdef CONFIG_ARCH_OMAP34XX
  1454. if (cpu_is_omap34xx()) {
  1455. int rev;
  1456. gpio_bank_count = OMAP34XX_NR_GPIOS;
  1457. gpio_bank = gpio_bank_34xx;
  1458. rev = __raw_readl(gpio_bank[0].base + OMAP24XX_GPIO_REVISION);
  1459. printk(KERN_INFO "OMAP34xx GPIO hardware version %d.%d\n",
  1460. (rev >> 4) & 0x0f, rev & 0x0f);
  1461. }
  1462. #endif
  1463. #ifdef CONFIG_ARCH_OMAP4
  1464. if (cpu_is_omap44xx()) {
  1465. int rev;
  1466. gpio_bank_count = OMAP34XX_NR_GPIOS;
  1467. gpio_bank = gpio_bank_44xx;
  1468. rev = __raw_readl(gpio_bank[0].base + OMAP4_GPIO_REVISION);
  1469. printk(KERN_INFO "OMAP44xx GPIO hardware version %d.%d\n",
  1470. (rev >> 4) & 0x0f, rev & 0x0f);
  1471. }
  1472. #endif
  1473. for (i = 0; i < gpio_bank_count; i++) {
  1474. int j, gpio_count = 16;
  1475. bank = &gpio_bank[i];
  1476. spin_lock_init(&bank->lock);
  1477. if (bank_is_mpuio(bank))
  1478. __raw_writew(0xffff, bank->base + OMAP_MPUIO_GPIO_MASKIT);
  1479. if (cpu_is_omap15xx() && bank->method == METHOD_GPIO_1510) {
  1480. __raw_writew(0xffff, bank->base + OMAP1510_GPIO_INT_MASK);
  1481. __raw_writew(0x0000, bank->base + OMAP1510_GPIO_INT_STATUS);
  1482. }
  1483. if (cpu_is_omap16xx() && bank->method == METHOD_GPIO_1610) {
  1484. __raw_writew(0x0000, bank->base + OMAP1610_GPIO_IRQENABLE1);
  1485. __raw_writew(0xffff, bank->base + OMAP1610_GPIO_IRQSTATUS1);
  1486. __raw_writew(0x0014, bank->base + OMAP1610_GPIO_SYSCONFIG);
  1487. }
  1488. if (cpu_is_omap7xx() && bank->method == METHOD_GPIO_730) {
  1489. __raw_writel(0xffffffff, bank->base + OMAP730_GPIO_INT_MASK);
  1490. __raw_writel(0x00000000, bank->base + OMAP730_GPIO_INT_STATUS);
  1491. gpio_count = 32; /* 730 has 32-bit GPIOs */
  1492. }
  1493. #if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX) || \
  1494. defined(CONFIG_ARCH_OMAP4)
  1495. if (bank->method == METHOD_GPIO_24XX) {
  1496. static const u32 non_wakeup_gpios[] = {
  1497. 0xe203ffc0, 0x08700040
  1498. };
  1499. if (cpu_is_omap44xx()) {
  1500. __raw_writel(0xffffffff, bank->base +
  1501. OMAP4_GPIO_IRQSTATUSCLR0);
  1502. __raw_writew(0x0015, bank->base +
  1503. OMAP4_GPIO_SYSCONFIG);
  1504. __raw_writel(0x00000000, bank->base +
  1505. OMAP4_GPIO_DEBOUNCENABLE);
  1506. /* Initialize interface clock ungated, module enabled */
  1507. __raw_writel(0, bank->base + OMAP4_GPIO_CTRL);
  1508. } else {
  1509. __raw_writel(0x00000000, bank->base + OMAP24XX_GPIO_IRQENABLE1);
  1510. __raw_writel(0xffffffff, bank->base + OMAP24XX_GPIO_IRQSTATUS1);
  1511. __raw_writew(0x0015, bank->base + OMAP24XX_GPIO_SYSCONFIG);
  1512. __raw_writel(0x00000000, bank->base + OMAP24XX_GPIO_DEBOUNCE_EN);
  1513. /* Initialize interface clock ungated, module enabled */
  1514. __raw_writel(0, bank->base + OMAP24XX_GPIO_CTRL);
  1515. }
  1516. if (i < ARRAY_SIZE(non_wakeup_gpios))
  1517. bank->non_wakeup_gpios = non_wakeup_gpios[i];
  1518. gpio_count = 32;
  1519. }
  1520. #endif
  1521. /* REVISIT eventually switch from OMAP-specific gpio structs
  1522. * over to the generic ones
  1523. */
  1524. bank->chip.request = omap_gpio_request;
  1525. bank->chip.free = omap_gpio_free;
  1526. bank->chip.direction_input = gpio_input;
  1527. bank->chip.get = gpio_get;
  1528. bank->chip.direction_output = gpio_output;
  1529. bank->chip.set = gpio_set;
  1530. bank->chip.to_irq = gpio_2irq;
  1531. if (bank_is_mpuio(bank)) {
  1532. bank->chip.label = "mpuio";
  1533. #ifdef CONFIG_ARCH_OMAP16XX
  1534. bank->chip.dev = &omap_mpuio_device.dev;
  1535. #endif
  1536. bank->chip.base = OMAP_MPUIO(0);
  1537. } else {
  1538. bank->chip.label = "gpio";
  1539. bank->chip.base = gpio;
  1540. gpio += gpio_count;
  1541. }
  1542. bank->chip.ngpio = gpio_count;
  1543. gpiochip_add(&bank->chip);
  1544. for (j = bank->virtual_irq_start;
  1545. j < bank->virtual_irq_start + gpio_count; j++) {
  1546. lockdep_set_class(&irq_desc[j].lock, &gpio_lock_class);
  1547. set_irq_chip_data(j, bank);
  1548. if (bank_is_mpuio(bank))
  1549. set_irq_chip(j, &mpuio_irq_chip);
  1550. else
  1551. set_irq_chip(j, &gpio_irq_chip);
  1552. set_irq_handler(j, handle_simple_irq);
  1553. set_irq_flags(j, IRQF_VALID);
  1554. }
  1555. set_irq_chained_handler(bank->irq, gpio_irq_handler);
  1556. set_irq_data(bank->irq, bank);
  1557. if (cpu_is_omap34xx() || cpu_is_omap44xx()) {
  1558. sprintf(clk_name, "gpio%d_dbck", i + 1);
  1559. bank->dbck = clk_get(NULL, clk_name);
  1560. if (IS_ERR(bank->dbck))
  1561. printk(KERN_ERR "Could not get %s\n", clk_name);
  1562. }
  1563. }
  1564. /* Enable system clock for GPIO module.
  1565. * The CAM_CLK_CTRL *is* really the right place. */
  1566. if (cpu_is_omap16xx())
  1567. omap_writel(omap_readl(ULPD_CAM_CLK_CTRL) | 0x04, ULPD_CAM_CLK_CTRL);
  1568. /* Enable autoidle for the OCP interface */
  1569. if (cpu_is_omap24xx())
  1570. omap_writel(1 << 0, 0x48019010);
  1571. if (cpu_is_omap34xx())
  1572. omap_writel(1 << 0, 0x48306814);
  1573. return 0;
  1574. }
  1575. #if defined(CONFIG_ARCH_OMAP16XX) || defined(CONFIG_ARCH_OMAP24XX) || \
  1576. defined(CONFIG_ARCH_OMAP34XX) || defined(CONFIG_ARCH_OMAP4)
  1577. static int omap_gpio_suspend(struct sys_device *dev, pm_message_t mesg)
  1578. {
  1579. int i;
  1580. if (!cpu_class_is_omap2() && !cpu_is_omap16xx())
  1581. return 0;
  1582. for (i = 0; i < gpio_bank_count; i++) {
  1583. struct gpio_bank *bank = &gpio_bank[i];
  1584. void __iomem *wake_status;
  1585. void __iomem *wake_clear;
  1586. void __iomem *wake_set;
  1587. unsigned long flags;
  1588. switch (bank->method) {
  1589. #ifdef CONFIG_ARCH_OMAP16XX
  1590. case METHOD_GPIO_1610:
  1591. wake_status = bank->base + OMAP1610_GPIO_WAKEUPENABLE;
  1592. wake_clear = bank->base + OMAP1610_GPIO_CLEAR_WAKEUPENA;
  1593. wake_set = bank->base + OMAP1610_GPIO_SET_WAKEUPENA;
  1594. break;
  1595. #endif
  1596. #if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
  1597. case METHOD_GPIO_24XX:
  1598. wake_status = bank->base + OMAP24XX_GPIO_WAKE_EN;
  1599. wake_clear = bank->base + OMAP24XX_GPIO_CLEARWKUENA;
  1600. wake_set = bank->base + OMAP24XX_GPIO_SETWKUENA;
  1601. break;
  1602. #endif
  1603. #ifdef CONFIG_ARCH_OMAP4
  1604. case METHOD_GPIO_24XX:
  1605. wake_status = bank->base + OMAP4_GPIO_IRQWAKEN0;
  1606. wake_clear = bank->base + OMAP4_GPIO_IRQWAKEN0;
  1607. wake_set = bank->base + OMAP4_GPIO_IRQWAKEN0;
  1608. break;
  1609. #endif
  1610. default:
  1611. continue;
  1612. }
  1613. spin_lock_irqsave(&bank->lock, flags);
  1614. bank->saved_wakeup = __raw_readl(wake_status);
  1615. __raw_writel(0xffffffff, wake_clear);
  1616. __raw_writel(bank->suspend_wakeup, wake_set);
  1617. spin_unlock_irqrestore(&bank->lock, flags);
  1618. }
  1619. return 0;
  1620. }
  1621. static int omap_gpio_resume(struct sys_device *dev)
  1622. {
  1623. int i;
  1624. if (!cpu_class_is_omap2() && !cpu_is_omap16xx())
  1625. return 0;
  1626. for (i = 0; i < gpio_bank_count; i++) {
  1627. struct gpio_bank *bank = &gpio_bank[i];
  1628. void __iomem *wake_clear;
  1629. void __iomem *wake_set;
  1630. unsigned long flags;
  1631. switch (bank->method) {
  1632. #ifdef CONFIG_ARCH_OMAP16XX
  1633. case METHOD_GPIO_1610:
  1634. wake_clear = bank->base + OMAP1610_GPIO_CLEAR_WAKEUPENA;
  1635. wake_set = bank->base + OMAP1610_GPIO_SET_WAKEUPENA;
  1636. break;
  1637. #endif
  1638. #if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
  1639. case METHOD_GPIO_24XX:
  1640. wake_clear = bank->base + OMAP24XX_GPIO_CLEARWKUENA;
  1641. wake_set = bank->base + OMAP24XX_GPIO_SETWKUENA;
  1642. break;
  1643. #endif
  1644. #ifdef CONFIG_ARCH_OMAP4
  1645. case METHOD_GPIO_24XX:
  1646. wake_clear = bank->base + OMAP4_GPIO_IRQWAKEN0;
  1647. wake_set = bank->base + OMAP4_GPIO_IRQWAKEN0;
  1648. break;
  1649. #endif
  1650. default:
  1651. continue;
  1652. }
  1653. spin_lock_irqsave(&bank->lock, flags);
  1654. __raw_writel(0xffffffff, wake_clear);
  1655. __raw_writel(bank->saved_wakeup, wake_set);
  1656. spin_unlock_irqrestore(&bank->lock, flags);
  1657. }
  1658. return 0;
  1659. }
  1660. static struct sysdev_class omap_gpio_sysclass = {
  1661. .name = "gpio",
  1662. .suspend = omap_gpio_suspend,
  1663. .resume = omap_gpio_resume,
  1664. };
  1665. static struct sys_device omap_gpio_device = {
  1666. .id = 0,
  1667. .cls = &omap_gpio_sysclass,
  1668. };
  1669. #endif
  1670. #if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX) || \
  1671. defined(CONFIG_ARCH_OMAP4)
  1672. static int workaround_enabled;
  1673. void omap2_gpio_prepare_for_retention(void)
  1674. {
  1675. int i, c = 0;
  1676. /* Remove triggering for all non-wakeup GPIOs. Otherwise spurious
  1677. * IRQs will be generated. See OMAP2420 Errata item 1.101. */
  1678. for (i = 0; i < gpio_bank_count; i++) {
  1679. struct gpio_bank *bank = &gpio_bank[i];
  1680. u32 l1, l2;
  1681. if (!(bank->enabled_non_wakeup_gpios))
  1682. continue;
  1683. #if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
  1684. bank->saved_datain = __raw_readl(bank->base + OMAP24XX_GPIO_DATAIN);
  1685. l1 = __raw_readl(bank->base + OMAP24XX_GPIO_FALLINGDETECT);
  1686. l2 = __raw_readl(bank->base + OMAP24XX_GPIO_RISINGDETECT);
  1687. #endif
  1688. #ifdef CONFIG_ARCH_OMAP4
  1689. bank->saved_datain = __raw_readl(bank->base +
  1690. OMAP4_GPIO_DATAIN);
  1691. l1 = __raw_readl(bank->base + OMAP4_GPIO_FALLINGDETECT);
  1692. l2 = __raw_readl(bank->base + OMAP4_GPIO_RISINGDETECT);
  1693. #endif
  1694. bank->saved_fallingdetect = l1;
  1695. bank->saved_risingdetect = l2;
  1696. l1 &= ~bank->enabled_non_wakeup_gpios;
  1697. l2 &= ~bank->enabled_non_wakeup_gpios;
  1698. #if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
  1699. __raw_writel(l1, bank->base + OMAP24XX_GPIO_FALLINGDETECT);
  1700. __raw_writel(l2, bank->base + OMAP24XX_GPIO_RISINGDETECT);
  1701. #endif
  1702. #ifdef CONFIG_ARCH_OMAP4
  1703. __raw_writel(l1, bank->base + OMAP4_GPIO_FALLINGDETECT);
  1704. __raw_writel(l2, bank->base + OMAP4_GPIO_RISINGDETECT);
  1705. #endif
  1706. c++;
  1707. }
  1708. if (!c) {
  1709. workaround_enabled = 0;
  1710. return;
  1711. }
  1712. workaround_enabled = 1;
  1713. }
  1714. void omap2_gpio_resume_after_retention(void)
  1715. {
  1716. int i;
  1717. if (!workaround_enabled)
  1718. return;
  1719. for (i = 0; i < gpio_bank_count; i++) {
  1720. struct gpio_bank *bank = &gpio_bank[i];
  1721. u32 l, gen, gen0, gen1;
  1722. if (!(bank->enabled_non_wakeup_gpios))
  1723. continue;
  1724. #if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
  1725. __raw_writel(bank->saved_fallingdetect,
  1726. bank->base + OMAP24XX_GPIO_FALLINGDETECT);
  1727. __raw_writel(bank->saved_risingdetect,
  1728. bank->base + OMAP24XX_GPIO_RISINGDETECT);
  1729. l = __raw_readl(bank->base + OMAP24XX_GPIO_DATAIN);
  1730. #endif
  1731. #ifdef CONFIG_ARCH_OMAP4
  1732. __raw_writel(bank->saved_fallingdetect,
  1733. bank->base + OMAP4_GPIO_FALLINGDETECT);
  1734. __raw_writel(bank->saved_risingdetect,
  1735. bank->base + OMAP4_GPIO_RISINGDETECT);
  1736. l = __raw_readl(bank->base + OMAP4_GPIO_DATAIN);
  1737. #endif
  1738. /* Check if any of the non-wakeup interrupt GPIOs have changed
  1739. * state. If so, generate an IRQ by software. This is
  1740. * horribly racy, but it's the best we can do to work around
  1741. * this silicon bug. */
  1742. l ^= bank->saved_datain;
  1743. l &= bank->non_wakeup_gpios;
  1744. /*
  1745. * No need to generate IRQs for the rising edge for gpio IRQs
  1746. * configured with falling edge only; and vice versa.
  1747. */
  1748. gen0 = l & bank->saved_fallingdetect;
  1749. gen0 &= bank->saved_datain;
  1750. gen1 = l & bank->saved_risingdetect;
  1751. gen1 &= ~(bank->saved_datain);
  1752. /* FIXME: Consider GPIO IRQs with level detections properly! */
  1753. gen = l & (~(bank->saved_fallingdetect) &
  1754. ~(bank->saved_risingdetect));
  1755. /* Consider all GPIO IRQs needed to be updated */
  1756. gen |= gen0 | gen1;
  1757. if (gen) {
  1758. u32 old0, old1;
  1759. #if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
  1760. old0 = __raw_readl(bank->base + OMAP24XX_GPIO_LEVELDETECT0);
  1761. old1 = __raw_readl(bank->base + OMAP24XX_GPIO_LEVELDETECT1);
  1762. __raw_writel(old0 | gen, bank->base +
  1763. OMAP24XX_GPIO_LEVELDETECT0);
  1764. __raw_writel(old1 | gen, bank->base +
  1765. OMAP24XX_GPIO_LEVELDETECT1);
  1766. __raw_writel(old0, bank->base + OMAP24XX_GPIO_LEVELDETECT0);
  1767. __raw_writel(old1, bank->base + OMAP24XX_GPIO_LEVELDETECT1);
  1768. #endif
  1769. #ifdef CONFIG_ARCH_OMAP4
  1770. old0 = __raw_readl(bank->base +
  1771. OMAP4_GPIO_LEVELDETECT0);
  1772. old1 = __raw_readl(bank->base +
  1773. OMAP4_GPIO_LEVELDETECT1);
  1774. __raw_writel(old0 | l, bank->base +
  1775. OMAP4_GPIO_LEVELDETECT0);
  1776. __raw_writel(old1 | l, bank->base +
  1777. OMAP4_GPIO_LEVELDETECT1);
  1778. __raw_writel(old0, bank->base +
  1779. OMAP4_GPIO_LEVELDETECT0);
  1780. __raw_writel(old1, bank->base +
  1781. OMAP4_GPIO_LEVELDETECT1);
  1782. #endif
  1783. }
  1784. }
  1785. }
  1786. #endif
  1787. /*
  1788. * This may get called early from board specific init
  1789. * for boards that have interrupts routed via FPGA.
  1790. */
  1791. int __init omap_gpio_init(void)
  1792. {
  1793. if (!initialized)
  1794. return _omap_gpio_init();
  1795. else
  1796. return 0;
  1797. }
  1798. static int __init omap_gpio_sysinit(void)
  1799. {
  1800. int ret = 0;
  1801. if (!initialized)
  1802. ret = _omap_gpio_init();
  1803. mpuio_init();
  1804. #if defined(CONFIG_ARCH_OMAP16XX) || defined(CONFIG_ARCH_OMAP24XX) || \
  1805. defined(CONFIG_ARCH_OMAP34XX) || defined(CONFIG_ARCH_OMAP4)
  1806. if (cpu_is_omap16xx() || cpu_class_is_omap2()) {
  1807. if (ret == 0) {
  1808. ret = sysdev_class_register(&omap_gpio_sysclass);
  1809. if (ret == 0)
  1810. ret = sysdev_register(&omap_gpio_device);
  1811. }
  1812. }
  1813. #endif
  1814. return ret;
  1815. }
  1816. arch_initcall(omap_gpio_sysinit);
  1817. #ifdef CONFIG_DEBUG_FS
  1818. #include <linux/debugfs.h>
  1819. #include <linux/seq_file.h>
  1820. static int dbg_gpio_show(struct seq_file *s, void *unused)
  1821. {
  1822. unsigned i, j, gpio;
  1823. for (i = 0, gpio = 0; i < gpio_bank_count; i++) {
  1824. struct gpio_bank *bank = gpio_bank + i;
  1825. unsigned bankwidth = 16;
  1826. u32 mask = 1;
  1827. if (bank_is_mpuio(bank))
  1828. gpio = OMAP_MPUIO(0);
  1829. else if (cpu_class_is_omap2() || cpu_is_omap7xx())
  1830. bankwidth = 32;
  1831. for (j = 0; j < bankwidth; j++, gpio++, mask <<= 1) {
  1832. unsigned irq, value, is_in, irqstat;
  1833. const char *label;
  1834. label = gpiochip_is_requested(&bank->chip, j);
  1835. if (!label)
  1836. continue;
  1837. irq = bank->virtual_irq_start + j;
  1838. value = gpio_get_value(gpio);
  1839. is_in = gpio_is_input(bank, mask);
  1840. if (bank_is_mpuio(bank))
  1841. seq_printf(s, "MPUIO %2d ", j);
  1842. else
  1843. seq_printf(s, "GPIO %3d ", gpio);
  1844. seq_printf(s, "(%-20.20s): %s %s",
  1845. label,
  1846. is_in ? "in " : "out",
  1847. value ? "hi" : "lo");
  1848. /* FIXME for at least omap2, show pullup/pulldown state */
  1849. irqstat = irq_desc[irq].status;
  1850. #if defined(CONFIG_ARCH_OMAP16XX) || defined(CONFIG_ARCH_OMAP24XX) || \
  1851. defined(CONFIG_ARCH_OMAP34XX) || defined(CONFIG_ARCH_OMAP4)
  1852. if (is_in && ((bank->suspend_wakeup & mask)
  1853. || irqstat & IRQ_TYPE_SENSE_MASK)) {
  1854. char *trigger = NULL;
  1855. switch (irqstat & IRQ_TYPE_SENSE_MASK) {
  1856. case IRQ_TYPE_EDGE_FALLING:
  1857. trigger = "falling";
  1858. break;
  1859. case IRQ_TYPE_EDGE_RISING:
  1860. trigger = "rising";
  1861. break;
  1862. case IRQ_TYPE_EDGE_BOTH:
  1863. trigger = "bothedge";
  1864. break;
  1865. case IRQ_TYPE_LEVEL_LOW:
  1866. trigger = "low";
  1867. break;
  1868. case IRQ_TYPE_LEVEL_HIGH:
  1869. trigger = "high";
  1870. break;
  1871. case IRQ_TYPE_NONE:
  1872. trigger = "(?)";
  1873. break;
  1874. }
  1875. seq_printf(s, ", irq-%d %-8s%s",
  1876. irq, trigger,
  1877. (bank->suspend_wakeup & mask)
  1878. ? " wakeup" : "");
  1879. }
  1880. #endif
  1881. seq_printf(s, "\n");
  1882. }
  1883. if (bank_is_mpuio(bank)) {
  1884. seq_printf(s, "\n");
  1885. gpio = 0;
  1886. }
  1887. }
  1888. return 0;
  1889. }
  1890. static int dbg_gpio_open(struct inode *inode, struct file *file)
  1891. {
  1892. return single_open(file, dbg_gpio_show, &inode->i_private);
  1893. }
  1894. static const struct file_operations debug_fops = {
  1895. .open = dbg_gpio_open,
  1896. .read = seq_read,
  1897. .llseek = seq_lseek,
  1898. .release = single_release,
  1899. };
  1900. static int __init omap_gpio_debuginit(void)
  1901. {
  1902. (void) debugfs_create_file("omap_gpio", S_IRUGO,
  1903. NULL, NULL, &debug_fops);
  1904. return 0;
  1905. }
  1906. late_initcall(omap_gpio_debuginit);
  1907. #endif