quirks.c 64 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821
  1. /*
  2. * This file contains work-arounds for many known PCI hardware
  3. * bugs. Devices present only on certain architectures (host
  4. * bridges et cetera) should be handled in arch-specific code.
  5. *
  6. * Note: any quirks for hotpluggable devices must _NOT_ be declared __init.
  7. *
  8. * Copyright (c) 1999 Martin Mares <mj@ucw.cz>
  9. *
  10. * Init/reset quirks for USB host controllers should be in the
  11. * USB quirks file, where their drivers can access reuse it.
  12. *
  13. * The bridge optimization stuff has been removed. If you really
  14. * have a silly BIOS which is unable to set your host bridge right,
  15. * use the PowerTweak utility (see http://powertweak.sourceforge.net).
  16. */
  17. #include <linux/types.h>
  18. #include <linux/kernel.h>
  19. #include <linux/pci.h>
  20. #include <linux/init.h>
  21. #include <linux/delay.h>
  22. #include <linux/acpi.h>
  23. #include <linux/kallsyms.h>
  24. #include "pci.h"
  25. /* The Mellanox Tavor device gives false positive parity errors
  26. * Mark this device with a broken_parity_status, to allow
  27. * PCI scanning code to "skip" this now blacklisted device.
  28. */
  29. static void __devinit quirk_mellanox_tavor(struct pci_dev *dev)
  30. {
  31. dev->broken_parity_status = 1; /* This device gives false positives */
  32. }
  33. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_MELLANOX,PCI_DEVICE_ID_MELLANOX_TAVOR,quirk_mellanox_tavor);
  34. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_MELLANOX,PCI_DEVICE_ID_MELLANOX_TAVOR_BRIDGE,quirk_mellanox_tavor);
  35. /* Deal with broken BIOS'es that neglect to enable passive release,
  36. which can cause problems in combination with the 82441FX/PPro MTRRs */
  37. static void quirk_passive_release(struct pci_dev *dev)
  38. {
  39. struct pci_dev *d = NULL;
  40. unsigned char dlc;
  41. /* We have to make sure a particular bit is set in the PIIX3
  42. ISA bridge, so we have to go out and find it. */
  43. while ((d = pci_get_device(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82371SB_0, d))) {
  44. pci_read_config_byte(d, 0x82, &dlc);
  45. if (!(dlc & 1<<1)) {
  46. dev_err(&d->dev, "PIIX3: Enabling Passive Release\n");
  47. dlc |= 1<<1;
  48. pci_write_config_byte(d, 0x82, dlc);
  49. }
  50. }
  51. }
  52. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82441, quirk_passive_release);
  53. DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82441, quirk_passive_release);
  54. /* The VIA VP2/VP3/MVP3 seem to have some 'features'. There may be a workaround
  55. but VIA don't answer queries. If you happen to have good contacts at VIA
  56. ask them for me please -- Alan
  57. This appears to be BIOS not version dependent. So presumably there is a
  58. chipset level fix */
  59. int isa_dma_bridge_buggy;
  60. EXPORT_SYMBOL(isa_dma_bridge_buggy);
  61. static void __devinit quirk_isa_dma_hangs(struct pci_dev *dev)
  62. {
  63. if (!isa_dma_bridge_buggy) {
  64. isa_dma_bridge_buggy=1;
  65. dev_info(&dev->dev, "Activating ISA DMA hang workarounds\n");
  66. }
  67. }
  68. /*
  69. * Its not totally clear which chipsets are the problematic ones
  70. * We know 82C586 and 82C596 variants are affected.
  71. */
  72. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C586_0, quirk_isa_dma_hangs);
  73. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C596, quirk_isa_dma_hangs);
  74. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82371SB_0, quirk_isa_dma_hangs);
  75. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AL, PCI_DEVICE_ID_AL_M1533, quirk_isa_dma_hangs);
  76. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_NEC, PCI_DEVICE_ID_NEC_CBUS_1, quirk_isa_dma_hangs);
  77. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_NEC, PCI_DEVICE_ID_NEC_CBUS_2, quirk_isa_dma_hangs);
  78. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_NEC, PCI_DEVICE_ID_NEC_CBUS_3, quirk_isa_dma_hangs);
  79. int pci_pci_problems;
  80. EXPORT_SYMBOL(pci_pci_problems);
  81. /*
  82. * Chipsets where PCI->PCI transfers vanish or hang
  83. */
  84. static void __devinit quirk_nopcipci(struct pci_dev *dev)
  85. {
  86. if ((pci_pci_problems & PCIPCI_FAIL)==0) {
  87. dev_info(&dev->dev, "Disabling direct PCI/PCI transfers\n");
  88. pci_pci_problems |= PCIPCI_FAIL;
  89. }
  90. }
  91. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_5597, quirk_nopcipci);
  92. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_496, quirk_nopcipci);
  93. static void __devinit quirk_nopciamd(struct pci_dev *dev)
  94. {
  95. u8 rev;
  96. pci_read_config_byte(dev, 0x08, &rev);
  97. if (rev == 0x13) {
  98. /* Erratum 24 */
  99. dev_info(&dev->dev, "Chipset erratum: Disabling direct PCI/AGP transfers\n");
  100. pci_pci_problems |= PCIAGP_FAIL;
  101. }
  102. }
  103. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8151_0, quirk_nopciamd);
  104. /*
  105. * Triton requires workarounds to be used by the drivers
  106. */
  107. static void __devinit quirk_triton(struct pci_dev *dev)
  108. {
  109. if ((pci_pci_problems&PCIPCI_TRITON)==0) {
  110. dev_info(&dev->dev, "Limiting direct PCI/PCI transfers\n");
  111. pci_pci_problems |= PCIPCI_TRITON;
  112. }
  113. }
  114. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82437, quirk_triton);
  115. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82437VX, quirk_triton);
  116. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82439, quirk_triton);
  117. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82439TX, quirk_triton);
  118. /*
  119. * VIA Apollo KT133 needs PCI latency patch
  120. * Made according to a windows driver based patch by George E. Breese
  121. * see PCI Latency Adjust on http://www.viahardware.com/download/viatweak.shtm
  122. * Also see http://www.au-ja.org/review-kt133a-1-en.phtml for
  123. * the info on which Mr Breese based his work.
  124. *
  125. * Updated based on further information from the site and also on
  126. * information provided by VIA
  127. */
  128. static void quirk_vialatency(struct pci_dev *dev)
  129. {
  130. struct pci_dev *p;
  131. u8 busarb;
  132. /* Ok we have a potential problem chipset here. Now see if we have
  133. a buggy southbridge */
  134. p = pci_get_device(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C686, NULL);
  135. if (p!=NULL) {
  136. /* 0x40 - 0x4f == 686B, 0x10 - 0x2f == 686A; thanks Dan Hollis */
  137. /* Check for buggy part revisions */
  138. if (p->revision < 0x40 || p->revision > 0x42)
  139. goto exit;
  140. } else {
  141. p = pci_get_device(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8231, NULL);
  142. if (p==NULL) /* No problem parts */
  143. goto exit;
  144. /* Check for buggy part revisions */
  145. if (p->revision < 0x10 || p->revision > 0x12)
  146. goto exit;
  147. }
  148. /*
  149. * Ok we have the problem. Now set the PCI master grant to
  150. * occur every master grant. The apparent bug is that under high
  151. * PCI load (quite common in Linux of course) you can get data
  152. * loss when the CPU is held off the bus for 3 bus master requests
  153. * This happens to include the IDE controllers....
  154. *
  155. * VIA only apply this fix when an SB Live! is present but under
  156. * both Linux and Windows this isnt enough, and we have seen
  157. * corruption without SB Live! but with things like 3 UDMA IDE
  158. * controllers. So we ignore that bit of the VIA recommendation..
  159. */
  160. pci_read_config_byte(dev, 0x76, &busarb);
  161. /* Set bit 4 and bi 5 of byte 76 to 0x01
  162. "Master priority rotation on every PCI master grant */
  163. busarb &= ~(1<<5);
  164. busarb |= (1<<4);
  165. pci_write_config_byte(dev, 0x76, busarb);
  166. dev_info(&dev->dev, "Applying VIA southbridge workaround\n");
  167. exit:
  168. pci_dev_put(p);
  169. }
  170. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8363_0, quirk_vialatency);
  171. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8371_1, quirk_vialatency);
  172. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8361, quirk_vialatency);
  173. /* Must restore this on a resume from RAM */
  174. DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8363_0, quirk_vialatency);
  175. DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8371_1, quirk_vialatency);
  176. DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8361, quirk_vialatency);
  177. /*
  178. * VIA Apollo VP3 needs ETBF on BT848/878
  179. */
  180. static void __devinit quirk_viaetbf(struct pci_dev *dev)
  181. {
  182. if ((pci_pci_problems&PCIPCI_VIAETBF)==0) {
  183. dev_info(&dev->dev, "Limiting direct PCI/PCI transfers\n");
  184. pci_pci_problems |= PCIPCI_VIAETBF;
  185. }
  186. }
  187. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C597_0, quirk_viaetbf);
  188. static void __devinit quirk_vsfx(struct pci_dev *dev)
  189. {
  190. if ((pci_pci_problems&PCIPCI_VSFX)==0) {
  191. dev_info(&dev->dev, "Limiting direct PCI/PCI transfers\n");
  192. pci_pci_problems |= PCIPCI_VSFX;
  193. }
  194. }
  195. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C576, quirk_vsfx);
  196. /*
  197. * Ali Magik requires workarounds to be used by the drivers
  198. * that DMA to AGP space. Latency must be set to 0xA and triton
  199. * workaround applied too
  200. * [Info kindly provided by ALi]
  201. */
  202. static void __init quirk_alimagik(struct pci_dev *dev)
  203. {
  204. if ((pci_pci_problems&PCIPCI_ALIMAGIK)==0) {
  205. dev_info(&dev->dev, "Limiting direct PCI/PCI transfers\n");
  206. pci_pci_problems |= PCIPCI_ALIMAGIK|PCIPCI_TRITON;
  207. }
  208. }
  209. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AL, PCI_DEVICE_ID_AL_M1647, quirk_alimagik);
  210. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AL, PCI_DEVICE_ID_AL_M1651, quirk_alimagik);
  211. /*
  212. * Natoma has some interesting boundary conditions with Zoran stuff
  213. * at least
  214. */
  215. static void __devinit quirk_natoma(struct pci_dev *dev)
  216. {
  217. if ((pci_pci_problems&PCIPCI_NATOMA)==0) {
  218. dev_info(&dev->dev, "Limiting direct PCI/PCI transfers\n");
  219. pci_pci_problems |= PCIPCI_NATOMA;
  220. }
  221. }
  222. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82441, quirk_natoma);
  223. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82443LX_0, quirk_natoma);
  224. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82443LX_1, quirk_natoma);
  225. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82443BX_0, quirk_natoma);
  226. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82443BX_1, quirk_natoma);
  227. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82443BX_2, quirk_natoma);
  228. /*
  229. * This chip can cause PCI parity errors if config register 0xA0 is read
  230. * while DMAs are occurring.
  231. */
  232. static void __devinit quirk_citrine(struct pci_dev *dev)
  233. {
  234. dev->cfg_size = 0xA0;
  235. }
  236. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_IBM, PCI_DEVICE_ID_IBM_CITRINE, quirk_citrine);
  237. /*
  238. * S3 868 and 968 chips report region size equal to 32M, but they decode 64M.
  239. * If it's needed, re-allocate the region.
  240. */
  241. static void __devinit quirk_s3_64M(struct pci_dev *dev)
  242. {
  243. struct resource *r = &dev->resource[0];
  244. if ((r->start & 0x3ffffff) || r->end != r->start + 0x3ffffff) {
  245. r->start = 0;
  246. r->end = 0x3ffffff;
  247. }
  248. }
  249. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_S3, PCI_DEVICE_ID_S3_868, quirk_s3_64M);
  250. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_S3, PCI_DEVICE_ID_S3_968, quirk_s3_64M);
  251. static void __devinit quirk_io_region(struct pci_dev *dev, unsigned region,
  252. unsigned size, int nr, const char *name)
  253. {
  254. region &= ~(size-1);
  255. if (region) {
  256. struct pci_bus_region bus_region;
  257. struct resource *res = dev->resource + nr;
  258. res->name = pci_name(dev);
  259. res->start = region;
  260. res->end = region + size - 1;
  261. res->flags = IORESOURCE_IO;
  262. /* Convert from PCI bus to resource space. */
  263. bus_region.start = res->start;
  264. bus_region.end = res->end;
  265. pcibios_bus_to_resource(dev, res, &bus_region);
  266. pci_claim_resource(dev, nr);
  267. dev_info(&dev->dev, "quirk: region %04x-%04x claimed by %s\n", region, region + size - 1, name);
  268. }
  269. }
  270. /*
  271. * ATI Northbridge setups MCE the processor if you even
  272. * read somewhere between 0x3b0->0x3bb or read 0x3d3
  273. */
  274. static void __devinit quirk_ati_exploding_mce(struct pci_dev *dev)
  275. {
  276. dev_info(&dev->dev, "ATI Northbridge, reserving I/O ports 0x3b0 to 0x3bb\n");
  277. /* Mae rhaid i ni beidio ag edrych ar y lleoliadiau I/O hyn */
  278. request_region(0x3b0, 0x0C, "RadeonIGP");
  279. request_region(0x3d3, 0x01, "RadeonIGP");
  280. }
  281. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, PCI_DEVICE_ID_ATI_RS100, quirk_ati_exploding_mce);
  282. /*
  283. * Let's make the southbridge information explicit instead
  284. * of having to worry about people probing the ACPI areas,
  285. * for example.. (Yes, it happens, and if you read the wrong
  286. * ACPI register it will put the machine to sleep with no
  287. * way of waking it up again. Bummer).
  288. *
  289. * ALI M7101: Two IO regions pointed to by words at
  290. * 0xE0 (64 bytes of ACPI registers)
  291. * 0xE2 (32 bytes of SMB registers)
  292. */
  293. static void __devinit quirk_ali7101_acpi(struct pci_dev *dev)
  294. {
  295. u16 region;
  296. pci_read_config_word(dev, 0xE0, &region);
  297. quirk_io_region(dev, region, 64, PCI_BRIDGE_RESOURCES, "ali7101 ACPI");
  298. pci_read_config_word(dev, 0xE2, &region);
  299. quirk_io_region(dev, region, 32, PCI_BRIDGE_RESOURCES+1, "ali7101 SMB");
  300. }
  301. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_AL, PCI_DEVICE_ID_AL_M7101, quirk_ali7101_acpi);
  302. static void piix4_io_quirk(struct pci_dev *dev, const char *name, unsigned int port, unsigned int enable)
  303. {
  304. u32 devres;
  305. u32 mask, size, base;
  306. pci_read_config_dword(dev, port, &devres);
  307. if ((devres & enable) != enable)
  308. return;
  309. mask = (devres >> 16) & 15;
  310. base = devres & 0xffff;
  311. size = 16;
  312. for (;;) {
  313. unsigned bit = size >> 1;
  314. if ((bit & mask) == bit)
  315. break;
  316. size = bit;
  317. }
  318. /*
  319. * For now we only print it out. Eventually we'll want to
  320. * reserve it (at least if it's in the 0x1000+ range), but
  321. * let's get enough confirmation reports first.
  322. */
  323. base &= -size;
  324. dev_info(&dev->dev, "%s PIO at %04x-%04x\n", name, base, base + size - 1);
  325. }
  326. static void piix4_mem_quirk(struct pci_dev *dev, const char *name, unsigned int port, unsigned int enable)
  327. {
  328. u32 devres;
  329. u32 mask, size, base;
  330. pci_read_config_dword(dev, port, &devres);
  331. if ((devres & enable) != enable)
  332. return;
  333. base = devres & 0xffff0000;
  334. mask = (devres & 0x3f) << 16;
  335. size = 128 << 16;
  336. for (;;) {
  337. unsigned bit = size >> 1;
  338. if ((bit & mask) == bit)
  339. break;
  340. size = bit;
  341. }
  342. /*
  343. * For now we only print it out. Eventually we'll want to
  344. * reserve it, but let's get enough confirmation reports first.
  345. */
  346. base &= -size;
  347. dev_info(&dev->dev, "%s MMIO at %04x-%04x\n", name, base, base + size - 1);
  348. }
  349. /*
  350. * PIIX4 ACPI: Two IO regions pointed to by longwords at
  351. * 0x40 (64 bytes of ACPI registers)
  352. * 0x90 (16 bytes of SMB registers)
  353. * and a few strange programmable PIIX4 device resources.
  354. */
  355. static void __devinit quirk_piix4_acpi(struct pci_dev *dev)
  356. {
  357. u32 region, res_a;
  358. pci_read_config_dword(dev, 0x40, &region);
  359. quirk_io_region(dev, region, 64, PCI_BRIDGE_RESOURCES, "PIIX4 ACPI");
  360. pci_read_config_dword(dev, 0x90, &region);
  361. quirk_io_region(dev, region, 16, PCI_BRIDGE_RESOURCES+1, "PIIX4 SMB");
  362. /* Device resource A has enables for some of the other ones */
  363. pci_read_config_dword(dev, 0x5c, &res_a);
  364. piix4_io_quirk(dev, "PIIX4 devres B", 0x60, 3 << 21);
  365. piix4_io_quirk(dev, "PIIX4 devres C", 0x64, 3 << 21);
  366. /* Device resource D is just bitfields for static resources */
  367. /* Device 12 enabled? */
  368. if (res_a & (1 << 29)) {
  369. piix4_io_quirk(dev, "PIIX4 devres E", 0x68, 1 << 20);
  370. piix4_mem_quirk(dev, "PIIX4 devres F", 0x6c, 1 << 7);
  371. }
  372. /* Device 13 enabled? */
  373. if (res_a & (1 << 30)) {
  374. piix4_io_quirk(dev, "PIIX4 devres G", 0x70, 1 << 20);
  375. piix4_mem_quirk(dev, "PIIX4 devres H", 0x74, 1 << 7);
  376. }
  377. piix4_io_quirk(dev, "PIIX4 devres I", 0x78, 1 << 20);
  378. piix4_io_quirk(dev, "PIIX4 devres J", 0x7c, 1 << 20);
  379. }
  380. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82371AB_3, quirk_piix4_acpi);
  381. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82443MX_3, quirk_piix4_acpi);
  382. /*
  383. * ICH4, ICH4-M, ICH5, ICH5-M ACPI: Three IO regions pointed to by longwords at
  384. * 0x40 (128 bytes of ACPI, GPIO & TCO registers)
  385. * 0x58 (64 bytes of GPIO I/O space)
  386. */
  387. static void __devinit quirk_ich4_lpc_acpi(struct pci_dev *dev)
  388. {
  389. u32 region;
  390. pci_read_config_dword(dev, 0x40, &region);
  391. quirk_io_region(dev, region, 128, PCI_BRIDGE_RESOURCES, "ICH4 ACPI/GPIO/TCO");
  392. pci_read_config_dword(dev, 0x58, &region);
  393. quirk_io_region(dev, region, 64, PCI_BRIDGE_RESOURCES+1, "ICH4 GPIO");
  394. }
  395. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801AA_0, quirk_ich4_lpc_acpi);
  396. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801AB_0, quirk_ich4_lpc_acpi);
  397. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_0, quirk_ich4_lpc_acpi);
  398. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_10, quirk_ich4_lpc_acpi);
  399. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801CA_0, quirk_ich4_lpc_acpi);
  400. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801CA_12, quirk_ich4_lpc_acpi);
  401. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801DB_0, quirk_ich4_lpc_acpi);
  402. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801DB_12, quirk_ich4_lpc_acpi);
  403. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801EB_0, quirk_ich4_lpc_acpi);
  404. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ESB_1, quirk_ich4_lpc_acpi);
  405. static void __devinit quirk_ich6_lpc_acpi(struct pci_dev *dev)
  406. {
  407. u32 region;
  408. pci_read_config_dword(dev, 0x40, &region);
  409. quirk_io_region(dev, region, 128, PCI_BRIDGE_RESOURCES, "ICH6 ACPI/GPIO/TCO");
  410. pci_read_config_dword(dev, 0x48, &region);
  411. quirk_io_region(dev, region, 64, PCI_BRIDGE_RESOURCES+1, "ICH6 GPIO");
  412. }
  413. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH6_0, quirk_ich6_lpc_acpi);
  414. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH6_1, quirk_ich6_lpc_acpi);
  415. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH7_0, quirk_ich6_lpc_acpi);
  416. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH7_1, quirk_ich6_lpc_acpi);
  417. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH7_31, quirk_ich6_lpc_acpi);
  418. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH8_0, quirk_ich6_lpc_acpi);
  419. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH8_2, quirk_ich6_lpc_acpi);
  420. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH8_3, quirk_ich6_lpc_acpi);
  421. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH8_1, quirk_ich6_lpc_acpi);
  422. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH8_4, quirk_ich6_lpc_acpi);
  423. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH9_2, quirk_ich6_lpc_acpi);
  424. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH9_4, quirk_ich6_lpc_acpi);
  425. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH9_7, quirk_ich6_lpc_acpi);
  426. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH9_8, quirk_ich6_lpc_acpi);
  427. /*
  428. * VIA ACPI: One IO region pointed to by longword at
  429. * 0x48 or 0x20 (256 bytes of ACPI registers)
  430. */
  431. static void __devinit quirk_vt82c586_acpi(struct pci_dev *dev)
  432. {
  433. u32 region;
  434. if (dev->revision & 0x10) {
  435. pci_read_config_dword(dev, 0x48, &region);
  436. region &= PCI_BASE_ADDRESS_IO_MASK;
  437. quirk_io_region(dev, region, 256, PCI_BRIDGE_RESOURCES, "vt82c586 ACPI");
  438. }
  439. }
  440. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C586_3, quirk_vt82c586_acpi);
  441. /*
  442. * VIA VT82C686 ACPI: Three IO region pointed to by (long)words at
  443. * 0x48 (256 bytes of ACPI registers)
  444. * 0x70 (128 bytes of hardware monitoring register)
  445. * 0x90 (16 bytes of SMB registers)
  446. */
  447. static void __devinit quirk_vt82c686_acpi(struct pci_dev *dev)
  448. {
  449. u16 hm;
  450. u32 smb;
  451. quirk_vt82c586_acpi(dev);
  452. pci_read_config_word(dev, 0x70, &hm);
  453. hm &= PCI_BASE_ADDRESS_IO_MASK;
  454. quirk_io_region(dev, hm, 128, PCI_BRIDGE_RESOURCES + 1, "vt82c686 HW-mon");
  455. pci_read_config_dword(dev, 0x90, &smb);
  456. smb &= PCI_BASE_ADDRESS_IO_MASK;
  457. quirk_io_region(dev, smb, 16, PCI_BRIDGE_RESOURCES + 2, "vt82c686 SMB");
  458. }
  459. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C686_4, quirk_vt82c686_acpi);
  460. /*
  461. * VIA VT8235 ISA Bridge: Two IO regions pointed to by words at
  462. * 0x88 (128 bytes of power management registers)
  463. * 0xd0 (16 bytes of SMB registers)
  464. */
  465. static void __devinit quirk_vt8235_acpi(struct pci_dev *dev)
  466. {
  467. u16 pm, smb;
  468. pci_read_config_word(dev, 0x88, &pm);
  469. pm &= PCI_BASE_ADDRESS_IO_MASK;
  470. quirk_io_region(dev, pm, 128, PCI_BRIDGE_RESOURCES, "vt8235 PM");
  471. pci_read_config_word(dev, 0xd0, &smb);
  472. smb &= PCI_BASE_ADDRESS_IO_MASK;
  473. quirk_io_region(dev, smb, 16, PCI_BRIDGE_RESOURCES + 1, "vt8235 SMB");
  474. }
  475. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8235, quirk_vt8235_acpi);
  476. #ifdef CONFIG_X86_IO_APIC
  477. #include <asm/io_apic.h>
  478. /*
  479. * VIA 686A/B: If an IO-APIC is active, we need to route all on-chip
  480. * devices to the external APIC.
  481. *
  482. * TODO: When we have device-specific interrupt routers,
  483. * this code will go away from quirks.
  484. */
  485. static void quirk_via_ioapic(struct pci_dev *dev)
  486. {
  487. u8 tmp;
  488. if (nr_ioapics < 1)
  489. tmp = 0; /* nothing routed to external APIC */
  490. else
  491. tmp = 0x1f; /* all known bits (4-0) routed to external APIC */
  492. dev_info(&dev->dev, "%sbling VIA external APIC routing\n",
  493. tmp == 0 ? "Disa" : "Ena");
  494. /* Offset 0x58: External APIC IRQ output control */
  495. pci_write_config_byte (dev, 0x58, tmp);
  496. }
  497. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C686, quirk_via_ioapic);
  498. DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C686, quirk_via_ioapic);
  499. /*
  500. * VIA 8237: Some BIOSs don't set the 'Bypass APIC De-Assert Message' Bit.
  501. * This leads to doubled level interrupt rates.
  502. * Set this bit to get rid of cycle wastage.
  503. * Otherwise uncritical.
  504. */
  505. static void quirk_via_vt8237_bypass_apic_deassert(struct pci_dev *dev)
  506. {
  507. u8 misc_control2;
  508. #define BYPASS_APIC_DEASSERT 8
  509. pci_read_config_byte(dev, 0x5B, &misc_control2);
  510. if (!(misc_control2 & BYPASS_APIC_DEASSERT)) {
  511. dev_info(&dev->dev, "Bypassing VIA 8237 APIC De-Assert Message\n");
  512. pci_write_config_byte(dev, 0x5B, misc_control2|BYPASS_APIC_DEASSERT);
  513. }
  514. }
  515. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8237, quirk_via_vt8237_bypass_apic_deassert);
  516. DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8237, quirk_via_vt8237_bypass_apic_deassert);
  517. /*
  518. * The AMD io apic can hang the box when an apic irq is masked.
  519. * We check all revs >= B0 (yet not in the pre production!) as the bug
  520. * is currently marked NoFix
  521. *
  522. * We have multiple reports of hangs with this chipset that went away with
  523. * noapic specified. For the moment we assume it's the erratum. We may be wrong
  524. * of course. However the advice is demonstrably good even if so..
  525. */
  526. static void __devinit quirk_amd_ioapic(struct pci_dev *dev)
  527. {
  528. if (dev->revision >= 0x02) {
  529. dev_warn(&dev->dev, "I/O APIC: AMD Erratum #22 may be present. In the event of instability try\n");
  530. dev_warn(&dev->dev, " : booting with the \"noapic\" option\n");
  531. }
  532. }
  533. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_VIPER_7410, quirk_amd_ioapic);
  534. static void __init quirk_ioapic_rmw(struct pci_dev *dev)
  535. {
  536. if (dev->devfn == 0 && dev->bus->number == 0)
  537. sis_apic_bug = 1;
  538. }
  539. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_SI, PCI_ANY_ID, quirk_ioapic_rmw);
  540. #define AMD8131_revA0 0x01
  541. #define AMD8131_revB0 0x11
  542. #define AMD8131_MISC 0x40
  543. #define AMD8131_NIOAMODE_BIT 0
  544. static void quirk_amd_8131_ioapic(struct pci_dev *dev)
  545. {
  546. unsigned char tmp;
  547. if (nr_ioapics == 0)
  548. return;
  549. if (dev->revision == AMD8131_revA0 || dev->revision == AMD8131_revB0) {
  550. dev_info(&dev->dev, "Fixing up AMD8131 IOAPIC mode\n");
  551. pci_read_config_byte( dev, AMD8131_MISC, &tmp);
  552. tmp &= ~(1 << AMD8131_NIOAMODE_BIT);
  553. pci_write_config_byte( dev, AMD8131_MISC, tmp);
  554. }
  555. }
  556. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8131_BRIDGE, quirk_amd_8131_ioapic);
  557. DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8131_BRIDGE, quirk_amd_8131_ioapic);
  558. #endif /* CONFIG_X86_IO_APIC */
  559. /*
  560. * Some settings of MMRBC can lead to data corruption so block changes.
  561. * See AMD 8131 HyperTransport PCI-X Tunnel Revision Guide
  562. */
  563. static void __init quirk_amd_8131_mmrbc(struct pci_dev *dev)
  564. {
  565. if (dev->subordinate && dev->revision <= 0x12) {
  566. dev_info(&dev->dev, "AMD8131 rev %x detected; "
  567. "disabling PCI-X MMRBC\n", dev->revision);
  568. dev->subordinate->bus_flags |= PCI_BUS_FLAGS_NO_MMRBC;
  569. }
  570. }
  571. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8131_BRIDGE, quirk_amd_8131_mmrbc);
  572. /*
  573. * FIXME: it is questionable that quirk_via_acpi
  574. * is needed. It shows up as an ISA bridge, and does not
  575. * support the PCI_INTERRUPT_LINE register at all. Therefore
  576. * it seems like setting the pci_dev's 'irq' to the
  577. * value of the ACPI SCI interrupt is only done for convenience.
  578. * -jgarzik
  579. */
  580. static void __devinit quirk_via_acpi(struct pci_dev *d)
  581. {
  582. /*
  583. * VIA ACPI device: SCI IRQ line in PCI config byte 0x42
  584. */
  585. u8 irq;
  586. pci_read_config_byte(d, 0x42, &irq);
  587. irq &= 0xf;
  588. if (irq && (irq != 2))
  589. d->irq = irq;
  590. }
  591. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C586_3, quirk_via_acpi);
  592. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C686_4, quirk_via_acpi);
  593. /*
  594. * VIA bridges which have VLink
  595. */
  596. static int via_vlink_dev_lo = -1, via_vlink_dev_hi = 18;
  597. static void quirk_via_bridge(struct pci_dev *dev)
  598. {
  599. /* See what bridge we have and find the device ranges */
  600. switch (dev->device) {
  601. case PCI_DEVICE_ID_VIA_82C686:
  602. /* The VT82C686 is special, it attaches to PCI and can have
  603. any device number. All its subdevices are functions of
  604. that single device. */
  605. via_vlink_dev_lo = PCI_SLOT(dev->devfn);
  606. via_vlink_dev_hi = PCI_SLOT(dev->devfn);
  607. break;
  608. case PCI_DEVICE_ID_VIA_8237:
  609. case PCI_DEVICE_ID_VIA_8237A:
  610. via_vlink_dev_lo = 15;
  611. break;
  612. case PCI_DEVICE_ID_VIA_8235:
  613. via_vlink_dev_lo = 16;
  614. break;
  615. case PCI_DEVICE_ID_VIA_8231:
  616. case PCI_DEVICE_ID_VIA_8233_0:
  617. case PCI_DEVICE_ID_VIA_8233A:
  618. case PCI_DEVICE_ID_VIA_8233C_0:
  619. via_vlink_dev_lo = 17;
  620. break;
  621. }
  622. }
  623. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C686, quirk_via_bridge);
  624. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8231, quirk_via_bridge);
  625. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8233_0, quirk_via_bridge);
  626. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8233A, quirk_via_bridge);
  627. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8233C_0, quirk_via_bridge);
  628. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8235, quirk_via_bridge);
  629. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8237, quirk_via_bridge);
  630. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8237A, quirk_via_bridge);
  631. /**
  632. * quirk_via_vlink - VIA VLink IRQ number update
  633. * @dev: PCI device
  634. *
  635. * If the device we are dealing with is on a PIC IRQ we need to
  636. * ensure that the IRQ line register which usually is not relevant
  637. * for PCI cards, is actually written so that interrupts get sent
  638. * to the right place.
  639. * We only do this on systems where a VIA south bridge was detected,
  640. * and only for VIA devices on the motherboard (see quirk_via_bridge
  641. * above).
  642. */
  643. static void quirk_via_vlink(struct pci_dev *dev)
  644. {
  645. u8 irq, new_irq;
  646. /* Check if we have VLink at all */
  647. if (via_vlink_dev_lo == -1)
  648. return;
  649. new_irq = dev->irq;
  650. /* Don't quirk interrupts outside the legacy IRQ range */
  651. if (!new_irq || new_irq > 15)
  652. return;
  653. /* Internal device ? */
  654. if (dev->bus->number != 0 || PCI_SLOT(dev->devfn) > via_vlink_dev_hi ||
  655. PCI_SLOT(dev->devfn) < via_vlink_dev_lo)
  656. return;
  657. /* This is an internal VLink device on a PIC interrupt. The BIOS
  658. ought to have set this but may not have, so we redo it */
  659. pci_read_config_byte(dev, PCI_INTERRUPT_LINE, &irq);
  660. if (new_irq != irq) {
  661. dev_info(&dev->dev, "VIA VLink IRQ fixup, from %d to %d\n",
  662. irq, new_irq);
  663. udelay(15); /* unknown if delay really needed */
  664. pci_write_config_byte(dev, PCI_INTERRUPT_LINE, new_irq);
  665. }
  666. }
  667. DECLARE_PCI_FIXUP_ENABLE(PCI_VENDOR_ID_VIA, PCI_ANY_ID, quirk_via_vlink);
  668. /*
  669. * VIA VT82C598 has its device ID settable and many BIOSes
  670. * set it to the ID of VT82C597 for backward compatibility.
  671. * We need to switch it off to be able to recognize the real
  672. * type of the chip.
  673. */
  674. static void __devinit quirk_vt82c598_id(struct pci_dev *dev)
  675. {
  676. pci_write_config_byte(dev, 0xfc, 0);
  677. pci_read_config_word(dev, PCI_DEVICE_ID, &dev->device);
  678. }
  679. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C597_0, quirk_vt82c598_id);
  680. /*
  681. * CardBus controllers have a legacy base address that enables them
  682. * to respond as i82365 pcmcia controllers. We don't want them to
  683. * do this even if the Linux CardBus driver is not loaded, because
  684. * the Linux i82365 driver does not (and should not) handle CardBus.
  685. */
  686. static void quirk_cardbus_legacy(struct pci_dev *dev)
  687. {
  688. if ((PCI_CLASS_BRIDGE_CARDBUS << 8) ^ dev->class)
  689. return;
  690. pci_write_config_dword(dev, PCI_CB_LEGACY_MODE_BASE, 0);
  691. }
  692. DECLARE_PCI_FIXUP_FINAL(PCI_ANY_ID, PCI_ANY_ID, quirk_cardbus_legacy);
  693. DECLARE_PCI_FIXUP_RESUME(PCI_ANY_ID, PCI_ANY_ID, quirk_cardbus_legacy);
  694. /*
  695. * Following the PCI ordering rules is optional on the AMD762. I'm not
  696. * sure what the designers were smoking but let's not inhale...
  697. *
  698. * To be fair to AMD, it follows the spec by default, its BIOS people
  699. * who turn it off!
  700. */
  701. static void quirk_amd_ordering(struct pci_dev *dev)
  702. {
  703. u32 pcic;
  704. pci_read_config_dword(dev, 0x4C, &pcic);
  705. if ((pcic&6)!=6) {
  706. pcic |= 6;
  707. dev_warn(&dev->dev, "BIOS failed to enable PCI standards compliance; fixing this error\n");
  708. pci_write_config_dword(dev, 0x4C, pcic);
  709. pci_read_config_dword(dev, 0x84, &pcic);
  710. pcic |= (1<<23); /* Required in this mode */
  711. pci_write_config_dword(dev, 0x84, pcic);
  712. }
  713. }
  714. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_FE_GATE_700C, quirk_amd_ordering);
  715. DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_FE_GATE_700C, quirk_amd_ordering);
  716. /*
  717. * DreamWorks provided workaround for Dunord I-3000 problem
  718. *
  719. * This card decodes and responds to addresses not apparently
  720. * assigned to it. We force a larger allocation to ensure that
  721. * nothing gets put too close to it.
  722. */
  723. static void __devinit quirk_dunord ( struct pci_dev * dev )
  724. {
  725. struct resource *r = &dev->resource [1];
  726. r->start = 0;
  727. r->end = 0xffffff;
  728. }
  729. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_DUNORD, PCI_DEVICE_ID_DUNORD_I3000, quirk_dunord);
  730. /*
  731. * i82380FB mobile docking controller: its PCI-to-PCI bridge
  732. * is subtractive decoding (transparent), and does indicate this
  733. * in the ProgIf. Unfortunately, the ProgIf value is wrong - 0x80
  734. * instead of 0x01.
  735. */
  736. static void __devinit quirk_transparent_bridge(struct pci_dev *dev)
  737. {
  738. dev->transparent = 1;
  739. }
  740. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82380FB, quirk_transparent_bridge);
  741. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_TOSHIBA, 0x605, quirk_transparent_bridge);
  742. /*
  743. * Common misconfiguration of the MediaGX/Geode PCI master that will
  744. * reduce PCI bandwidth from 70MB/s to 25MB/s. See the GXM/GXLV/GX1
  745. * datasheets found at http://www.national.com/ds/GX for info on what
  746. * these bits do. <christer@weinigel.se>
  747. */
  748. static void quirk_mediagx_master(struct pci_dev *dev)
  749. {
  750. u8 reg;
  751. pci_read_config_byte(dev, 0x41, &reg);
  752. if (reg & 2) {
  753. reg &= ~2;
  754. dev_info(&dev->dev, "Fixup for MediaGX/Geode Slave Disconnect Boundary (0x41=0x%02x)\n", reg);
  755. pci_write_config_byte(dev, 0x41, reg);
  756. }
  757. }
  758. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_CYRIX, PCI_DEVICE_ID_CYRIX_PCI_MASTER, quirk_mediagx_master);
  759. DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_CYRIX, PCI_DEVICE_ID_CYRIX_PCI_MASTER, quirk_mediagx_master);
  760. /*
  761. * Ensure C0 rev restreaming is off. This is normally done by
  762. * the BIOS but in the odd case it is not the results are corruption
  763. * hence the presence of a Linux check
  764. */
  765. static void quirk_disable_pxb(struct pci_dev *pdev)
  766. {
  767. u16 config;
  768. if (pdev->revision != 0x04) /* Only C0 requires this */
  769. return;
  770. pci_read_config_word(pdev, 0x40, &config);
  771. if (config & (1<<6)) {
  772. config &= ~(1<<6);
  773. pci_write_config_word(pdev, 0x40, config);
  774. dev_info(&pdev->dev, "C0 revision 450NX. Disabling PCI restreaming\n");
  775. }
  776. }
  777. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82454NX, quirk_disable_pxb);
  778. DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82454NX, quirk_disable_pxb);
  779. static void __devinit quirk_sb600_sata(struct pci_dev *pdev)
  780. {
  781. /* set sb600 sata to ahci mode */
  782. if ((pdev->class >> 8) == PCI_CLASS_STORAGE_IDE) {
  783. u8 tmp;
  784. pci_read_config_byte(pdev, 0x40, &tmp);
  785. pci_write_config_byte(pdev, 0x40, tmp|1);
  786. pci_write_config_byte(pdev, 0x9, 1);
  787. pci_write_config_byte(pdev, 0xa, 6);
  788. pci_write_config_byte(pdev, 0x40, tmp);
  789. pdev->class = PCI_CLASS_STORAGE_SATA_AHCI;
  790. }
  791. }
  792. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_ATI, PCI_DEVICE_ID_ATI_IXP600_SATA, quirk_sb600_sata);
  793. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_ATI, PCI_DEVICE_ID_ATI_IXP700_SATA, quirk_sb600_sata);
  794. /*
  795. * Serverworks CSB5 IDE does not fully support native mode
  796. */
  797. static void __devinit quirk_svwks_csb5ide(struct pci_dev *pdev)
  798. {
  799. u8 prog;
  800. pci_read_config_byte(pdev, PCI_CLASS_PROG, &prog);
  801. if (prog & 5) {
  802. prog &= ~5;
  803. pdev->class &= ~5;
  804. pci_write_config_byte(pdev, PCI_CLASS_PROG, prog);
  805. /* PCI layer will sort out resources */
  806. }
  807. }
  808. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_SERVERWORKS, PCI_DEVICE_ID_SERVERWORKS_CSB5IDE, quirk_svwks_csb5ide);
  809. /*
  810. * Intel 82801CAM ICH3-M datasheet says IDE modes must be the same
  811. */
  812. static void __init quirk_ide_samemode(struct pci_dev *pdev)
  813. {
  814. u8 prog;
  815. pci_read_config_byte(pdev, PCI_CLASS_PROG, &prog);
  816. if (((prog & 1) && !(prog & 4)) || ((prog & 4) && !(prog & 1))) {
  817. dev_info(&pdev->dev, "IDE mode mismatch; forcing legacy mode\n");
  818. prog &= ~5;
  819. pdev->class &= ~5;
  820. pci_write_config_byte(pdev, PCI_CLASS_PROG, prog);
  821. }
  822. }
  823. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801CA_10, quirk_ide_samemode);
  824. /* This was originally an Alpha specific thing, but it really fits here.
  825. * The i82375 PCI/EISA bridge appears as non-classified. Fix that.
  826. */
  827. static void __init quirk_eisa_bridge(struct pci_dev *dev)
  828. {
  829. dev->class = PCI_CLASS_BRIDGE_EISA << 8;
  830. }
  831. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82375, quirk_eisa_bridge);
  832. /*
  833. * On ASUS P4B boards, the SMBus PCI Device within the ICH2/4 southbridge
  834. * is not activated. The myth is that Asus said that they do not want the
  835. * users to be irritated by just another PCI Device in the Win98 device
  836. * manager. (see the file prog/hotplug/README.p4b in the lm_sensors
  837. * package 2.7.0 for details)
  838. *
  839. * The SMBus PCI Device can be activated by setting a bit in the ICH LPC
  840. * bridge. Unfortunately, this device has no subvendor/subdevice ID. So it
  841. * becomes necessary to do this tweak in two steps -- the chosen trigger
  842. * is either the Host bridge (preferred) or on-board VGA controller.
  843. *
  844. * Note that we used to unhide the SMBus that way on Toshiba laptops
  845. * (Satellite A40 and Tecra M2) but then found that the thermal management
  846. * was done by SMM code, which could cause unsynchronized concurrent
  847. * accesses to the SMBus registers, with potentially bad effects. Thus you
  848. * should be very careful when adding new entries: if SMM is accessing the
  849. * Intel SMBus, this is a very good reason to leave it hidden.
  850. */
  851. static int asus_hides_smbus;
  852. static void __init asus_hides_smbus_hostbridge(struct pci_dev *dev)
  853. {
  854. if (unlikely(dev->subsystem_vendor == PCI_VENDOR_ID_ASUSTEK)) {
  855. if (dev->device == PCI_DEVICE_ID_INTEL_82845_HB)
  856. switch(dev->subsystem_device) {
  857. case 0x8025: /* P4B-LX */
  858. case 0x8070: /* P4B */
  859. case 0x8088: /* P4B533 */
  860. case 0x1626: /* L3C notebook */
  861. asus_hides_smbus = 1;
  862. }
  863. else if (dev->device == PCI_DEVICE_ID_INTEL_82845G_HB)
  864. switch(dev->subsystem_device) {
  865. case 0x80b1: /* P4GE-V */
  866. case 0x80b2: /* P4PE */
  867. case 0x8093: /* P4B533-V */
  868. asus_hides_smbus = 1;
  869. }
  870. else if (dev->device == PCI_DEVICE_ID_INTEL_82850_HB)
  871. switch(dev->subsystem_device) {
  872. case 0x8030: /* P4T533 */
  873. asus_hides_smbus = 1;
  874. }
  875. else if (dev->device == PCI_DEVICE_ID_INTEL_7205_0)
  876. switch (dev->subsystem_device) {
  877. case 0x8070: /* P4G8X Deluxe */
  878. asus_hides_smbus = 1;
  879. }
  880. else if (dev->device == PCI_DEVICE_ID_INTEL_E7501_MCH)
  881. switch (dev->subsystem_device) {
  882. case 0x80c9: /* PU-DLS */
  883. asus_hides_smbus = 1;
  884. }
  885. else if (dev->device == PCI_DEVICE_ID_INTEL_82855GM_HB)
  886. switch (dev->subsystem_device) {
  887. case 0x1751: /* M2N notebook */
  888. case 0x1821: /* M5N notebook */
  889. asus_hides_smbus = 1;
  890. }
  891. else if (dev->device == PCI_DEVICE_ID_INTEL_82855PM_HB)
  892. switch (dev->subsystem_device) {
  893. case 0x184b: /* W1N notebook */
  894. case 0x186a: /* M6Ne notebook */
  895. asus_hides_smbus = 1;
  896. }
  897. else if (dev->device == PCI_DEVICE_ID_INTEL_82865_HB)
  898. switch (dev->subsystem_device) {
  899. case 0x80f2: /* P4P800-X */
  900. asus_hides_smbus = 1;
  901. }
  902. else if (dev->device == PCI_DEVICE_ID_INTEL_82915GM_HB)
  903. switch (dev->subsystem_device) {
  904. case 0x1882: /* M6V notebook */
  905. case 0x1977: /* A6VA notebook */
  906. asus_hides_smbus = 1;
  907. }
  908. } else if (unlikely(dev->subsystem_vendor == PCI_VENDOR_ID_HP)) {
  909. if (dev->device == PCI_DEVICE_ID_INTEL_82855PM_HB)
  910. switch(dev->subsystem_device) {
  911. case 0x088C: /* HP Compaq nc8000 */
  912. case 0x0890: /* HP Compaq nc6000 */
  913. asus_hides_smbus = 1;
  914. }
  915. else if (dev->device == PCI_DEVICE_ID_INTEL_82865_HB)
  916. switch (dev->subsystem_device) {
  917. case 0x12bc: /* HP D330L */
  918. case 0x12bd: /* HP D530 */
  919. asus_hides_smbus = 1;
  920. }
  921. else if (dev->device == PCI_DEVICE_ID_INTEL_82875_HB)
  922. switch (dev->subsystem_device) {
  923. case 0x12bf: /* HP xw4100 */
  924. asus_hides_smbus = 1;
  925. }
  926. else if (dev->device == PCI_DEVICE_ID_INTEL_82915GM_HB)
  927. switch (dev->subsystem_device) {
  928. case 0x099c: /* HP Compaq nx6110 */
  929. asus_hides_smbus = 1;
  930. }
  931. } else if (unlikely(dev->subsystem_vendor == PCI_VENDOR_ID_SAMSUNG)) {
  932. if (dev->device == PCI_DEVICE_ID_INTEL_82855PM_HB)
  933. switch(dev->subsystem_device) {
  934. case 0xC00C: /* Samsung P35 notebook */
  935. asus_hides_smbus = 1;
  936. }
  937. } else if (unlikely(dev->subsystem_vendor == PCI_VENDOR_ID_COMPAQ)) {
  938. if (dev->device == PCI_DEVICE_ID_INTEL_82855PM_HB)
  939. switch(dev->subsystem_device) {
  940. case 0x0058: /* Compaq Evo N620c */
  941. asus_hides_smbus = 1;
  942. }
  943. else if (dev->device == PCI_DEVICE_ID_INTEL_82810_IG3)
  944. switch(dev->subsystem_device) {
  945. case 0xB16C: /* Compaq Deskpro EP 401963-001 (PCA# 010174) */
  946. /* Motherboard doesn't have Host bridge
  947. * subvendor/subdevice IDs, therefore checking
  948. * its on-board VGA controller */
  949. asus_hides_smbus = 1;
  950. }
  951. }
  952. }
  953. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82845_HB, asus_hides_smbus_hostbridge);
  954. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82845G_HB, asus_hides_smbus_hostbridge);
  955. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82850_HB, asus_hides_smbus_hostbridge);
  956. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82865_HB, asus_hides_smbus_hostbridge);
  957. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82875_HB, asus_hides_smbus_hostbridge);
  958. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_7205_0, asus_hides_smbus_hostbridge);
  959. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_E7501_MCH, asus_hides_smbus_hostbridge);
  960. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82855PM_HB, asus_hides_smbus_hostbridge);
  961. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82855GM_HB, asus_hides_smbus_hostbridge);
  962. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82915GM_HB, asus_hides_smbus_hostbridge);
  963. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82810_IG3, asus_hides_smbus_hostbridge);
  964. static void asus_hides_smbus_lpc(struct pci_dev *dev)
  965. {
  966. u16 val;
  967. if (likely(!asus_hides_smbus))
  968. return;
  969. pci_read_config_word(dev, 0xF2, &val);
  970. if (val & 0x8) {
  971. pci_write_config_word(dev, 0xF2, val & (~0x8));
  972. pci_read_config_word(dev, 0xF2, &val);
  973. if (val & 0x8)
  974. dev_info(&dev->dev, "i801 SMBus device continues to play 'hide and seek'! 0x%x\n", val);
  975. else
  976. dev_info(&dev->dev, "Enabled i801 SMBus device\n");
  977. }
  978. }
  979. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801AA_0, asus_hides_smbus_lpc);
  980. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801DB_0, asus_hides_smbus_lpc);
  981. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_0, asus_hides_smbus_lpc);
  982. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801CA_0, asus_hides_smbus_lpc);
  983. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801CA_12, asus_hides_smbus_lpc);
  984. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801DB_12, asus_hides_smbus_lpc);
  985. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801EB_0, asus_hides_smbus_lpc);
  986. DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801AA_0, asus_hides_smbus_lpc);
  987. DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801DB_0, asus_hides_smbus_lpc);
  988. DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_0, asus_hides_smbus_lpc);
  989. DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801CA_0, asus_hides_smbus_lpc);
  990. DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801CA_12, asus_hides_smbus_lpc);
  991. DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801DB_12, asus_hides_smbus_lpc);
  992. DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801EB_0, asus_hides_smbus_lpc);
  993. static void asus_hides_smbus_lpc_ich6(struct pci_dev *dev)
  994. {
  995. u32 val, rcba;
  996. void __iomem *base;
  997. if (likely(!asus_hides_smbus))
  998. return;
  999. pci_read_config_dword(dev, 0xF0, &rcba);
  1000. base = ioremap_nocache(rcba & 0xFFFFC000, 0x4000); /* use bits 31:14, 16 kB aligned */
  1001. if (base == NULL) return;
  1002. val=readl(base + 0x3418); /* read the Function Disable register, dword mode only */
  1003. writel(val & 0xFFFFFFF7, base + 0x3418); /* enable the SMBus device */
  1004. iounmap(base);
  1005. dev_info(&dev->dev, "Enabled ICH6/i801 SMBus device\n");
  1006. }
  1007. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH6_1, asus_hides_smbus_lpc_ich6);
  1008. DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH6_1, asus_hides_smbus_lpc_ich6);
  1009. /*
  1010. * SiS 96x south bridge: BIOS typically hides SMBus device...
  1011. */
  1012. static void quirk_sis_96x_smbus(struct pci_dev *dev)
  1013. {
  1014. u8 val = 0;
  1015. pci_read_config_byte(dev, 0x77, &val);
  1016. if (val & 0x10) {
  1017. dev_info(&dev->dev, "Enabling SiS 96x SMBus\n");
  1018. pci_write_config_byte(dev, 0x77, val & ~0x10);
  1019. }
  1020. }
  1021. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_961, quirk_sis_96x_smbus);
  1022. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_962, quirk_sis_96x_smbus);
  1023. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_963, quirk_sis_96x_smbus);
  1024. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_LPC, quirk_sis_96x_smbus);
  1025. DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_961, quirk_sis_96x_smbus);
  1026. DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_962, quirk_sis_96x_smbus);
  1027. DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_963, quirk_sis_96x_smbus);
  1028. DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_LPC, quirk_sis_96x_smbus);
  1029. /*
  1030. * ... This is further complicated by the fact that some SiS96x south
  1031. * bridges pretend to be 85C503/5513 instead. In that case see if we
  1032. * spotted a compatible north bridge to make sure.
  1033. * (pci_find_device doesn't work yet)
  1034. *
  1035. * We can also enable the sis96x bit in the discovery register..
  1036. */
  1037. #define SIS_DETECT_REGISTER 0x40
  1038. static void quirk_sis_503(struct pci_dev *dev)
  1039. {
  1040. u8 reg;
  1041. u16 devid;
  1042. pci_read_config_byte(dev, SIS_DETECT_REGISTER, &reg);
  1043. pci_write_config_byte(dev, SIS_DETECT_REGISTER, reg | (1 << 6));
  1044. pci_read_config_word(dev, PCI_DEVICE_ID, &devid);
  1045. if (((devid & 0xfff0) != 0x0960) && (devid != 0x0018)) {
  1046. pci_write_config_byte(dev, SIS_DETECT_REGISTER, reg);
  1047. return;
  1048. }
  1049. /*
  1050. * Ok, it now shows up as a 96x.. run the 96x quirk by
  1051. * hand in case it has already been processed.
  1052. * (depends on link order, which is apparently not guaranteed)
  1053. */
  1054. dev->device = devid;
  1055. quirk_sis_96x_smbus(dev);
  1056. }
  1057. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_503, quirk_sis_503);
  1058. DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_503, quirk_sis_503);
  1059. /*
  1060. * On ASUS A8V and A8V Deluxe boards, the onboard AC97 audio controller
  1061. * and MC97 modem controller are disabled when a second PCI soundcard is
  1062. * present. This patch, tweaking the VT8237 ISA bridge, enables them.
  1063. * -- bjd
  1064. */
  1065. static void asus_hides_ac97_lpc(struct pci_dev *dev)
  1066. {
  1067. u8 val;
  1068. int asus_hides_ac97 = 0;
  1069. if (likely(dev->subsystem_vendor == PCI_VENDOR_ID_ASUSTEK)) {
  1070. if (dev->device == PCI_DEVICE_ID_VIA_8237)
  1071. asus_hides_ac97 = 1;
  1072. }
  1073. if (!asus_hides_ac97)
  1074. return;
  1075. pci_read_config_byte(dev, 0x50, &val);
  1076. if (val & 0xc0) {
  1077. pci_write_config_byte(dev, 0x50, val & (~0xc0));
  1078. pci_read_config_byte(dev, 0x50, &val);
  1079. if (val & 0xc0)
  1080. dev_info(&dev->dev, "Onboard AC97/MC97 devices continue to play 'hide and seek'! 0x%x\n", val);
  1081. else
  1082. dev_info(&dev->dev, "Enabled onboard AC97/MC97 devices\n");
  1083. }
  1084. }
  1085. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8237, asus_hides_ac97_lpc);
  1086. DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8237, asus_hides_ac97_lpc);
  1087. #if defined(CONFIG_ATA) || defined(CONFIG_ATA_MODULE)
  1088. /*
  1089. * If we are using libata we can drive this chip properly but must
  1090. * do this early on to make the additional device appear during
  1091. * the PCI scanning.
  1092. */
  1093. static void quirk_jmicron_ata(struct pci_dev *pdev)
  1094. {
  1095. u32 conf1, conf5, class;
  1096. u8 hdr;
  1097. /* Only poke fn 0 */
  1098. if (PCI_FUNC(pdev->devfn))
  1099. return;
  1100. pci_read_config_dword(pdev, 0x40, &conf1);
  1101. pci_read_config_dword(pdev, 0x80, &conf5);
  1102. conf1 &= ~0x00CFF302; /* Clear bit 1, 8, 9, 12-19, 22, 23 */
  1103. conf5 &= ~(1 << 24); /* Clear bit 24 */
  1104. switch (pdev->device) {
  1105. case PCI_DEVICE_ID_JMICRON_JMB360:
  1106. /* The controller should be in single function ahci mode */
  1107. conf1 |= 0x0002A100; /* Set 8, 13, 15, 17 */
  1108. break;
  1109. case PCI_DEVICE_ID_JMICRON_JMB365:
  1110. case PCI_DEVICE_ID_JMICRON_JMB366:
  1111. /* Redirect IDE second PATA port to the right spot */
  1112. conf5 |= (1 << 24);
  1113. /* Fall through */
  1114. case PCI_DEVICE_ID_JMICRON_JMB361:
  1115. case PCI_DEVICE_ID_JMICRON_JMB363:
  1116. /* Enable dual function mode, AHCI on fn 0, IDE fn1 */
  1117. /* Set the class codes correctly and then direct IDE 0 */
  1118. conf1 |= 0x00C2A1B3; /* Set 0, 1, 4, 5, 7, 8, 13, 15, 17, 22, 23 */
  1119. break;
  1120. case PCI_DEVICE_ID_JMICRON_JMB368:
  1121. /* The controller should be in single function IDE mode */
  1122. conf1 |= 0x00C00000; /* Set 22, 23 */
  1123. break;
  1124. }
  1125. pci_write_config_dword(pdev, 0x40, conf1);
  1126. pci_write_config_dword(pdev, 0x80, conf5);
  1127. /* Update pdev accordingly */
  1128. pci_read_config_byte(pdev, PCI_HEADER_TYPE, &hdr);
  1129. pdev->hdr_type = hdr & 0x7f;
  1130. pdev->multifunction = !!(hdr & 0x80);
  1131. pci_read_config_dword(pdev, PCI_CLASS_REVISION, &class);
  1132. pdev->class = class >> 8;
  1133. }
  1134. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB360, quirk_jmicron_ata);
  1135. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB361, quirk_jmicron_ata);
  1136. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB363, quirk_jmicron_ata);
  1137. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB365, quirk_jmicron_ata);
  1138. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB366, quirk_jmicron_ata);
  1139. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB368, quirk_jmicron_ata);
  1140. DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB360, quirk_jmicron_ata);
  1141. DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB361, quirk_jmicron_ata);
  1142. DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB363, quirk_jmicron_ata);
  1143. DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB365, quirk_jmicron_ata);
  1144. DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB366, quirk_jmicron_ata);
  1145. DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB368, quirk_jmicron_ata);
  1146. #endif
  1147. #ifdef CONFIG_X86_IO_APIC
  1148. static void __init quirk_alder_ioapic(struct pci_dev *pdev)
  1149. {
  1150. int i;
  1151. if ((pdev->class >> 8) != 0xff00)
  1152. return;
  1153. /* the first BAR is the location of the IO APIC...we must
  1154. * not touch this (and it's already covered by the fixmap), so
  1155. * forcibly insert it into the resource tree */
  1156. if (pci_resource_start(pdev, 0) && pci_resource_len(pdev, 0))
  1157. insert_resource(&iomem_resource, &pdev->resource[0]);
  1158. /* The next five BARs all seem to be rubbish, so just clean
  1159. * them out */
  1160. for (i=1; i < 6; i++) {
  1161. memset(&pdev->resource[i], 0, sizeof(pdev->resource[i]));
  1162. }
  1163. }
  1164. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_EESSC, quirk_alder_ioapic);
  1165. #endif
  1166. int pcie_mch_quirk;
  1167. EXPORT_SYMBOL(pcie_mch_quirk);
  1168. static void __devinit quirk_pcie_mch(struct pci_dev *pdev)
  1169. {
  1170. pcie_mch_quirk = 1;
  1171. }
  1172. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_E7520_MCH, quirk_pcie_mch);
  1173. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_E7320_MCH, quirk_pcie_mch);
  1174. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_E7525_MCH, quirk_pcie_mch);
  1175. /*
  1176. * It's possible for the MSI to get corrupted if shpc and acpi
  1177. * are used together on certain PXH-based systems.
  1178. */
  1179. static void __devinit quirk_pcie_pxh(struct pci_dev *dev)
  1180. {
  1181. pci_msi_off(dev);
  1182. dev->no_msi = 1;
  1183. dev_warn(&dev->dev, "PXH quirk detected; SHPC device MSI disabled\n");
  1184. }
  1185. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXHD_0, quirk_pcie_pxh);
  1186. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXHD_1, quirk_pcie_pxh);
  1187. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_0, quirk_pcie_pxh);
  1188. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_1, quirk_pcie_pxh);
  1189. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXHV, quirk_pcie_pxh);
  1190. /*
  1191. * Some Intel PCI Express chipsets have trouble with downstream
  1192. * device power management.
  1193. */
  1194. static void quirk_intel_pcie_pm(struct pci_dev * dev)
  1195. {
  1196. pci_pm_d3_delay = 120;
  1197. dev->no_d1d2 = 1;
  1198. }
  1199. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x25e2, quirk_intel_pcie_pm);
  1200. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x25e3, quirk_intel_pcie_pm);
  1201. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x25e4, quirk_intel_pcie_pm);
  1202. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x25e5, quirk_intel_pcie_pm);
  1203. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x25e6, quirk_intel_pcie_pm);
  1204. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x25e7, quirk_intel_pcie_pm);
  1205. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x25f7, quirk_intel_pcie_pm);
  1206. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x25f8, quirk_intel_pcie_pm);
  1207. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x25f9, quirk_intel_pcie_pm);
  1208. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x25fa, quirk_intel_pcie_pm);
  1209. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x2601, quirk_intel_pcie_pm);
  1210. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x2602, quirk_intel_pcie_pm);
  1211. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x2603, quirk_intel_pcie_pm);
  1212. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x2604, quirk_intel_pcie_pm);
  1213. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x2605, quirk_intel_pcie_pm);
  1214. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x2606, quirk_intel_pcie_pm);
  1215. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x2607, quirk_intel_pcie_pm);
  1216. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x2608, quirk_intel_pcie_pm);
  1217. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x2609, quirk_intel_pcie_pm);
  1218. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x260a, quirk_intel_pcie_pm);
  1219. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x260b, quirk_intel_pcie_pm);
  1220. /*
  1221. * Toshiba TC86C001 IDE controller reports the standard 8-byte BAR0 size
  1222. * but the PIO transfers won't work if BAR0 falls at the odd 8 bytes.
  1223. * Re-allocate the region if needed...
  1224. */
  1225. static void __init quirk_tc86c001_ide(struct pci_dev *dev)
  1226. {
  1227. struct resource *r = &dev->resource[0];
  1228. if (r->start & 0x8) {
  1229. r->start = 0;
  1230. r->end = 0xf;
  1231. }
  1232. }
  1233. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_TOSHIBA_2,
  1234. PCI_DEVICE_ID_TOSHIBA_TC86C001_IDE,
  1235. quirk_tc86c001_ide);
  1236. static void __devinit quirk_netmos(struct pci_dev *dev)
  1237. {
  1238. unsigned int num_parallel = (dev->subsystem_device & 0xf0) >> 4;
  1239. unsigned int num_serial = dev->subsystem_device & 0xf;
  1240. /*
  1241. * These Netmos parts are multiport serial devices with optional
  1242. * parallel ports. Even when parallel ports are present, they
  1243. * are identified as class SERIAL, which means the serial driver
  1244. * will claim them. To prevent this, mark them as class OTHER.
  1245. * These combo devices should be claimed by parport_serial.
  1246. *
  1247. * The subdevice ID is of the form 0x00PS, where <P> is the number
  1248. * of parallel ports and <S> is the number of serial ports.
  1249. */
  1250. switch (dev->device) {
  1251. case PCI_DEVICE_ID_NETMOS_9735:
  1252. case PCI_DEVICE_ID_NETMOS_9745:
  1253. case PCI_DEVICE_ID_NETMOS_9835:
  1254. case PCI_DEVICE_ID_NETMOS_9845:
  1255. case PCI_DEVICE_ID_NETMOS_9855:
  1256. if ((dev->class >> 8) == PCI_CLASS_COMMUNICATION_SERIAL &&
  1257. num_parallel) {
  1258. dev_info(&dev->dev, "Netmos %04x (%u parallel, "
  1259. "%u serial); changing class SERIAL to OTHER "
  1260. "(use parport_serial)\n",
  1261. dev->device, num_parallel, num_serial);
  1262. dev->class = (PCI_CLASS_COMMUNICATION_OTHER << 8) |
  1263. (dev->class & 0xff);
  1264. }
  1265. }
  1266. }
  1267. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_NETMOS, PCI_ANY_ID, quirk_netmos);
  1268. static void __devinit quirk_e100_interrupt(struct pci_dev *dev)
  1269. {
  1270. u16 command, pmcsr;
  1271. u8 __iomem *csr;
  1272. u8 cmd_hi;
  1273. int pm;
  1274. switch (dev->device) {
  1275. /* PCI IDs taken from drivers/net/e100.c */
  1276. case 0x1029:
  1277. case 0x1030 ... 0x1034:
  1278. case 0x1038 ... 0x103E:
  1279. case 0x1050 ... 0x1057:
  1280. case 0x1059:
  1281. case 0x1064 ... 0x106B:
  1282. case 0x1091 ... 0x1095:
  1283. case 0x1209:
  1284. case 0x1229:
  1285. case 0x2449:
  1286. case 0x2459:
  1287. case 0x245D:
  1288. case 0x27DC:
  1289. break;
  1290. default:
  1291. return;
  1292. }
  1293. /*
  1294. * Some firmware hands off the e100 with interrupts enabled,
  1295. * which can cause a flood of interrupts if packets are
  1296. * received before the driver attaches to the device. So
  1297. * disable all e100 interrupts here. The driver will
  1298. * re-enable them when it's ready.
  1299. */
  1300. pci_read_config_word(dev, PCI_COMMAND, &command);
  1301. if (!(command & PCI_COMMAND_MEMORY) || !pci_resource_start(dev, 0))
  1302. return;
  1303. /*
  1304. * Check that the device is in the D0 power state. If it's not,
  1305. * there is no point to look any further.
  1306. */
  1307. pm = pci_find_capability(dev, PCI_CAP_ID_PM);
  1308. if (pm) {
  1309. pci_read_config_word(dev, pm + PCI_PM_CTRL, &pmcsr);
  1310. if ((pmcsr & PCI_PM_CTRL_STATE_MASK) != PCI_D0)
  1311. return;
  1312. }
  1313. /* Convert from PCI bus to resource space. */
  1314. csr = ioremap(pci_resource_start(dev, 0), 8);
  1315. if (!csr) {
  1316. dev_warn(&dev->dev, "Can't map e100 registers\n");
  1317. return;
  1318. }
  1319. cmd_hi = readb(csr + 3);
  1320. if (cmd_hi == 0) {
  1321. dev_warn(&dev->dev, "Firmware left e100 interrupts enabled; "
  1322. "disabling\n");
  1323. writeb(1, csr + 3);
  1324. }
  1325. iounmap(csr);
  1326. }
  1327. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_ANY_ID, quirk_e100_interrupt);
  1328. static void __devinit fixup_rev1_53c810(struct pci_dev* dev)
  1329. {
  1330. /* rev 1 ncr53c810 chips don't set the class at all which means
  1331. * they don't get their resources remapped. Fix that here.
  1332. */
  1333. if (dev->class == PCI_CLASS_NOT_DEFINED) {
  1334. dev_info(&dev->dev, "NCR 53c810 rev 1 detected; setting PCI class\n");
  1335. dev->class = PCI_CLASS_STORAGE_SCSI;
  1336. }
  1337. }
  1338. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_NCR, PCI_DEVICE_ID_NCR_53C810, fixup_rev1_53c810);
  1339. static void pci_do_fixups(struct pci_dev *dev, struct pci_fixup *f, struct pci_fixup *end)
  1340. {
  1341. while (f < end) {
  1342. if ((f->vendor == dev->vendor || f->vendor == (u16) PCI_ANY_ID) &&
  1343. (f->device == dev->device || f->device == (u16) PCI_ANY_ID)) {
  1344. #ifdef DEBUG
  1345. dev_dbg(&dev->dev, "calling quirk 0x%p", f->hook);
  1346. print_fn_descriptor_symbol(": %s()\n",
  1347. (unsigned long) f->hook);
  1348. #endif
  1349. f->hook(dev);
  1350. }
  1351. f++;
  1352. }
  1353. }
  1354. extern struct pci_fixup __start_pci_fixups_early[];
  1355. extern struct pci_fixup __end_pci_fixups_early[];
  1356. extern struct pci_fixup __start_pci_fixups_header[];
  1357. extern struct pci_fixup __end_pci_fixups_header[];
  1358. extern struct pci_fixup __start_pci_fixups_final[];
  1359. extern struct pci_fixup __end_pci_fixups_final[];
  1360. extern struct pci_fixup __start_pci_fixups_enable[];
  1361. extern struct pci_fixup __end_pci_fixups_enable[];
  1362. extern struct pci_fixup __start_pci_fixups_resume[];
  1363. extern struct pci_fixup __end_pci_fixups_resume[];
  1364. void pci_fixup_device(enum pci_fixup_pass pass, struct pci_dev *dev)
  1365. {
  1366. struct pci_fixup *start, *end;
  1367. switch(pass) {
  1368. case pci_fixup_early:
  1369. start = __start_pci_fixups_early;
  1370. end = __end_pci_fixups_early;
  1371. break;
  1372. case pci_fixup_header:
  1373. start = __start_pci_fixups_header;
  1374. end = __end_pci_fixups_header;
  1375. break;
  1376. case pci_fixup_final:
  1377. start = __start_pci_fixups_final;
  1378. end = __end_pci_fixups_final;
  1379. break;
  1380. case pci_fixup_enable:
  1381. start = __start_pci_fixups_enable;
  1382. end = __end_pci_fixups_enable;
  1383. break;
  1384. case pci_fixup_resume:
  1385. start = __start_pci_fixups_resume;
  1386. end = __end_pci_fixups_resume;
  1387. break;
  1388. default:
  1389. /* stupid compiler warning, you would think with an enum... */
  1390. return;
  1391. }
  1392. pci_do_fixups(dev, start, end);
  1393. }
  1394. EXPORT_SYMBOL(pci_fixup_device);
  1395. /* Enable 1k I/O space granularity on the Intel P64H2 */
  1396. static void __devinit quirk_p64h2_1k_io(struct pci_dev *dev)
  1397. {
  1398. u16 en1k;
  1399. u8 io_base_lo, io_limit_lo;
  1400. unsigned long base, limit;
  1401. struct resource *res = dev->resource + PCI_BRIDGE_RESOURCES;
  1402. pci_read_config_word(dev, 0x40, &en1k);
  1403. if (en1k & 0x200) {
  1404. dev_info(&dev->dev, "Enable I/O Space to 1KB granularity\n");
  1405. pci_read_config_byte(dev, PCI_IO_BASE, &io_base_lo);
  1406. pci_read_config_byte(dev, PCI_IO_LIMIT, &io_limit_lo);
  1407. base = (io_base_lo & (PCI_IO_RANGE_MASK | 0x0c)) << 8;
  1408. limit = (io_limit_lo & (PCI_IO_RANGE_MASK | 0x0c)) << 8;
  1409. if (base <= limit) {
  1410. res->start = base;
  1411. res->end = limit + 0x3ff;
  1412. }
  1413. }
  1414. }
  1415. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x1460, quirk_p64h2_1k_io);
  1416. /* Fix the IOBL_ADR for 1k I/O space granularity on the Intel P64H2
  1417. * The IOBL_ADR gets re-written to 4k boundaries in pci_setup_bridge()
  1418. * in drivers/pci/setup-bus.c
  1419. */
  1420. static void __devinit quirk_p64h2_1k_io_fix_iobl(struct pci_dev *dev)
  1421. {
  1422. u16 en1k, iobl_adr, iobl_adr_1k;
  1423. struct resource *res = dev->resource + PCI_BRIDGE_RESOURCES;
  1424. pci_read_config_word(dev, 0x40, &en1k);
  1425. if (en1k & 0x200) {
  1426. pci_read_config_word(dev, PCI_IO_BASE, &iobl_adr);
  1427. iobl_adr_1k = iobl_adr | (res->start >> 8) | (res->end & 0xfc00);
  1428. if (iobl_adr != iobl_adr_1k) {
  1429. dev_info(&dev->dev, "Fixing P64H2 IOBL_ADR from 0x%x to 0x%x for 1KB granularity\n",
  1430. iobl_adr,iobl_adr_1k);
  1431. pci_write_config_word(dev, PCI_IO_BASE, iobl_adr_1k);
  1432. }
  1433. }
  1434. }
  1435. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x1460, quirk_p64h2_1k_io_fix_iobl);
  1436. /* Under some circumstances, AER is not linked with extended capabilities.
  1437. * Force it to be linked by setting the corresponding control bit in the
  1438. * config space.
  1439. */
  1440. static void quirk_nvidia_ck804_pcie_aer_ext_cap(struct pci_dev *dev)
  1441. {
  1442. uint8_t b;
  1443. if (pci_read_config_byte(dev, 0xf41, &b) == 0) {
  1444. if (!(b & 0x20)) {
  1445. pci_write_config_byte(dev, 0xf41, b | 0x20);
  1446. dev_info(&dev->dev,
  1447. "Linking AER extended capability\n");
  1448. }
  1449. }
  1450. }
  1451. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_CK804_PCIE,
  1452. quirk_nvidia_ck804_pcie_aer_ext_cap);
  1453. DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_CK804_PCIE,
  1454. quirk_nvidia_ck804_pcie_aer_ext_cap);
  1455. static void __devinit quirk_via_cx700_pci_parking_caching(struct pci_dev *dev)
  1456. {
  1457. /*
  1458. * Disable PCI Bus Parking and PCI Master read caching on CX700
  1459. * which causes unspecified timing errors with a VT6212L on the PCI
  1460. * bus leading to USB2.0 packet loss. The defaults are that these
  1461. * features are turned off but some BIOSes turn them on.
  1462. */
  1463. uint8_t b;
  1464. if (pci_read_config_byte(dev, 0x76, &b) == 0) {
  1465. if (b & 0x40) {
  1466. /* Turn off PCI Bus Parking */
  1467. pci_write_config_byte(dev, 0x76, b ^ 0x40);
  1468. /* Turn off PCI Master read caching */
  1469. pci_write_config_byte(dev, 0x72, 0x0);
  1470. pci_write_config_byte(dev, 0x75, 0x1);
  1471. pci_write_config_byte(dev, 0x77, 0x0);
  1472. printk(KERN_INFO
  1473. "PCI: VIA CX700 PCI parking/caching fixup on %s\n",
  1474. pci_name(dev));
  1475. }
  1476. }
  1477. }
  1478. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_VIA, 0x324e, quirk_via_cx700_pci_parking_caching);
  1479. #ifdef CONFIG_PCI_MSI
  1480. /* Some chipsets do not support MSI. We cannot easily rely on setting
  1481. * PCI_BUS_FLAGS_NO_MSI in its bus flags because there are actually
  1482. * some other busses controlled by the chipset even if Linux is not
  1483. * aware of it. Instead of setting the flag on all busses in the
  1484. * machine, simply disable MSI globally.
  1485. */
  1486. static void __init quirk_disable_all_msi(struct pci_dev *dev)
  1487. {
  1488. pci_no_msi();
  1489. dev_warn(&dev->dev, "MSI quirk detected; MSI disabled\n");
  1490. }
  1491. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_SERVERWORKS, PCI_DEVICE_ID_SERVERWORKS_GCNB_LE, quirk_disable_all_msi);
  1492. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, PCI_DEVICE_ID_ATI_RS400_200, quirk_disable_all_msi);
  1493. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, PCI_DEVICE_ID_ATI_RS480, quirk_disable_all_msi);
  1494. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_VT3351, quirk_disable_all_msi);
  1495. /* Disable MSI on chipsets that are known to not support it */
  1496. static void __devinit quirk_disable_msi(struct pci_dev *dev)
  1497. {
  1498. if (dev->subordinate) {
  1499. dev_warn(&dev->dev, "MSI quirk detected; "
  1500. "subordinate MSI disabled\n");
  1501. dev->subordinate->bus_flags |= PCI_BUS_FLAGS_NO_MSI;
  1502. }
  1503. }
  1504. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8131_BRIDGE, quirk_disable_msi);
  1505. /* Go through the list of Hypertransport capabilities and
  1506. * return 1 if a HT MSI capability is found and enabled */
  1507. static int __devinit msi_ht_cap_enabled(struct pci_dev *dev)
  1508. {
  1509. int pos, ttl = 48;
  1510. pos = pci_find_ht_capability(dev, HT_CAPTYPE_MSI_MAPPING);
  1511. while (pos && ttl--) {
  1512. u8 flags;
  1513. if (pci_read_config_byte(dev, pos + HT_MSI_FLAGS,
  1514. &flags) == 0)
  1515. {
  1516. dev_info(&dev->dev, "Found %s HT MSI Mapping\n",
  1517. flags & HT_MSI_FLAGS_ENABLE ?
  1518. "enabled" : "disabled");
  1519. return (flags & HT_MSI_FLAGS_ENABLE) != 0;
  1520. }
  1521. pos = pci_find_next_ht_capability(dev, pos,
  1522. HT_CAPTYPE_MSI_MAPPING);
  1523. }
  1524. return 0;
  1525. }
  1526. /* Check the hypertransport MSI mapping to know whether MSI is enabled or not */
  1527. static void __devinit quirk_msi_ht_cap(struct pci_dev *dev)
  1528. {
  1529. if (dev->subordinate && !msi_ht_cap_enabled(dev)) {
  1530. dev_warn(&dev->dev, "MSI quirk detected; "
  1531. "subordinate MSI disabled\n");
  1532. dev->subordinate->bus_flags |= PCI_BUS_FLAGS_NO_MSI;
  1533. }
  1534. }
  1535. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_SERVERWORKS, PCI_DEVICE_ID_SERVERWORKS_HT2000_PCIE,
  1536. quirk_msi_ht_cap);
  1537. /*
  1538. * Force enable MSI mapping capability on HT bridges
  1539. */
  1540. static void __devinit quirk_msi_ht_cap_enable(struct pci_dev *dev)
  1541. {
  1542. int pos, ttl = 48;
  1543. pos = pci_find_ht_capability(dev, HT_CAPTYPE_MSI_MAPPING);
  1544. while (pos && ttl--) {
  1545. u8 flags;
  1546. if (pci_read_config_byte(dev, pos + HT_MSI_FLAGS, &flags) == 0) {
  1547. printk(KERN_INFO "PCI: Enabling HT MSI Mapping on %s\n",
  1548. pci_name(dev));
  1549. pci_write_config_byte(dev, pos + HT_MSI_FLAGS,
  1550. flags | HT_MSI_FLAGS_ENABLE);
  1551. }
  1552. pos = pci_find_next_ht_capability(dev, pos,
  1553. HT_CAPTYPE_MSI_MAPPING);
  1554. }
  1555. }
  1556. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SERVERWORKS,
  1557. PCI_DEVICE_ID_SERVERWORKS_HT1000_PXB,
  1558. quirk_msi_ht_cap_enable);
  1559. /* The nVidia CK804 chipset may have 2 HT MSI mappings.
  1560. * MSI are supported if the MSI capability set in any of these mappings.
  1561. */
  1562. static void __devinit quirk_nvidia_ck804_msi_ht_cap(struct pci_dev *dev)
  1563. {
  1564. struct pci_dev *pdev;
  1565. if (!dev->subordinate)
  1566. return;
  1567. /* check HT MSI cap on this chipset and the root one.
  1568. * a single one having MSI is enough to be sure that MSI are supported.
  1569. */
  1570. pdev = pci_get_slot(dev->bus, 0);
  1571. if (!pdev)
  1572. return;
  1573. if (!msi_ht_cap_enabled(dev) && !msi_ht_cap_enabled(pdev)) {
  1574. dev_warn(&dev->dev, "MSI quirk detected; "
  1575. "subordinate MSI disabled\n");
  1576. dev->subordinate->bus_flags |= PCI_BUS_FLAGS_NO_MSI;
  1577. }
  1578. pci_dev_put(pdev);
  1579. }
  1580. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_CK804_PCIE,
  1581. quirk_nvidia_ck804_msi_ht_cap);
  1582. static void __devinit quirk_msi_intx_disable_bug(struct pci_dev *dev)
  1583. {
  1584. dev->dev_flags |= PCI_DEV_FLAGS_MSI_INTX_DISABLE_BUG;
  1585. }
  1586. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM,
  1587. PCI_DEVICE_ID_TIGON3_5780,
  1588. quirk_msi_intx_disable_bug);
  1589. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM,
  1590. PCI_DEVICE_ID_TIGON3_5780S,
  1591. quirk_msi_intx_disable_bug);
  1592. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM,
  1593. PCI_DEVICE_ID_TIGON3_5714,
  1594. quirk_msi_intx_disable_bug);
  1595. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM,
  1596. PCI_DEVICE_ID_TIGON3_5714S,
  1597. quirk_msi_intx_disable_bug);
  1598. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM,
  1599. PCI_DEVICE_ID_TIGON3_5715,
  1600. quirk_msi_intx_disable_bug);
  1601. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM,
  1602. PCI_DEVICE_ID_TIGON3_5715S,
  1603. quirk_msi_intx_disable_bug);
  1604. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, 0x4390,
  1605. quirk_msi_intx_disable_bug);
  1606. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, 0x4391,
  1607. quirk_msi_intx_disable_bug);
  1608. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, 0x4392,
  1609. quirk_msi_intx_disable_bug);
  1610. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, 0x4393,
  1611. quirk_msi_intx_disable_bug);
  1612. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, 0x4394,
  1613. quirk_msi_intx_disable_bug);
  1614. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, 0x4395,
  1615. quirk_msi_intx_disable_bug);
  1616. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, 0x4373,
  1617. quirk_msi_intx_disable_bug);
  1618. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, 0x4374,
  1619. quirk_msi_intx_disable_bug);
  1620. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, 0x4375,
  1621. quirk_msi_intx_disable_bug);
  1622. #endif /* CONFIG_PCI_MSI */