ide-dma.c 25 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986
  1. /*
  2. * linux/drivers/ide/ide-dma.c Version 4.10 June 9, 2000
  3. *
  4. * Copyright (c) 1999-2000 Andre Hedrick <andre@linux-ide.org>
  5. * May be copied or modified under the terms of the GNU General Public License
  6. */
  7. /*
  8. * Special Thanks to Mark for his Six years of work.
  9. *
  10. * Copyright (c) 1995-1998 Mark Lord
  11. * May be copied or modified under the terms of the GNU General Public License
  12. */
  13. /*
  14. * This module provides support for the bus-master IDE DMA functions
  15. * of various PCI chipsets, including the Intel PIIX (i82371FB for
  16. * the 430 FX chipset), the PIIX3 (i82371SB for the 430 HX/VX and
  17. * 440 chipsets), and the PIIX4 (i82371AB for the 430 TX chipset)
  18. * ("PIIX" stands for "PCI ISA IDE Xcellerator").
  19. *
  20. * Pretty much the same code works for other IDE PCI bus-mastering chipsets.
  21. *
  22. * DMA is supported for all IDE devices (disk drives, cdroms, tapes, floppies).
  23. *
  24. * By default, DMA support is prepared for use, but is currently enabled only
  25. * for drives which already have DMA enabled (UltraDMA or mode 2 multi/single),
  26. * or which are recognized as "good" (see table below). Drives with only mode0
  27. * or mode1 (multi/single) DMA should also work with this chipset/driver
  28. * (eg. MC2112A) but are not enabled by default.
  29. *
  30. * Use "hdparm -i" to view modes supported by a given drive.
  31. *
  32. * The hdparm-3.5 (or later) utility can be used for manually enabling/disabling
  33. * DMA support, but must be (re-)compiled against this kernel version or later.
  34. *
  35. * To enable DMA, use "hdparm -d1 /dev/hd?" on a per-drive basis after booting.
  36. * If problems arise, ide.c will disable DMA operation after a few retries.
  37. * This error recovery mechanism works and has been extremely well exercised.
  38. *
  39. * IDE drives, depending on their vintage, may support several different modes
  40. * of DMA operation. The boot-time modes are indicated with a "*" in
  41. * the "hdparm -i" listing, and can be changed with *knowledgeable* use of
  42. * the "hdparm -X" feature. There is seldom a need to do this, as drives
  43. * normally power-up with their "best" PIO/DMA modes enabled.
  44. *
  45. * Testing has been done with a rather extensive number of drives,
  46. * with Quantum & Western Digital models generally outperforming the pack,
  47. * and Fujitsu & Conner (and some Seagate which are really Conner) drives
  48. * showing more lackluster throughput.
  49. *
  50. * Keep an eye on /var/adm/messages for "DMA disabled" messages.
  51. *
  52. * Some people have reported trouble with Intel Zappa motherboards.
  53. * This can be fixed by upgrading the AMI BIOS to version 1.00.04.BS0,
  54. * available from ftp://ftp.intel.com/pub/bios/10004bs0.exe
  55. * (thanks to Glen Morrell <glen@spin.Stanford.edu> for researching this).
  56. *
  57. * Thanks to "Christopher J. Reimer" <reimer@doe.carleton.ca> for
  58. * fixing the problem with the BIOS on some Acer motherboards.
  59. *
  60. * Thanks to "Benoit Poulot-Cazajous" <poulot@chorus.fr> for testing
  61. * "TX" chipset compatibility and for providing patches for the "TX" chipset.
  62. *
  63. * Thanks to Christian Brunner <chb@muc.de> for taking a good first crack
  64. * at generic DMA -- his patches were referred to when preparing this code.
  65. *
  66. * Most importantly, thanks to Robert Bringman <rob@mars.trion.com>
  67. * for supplying a Promise UDMA board & WD UDMA drive for this work!
  68. *
  69. * And, yes, Intel Zappa boards really *do* use both PIIX IDE ports.
  70. *
  71. * ATA-66/100 and recovery functions, I forgot the rest......
  72. *
  73. */
  74. #include <linux/module.h>
  75. #include <linux/types.h>
  76. #include <linux/kernel.h>
  77. #include <linux/timer.h>
  78. #include <linux/mm.h>
  79. #include <linux/interrupt.h>
  80. #include <linux/pci.h>
  81. #include <linux/init.h>
  82. #include <linux/ide.h>
  83. #include <linux/delay.h>
  84. #include <linux/scatterlist.h>
  85. #include <asm/io.h>
  86. #include <asm/irq.h>
  87. static const struct drive_list_entry drive_whitelist [] = {
  88. { "Micropolis 2112A" , NULL },
  89. { "CONNER CTMA 4000" , NULL },
  90. { "CONNER CTT8000-A" , NULL },
  91. { "ST34342A" , NULL },
  92. { NULL , NULL }
  93. };
  94. static const struct drive_list_entry drive_blacklist [] = {
  95. { "WDC AC11000H" , NULL },
  96. { "WDC AC22100H" , NULL },
  97. { "WDC AC32500H" , NULL },
  98. { "WDC AC33100H" , NULL },
  99. { "WDC AC31600H" , NULL },
  100. { "WDC AC32100H" , "24.09P07" },
  101. { "WDC AC23200L" , "21.10N21" },
  102. { "Compaq CRD-8241B" , NULL },
  103. { "CRD-8400B" , NULL },
  104. { "CRD-8480B", NULL },
  105. { "CRD-8482B", NULL },
  106. { "CRD-84" , NULL },
  107. { "SanDisk SDP3B" , NULL },
  108. { "SanDisk SDP3B-64" , NULL },
  109. { "SANYO CD-ROM CRD" , NULL },
  110. { "HITACHI CDR-8" , NULL },
  111. { "HITACHI CDR-8335" , NULL },
  112. { "HITACHI CDR-8435" , NULL },
  113. { "Toshiba CD-ROM XM-6202B" , NULL },
  114. { "TOSHIBA CD-ROM XM-1702BC", NULL },
  115. { "CD-532E-A" , NULL },
  116. { "E-IDE CD-ROM CR-840", NULL },
  117. { "CD-ROM Drive/F5A", NULL },
  118. { "WPI CDD-820", NULL },
  119. { "SAMSUNG CD-ROM SC-148C", NULL },
  120. { "SAMSUNG CD-ROM SC", NULL },
  121. { "ATAPI CD-ROM DRIVE 40X MAXIMUM", NULL },
  122. { "_NEC DV5800A", NULL },
  123. { "SAMSUNG CD-ROM SN-124", "N001" },
  124. { "Seagate STT20000A", NULL },
  125. { "CD-ROM CDR_U200", "1.09" },
  126. { NULL , NULL }
  127. };
  128. /**
  129. * ide_dma_intr - IDE DMA interrupt handler
  130. * @drive: the drive the interrupt is for
  131. *
  132. * Handle an interrupt completing a read/write DMA transfer on an
  133. * IDE device
  134. */
  135. ide_startstop_t ide_dma_intr (ide_drive_t *drive)
  136. {
  137. u8 stat = 0, dma_stat = 0;
  138. dma_stat = HWIF(drive)->ide_dma_end(drive);
  139. stat = HWIF(drive)->INB(IDE_STATUS_REG); /* get drive status */
  140. if (OK_STAT(stat,DRIVE_READY,drive->bad_wstat|DRQ_STAT)) {
  141. if (!dma_stat) {
  142. struct request *rq = HWGROUP(drive)->rq;
  143. task_end_request(drive, rq, stat);
  144. return ide_stopped;
  145. }
  146. printk(KERN_ERR "%s: dma_intr: bad DMA status (dma_stat=%x)\n",
  147. drive->name, dma_stat);
  148. }
  149. return ide_error(drive, "dma_intr", stat);
  150. }
  151. EXPORT_SYMBOL_GPL(ide_dma_intr);
  152. static int ide_dma_good_drive(ide_drive_t *drive)
  153. {
  154. return ide_in_drive_list(drive->id, drive_whitelist);
  155. }
  156. #ifdef CONFIG_BLK_DEV_IDEDMA_PCI
  157. /**
  158. * ide_build_sglist - map IDE scatter gather for DMA I/O
  159. * @drive: the drive to build the DMA table for
  160. * @rq: the request holding the sg list
  161. *
  162. * Perform the PCI mapping magic necessary to access the source or
  163. * target buffers of a request via PCI DMA. The lower layers of the
  164. * kernel provide the necessary cache management so that we can
  165. * operate in a portable fashion
  166. */
  167. int ide_build_sglist(ide_drive_t *drive, struct request *rq)
  168. {
  169. ide_hwif_t *hwif = HWIF(drive);
  170. struct scatterlist *sg = hwif->sg_table;
  171. BUG_ON((rq->cmd_type == REQ_TYPE_ATA_TASKFILE) && rq->nr_sectors > 256);
  172. ide_map_sg(drive, rq);
  173. if (rq_data_dir(rq) == READ)
  174. hwif->sg_dma_direction = PCI_DMA_FROMDEVICE;
  175. else
  176. hwif->sg_dma_direction = PCI_DMA_TODEVICE;
  177. return pci_map_sg(hwif->pci_dev, sg, hwif->sg_nents, hwif->sg_dma_direction);
  178. }
  179. EXPORT_SYMBOL_GPL(ide_build_sglist);
  180. /**
  181. * ide_build_dmatable - build IDE DMA table
  182. *
  183. * ide_build_dmatable() prepares a dma request. We map the command
  184. * to get the pci bus addresses of the buffers and then build up
  185. * the PRD table that the IDE layer wants to be fed. The code
  186. * knows about the 64K wrap bug in the CS5530.
  187. *
  188. * Returns the number of built PRD entries if all went okay,
  189. * returns 0 otherwise.
  190. *
  191. * May also be invoked from trm290.c
  192. */
  193. int ide_build_dmatable (ide_drive_t *drive, struct request *rq)
  194. {
  195. ide_hwif_t *hwif = HWIF(drive);
  196. unsigned int *table = hwif->dmatable_cpu;
  197. unsigned int is_trm290 = (hwif->chipset == ide_trm290) ? 1 : 0;
  198. unsigned int count = 0;
  199. int i;
  200. struct scatterlist *sg;
  201. hwif->sg_nents = i = ide_build_sglist(drive, rq);
  202. if (!i)
  203. return 0;
  204. sg = hwif->sg_table;
  205. while (i) {
  206. u32 cur_addr;
  207. u32 cur_len;
  208. cur_addr = sg_dma_address(sg);
  209. cur_len = sg_dma_len(sg);
  210. /*
  211. * Fill in the dma table, without crossing any 64kB boundaries.
  212. * Most hardware requires 16-bit alignment of all blocks,
  213. * but the trm290 requires 32-bit alignment.
  214. */
  215. while (cur_len) {
  216. if (count++ >= PRD_ENTRIES) {
  217. printk(KERN_ERR "%s: DMA table too small\n", drive->name);
  218. goto use_pio_instead;
  219. } else {
  220. u32 xcount, bcount = 0x10000 - (cur_addr & 0xffff);
  221. if (bcount > cur_len)
  222. bcount = cur_len;
  223. *table++ = cpu_to_le32(cur_addr);
  224. xcount = bcount & 0xffff;
  225. if (is_trm290)
  226. xcount = ((xcount >> 2) - 1) << 16;
  227. if (xcount == 0x0000) {
  228. /*
  229. * Most chipsets correctly interpret a length of 0x0000 as 64KB,
  230. * but at least one (e.g. CS5530) misinterprets it as zero (!).
  231. * So here we break the 64KB entry into two 32KB entries instead.
  232. */
  233. if (count++ >= PRD_ENTRIES) {
  234. printk(KERN_ERR "%s: DMA table too small\n", drive->name);
  235. goto use_pio_instead;
  236. }
  237. *table++ = cpu_to_le32(0x8000);
  238. *table++ = cpu_to_le32(cur_addr + 0x8000);
  239. xcount = 0x8000;
  240. }
  241. *table++ = cpu_to_le32(xcount);
  242. cur_addr += bcount;
  243. cur_len -= bcount;
  244. }
  245. }
  246. sg = sg_next(sg);
  247. i--;
  248. }
  249. if (count) {
  250. if (!is_trm290)
  251. *--table |= cpu_to_le32(0x80000000);
  252. return count;
  253. }
  254. printk(KERN_ERR "%s: empty DMA table?\n", drive->name);
  255. use_pio_instead:
  256. pci_unmap_sg(hwif->pci_dev,
  257. hwif->sg_table,
  258. hwif->sg_nents,
  259. hwif->sg_dma_direction);
  260. return 0; /* revert to PIO for this request */
  261. }
  262. EXPORT_SYMBOL_GPL(ide_build_dmatable);
  263. /**
  264. * ide_destroy_dmatable - clean up DMA mapping
  265. * @drive: The drive to unmap
  266. *
  267. * Teardown mappings after DMA has completed. This must be called
  268. * after the completion of each use of ide_build_dmatable and before
  269. * the next use of ide_build_dmatable. Failure to do so will cause
  270. * an oops as only one mapping can be live for each target at a given
  271. * time.
  272. */
  273. void ide_destroy_dmatable (ide_drive_t *drive)
  274. {
  275. struct pci_dev *dev = HWIF(drive)->pci_dev;
  276. struct scatterlist *sg = HWIF(drive)->sg_table;
  277. int nents = HWIF(drive)->sg_nents;
  278. pci_unmap_sg(dev, sg, nents, HWIF(drive)->sg_dma_direction);
  279. }
  280. EXPORT_SYMBOL_GPL(ide_destroy_dmatable);
  281. /**
  282. * config_drive_for_dma - attempt to activate IDE DMA
  283. * @drive: the drive to place in DMA mode
  284. *
  285. * If the drive supports at least mode 2 DMA or UDMA of any kind
  286. * then attempt to place it into DMA mode. Drives that are known to
  287. * support DMA but predate the DMA properties or that are known
  288. * to have DMA handling bugs are also set up appropriately based
  289. * on the good/bad drive lists.
  290. */
  291. static int config_drive_for_dma (ide_drive_t *drive)
  292. {
  293. ide_hwif_t *hwif = drive->hwif;
  294. struct hd_driveid *id = drive->id;
  295. if (drive->media != ide_disk) {
  296. if (hwif->host_flags & IDE_HFLAG_NO_ATAPI_DMA)
  297. return 0;
  298. }
  299. /*
  300. * Enable DMA on any drive that has
  301. * UltraDMA (mode 0/1/2/3/4/5/6) enabled
  302. */
  303. if ((id->field_valid & 4) && ((id->dma_ultra >> 8) & 0x7f))
  304. return 1;
  305. /*
  306. * Enable DMA on any drive that has mode2 DMA
  307. * (multi or single) enabled
  308. */
  309. if (id->field_valid & 2) /* regular DMA */
  310. if ((id->dma_mword & 0x404) == 0x404 ||
  311. (id->dma_1word & 0x404) == 0x404)
  312. return 1;
  313. /* Consult the list of known "good" drives */
  314. if (ide_dma_good_drive(drive))
  315. return 1;
  316. return 0;
  317. }
  318. /**
  319. * dma_timer_expiry - handle a DMA timeout
  320. * @drive: Drive that timed out
  321. *
  322. * An IDE DMA transfer timed out. In the event of an error we ask
  323. * the driver to resolve the problem, if a DMA transfer is still
  324. * in progress we continue to wait (arguably we need to add a
  325. * secondary 'I don't care what the drive thinks' timeout here)
  326. * Finally if we have an interrupt we let it complete the I/O.
  327. * But only one time - we clear expiry and if it's still not
  328. * completed after WAIT_CMD, we error and retry in PIO.
  329. * This can occur if an interrupt is lost or due to hang or bugs.
  330. */
  331. static int dma_timer_expiry (ide_drive_t *drive)
  332. {
  333. ide_hwif_t *hwif = HWIF(drive);
  334. u8 dma_stat = hwif->INB(hwif->dma_status);
  335. printk(KERN_WARNING "%s: dma_timer_expiry: dma status == 0x%02x\n",
  336. drive->name, dma_stat);
  337. if ((dma_stat & 0x18) == 0x18) /* BUSY Stupid Early Timer !! */
  338. return WAIT_CMD;
  339. HWGROUP(drive)->expiry = NULL; /* one free ride for now */
  340. /* 1 dmaing, 2 error, 4 intr */
  341. if (dma_stat & 2) /* ERROR */
  342. return -1;
  343. if (dma_stat & 1) /* DMAing */
  344. return WAIT_CMD;
  345. if (dma_stat & 4) /* Got an Interrupt */
  346. return WAIT_CMD;
  347. return 0; /* Status is unknown -- reset the bus */
  348. }
  349. /**
  350. * ide_dma_host_set - Enable/disable DMA on a host
  351. * @drive: drive to control
  352. *
  353. * Enable/disable DMA on an IDE controller following generic
  354. * bus-mastering IDE controller behaviour.
  355. */
  356. void ide_dma_host_set(ide_drive_t *drive, int on)
  357. {
  358. ide_hwif_t *hwif = HWIF(drive);
  359. u8 unit = (drive->select.b.unit & 0x01);
  360. u8 dma_stat = hwif->INB(hwif->dma_status);
  361. if (on)
  362. dma_stat |= (1 << (5 + unit));
  363. else
  364. dma_stat &= ~(1 << (5 + unit));
  365. hwif->OUTB(dma_stat, hwif->dma_status);
  366. }
  367. EXPORT_SYMBOL_GPL(ide_dma_host_set);
  368. #endif /* CONFIG_BLK_DEV_IDEDMA_PCI */
  369. /**
  370. * ide_dma_off_quietly - Generic DMA kill
  371. * @drive: drive to control
  372. *
  373. * Turn off the current DMA on this IDE controller.
  374. */
  375. void ide_dma_off_quietly(ide_drive_t *drive)
  376. {
  377. drive->using_dma = 0;
  378. ide_toggle_bounce(drive, 0);
  379. drive->hwif->dma_host_set(drive, 0);
  380. }
  381. EXPORT_SYMBOL(ide_dma_off_quietly);
  382. /**
  383. * ide_dma_off - disable DMA on a device
  384. * @drive: drive to disable DMA on
  385. *
  386. * Disable IDE DMA for a device on this IDE controller.
  387. * Inform the user that DMA has been disabled.
  388. */
  389. void ide_dma_off(ide_drive_t *drive)
  390. {
  391. printk(KERN_INFO "%s: DMA disabled\n", drive->name);
  392. ide_dma_off_quietly(drive);
  393. }
  394. EXPORT_SYMBOL(ide_dma_off);
  395. /**
  396. * ide_dma_on - Enable DMA on a device
  397. * @drive: drive to enable DMA on
  398. *
  399. * Enable IDE DMA for a device on this IDE controller.
  400. */
  401. void ide_dma_on(ide_drive_t *drive)
  402. {
  403. drive->using_dma = 1;
  404. ide_toggle_bounce(drive, 1);
  405. drive->hwif->dma_host_set(drive, 1);
  406. }
  407. EXPORT_SYMBOL(ide_dma_on);
  408. #ifdef CONFIG_BLK_DEV_IDEDMA_PCI
  409. /**
  410. * ide_dma_setup - begin a DMA phase
  411. * @drive: target device
  412. *
  413. * Build an IDE DMA PRD (IDE speak for scatter gather table)
  414. * and then set up the DMA transfer registers for a device
  415. * that follows generic IDE PCI DMA behaviour. Controllers can
  416. * override this function if they need to
  417. *
  418. * Returns 0 on success. If a PIO fallback is required then 1
  419. * is returned.
  420. */
  421. int ide_dma_setup(ide_drive_t *drive)
  422. {
  423. ide_hwif_t *hwif = drive->hwif;
  424. struct request *rq = HWGROUP(drive)->rq;
  425. unsigned int reading;
  426. u8 dma_stat;
  427. if (rq_data_dir(rq))
  428. reading = 0;
  429. else
  430. reading = 1 << 3;
  431. /* fall back to pio! */
  432. if (!ide_build_dmatable(drive, rq)) {
  433. ide_map_sg(drive, rq);
  434. return 1;
  435. }
  436. /* PRD table */
  437. if (hwif->mmio)
  438. writel(hwif->dmatable_dma, (void __iomem *)hwif->dma_prdtable);
  439. else
  440. outl(hwif->dmatable_dma, hwif->dma_prdtable);
  441. /* specify r/w */
  442. hwif->OUTB(reading, hwif->dma_command);
  443. /* read dma_status for INTR & ERROR flags */
  444. dma_stat = hwif->INB(hwif->dma_status);
  445. /* clear INTR & ERROR flags */
  446. hwif->OUTB(dma_stat|6, hwif->dma_status);
  447. drive->waiting_for_dma = 1;
  448. return 0;
  449. }
  450. EXPORT_SYMBOL_GPL(ide_dma_setup);
  451. static void ide_dma_exec_cmd(ide_drive_t *drive, u8 command)
  452. {
  453. /* issue cmd to drive */
  454. ide_execute_command(drive, command, &ide_dma_intr, 2*WAIT_CMD, dma_timer_expiry);
  455. }
  456. void ide_dma_start(ide_drive_t *drive)
  457. {
  458. ide_hwif_t *hwif = HWIF(drive);
  459. u8 dma_cmd = hwif->INB(hwif->dma_command);
  460. /* Note that this is done *after* the cmd has
  461. * been issued to the drive, as per the BM-IDE spec.
  462. * The Promise Ultra33 doesn't work correctly when
  463. * we do this part before issuing the drive cmd.
  464. */
  465. /* start DMA */
  466. hwif->OUTB(dma_cmd|1, hwif->dma_command);
  467. hwif->dma = 1;
  468. wmb();
  469. }
  470. EXPORT_SYMBOL_GPL(ide_dma_start);
  471. /* returns 1 on error, 0 otherwise */
  472. int __ide_dma_end (ide_drive_t *drive)
  473. {
  474. ide_hwif_t *hwif = HWIF(drive);
  475. u8 dma_stat = 0, dma_cmd = 0;
  476. drive->waiting_for_dma = 0;
  477. /* get dma_command mode */
  478. dma_cmd = hwif->INB(hwif->dma_command);
  479. /* stop DMA */
  480. hwif->OUTB(dma_cmd&~1, hwif->dma_command);
  481. /* get DMA status */
  482. dma_stat = hwif->INB(hwif->dma_status);
  483. /* clear the INTR & ERROR bits */
  484. hwif->OUTB(dma_stat|6, hwif->dma_status);
  485. /* purge DMA mappings */
  486. ide_destroy_dmatable(drive);
  487. /* verify good DMA status */
  488. hwif->dma = 0;
  489. wmb();
  490. return (dma_stat & 7) != 4 ? (0x10 | dma_stat) : 0;
  491. }
  492. EXPORT_SYMBOL(__ide_dma_end);
  493. /* returns 1 if dma irq issued, 0 otherwise */
  494. static int __ide_dma_test_irq(ide_drive_t *drive)
  495. {
  496. ide_hwif_t *hwif = HWIF(drive);
  497. u8 dma_stat = hwif->INB(hwif->dma_status);
  498. /* return 1 if INTR asserted */
  499. if ((dma_stat & 4) == 4)
  500. return 1;
  501. if (!drive->waiting_for_dma)
  502. printk(KERN_WARNING "%s: (%s) called while not waiting\n",
  503. drive->name, __FUNCTION__);
  504. return 0;
  505. }
  506. #else
  507. static inline int config_drive_for_dma(ide_drive_t *drive) { return 0; }
  508. #endif /* CONFIG_BLK_DEV_IDEDMA_PCI */
  509. int __ide_dma_bad_drive (ide_drive_t *drive)
  510. {
  511. struct hd_driveid *id = drive->id;
  512. int blacklist = ide_in_drive_list(id, drive_blacklist);
  513. if (blacklist) {
  514. printk(KERN_WARNING "%s: Disabling (U)DMA for %s (blacklisted)\n",
  515. drive->name, id->model);
  516. return blacklist;
  517. }
  518. return 0;
  519. }
  520. EXPORT_SYMBOL(__ide_dma_bad_drive);
  521. static const u8 xfer_mode_bases[] = {
  522. XFER_UDMA_0,
  523. XFER_MW_DMA_0,
  524. XFER_SW_DMA_0,
  525. };
  526. static unsigned int ide_get_mode_mask(ide_drive_t *drive, u8 base, u8 req_mode)
  527. {
  528. struct hd_driveid *id = drive->id;
  529. ide_hwif_t *hwif = drive->hwif;
  530. unsigned int mask = 0;
  531. switch(base) {
  532. case XFER_UDMA_0:
  533. if ((id->field_valid & 4) == 0)
  534. break;
  535. if (hwif->udma_filter)
  536. mask = hwif->udma_filter(drive);
  537. else
  538. mask = hwif->ultra_mask;
  539. mask &= id->dma_ultra;
  540. /*
  541. * avoid false cable warning from eighty_ninty_three()
  542. */
  543. if (req_mode > XFER_UDMA_2) {
  544. if ((mask & 0x78) && (eighty_ninty_three(drive) == 0))
  545. mask &= 0x07;
  546. }
  547. break;
  548. case XFER_MW_DMA_0:
  549. if ((id->field_valid & 2) == 0)
  550. break;
  551. if (hwif->mdma_filter)
  552. mask = hwif->mdma_filter(drive);
  553. else
  554. mask = hwif->mwdma_mask;
  555. mask &= id->dma_mword;
  556. break;
  557. case XFER_SW_DMA_0:
  558. if (id->field_valid & 2) {
  559. mask = id->dma_1word & hwif->swdma_mask;
  560. } else if (id->tDMA) {
  561. /*
  562. * ide_fix_driveid() doesn't convert ->tDMA to the
  563. * CPU endianness so we need to do it here
  564. */
  565. u8 mode = le16_to_cpu(id->tDMA);
  566. /*
  567. * if the mode is valid convert it to the mask
  568. * (the maximum allowed mode is XFER_SW_DMA_2)
  569. */
  570. if (mode <= 2)
  571. mask = ((2 << mode) - 1) & hwif->swdma_mask;
  572. }
  573. break;
  574. default:
  575. BUG();
  576. break;
  577. }
  578. return mask;
  579. }
  580. /**
  581. * ide_find_dma_mode - compute DMA speed
  582. * @drive: IDE device
  583. * @req_mode: requested mode
  584. *
  585. * Checks the drive/host capabilities and finds the speed to use for
  586. * the DMA transfer. The speed is then limited by the requested mode.
  587. *
  588. * Returns 0 if the drive/host combination is incapable of DMA transfers
  589. * or if the requested mode is not a DMA mode.
  590. */
  591. u8 ide_find_dma_mode(ide_drive_t *drive, u8 req_mode)
  592. {
  593. ide_hwif_t *hwif = drive->hwif;
  594. unsigned int mask;
  595. int x, i;
  596. u8 mode = 0;
  597. if (drive->media != ide_disk) {
  598. if (hwif->host_flags & IDE_HFLAG_NO_ATAPI_DMA)
  599. return 0;
  600. }
  601. for (i = 0; i < ARRAY_SIZE(xfer_mode_bases); i++) {
  602. if (req_mode < xfer_mode_bases[i])
  603. continue;
  604. mask = ide_get_mode_mask(drive, xfer_mode_bases[i], req_mode);
  605. x = fls(mask) - 1;
  606. if (x >= 0) {
  607. mode = xfer_mode_bases[i] + x;
  608. break;
  609. }
  610. }
  611. if (hwif->chipset == ide_acorn && mode == 0) {
  612. /*
  613. * is this correct?
  614. */
  615. if (ide_dma_good_drive(drive) && drive->id->eide_dma_time < 150)
  616. mode = XFER_MW_DMA_1;
  617. }
  618. mode = min(mode, req_mode);
  619. printk(KERN_INFO "%s: %s mode selected\n", drive->name,
  620. mode ? ide_xfer_verbose(mode) : "no DMA");
  621. return mode;
  622. }
  623. EXPORT_SYMBOL_GPL(ide_find_dma_mode);
  624. static int ide_tune_dma(ide_drive_t *drive)
  625. {
  626. ide_hwif_t *hwif = drive->hwif;
  627. u8 speed;
  628. if (noautodma || drive->nodma || (drive->id->capability & 1) == 0)
  629. return 0;
  630. /* consult the list of known "bad" drives */
  631. if (__ide_dma_bad_drive(drive))
  632. return 0;
  633. if (ide_id_dma_bug(drive))
  634. return 0;
  635. if (hwif->host_flags & IDE_HFLAG_TRUST_BIOS_FOR_DMA)
  636. return config_drive_for_dma(drive);
  637. speed = ide_max_dma_mode(drive);
  638. if (!speed) {
  639. /* is this really correct/needed? */
  640. if ((hwif->host_flags & IDE_HFLAG_CY82C693) &&
  641. ide_dma_good_drive(drive))
  642. return 1;
  643. else
  644. return 0;
  645. }
  646. if (hwif->host_flags & IDE_HFLAG_NO_SET_MODE)
  647. return 0;
  648. if (ide_set_dma_mode(drive, speed))
  649. return 0;
  650. return 1;
  651. }
  652. static int ide_dma_check(ide_drive_t *drive)
  653. {
  654. ide_hwif_t *hwif = drive->hwif;
  655. int vdma = (hwif->host_flags & IDE_HFLAG_VDMA)? 1 : 0;
  656. if (!vdma && ide_tune_dma(drive))
  657. return 0;
  658. /* TODO: always do PIO fallback */
  659. if (hwif->host_flags & IDE_HFLAG_TRUST_BIOS_FOR_DMA)
  660. return -1;
  661. ide_set_max_pio(drive);
  662. return vdma ? 0 : -1;
  663. }
  664. int ide_id_dma_bug(ide_drive_t *drive)
  665. {
  666. struct hd_driveid *id = drive->id;
  667. if (id->field_valid & 4) {
  668. if ((id->dma_ultra >> 8) && (id->dma_mword >> 8))
  669. goto err_out;
  670. } else if (id->field_valid & 2) {
  671. if ((id->dma_mword >> 8) && (id->dma_1word >> 8))
  672. goto err_out;
  673. }
  674. return 0;
  675. err_out:
  676. printk(KERN_ERR "%s: bad DMA info in identify block\n", drive->name);
  677. return 1;
  678. }
  679. int ide_set_dma(ide_drive_t *drive)
  680. {
  681. int rc;
  682. /*
  683. * Force DMAing for the beginning of the check.
  684. * Some chipsets appear to do interesting
  685. * things, if not checked and cleared.
  686. * PARANOIA!!!
  687. */
  688. ide_dma_off_quietly(drive);
  689. rc = ide_dma_check(drive);
  690. if (rc)
  691. return rc;
  692. ide_dma_on(drive);
  693. return 0;
  694. }
  695. #ifdef CONFIG_BLK_DEV_IDEDMA_PCI
  696. void ide_dma_lost_irq (ide_drive_t *drive)
  697. {
  698. printk("%s: DMA interrupt recovery\n", drive->name);
  699. }
  700. EXPORT_SYMBOL(ide_dma_lost_irq);
  701. void ide_dma_timeout (ide_drive_t *drive)
  702. {
  703. ide_hwif_t *hwif = HWIF(drive);
  704. printk(KERN_ERR "%s: timeout waiting for DMA\n", drive->name);
  705. if (hwif->ide_dma_test_irq(drive))
  706. return;
  707. hwif->ide_dma_end(drive);
  708. }
  709. EXPORT_SYMBOL(ide_dma_timeout);
  710. static void ide_release_dma_engine(ide_hwif_t *hwif)
  711. {
  712. if (hwif->dmatable_cpu) {
  713. pci_free_consistent(hwif->pci_dev,
  714. PRD_ENTRIES * PRD_BYTES,
  715. hwif->dmatable_cpu,
  716. hwif->dmatable_dma);
  717. hwif->dmatable_cpu = NULL;
  718. }
  719. }
  720. static int ide_release_iomio_dma(ide_hwif_t *hwif)
  721. {
  722. release_region(hwif->dma_base, 8);
  723. if (hwif->extra_ports)
  724. release_region(hwif->extra_base, hwif->extra_ports);
  725. return 1;
  726. }
  727. /*
  728. * Needed for allowing full modular support of ide-driver
  729. */
  730. int ide_release_dma(ide_hwif_t *hwif)
  731. {
  732. ide_release_dma_engine(hwif);
  733. if (hwif->mmio)
  734. return 1;
  735. else
  736. return ide_release_iomio_dma(hwif);
  737. }
  738. static int ide_allocate_dma_engine(ide_hwif_t *hwif)
  739. {
  740. hwif->dmatable_cpu = pci_alloc_consistent(hwif->pci_dev,
  741. PRD_ENTRIES * PRD_BYTES,
  742. &hwif->dmatable_dma);
  743. if (hwif->dmatable_cpu)
  744. return 0;
  745. printk(KERN_ERR "%s: -- Error, unable to allocate DMA table.\n",
  746. hwif->cds->name);
  747. return 1;
  748. }
  749. static int ide_mapped_mmio_dma(ide_hwif_t *hwif, unsigned long base, unsigned int ports)
  750. {
  751. printk(KERN_INFO " %s: MMIO-DMA ", hwif->name);
  752. return 0;
  753. }
  754. static int ide_iomio_dma(ide_hwif_t *hwif, unsigned long base, unsigned int ports)
  755. {
  756. printk(KERN_INFO " %s: BM-DMA at 0x%04lx-0x%04lx",
  757. hwif->name, base, base + ports - 1);
  758. if (!request_region(base, ports, hwif->name)) {
  759. printk(" -- Error, ports in use.\n");
  760. return 1;
  761. }
  762. if (hwif->cds->extra) {
  763. hwif->extra_base = base + (hwif->channel ? 8 : 16);
  764. if (!hwif->mate || !hwif->mate->extra_ports) {
  765. if (!request_region(hwif->extra_base,
  766. hwif->cds->extra, hwif->cds->name)) {
  767. printk(" -- Error, extra ports in use.\n");
  768. release_region(base, ports);
  769. return 1;
  770. }
  771. hwif->extra_ports = hwif->cds->extra;
  772. }
  773. }
  774. return 0;
  775. }
  776. static int ide_dma_iobase(ide_hwif_t *hwif, unsigned long base, unsigned int ports)
  777. {
  778. if (hwif->mmio)
  779. return ide_mapped_mmio_dma(hwif, base,ports);
  780. return ide_iomio_dma(hwif, base, ports);
  781. }
  782. void ide_setup_dma(ide_hwif_t *hwif, unsigned long base, unsigned num_ports)
  783. {
  784. if (ide_dma_iobase(hwif, base, num_ports))
  785. return;
  786. if (ide_allocate_dma_engine(hwif)) {
  787. ide_release_dma(hwif);
  788. return;
  789. }
  790. hwif->dma_base = base;
  791. if (!(hwif->dma_command))
  792. hwif->dma_command = hwif->dma_base;
  793. if (!(hwif->dma_vendor1))
  794. hwif->dma_vendor1 = (hwif->dma_base + 1);
  795. if (!(hwif->dma_status))
  796. hwif->dma_status = (hwif->dma_base + 2);
  797. if (!(hwif->dma_vendor3))
  798. hwif->dma_vendor3 = (hwif->dma_base + 3);
  799. if (!(hwif->dma_prdtable))
  800. hwif->dma_prdtable = (hwif->dma_base + 4);
  801. if (!hwif->dma_host_set)
  802. hwif->dma_host_set = &ide_dma_host_set;
  803. if (!hwif->dma_setup)
  804. hwif->dma_setup = &ide_dma_setup;
  805. if (!hwif->dma_exec_cmd)
  806. hwif->dma_exec_cmd = &ide_dma_exec_cmd;
  807. if (!hwif->dma_start)
  808. hwif->dma_start = &ide_dma_start;
  809. if (!hwif->ide_dma_end)
  810. hwif->ide_dma_end = &__ide_dma_end;
  811. if (!hwif->ide_dma_test_irq)
  812. hwif->ide_dma_test_irq = &__ide_dma_test_irq;
  813. if (!hwif->dma_timeout)
  814. hwif->dma_timeout = &ide_dma_timeout;
  815. if (!hwif->dma_lost_irq)
  816. hwif->dma_lost_irq = &ide_dma_lost_irq;
  817. if (hwif->chipset != ide_trm290) {
  818. u8 dma_stat = hwif->INB(hwif->dma_status);
  819. printk(", BIOS settings: %s:%s, %s:%s",
  820. hwif->drives[0].name, (dma_stat & 0x20) ? "DMA" : "pio",
  821. hwif->drives[1].name, (dma_stat & 0x40) ? "DMA" : "pio");
  822. }
  823. printk("\n");
  824. }
  825. EXPORT_SYMBOL_GPL(ide_setup_dma);
  826. #endif /* CONFIG_BLK_DEV_IDEDMA_PCI */