base.c 82 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091
  1. /*-
  2. * Copyright (c) 2002-2005 Sam Leffler, Errno Consulting
  3. * Copyright (c) 2004-2005 Atheros Communications, Inc.
  4. * Copyright (c) 2006 Devicescape Software, Inc.
  5. * Copyright (c) 2007 Jiri Slaby <jirislaby@gmail.com>
  6. * Copyright (c) 2007 Luis R. Rodriguez <mcgrof@winlab.rutgers.edu>
  7. *
  8. * All rights reserved.
  9. *
  10. * Redistribution and use in source and binary forms, with or without
  11. * modification, are permitted provided that the following conditions
  12. * are met:
  13. * 1. Redistributions of source code must retain the above copyright
  14. * notice, this list of conditions and the following disclaimer,
  15. * without modification.
  16. * 2. Redistributions in binary form must reproduce at minimum a disclaimer
  17. * similar to the "NO WARRANTY" disclaimer below ("Disclaimer") and any
  18. * redistribution must be conditioned upon including a substantially
  19. * similar Disclaimer requirement for further binary redistribution.
  20. * 3. Neither the names of the above-listed copyright holders nor the names
  21. * of any contributors may be used to endorse or promote products derived
  22. * from this software without specific prior written permission.
  23. *
  24. * Alternatively, this software may be distributed under the terms of the
  25. * GNU General Public License ("GPL") version 2 as published by the Free
  26. * Software Foundation.
  27. *
  28. * NO WARRANTY
  29. * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS
  30. * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT
  31. * LIMITED TO, THE IMPLIED WARRANTIES OF NONINFRINGEMENT, MERCHANTIBILITY
  32. * AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL
  33. * THE COPYRIGHT HOLDERS OR CONTRIBUTORS BE LIABLE FOR SPECIAL, EXEMPLARY,
  34. * OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
  35. * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
  36. * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER
  37. * IN CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
  38. * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF
  39. * THE POSSIBILITY OF SUCH DAMAGES.
  40. *
  41. */
  42. #include <linux/module.h>
  43. #include <linux/delay.h>
  44. #include <linux/hardirq.h>
  45. #include <linux/if.h>
  46. #include <linux/io.h>
  47. #include <linux/netdevice.h>
  48. #include <linux/cache.h>
  49. #include <linux/pci.h>
  50. #include <linux/ethtool.h>
  51. #include <linux/uaccess.h>
  52. #include <net/ieee80211_radiotap.h>
  53. #include <asm/unaligned.h>
  54. #include "base.h"
  55. #include "reg.h"
  56. #include "debug.h"
  57. static int ath5k_calinterval = 10; /* Calibrate PHY every 10 secs (TODO: Fixme) */
  58. /******************\
  59. * Internal defines *
  60. \******************/
  61. /* Module info */
  62. MODULE_AUTHOR("Jiri Slaby");
  63. MODULE_AUTHOR("Nick Kossifidis");
  64. MODULE_DESCRIPTION("Support for 5xxx series of Atheros 802.11 wireless LAN cards.");
  65. MODULE_SUPPORTED_DEVICE("Atheros 5xxx WLAN cards");
  66. MODULE_LICENSE("Dual BSD/GPL");
  67. MODULE_VERSION("0.6.0 (EXPERIMENTAL)");
  68. /* Known PCI ids */
  69. static struct pci_device_id ath5k_pci_id_table[] __devinitdata = {
  70. { PCI_VDEVICE(ATHEROS, 0x0207), .driver_data = AR5K_AR5210 }, /* 5210 early */
  71. { PCI_VDEVICE(ATHEROS, 0x0007), .driver_data = AR5K_AR5210 }, /* 5210 */
  72. { PCI_VDEVICE(ATHEROS, 0x0011), .driver_data = AR5K_AR5211 }, /* 5311 - this is on AHB bus !*/
  73. { PCI_VDEVICE(ATHEROS, 0x0012), .driver_data = AR5K_AR5211 }, /* 5211 */
  74. { PCI_VDEVICE(ATHEROS, 0x0013), .driver_data = AR5K_AR5212 }, /* 5212 */
  75. { PCI_VDEVICE(3COM_2, 0x0013), .driver_data = AR5K_AR5212 }, /* 3com 5212 */
  76. { PCI_VDEVICE(3COM, 0x0013), .driver_data = AR5K_AR5212 }, /* 3com 3CRDAG675 5212 */
  77. { PCI_VDEVICE(ATHEROS, 0x1014), .driver_data = AR5K_AR5212 }, /* IBM minipci 5212 */
  78. { PCI_VDEVICE(ATHEROS, 0x0014), .driver_data = AR5K_AR5212 }, /* 5212 combatible */
  79. { PCI_VDEVICE(ATHEROS, 0x0015), .driver_data = AR5K_AR5212 }, /* 5212 combatible */
  80. { PCI_VDEVICE(ATHEROS, 0x0016), .driver_data = AR5K_AR5212 }, /* 5212 combatible */
  81. { PCI_VDEVICE(ATHEROS, 0x0017), .driver_data = AR5K_AR5212 }, /* 5212 combatible */
  82. { PCI_VDEVICE(ATHEROS, 0x0018), .driver_data = AR5K_AR5212 }, /* 5212 combatible */
  83. { PCI_VDEVICE(ATHEROS, 0x0019), .driver_data = AR5K_AR5212 }, /* 5212 combatible */
  84. { PCI_VDEVICE(ATHEROS, 0x001a), .driver_data = AR5K_AR5212 }, /* 2413 Griffin-lite */
  85. { PCI_VDEVICE(ATHEROS, 0x001b), .driver_data = AR5K_AR5212 }, /* 5413 Eagle */
  86. { PCI_VDEVICE(ATHEROS, 0x001c), .driver_data = AR5K_AR5212 }, /* PCI-E cards */
  87. { PCI_VDEVICE(ATHEROS, 0x001d), .driver_data = AR5K_AR5212 }, /* 2417 Nala */
  88. { 0 }
  89. };
  90. MODULE_DEVICE_TABLE(pci, ath5k_pci_id_table);
  91. /* Known SREVs */
  92. static struct ath5k_srev_name srev_names[] = {
  93. { "5210", AR5K_VERSION_MAC, AR5K_SREV_AR5210 },
  94. { "5311", AR5K_VERSION_MAC, AR5K_SREV_AR5311 },
  95. { "5311A", AR5K_VERSION_MAC, AR5K_SREV_AR5311A },
  96. { "5311B", AR5K_VERSION_MAC, AR5K_SREV_AR5311B },
  97. { "5211", AR5K_VERSION_MAC, AR5K_SREV_AR5211 },
  98. { "5212", AR5K_VERSION_MAC, AR5K_SREV_AR5212 },
  99. { "5213", AR5K_VERSION_MAC, AR5K_SREV_AR5213 },
  100. { "5213A", AR5K_VERSION_MAC, AR5K_SREV_AR5213A },
  101. { "2413", AR5K_VERSION_MAC, AR5K_SREV_AR2413 },
  102. { "2414", AR5K_VERSION_MAC, AR5K_SREV_AR2414 },
  103. { "5424", AR5K_VERSION_MAC, AR5K_SREV_AR5424 },
  104. { "5413", AR5K_VERSION_MAC, AR5K_SREV_AR5413 },
  105. { "5414", AR5K_VERSION_MAC, AR5K_SREV_AR5414 },
  106. { "2415", AR5K_VERSION_MAC, AR5K_SREV_AR2415 },
  107. { "5416", AR5K_VERSION_MAC, AR5K_SREV_AR5416 },
  108. { "5418", AR5K_VERSION_MAC, AR5K_SREV_AR5418 },
  109. { "2425", AR5K_VERSION_MAC, AR5K_SREV_AR2425 },
  110. { "2417", AR5K_VERSION_MAC, AR5K_SREV_AR2417 },
  111. { "xxxxx", AR5K_VERSION_MAC, AR5K_SREV_UNKNOWN },
  112. { "5110", AR5K_VERSION_RAD, AR5K_SREV_RAD_5110 },
  113. { "5111", AR5K_VERSION_RAD, AR5K_SREV_RAD_5111 },
  114. { "5111A", AR5K_VERSION_RAD, AR5K_SREV_RAD_5111A },
  115. { "2111", AR5K_VERSION_RAD, AR5K_SREV_RAD_2111 },
  116. { "5112", AR5K_VERSION_RAD, AR5K_SREV_RAD_5112 },
  117. { "5112A", AR5K_VERSION_RAD, AR5K_SREV_RAD_5112A },
  118. { "5112B", AR5K_VERSION_RAD, AR5K_SREV_RAD_5112B },
  119. { "2112", AR5K_VERSION_RAD, AR5K_SREV_RAD_2112 },
  120. { "2112A", AR5K_VERSION_RAD, AR5K_SREV_RAD_2112A },
  121. { "2112B", AR5K_VERSION_RAD, AR5K_SREV_RAD_2112B },
  122. { "2413", AR5K_VERSION_RAD, AR5K_SREV_RAD_2413 },
  123. { "5413", AR5K_VERSION_RAD, AR5K_SREV_RAD_5413 },
  124. { "2316", AR5K_VERSION_RAD, AR5K_SREV_RAD_2316 },
  125. { "2317", AR5K_VERSION_RAD, AR5K_SREV_RAD_2317 },
  126. { "5424", AR5K_VERSION_RAD, AR5K_SREV_RAD_5424 },
  127. { "5133", AR5K_VERSION_RAD, AR5K_SREV_RAD_5133 },
  128. { "xxxxx", AR5K_VERSION_RAD, AR5K_SREV_UNKNOWN },
  129. };
  130. static struct ieee80211_rate ath5k_rates[] = {
  131. { .bitrate = 10,
  132. .hw_value = ATH5K_RATE_CODE_1M, },
  133. { .bitrate = 20,
  134. .hw_value = ATH5K_RATE_CODE_2M,
  135. .hw_value_short = ATH5K_RATE_CODE_2M | AR5K_SET_SHORT_PREAMBLE,
  136. .flags = IEEE80211_RATE_SHORT_PREAMBLE },
  137. { .bitrate = 55,
  138. .hw_value = ATH5K_RATE_CODE_5_5M,
  139. .hw_value_short = ATH5K_RATE_CODE_5_5M | AR5K_SET_SHORT_PREAMBLE,
  140. .flags = IEEE80211_RATE_SHORT_PREAMBLE },
  141. { .bitrate = 110,
  142. .hw_value = ATH5K_RATE_CODE_11M,
  143. .hw_value_short = ATH5K_RATE_CODE_11M | AR5K_SET_SHORT_PREAMBLE,
  144. .flags = IEEE80211_RATE_SHORT_PREAMBLE },
  145. { .bitrate = 60,
  146. .hw_value = ATH5K_RATE_CODE_6M,
  147. .flags = 0 },
  148. { .bitrate = 90,
  149. .hw_value = ATH5K_RATE_CODE_9M,
  150. .flags = 0 },
  151. { .bitrate = 120,
  152. .hw_value = ATH5K_RATE_CODE_12M,
  153. .flags = 0 },
  154. { .bitrate = 180,
  155. .hw_value = ATH5K_RATE_CODE_18M,
  156. .flags = 0 },
  157. { .bitrate = 240,
  158. .hw_value = ATH5K_RATE_CODE_24M,
  159. .flags = 0 },
  160. { .bitrate = 360,
  161. .hw_value = ATH5K_RATE_CODE_36M,
  162. .flags = 0 },
  163. { .bitrate = 480,
  164. .hw_value = ATH5K_RATE_CODE_48M,
  165. .flags = 0 },
  166. { .bitrate = 540,
  167. .hw_value = ATH5K_RATE_CODE_54M,
  168. .flags = 0 },
  169. /* XR missing */
  170. };
  171. /*
  172. * Prototypes - PCI stack related functions
  173. */
  174. static int __devinit ath5k_pci_probe(struct pci_dev *pdev,
  175. const struct pci_device_id *id);
  176. static void __devexit ath5k_pci_remove(struct pci_dev *pdev);
  177. #ifdef CONFIG_PM
  178. static int ath5k_pci_suspend(struct pci_dev *pdev,
  179. pm_message_t state);
  180. static int ath5k_pci_resume(struct pci_dev *pdev);
  181. #else
  182. #define ath5k_pci_suspend NULL
  183. #define ath5k_pci_resume NULL
  184. #endif /* CONFIG_PM */
  185. static struct pci_driver ath5k_pci_driver = {
  186. .name = "ath5k_pci",
  187. .id_table = ath5k_pci_id_table,
  188. .probe = ath5k_pci_probe,
  189. .remove = __devexit_p(ath5k_pci_remove),
  190. .suspend = ath5k_pci_suspend,
  191. .resume = ath5k_pci_resume,
  192. };
  193. /*
  194. * Prototypes - MAC 802.11 stack related functions
  195. */
  196. static int ath5k_tx(struct ieee80211_hw *hw, struct sk_buff *skb);
  197. static int ath5k_reset(struct ath5k_softc *sc, bool stop, bool change_channel);
  198. static int ath5k_reset_wake(struct ath5k_softc *sc);
  199. static int ath5k_start(struct ieee80211_hw *hw);
  200. static void ath5k_stop(struct ieee80211_hw *hw);
  201. static int ath5k_add_interface(struct ieee80211_hw *hw,
  202. struct ieee80211_if_init_conf *conf);
  203. static void ath5k_remove_interface(struct ieee80211_hw *hw,
  204. struct ieee80211_if_init_conf *conf);
  205. static int ath5k_config(struct ieee80211_hw *hw, u32 changed);
  206. static int ath5k_config_interface(struct ieee80211_hw *hw,
  207. struct ieee80211_vif *vif,
  208. struct ieee80211_if_conf *conf);
  209. static void ath5k_configure_filter(struct ieee80211_hw *hw,
  210. unsigned int changed_flags,
  211. unsigned int *new_flags,
  212. int mc_count, struct dev_mc_list *mclist);
  213. static int ath5k_set_key(struct ieee80211_hw *hw,
  214. enum set_key_cmd cmd,
  215. const u8 *local_addr, const u8 *addr,
  216. struct ieee80211_key_conf *key);
  217. static int ath5k_get_stats(struct ieee80211_hw *hw,
  218. struct ieee80211_low_level_stats *stats);
  219. static int ath5k_get_tx_stats(struct ieee80211_hw *hw,
  220. struct ieee80211_tx_queue_stats *stats);
  221. static u64 ath5k_get_tsf(struct ieee80211_hw *hw);
  222. static void ath5k_reset_tsf(struct ieee80211_hw *hw);
  223. static int ath5k_beacon_update(struct ath5k_softc *sc, struct sk_buff *skb);
  224. static struct ieee80211_ops ath5k_hw_ops = {
  225. .tx = ath5k_tx,
  226. .start = ath5k_start,
  227. .stop = ath5k_stop,
  228. .add_interface = ath5k_add_interface,
  229. .remove_interface = ath5k_remove_interface,
  230. .config = ath5k_config,
  231. .config_interface = ath5k_config_interface,
  232. .configure_filter = ath5k_configure_filter,
  233. .set_key = ath5k_set_key,
  234. .get_stats = ath5k_get_stats,
  235. .conf_tx = NULL,
  236. .get_tx_stats = ath5k_get_tx_stats,
  237. .get_tsf = ath5k_get_tsf,
  238. .reset_tsf = ath5k_reset_tsf,
  239. };
  240. /*
  241. * Prototypes - Internal functions
  242. */
  243. /* Attach detach */
  244. static int ath5k_attach(struct pci_dev *pdev,
  245. struct ieee80211_hw *hw);
  246. static void ath5k_detach(struct pci_dev *pdev,
  247. struct ieee80211_hw *hw);
  248. /* Channel/mode setup */
  249. static inline short ath5k_ieee2mhz(short chan);
  250. static unsigned int ath5k_copy_channels(struct ath5k_hw *ah,
  251. struct ieee80211_channel *channels,
  252. unsigned int mode,
  253. unsigned int max);
  254. static int ath5k_setup_bands(struct ieee80211_hw *hw);
  255. static int ath5k_chan_set(struct ath5k_softc *sc,
  256. struct ieee80211_channel *chan);
  257. static void ath5k_setcurmode(struct ath5k_softc *sc,
  258. unsigned int mode);
  259. static void ath5k_mode_setup(struct ath5k_softc *sc);
  260. /* Descriptor setup */
  261. static int ath5k_desc_alloc(struct ath5k_softc *sc,
  262. struct pci_dev *pdev);
  263. static void ath5k_desc_free(struct ath5k_softc *sc,
  264. struct pci_dev *pdev);
  265. /* Buffers setup */
  266. static int ath5k_rxbuf_setup(struct ath5k_softc *sc,
  267. struct ath5k_buf *bf);
  268. static int ath5k_txbuf_setup(struct ath5k_softc *sc,
  269. struct ath5k_buf *bf);
  270. static inline void ath5k_txbuf_free(struct ath5k_softc *sc,
  271. struct ath5k_buf *bf)
  272. {
  273. BUG_ON(!bf);
  274. if (!bf->skb)
  275. return;
  276. pci_unmap_single(sc->pdev, bf->skbaddr, bf->skb->len,
  277. PCI_DMA_TODEVICE);
  278. dev_kfree_skb_any(bf->skb);
  279. bf->skb = NULL;
  280. }
  281. /* Queues setup */
  282. static struct ath5k_txq *ath5k_txq_setup(struct ath5k_softc *sc,
  283. int qtype, int subtype);
  284. static int ath5k_beaconq_setup(struct ath5k_hw *ah);
  285. static int ath5k_beaconq_config(struct ath5k_softc *sc);
  286. static void ath5k_txq_drainq(struct ath5k_softc *sc,
  287. struct ath5k_txq *txq);
  288. static void ath5k_txq_cleanup(struct ath5k_softc *sc);
  289. static void ath5k_txq_release(struct ath5k_softc *sc);
  290. /* Rx handling */
  291. static int ath5k_rx_start(struct ath5k_softc *sc);
  292. static void ath5k_rx_stop(struct ath5k_softc *sc);
  293. static unsigned int ath5k_rx_decrypted(struct ath5k_softc *sc,
  294. struct ath5k_desc *ds,
  295. struct sk_buff *skb,
  296. struct ath5k_rx_status *rs);
  297. static void ath5k_tasklet_rx(unsigned long data);
  298. /* Tx handling */
  299. static void ath5k_tx_processq(struct ath5k_softc *sc,
  300. struct ath5k_txq *txq);
  301. static void ath5k_tasklet_tx(unsigned long data);
  302. /* Beacon handling */
  303. static int ath5k_beacon_setup(struct ath5k_softc *sc,
  304. struct ath5k_buf *bf);
  305. static void ath5k_beacon_send(struct ath5k_softc *sc);
  306. static void ath5k_beacon_config(struct ath5k_softc *sc);
  307. static void ath5k_beacon_update_timers(struct ath5k_softc *sc, u64 bc_tsf);
  308. static inline u64 ath5k_extend_tsf(struct ath5k_hw *ah, u32 rstamp)
  309. {
  310. u64 tsf = ath5k_hw_get_tsf64(ah);
  311. if ((tsf & 0x7fff) < rstamp)
  312. tsf -= 0x8000;
  313. return (tsf & ~0x7fff) | rstamp;
  314. }
  315. /* Interrupt handling */
  316. static int ath5k_init(struct ath5k_softc *sc, bool is_resume);
  317. static int ath5k_stop_locked(struct ath5k_softc *sc);
  318. static int ath5k_stop_hw(struct ath5k_softc *sc, bool is_suspend);
  319. static irqreturn_t ath5k_intr(int irq, void *dev_id);
  320. static void ath5k_tasklet_reset(unsigned long data);
  321. static void ath5k_calibrate(unsigned long data);
  322. /* LED functions */
  323. static int ath5k_init_leds(struct ath5k_softc *sc);
  324. static void ath5k_led_enable(struct ath5k_softc *sc);
  325. static void ath5k_led_off(struct ath5k_softc *sc);
  326. static void ath5k_unregister_leds(struct ath5k_softc *sc);
  327. /*
  328. * Module init/exit functions
  329. */
  330. static int __init
  331. init_ath5k_pci(void)
  332. {
  333. int ret;
  334. ath5k_debug_init();
  335. ret = pci_register_driver(&ath5k_pci_driver);
  336. if (ret) {
  337. printk(KERN_ERR "ath5k_pci: can't register pci driver\n");
  338. return ret;
  339. }
  340. return 0;
  341. }
  342. static void __exit
  343. exit_ath5k_pci(void)
  344. {
  345. pci_unregister_driver(&ath5k_pci_driver);
  346. ath5k_debug_finish();
  347. }
  348. module_init(init_ath5k_pci);
  349. module_exit(exit_ath5k_pci);
  350. /********************\
  351. * PCI Initialization *
  352. \********************/
  353. static const char *
  354. ath5k_chip_name(enum ath5k_srev_type type, u_int16_t val)
  355. {
  356. const char *name = "xxxxx";
  357. unsigned int i;
  358. for (i = 0; i < ARRAY_SIZE(srev_names); i++) {
  359. if (srev_names[i].sr_type != type)
  360. continue;
  361. if ((val & 0xf0) == srev_names[i].sr_val)
  362. name = srev_names[i].sr_name;
  363. if ((val & 0xff) == srev_names[i].sr_val) {
  364. name = srev_names[i].sr_name;
  365. break;
  366. }
  367. }
  368. return name;
  369. }
  370. static int __devinit
  371. ath5k_pci_probe(struct pci_dev *pdev,
  372. const struct pci_device_id *id)
  373. {
  374. void __iomem *mem;
  375. struct ath5k_softc *sc;
  376. struct ieee80211_hw *hw;
  377. int ret;
  378. u8 csz;
  379. ret = pci_enable_device(pdev);
  380. if (ret) {
  381. dev_err(&pdev->dev, "can't enable device\n");
  382. goto err;
  383. }
  384. /* XXX 32-bit addressing only */
  385. ret = pci_set_dma_mask(pdev, DMA_32BIT_MASK);
  386. if (ret) {
  387. dev_err(&pdev->dev, "32-bit DMA not available\n");
  388. goto err_dis;
  389. }
  390. /*
  391. * Cache line size is used to size and align various
  392. * structures used to communicate with the hardware.
  393. */
  394. pci_read_config_byte(pdev, PCI_CACHE_LINE_SIZE, &csz);
  395. if (csz == 0) {
  396. /*
  397. * Linux 2.4.18 (at least) writes the cache line size
  398. * register as a 16-bit wide register which is wrong.
  399. * We must have this setup properly for rx buffer
  400. * DMA to work so force a reasonable value here if it
  401. * comes up zero.
  402. */
  403. csz = L1_CACHE_BYTES / sizeof(u32);
  404. pci_write_config_byte(pdev, PCI_CACHE_LINE_SIZE, csz);
  405. }
  406. /*
  407. * The default setting of latency timer yields poor results,
  408. * set it to the value used by other systems. It may be worth
  409. * tweaking this setting more.
  410. */
  411. pci_write_config_byte(pdev, PCI_LATENCY_TIMER, 0xa8);
  412. /* Enable bus mastering */
  413. pci_set_master(pdev);
  414. /*
  415. * Disable the RETRY_TIMEOUT register (0x41) to keep
  416. * PCI Tx retries from interfering with C3 CPU state.
  417. */
  418. pci_write_config_byte(pdev, 0x41, 0);
  419. ret = pci_request_region(pdev, 0, "ath5k");
  420. if (ret) {
  421. dev_err(&pdev->dev, "cannot reserve PCI memory region\n");
  422. goto err_dis;
  423. }
  424. mem = pci_iomap(pdev, 0, 0);
  425. if (!mem) {
  426. dev_err(&pdev->dev, "cannot remap PCI memory region\n") ;
  427. ret = -EIO;
  428. goto err_reg;
  429. }
  430. /*
  431. * Allocate hw (mac80211 main struct)
  432. * and hw->priv (driver private data)
  433. */
  434. hw = ieee80211_alloc_hw(sizeof(*sc), &ath5k_hw_ops);
  435. if (hw == NULL) {
  436. dev_err(&pdev->dev, "cannot allocate ieee80211_hw\n");
  437. ret = -ENOMEM;
  438. goto err_map;
  439. }
  440. dev_info(&pdev->dev, "registered as '%s'\n", wiphy_name(hw->wiphy));
  441. /* Initialize driver private data */
  442. SET_IEEE80211_DEV(hw, &pdev->dev);
  443. hw->flags = IEEE80211_HW_RX_INCLUDES_FCS |
  444. IEEE80211_HW_SIGNAL_DBM |
  445. IEEE80211_HW_NOISE_DBM;
  446. hw->wiphy->interface_modes =
  447. BIT(NL80211_IFTYPE_STATION) |
  448. BIT(NL80211_IFTYPE_ADHOC) |
  449. BIT(NL80211_IFTYPE_MESH_POINT);
  450. hw->extra_tx_headroom = 2;
  451. hw->channel_change_time = 5000;
  452. sc = hw->priv;
  453. sc->hw = hw;
  454. sc->pdev = pdev;
  455. ath5k_debug_init_device(sc);
  456. /*
  457. * Mark the device as detached to avoid processing
  458. * interrupts until setup is complete.
  459. */
  460. __set_bit(ATH_STAT_INVALID, sc->status);
  461. sc->iobase = mem; /* So we can unmap it on detach */
  462. sc->cachelsz = csz * sizeof(u32); /* convert to bytes */
  463. sc->opmode = NL80211_IFTYPE_STATION;
  464. mutex_init(&sc->lock);
  465. spin_lock_init(&sc->rxbuflock);
  466. spin_lock_init(&sc->txbuflock);
  467. spin_lock_init(&sc->block);
  468. /* Set private data */
  469. pci_set_drvdata(pdev, hw);
  470. /* Setup interrupt handler */
  471. ret = request_irq(pdev->irq, ath5k_intr, IRQF_SHARED, "ath", sc);
  472. if (ret) {
  473. ATH5K_ERR(sc, "request_irq failed\n");
  474. goto err_free;
  475. }
  476. /* Initialize device */
  477. sc->ah = ath5k_hw_attach(sc, id->driver_data);
  478. if (IS_ERR(sc->ah)) {
  479. ret = PTR_ERR(sc->ah);
  480. goto err_irq;
  481. }
  482. /* set up multi-rate retry capabilities */
  483. if (sc->ah->ah_version == AR5K_AR5212) {
  484. hw->max_altrates = 3;
  485. hw->max_altrate_tries = 11;
  486. }
  487. /* Finish private driver data initialization */
  488. ret = ath5k_attach(pdev, hw);
  489. if (ret)
  490. goto err_ah;
  491. ATH5K_INFO(sc, "Atheros AR%s chip found (MAC: 0x%x, PHY: 0x%x)\n",
  492. ath5k_chip_name(AR5K_VERSION_MAC, sc->ah->ah_mac_srev),
  493. sc->ah->ah_mac_srev,
  494. sc->ah->ah_phy_revision);
  495. if (!sc->ah->ah_single_chip) {
  496. /* Single chip radio (!RF5111) */
  497. if (sc->ah->ah_radio_5ghz_revision &&
  498. !sc->ah->ah_radio_2ghz_revision) {
  499. /* No 5GHz support -> report 2GHz radio */
  500. if (!test_bit(AR5K_MODE_11A,
  501. sc->ah->ah_capabilities.cap_mode)) {
  502. ATH5K_INFO(sc, "RF%s 2GHz radio found (0x%x)\n",
  503. ath5k_chip_name(AR5K_VERSION_RAD,
  504. sc->ah->ah_radio_5ghz_revision),
  505. sc->ah->ah_radio_5ghz_revision);
  506. /* No 2GHz support (5110 and some
  507. * 5Ghz only cards) -> report 5Ghz radio */
  508. } else if (!test_bit(AR5K_MODE_11B,
  509. sc->ah->ah_capabilities.cap_mode)) {
  510. ATH5K_INFO(sc, "RF%s 5GHz radio found (0x%x)\n",
  511. ath5k_chip_name(AR5K_VERSION_RAD,
  512. sc->ah->ah_radio_5ghz_revision),
  513. sc->ah->ah_radio_5ghz_revision);
  514. /* Multiband radio */
  515. } else {
  516. ATH5K_INFO(sc, "RF%s multiband radio found"
  517. " (0x%x)\n",
  518. ath5k_chip_name(AR5K_VERSION_RAD,
  519. sc->ah->ah_radio_5ghz_revision),
  520. sc->ah->ah_radio_5ghz_revision);
  521. }
  522. }
  523. /* Multi chip radio (RF5111 - RF2111) ->
  524. * report both 2GHz/5GHz radios */
  525. else if (sc->ah->ah_radio_5ghz_revision &&
  526. sc->ah->ah_radio_2ghz_revision){
  527. ATH5K_INFO(sc, "RF%s 5GHz radio found (0x%x)\n",
  528. ath5k_chip_name(AR5K_VERSION_RAD,
  529. sc->ah->ah_radio_5ghz_revision),
  530. sc->ah->ah_radio_5ghz_revision);
  531. ATH5K_INFO(sc, "RF%s 2GHz radio found (0x%x)\n",
  532. ath5k_chip_name(AR5K_VERSION_RAD,
  533. sc->ah->ah_radio_2ghz_revision),
  534. sc->ah->ah_radio_2ghz_revision);
  535. }
  536. }
  537. /* ready to process interrupts */
  538. __clear_bit(ATH_STAT_INVALID, sc->status);
  539. return 0;
  540. err_ah:
  541. ath5k_hw_detach(sc->ah);
  542. err_irq:
  543. free_irq(pdev->irq, sc);
  544. err_free:
  545. ieee80211_free_hw(hw);
  546. err_map:
  547. pci_iounmap(pdev, mem);
  548. err_reg:
  549. pci_release_region(pdev, 0);
  550. err_dis:
  551. pci_disable_device(pdev);
  552. err:
  553. return ret;
  554. }
  555. static void __devexit
  556. ath5k_pci_remove(struct pci_dev *pdev)
  557. {
  558. struct ieee80211_hw *hw = pci_get_drvdata(pdev);
  559. struct ath5k_softc *sc = hw->priv;
  560. ath5k_debug_finish_device(sc);
  561. ath5k_detach(pdev, hw);
  562. ath5k_hw_detach(sc->ah);
  563. free_irq(pdev->irq, sc);
  564. pci_iounmap(pdev, sc->iobase);
  565. pci_release_region(pdev, 0);
  566. pci_disable_device(pdev);
  567. ieee80211_free_hw(hw);
  568. }
  569. #ifdef CONFIG_PM
  570. static int
  571. ath5k_pci_suspend(struct pci_dev *pdev, pm_message_t state)
  572. {
  573. struct ieee80211_hw *hw = pci_get_drvdata(pdev);
  574. struct ath5k_softc *sc = hw->priv;
  575. ath5k_led_off(sc);
  576. ath5k_stop_hw(sc, true);
  577. free_irq(pdev->irq, sc);
  578. pci_save_state(pdev);
  579. pci_disable_device(pdev);
  580. pci_set_power_state(pdev, PCI_D3hot);
  581. return 0;
  582. }
  583. static int
  584. ath5k_pci_resume(struct pci_dev *pdev)
  585. {
  586. struct ieee80211_hw *hw = pci_get_drvdata(pdev);
  587. struct ath5k_softc *sc = hw->priv;
  588. int err;
  589. pci_restore_state(pdev);
  590. err = pci_enable_device(pdev);
  591. if (err)
  592. return err;
  593. /*
  594. * Suspend/Resume resets the PCI configuration space, so we have to
  595. * re-disable the RETRY_TIMEOUT register (0x41) to keep
  596. * PCI Tx retries from interfering with C3 CPU state
  597. */
  598. pci_write_config_byte(pdev, 0x41, 0);
  599. err = request_irq(pdev->irq, ath5k_intr, IRQF_SHARED, "ath", sc);
  600. if (err) {
  601. ATH5K_ERR(sc, "request_irq failed\n");
  602. goto err_no_irq;
  603. }
  604. err = ath5k_init(sc, true);
  605. if (err)
  606. goto err_irq;
  607. ath5k_led_enable(sc);
  608. return 0;
  609. err_irq:
  610. free_irq(pdev->irq, sc);
  611. err_no_irq:
  612. pci_disable_device(pdev);
  613. return err;
  614. }
  615. #endif /* CONFIG_PM */
  616. /***********************\
  617. * Driver Initialization *
  618. \***********************/
  619. static int
  620. ath5k_attach(struct pci_dev *pdev, struct ieee80211_hw *hw)
  621. {
  622. struct ath5k_softc *sc = hw->priv;
  623. struct ath5k_hw *ah = sc->ah;
  624. u8 mac[ETH_ALEN];
  625. int ret;
  626. ATH5K_DBG(sc, ATH5K_DEBUG_ANY, "devid 0x%x\n", pdev->device);
  627. /*
  628. * Check if the MAC has multi-rate retry support.
  629. * We do this by trying to setup a fake extended
  630. * descriptor. MAC's that don't have support will
  631. * return false w/o doing anything. MAC's that do
  632. * support it will return true w/o doing anything.
  633. */
  634. ret = ah->ah_setup_mrr_tx_desc(ah, NULL, 0, 0, 0, 0, 0, 0);
  635. if (ret < 0)
  636. goto err;
  637. if (ret > 0)
  638. __set_bit(ATH_STAT_MRRETRY, sc->status);
  639. /*
  640. * Collect the channel list. The 802.11 layer
  641. * is resposible for filtering this list based
  642. * on settings like the phy mode and regulatory
  643. * domain restrictions.
  644. */
  645. ret = ath5k_setup_bands(hw);
  646. if (ret) {
  647. ATH5K_ERR(sc, "can't get channels\n");
  648. goto err;
  649. }
  650. /* NB: setup here so ath5k_rate_update is happy */
  651. if (test_bit(AR5K_MODE_11A, ah->ah_modes))
  652. ath5k_setcurmode(sc, AR5K_MODE_11A);
  653. else
  654. ath5k_setcurmode(sc, AR5K_MODE_11B);
  655. /*
  656. * Allocate tx+rx descriptors and populate the lists.
  657. */
  658. ret = ath5k_desc_alloc(sc, pdev);
  659. if (ret) {
  660. ATH5K_ERR(sc, "can't allocate descriptors\n");
  661. goto err;
  662. }
  663. /*
  664. * Allocate hardware transmit queues: one queue for
  665. * beacon frames and one data queue for each QoS
  666. * priority. Note that hw functions handle reseting
  667. * these queues at the needed time.
  668. */
  669. ret = ath5k_beaconq_setup(ah);
  670. if (ret < 0) {
  671. ATH5K_ERR(sc, "can't setup a beacon xmit queue\n");
  672. goto err_desc;
  673. }
  674. sc->bhalq = ret;
  675. sc->txq = ath5k_txq_setup(sc, AR5K_TX_QUEUE_DATA, AR5K_WME_AC_BK);
  676. if (IS_ERR(sc->txq)) {
  677. ATH5K_ERR(sc, "can't setup xmit queue\n");
  678. ret = PTR_ERR(sc->txq);
  679. goto err_bhal;
  680. }
  681. tasklet_init(&sc->rxtq, ath5k_tasklet_rx, (unsigned long)sc);
  682. tasklet_init(&sc->txtq, ath5k_tasklet_tx, (unsigned long)sc);
  683. tasklet_init(&sc->restq, ath5k_tasklet_reset, (unsigned long)sc);
  684. setup_timer(&sc->calib_tim, ath5k_calibrate, (unsigned long)sc);
  685. ath5k_hw_get_lladdr(ah, mac);
  686. SET_IEEE80211_PERM_ADDR(hw, mac);
  687. /* All MAC address bits matter for ACKs */
  688. memset(sc->bssidmask, 0xff, ETH_ALEN);
  689. ath5k_hw_set_bssid_mask(sc->ah, sc->bssidmask);
  690. ret = ieee80211_register_hw(hw);
  691. if (ret) {
  692. ATH5K_ERR(sc, "can't register ieee80211 hw\n");
  693. goto err_queues;
  694. }
  695. ath5k_init_leds(sc);
  696. return 0;
  697. err_queues:
  698. ath5k_txq_release(sc);
  699. err_bhal:
  700. ath5k_hw_release_tx_queue(ah, sc->bhalq);
  701. err_desc:
  702. ath5k_desc_free(sc, pdev);
  703. err:
  704. return ret;
  705. }
  706. static void
  707. ath5k_detach(struct pci_dev *pdev, struct ieee80211_hw *hw)
  708. {
  709. struct ath5k_softc *sc = hw->priv;
  710. /*
  711. * NB: the order of these is important:
  712. * o call the 802.11 layer before detaching ath5k_hw to
  713. * insure callbacks into the driver to delete global
  714. * key cache entries can be handled
  715. * o reclaim the tx queue data structures after calling
  716. * the 802.11 layer as we'll get called back to reclaim
  717. * node state and potentially want to use them
  718. * o to cleanup the tx queues the hal is called, so detach
  719. * it last
  720. * XXX: ??? detach ath5k_hw ???
  721. * Other than that, it's straightforward...
  722. */
  723. ieee80211_unregister_hw(hw);
  724. ath5k_desc_free(sc, pdev);
  725. ath5k_txq_release(sc);
  726. ath5k_hw_release_tx_queue(sc->ah, sc->bhalq);
  727. ath5k_unregister_leds(sc);
  728. /*
  729. * NB: can't reclaim these until after ieee80211_ifdetach
  730. * returns because we'll get called back to reclaim node
  731. * state and potentially want to use them.
  732. */
  733. }
  734. /********************\
  735. * Channel/mode setup *
  736. \********************/
  737. /*
  738. * Convert IEEE channel number to MHz frequency.
  739. */
  740. static inline short
  741. ath5k_ieee2mhz(short chan)
  742. {
  743. if (chan <= 14 || chan >= 27)
  744. return ieee80211chan2mhz(chan);
  745. else
  746. return 2212 + chan * 20;
  747. }
  748. static unsigned int
  749. ath5k_copy_channels(struct ath5k_hw *ah,
  750. struct ieee80211_channel *channels,
  751. unsigned int mode,
  752. unsigned int max)
  753. {
  754. unsigned int i, count, size, chfreq, freq, ch;
  755. if (!test_bit(mode, ah->ah_modes))
  756. return 0;
  757. switch (mode) {
  758. case AR5K_MODE_11A:
  759. case AR5K_MODE_11A_TURBO:
  760. /* 1..220, but 2GHz frequencies are filtered by check_channel */
  761. size = 220 ;
  762. chfreq = CHANNEL_5GHZ;
  763. break;
  764. case AR5K_MODE_11B:
  765. case AR5K_MODE_11G:
  766. case AR5K_MODE_11G_TURBO:
  767. size = 26;
  768. chfreq = CHANNEL_2GHZ;
  769. break;
  770. default:
  771. ATH5K_WARN(ah->ah_sc, "bad mode, not copying channels\n");
  772. return 0;
  773. }
  774. for (i = 0, count = 0; i < size && max > 0; i++) {
  775. ch = i + 1 ;
  776. freq = ath5k_ieee2mhz(ch);
  777. /* Check if channel is supported by the chipset */
  778. if (!ath5k_channel_ok(ah, freq, chfreq))
  779. continue;
  780. /* Write channel info and increment counter */
  781. channels[count].center_freq = freq;
  782. channels[count].band = (chfreq == CHANNEL_2GHZ) ?
  783. IEEE80211_BAND_2GHZ : IEEE80211_BAND_5GHZ;
  784. switch (mode) {
  785. case AR5K_MODE_11A:
  786. case AR5K_MODE_11G:
  787. channels[count].hw_value = chfreq | CHANNEL_OFDM;
  788. break;
  789. case AR5K_MODE_11A_TURBO:
  790. case AR5K_MODE_11G_TURBO:
  791. channels[count].hw_value = chfreq |
  792. CHANNEL_OFDM | CHANNEL_TURBO;
  793. break;
  794. case AR5K_MODE_11B:
  795. channels[count].hw_value = CHANNEL_B;
  796. }
  797. count++;
  798. max--;
  799. }
  800. return count;
  801. }
  802. static void
  803. ath5k_setup_rate_idx(struct ath5k_softc *sc, struct ieee80211_supported_band *b)
  804. {
  805. u8 i;
  806. for (i = 0; i < AR5K_MAX_RATES; i++)
  807. sc->rate_idx[b->band][i] = -1;
  808. for (i = 0; i < b->n_bitrates; i++) {
  809. sc->rate_idx[b->band][b->bitrates[i].hw_value] = i;
  810. if (b->bitrates[i].hw_value_short)
  811. sc->rate_idx[b->band][b->bitrates[i].hw_value_short] = i;
  812. }
  813. }
  814. static int
  815. ath5k_setup_bands(struct ieee80211_hw *hw)
  816. {
  817. struct ath5k_softc *sc = hw->priv;
  818. struct ath5k_hw *ah = sc->ah;
  819. struct ieee80211_supported_band *sband;
  820. int max_c, count_c = 0;
  821. int i;
  822. BUILD_BUG_ON(ARRAY_SIZE(sc->sbands) < IEEE80211_NUM_BANDS);
  823. max_c = ARRAY_SIZE(sc->channels);
  824. /* 2GHz band */
  825. sband = &sc->sbands[IEEE80211_BAND_2GHZ];
  826. sband->band = IEEE80211_BAND_2GHZ;
  827. sband->bitrates = &sc->rates[IEEE80211_BAND_2GHZ][0];
  828. if (test_bit(AR5K_MODE_11G, sc->ah->ah_capabilities.cap_mode)) {
  829. /* G mode */
  830. memcpy(sband->bitrates, &ath5k_rates[0],
  831. sizeof(struct ieee80211_rate) * 12);
  832. sband->n_bitrates = 12;
  833. sband->channels = sc->channels;
  834. sband->n_channels = ath5k_copy_channels(ah, sband->channels,
  835. AR5K_MODE_11G, max_c);
  836. hw->wiphy->bands[IEEE80211_BAND_2GHZ] = sband;
  837. count_c = sband->n_channels;
  838. max_c -= count_c;
  839. } else if (test_bit(AR5K_MODE_11B, sc->ah->ah_capabilities.cap_mode)) {
  840. /* B mode */
  841. memcpy(sband->bitrates, &ath5k_rates[0],
  842. sizeof(struct ieee80211_rate) * 4);
  843. sband->n_bitrates = 4;
  844. /* 5211 only supports B rates and uses 4bit rate codes
  845. * (e.g normally we have 0x1B for 1M, but on 5211 we have 0x0B)
  846. * fix them up here:
  847. */
  848. if (ah->ah_version == AR5K_AR5211) {
  849. for (i = 0; i < 4; i++) {
  850. sband->bitrates[i].hw_value =
  851. sband->bitrates[i].hw_value & 0xF;
  852. sband->bitrates[i].hw_value_short =
  853. sband->bitrates[i].hw_value_short & 0xF;
  854. }
  855. }
  856. sband->channels = sc->channels;
  857. sband->n_channels = ath5k_copy_channels(ah, sband->channels,
  858. AR5K_MODE_11B, max_c);
  859. hw->wiphy->bands[IEEE80211_BAND_2GHZ] = sband;
  860. count_c = sband->n_channels;
  861. max_c -= count_c;
  862. }
  863. ath5k_setup_rate_idx(sc, sband);
  864. /* 5GHz band, A mode */
  865. if (test_bit(AR5K_MODE_11A, sc->ah->ah_capabilities.cap_mode)) {
  866. sband = &sc->sbands[IEEE80211_BAND_5GHZ];
  867. sband->band = IEEE80211_BAND_5GHZ;
  868. sband->bitrates = &sc->rates[IEEE80211_BAND_5GHZ][0];
  869. memcpy(sband->bitrates, &ath5k_rates[4],
  870. sizeof(struct ieee80211_rate) * 8);
  871. sband->n_bitrates = 8;
  872. sband->channels = &sc->channels[count_c];
  873. sband->n_channels = ath5k_copy_channels(ah, sband->channels,
  874. AR5K_MODE_11A, max_c);
  875. hw->wiphy->bands[IEEE80211_BAND_5GHZ] = sband;
  876. }
  877. ath5k_setup_rate_idx(sc, sband);
  878. ath5k_debug_dump_bands(sc);
  879. return 0;
  880. }
  881. /*
  882. * Set/change channels. If the channel is really being changed,
  883. * it's done by reseting the chip. To accomplish this we must
  884. * first cleanup any pending DMA, then restart stuff after a la
  885. * ath5k_init.
  886. */
  887. static int
  888. ath5k_chan_set(struct ath5k_softc *sc, struct ieee80211_channel *chan)
  889. {
  890. ATH5K_DBG(sc, ATH5K_DEBUG_RESET, "(%u MHz) -> (%u MHz)\n",
  891. sc->curchan->center_freq, chan->center_freq);
  892. if (chan->center_freq != sc->curchan->center_freq ||
  893. chan->hw_value != sc->curchan->hw_value) {
  894. sc->curchan = chan;
  895. sc->curband = &sc->sbands[chan->band];
  896. /*
  897. * To switch channels clear any pending DMA operations;
  898. * wait long enough for the RX fifo to drain, reset the
  899. * hardware at the new frequency, and then re-enable
  900. * the relevant bits of the h/w.
  901. */
  902. return ath5k_reset(sc, true, true);
  903. }
  904. return 0;
  905. }
  906. static void
  907. ath5k_setcurmode(struct ath5k_softc *sc, unsigned int mode)
  908. {
  909. sc->curmode = mode;
  910. if (mode == AR5K_MODE_11A) {
  911. sc->curband = &sc->sbands[IEEE80211_BAND_5GHZ];
  912. } else {
  913. sc->curband = &sc->sbands[IEEE80211_BAND_2GHZ];
  914. }
  915. }
  916. static void
  917. ath5k_mode_setup(struct ath5k_softc *sc)
  918. {
  919. struct ath5k_hw *ah = sc->ah;
  920. u32 rfilt;
  921. /* configure rx filter */
  922. rfilt = sc->filter_flags;
  923. ath5k_hw_set_rx_filter(ah, rfilt);
  924. if (ath5k_hw_hasbssidmask(ah))
  925. ath5k_hw_set_bssid_mask(ah, sc->bssidmask);
  926. /* configure operational mode */
  927. ath5k_hw_set_opmode(ah);
  928. ath5k_hw_set_mcast_filter(ah, 0, 0);
  929. ATH5K_DBG(sc, ATH5K_DEBUG_MODE, "RX filter 0x%x\n", rfilt);
  930. }
  931. static inline int
  932. ath5k_hw_to_driver_rix(struct ath5k_softc *sc, int hw_rix)
  933. {
  934. WARN_ON(hw_rix < 0 || hw_rix > AR5K_MAX_RATES);
  935. return sc->rate_idx[sc->curband->band][hw_rix];
  936. }
  937. /***************\
  938. * Buffers setup *
  939. \***************/
  940. static int
  941. ath5k_rxbuf_setup(struct ath5k_softc *sc, struct ath5k_buf *bf)
  942. {
  943. struct ath5k_hw *ah = sc->ah;
  944. struct sk_buff *skb = bf->skb;
  945. struct ath5k_desc *ds;
  946. if (likely(skb == NULL)) {
  947. unsigned int off;
  948. /*
  949. * Allocate buffer with headroom_needed space for the
  950. * fake physical layer header at the start.
  951. */
  952. skb = dev_alloc_skb(sc->rxbufsize + sc->cachelsz - 1);
  953. if (unlikely(skb == NULL)) {
  954. ATH5K_ERR(sc, "can't alloc skbuff of size %u\n",
  955. sc->rxbufsize + sc->cachelsz - 1);
  956. return -ENOMEM;
  957. }
  958. /*
  959. * Cache-line-align. This is important (for the
  960. * 5210 at least) as not doing so causes bogus data
  961. * in rx'd frames.
  962. */
  963. off = ((unsigned long)skb->data) % sc->cachelsz;
  964. if (off != 0)
  965. skb_reserve(skb, sc->cachelsz - off);
  966. bf->skb = skb;
  967. bf->skbaddr = pci_map_single(sc->pdev,
  968. skb->data, sc->rxbufsize, PCI_DMA_FROMDEVICE);
  969. if (unlikely(pci_dma_mapping_error(sc->pdev, bf->skbaddr))) {
  970. ATH5K_ERR(sc, "%s: DMA mapping failed\n", __func__);
  971. dev_kfree_skb(skb);
  972. bf->skb = NULL;
  973. return -ENOMEM;
  974. }
  975. }
  976. /*
  977. * Setup descriptors. For receive we always terminate
  978. * the descriptor list with a self-linked entry so we'll
  979. * not get overrun under high load (as can happen with a
  980. * 5212 when ANI processing enables PHY error frames).
  981. *
  982. * To insure the last descriptor is self-linked we create
  983. * each descriptor as self-linked and add it to the end. As
  984. * each additional descriptor is added the previous self-linked
  985. * entry is ``fixed'' naturally. This should be safe even
  986. * if DMA is happening. When processing RX interrupts we
  987. * never remove/process the last, self-linked, entry on the
  988. * descriptor list. This insures the hardware always has
  989. * someplace to write a new frame.
  990. */
  991. ds = bf->desc;
  992. ds->ds_link = bf->daddr; /* link to self */
  993. ds->ds_data = bf->skbaddr;
  994. ah->ah_setup_rx_desc(ah, ds,
  995. skb_tailroom(skb), /* buffer size */
  996. 0);
  997. if (sc->rxlink != NULL)
  998. *sc->rxlink = bf->daddr;
  999. sc->rxlink = &ds->ds_link;
  1000. return 0;
  1001. }
  1002. static int
  1003. ath5k_txbuf_setup(struct ath5k_softc *sc, struct ath5k_buf *bf)
  1004. {
  1005. struct ath5k_hw *ah = sc->ah;
  1006. struct ath5k_txq *txq = sc->txq;
  1007. struct ath5k_desc *ds = bf->desc;
  1008. struct sk_buff *skb = bf->skb;
  1009. struct ieee80211_tx_info *info = IEEE80211_SKB_CB(skb);
  1010. unsigned int pktlen, flags, keyidx = AR5K_TXKEYIX_INVALID;
  1011. struct ieee80211_rate *rate;
  1012. unsigned int mrr_rate[3], mrr_tries[3];
  1013. int i, ret;
  1014. flags = AR5K_TXDESC_INTREQ | AR5K_TXDESC_CLRDMASK;
  1015. /* XXX endianness */
  1016. bf->skbaddr = pci_map_single(sc->pdev, skb->data, skb->len,
  1017. PCI_DMA_TODEVICE);
  1018. if (info->flags & IEEE80211_TX_CTL_NO_ACK)
  1019. flags |= AR5K_TXDESC_NOACK;
  1020. pktlen = skb->len;
  1021. if (info->control.hw_key) {
  1022. keyidx = info->control.hw_key->hw_key_idx;
  1023. pktlen += info->control.hw_key->icv_len;
  1024. }
  1025. ret = ah->ah_setup_tx_desc(ah, ds, pktlen,
  1026. ieee80211_get_hdrlen_from_skb(skb), AR5K_PKT_TYPE_NORMAL,
  1027. (sc->power_level * 2),
  1028. ieee80211_get_tx_rate(sc->hw, info)->hw_value,
  1029. info->control.retry_limit, keyidx, 0, flags, 0, 0);
  1030. if (ret)
  1031. goto err_unmap;
  1032. memset(mrr_rate, 0, sizeof(mrr_rate));
  1033. memset(mrr_tries, 0, sizeof(mrr_tries));
  1034. for (i = 0; i < 3; i++) {
  1035. rate = ieee80211_get_alt_retry_rate(sc->hw, info, i);
  1036. if (!rate)
  1037. break;
  1038. mrr_rate[i] = rate->hw_value;
  1039. mrr_tries[i] = info->control.retries[i].limit;
  1040. }
  1041. ah->ah_setup_mrr_tx_desc(ah, ds,
  1042. mrr_rate[0], mrr_tries[0],
  1043. mrr_rate[1], mrr_tries[1],
  1044. mrr_rate[2], mrr_tries[2]);
  1045. ds->ds_link = 0;
  1046. ds->ds_data = bf->skbaddr;
  1047. spin_lock_bh(&txq->lock);
  1048. list_add_tail(&bf->list, &txq->q);
  1049. sc->tx_stats[txq->qnum].len++;
  1050. if (txq->link == NULL) /* is this first packet? */
  1051. ath5k_hw_set_txdp(ah, txq->qnum, bf->daddr);
  1052. else /* no, so only link it */
  1053. *txq->link = bf->daddr;
  1054. txq->link = &ds->ds_link;
  1055. ath5k_hw_start_tx_dma(ah, txq->qnum);
  1056. mmiowb();
  1057. spin_unlock_bh(&txq->lock);
  1058. return 0;
  1059. err_unmap:
  1060. pci_unmap_single(sc->pdev, bf->skbaddr, skb->len, PCI_DMA_TODEVICE);
  1061. return ret;
  1062. }
  1063. /*******************\
  1064. * Descriptors setup *
  1065. \*******************/
  1066. static int
  1067. ath5k_desc_alloc(struct ath5k_softc *sc, struct pci_dev *pdev)
  1068. {
  1069. struct ath5k_desc *ds;
  1070. struct ath5k_buf *bf;
  1071. dma_addr_t da;
  1072. unsigned int i;
  1073. int ret;
  1074. /* allocate descriptors */
  1075. sc->desc_len = sizeof(struct ath5k_desc) *
  1076. (ATH_TXBUF + ATH_RXBUF + ATH_BCBUF + 1);
  1077. sc->desc = pci_alloc_consistent(pdev, sc->desc_len, &sc->desc_daddr);
  1078. if (sc->desc == NULL) {
  1079. ATH5K_ERR(sc, "can't allocate descriptors\n");
  1080. ret = -ENOMEM;
  1081. goto err;
  1082. }
  1083. ds = sc->desc;
  1084. da = sc->desc_daddr;
  1085. ATH5K_DBG(sc, ATH5K_DEBUG_ANY, "DMA map: %p (%zu) -> %llx\n",
  1086. ds, sc->desc_len, (unsigned long long)sc->desc_daddr);
  1087. bf = kcalloc(1 + ATH_TXBUF + ATH_RXBUF + ATH_BCBUF,
  1088. sizeof(struct ath5k_buf), GFP_KERNEL);
  1089. if (bf == NULL) {
  1090. ATH5K_ERR(sc, "can't allocate bufptr\n");
  1091. ret = -ENOMEM;
  1092. goto err_free;
  1093. }
  1094. sc->bufptr = bf;
  1095. INIT_LIST_HEAD(&sc->rxbuf);
  1096. for (i = 0; i < ATH_RXBUF; i++, bf++, ds++, da += sizeof(*ds)) {
  1097. bf->desc = ds;
  1098. bf->daddr = da;
  1099. list_add_tail(&bf->list, &sc->rxbuf);
  1100. }
  1101. INIT_LIST_HEAD(&sc->txbuf);
  1102. sc->txbuf_len = ATH_TXBUF;
  1103. for (i = 0; i < ATH_TXBUF; i++, bf++, ds++,
  1104. da += sizeof(*ds)) {
  1105. bf->desc = ds;
  1106. bf->daddr = da;
  1107. list_add_tail(&bf->list, &sc->txbuf);
  1108. }
  1109. /* beacon buffer */
  1110. bf->desc = ds;
  1111. bf->daddr = da;
  1112. sc->bbuf = bf;
  1113. return 0;
  1114. err_free:
  1115. pci_free_consistent(pdev, sc->desc_len, sc->desc, sc->desc_daddr);
  1116. err:
  1117. sc->desc = NULL;
  1118. return ret;
  1119. }
  1120. static void
  1121. ath5k_desc_free(struct ath5k_softc *sc, struct pci_dev *pdev)
  1122. {
  1123. struct ath5k_buf *bf;
  1124. ath5k_txbuf_free(sc, sc->bbuf);
  1125. list_for_each_entry(bf, &sc->txbuf, list)
  1126. ath5k_txbuf_free(sc, bf);
  1127. list_for_each_entry(bf, &sc->rxbuf, list)
  1128. ath5k_txbuf_free(sc, bf);
  1129. /* Free memory associated with all descriptors */
  1130. pci_free_consistent(pdev, sc->desc_len, sc->desc, sc->desc_daddr);
  1131. kfree(sc->bufptr);
  1132. sc->bufptr = NULL;
  1133. }
  1134. /**************\
  1135. * Queues setup *
  1136. \**************/
  1137. static struct ath5k_txq *
  1138. ath5k_txq_setup(struct ath5k_softc *sc,
  1139. int qtype, int subtype)
  1140. {
  1141. struct ath5k_hw *ah = sc->ah;
  1142. struct ath5k_txq *txq;
  1143. struct ath5k_txq_info qi = {
  1144. .tqi_subtype = subtype,
  1145. .tqi_aifs = AR5K_TXQ_USEDEFAULT,
  1146. .tqi_cw_min = AR5K_TXQ_USEDEFAULT,
  1147. .tqi_cw_max = AR5K_TXQ_USEDEFAULT
  1148. };
  1149. int qnum;
  1150. /*
  1151. * Enable interrupts only for EOL and DESC conditions.
  1152. * We mark tx descriptors to receive a DESC interrupt
  1153. * when a tx queue gets deep; otherwise waiting for the
  1154. * EOL to reap descriptors. Note that this is done to
  1155. * reduce interrupt load and this only defers reaping
  1156. * descriptors, never transmitting frames. Aside from
  1157. * reducing interrupts this also permits more concurrency.
  1158. * The only potential downside is if the tx queue backs
  1159. * up in which case the top half of the kernel may backup
  1160. * due to a lack of tx descriptors.
  1161. */
  1162. qi.tqi_flags = AR5K_TXQ_FLAG_TXEOLINT_ENABLE |
  1163. AR5K_TXQ_FLAG_TXDESCINT_ENABLE;
  1164. qnum = ath5k_hw_setup_tx_queue(ah, qtype, &qi);
  1165. if (qnum < 0) {
  1166. /*
  1167. * NB: don't print a message, this happens
  1168. * normally on parts with too few tx queues
  1169. */
  1170. return ERR_PTR(qnum);
  1171. }
  1172. if (qnum >= ARRAY_SIZE(sc->txqs)) {
  1173. ATH5K_ERR(sc, "hw qnum %u out of range, max %tu!\n",
  1174. qnum, ARRAY_SIZE(sc->txqs));
  1175. ath5k_hw_release_tx_queue(ah, qnum);
  1176. return ERR_PTR(-EINVAL);
  1177. }
  1178. txq = &sc->txqs[qnum];
  1179. if (!txq->setup) {
  1180. txq->qnum = qnum;
  1181. txq->link = NULL;
  1182. INIT_LIST_HEAD(&txq->q);
  1183. spin_lock_init(&txq->lock);
  1184. txq->setup = true;
  1185. }
  1186. return &sc->txqs[qnum];
  1187. }
  1188. static int
  1189. ath5k_beaconq_setup(struct ath5k_hw *ah)
  1190. {
  1191. struct ath5k_txq_info qi = {
  1192. .tqi_aifs = AR5K_TXQ_USEDEFAULT,
  1193. .tqi_cw_min = AR5K_TXQ_USEDEFAULT,
  1194. .tqi_cw_max = AR5K_TXQ_USEDEFAULT,
  1195. /* NB: for dynamic turbo, don't enable any other interrupts */
  1196. .tqi_flags = AR5K_TXQ_FLAG_TXDESCINT_ENABLE
  1197. };
  1198. return ath5k_hw_setup_tx_queue(ah, AR5K_TX_QUEUE_BEACON, &qi);
  1199. }
  1200. static int
  1201. ath5k_beaconq_config(struct ath5k_softc *sc)
  1202. {
  1203. struct ath5k_hw *ah = sc->ah;
  1204. struct ath5k_txq_info qi;
  1205. int ret;
  1206. ret = ath5k_hw_get_tx_queueprops(ah, sc->bhalq, &qi);
  1207. if (ret)
  1208. return ret;
  1209. if (sc->opmode == NL80211_IFTYPE_AP ||
  1210. sc->opmode == NL80211_IFTYPE_MESH_POINT) {
  1211. /*
  1212. * Always burst out beacon and CAB traffic
  1213. * (aifs = cwmin = cwmax = 0)
  1214. */
  1215. qi.tqi_aifs = 0;
  1216. qi.tqi_cw_min = 0;
  1217. qi.tqi_cw_max = 0;
  1218. } else if (sc->opmode == NL80211_IFTYPE_ADHOC) {
  1219. /*
  1220. * Adhoc mode; backoff between 0 and (2 * cw_min).
  1221. */
  1222. qi.tqi_aifs = 0;
  1223. qi.tqi_cw_min = 0;
  1224. qi.tqi_cw_max = 2 * ah->ah_cw_min;
  1225. }
  1226. ATH5K_DBG(sc, ATH5K_DEBUG_BEACON,
  1227. "beacon queueprops tqi_aifs:%d tqi_cw_min:%d tqi_cw_max:%d\n",
  1228. qi.tqi_aifs, qi.tqi_cw_min, qi.tqi_cw_max);
  1229. ret = ath5k_hw_set_tx_queueprops(ah, sc->bhalq, &qi);
  1230. if (ret) {
  1231. ATH5K_ERR(sc, "%s: unable to update parameters for beacon "
  1232. "hardware queue!\n", __func__);
  1233. return ret;
  1234. }
  1235. return ath5k_hw_reset_tx_queue(ah, sc->bhalq); /* push to h/w */;
  1236. }
  1237. static void
  1238. ath5k_txq_drainq(struct ath5k_softc *sc, struct ath5k_txq *txq)
  1239. {
  1240. struct ath5k_buf *bf, *bf0;
  1241. /*
  1242. * NB: this assumes output has been stopped and
  1243. * we do not need to block ath5k_tx_tasklet
  1244. */
  1245. spin_lock_bh(&txq->lock);
  1246. list_for_each_entry_safe(bf, bf0, &txq->q, list) {
  1247. ath5k_debug_printtxbuf(sc, bf);
  1248. ath5k_txbuf_free(sc, bf);
  1249. spin_lock_bh(&sc->txbuflock);
  1250. sc->tx_stats[txq->qnum].len--;
  1251. list_move_tail(&bf->list, &sc->txbuf);
  1252. sc->txbuf_len++;
  1253. spin_unlock_bh(&sc->txbuflock);
  1254. }
  1255. txq->link = NULL;
  1256. spin_unlock_bh(&txq->lock);
  1257. }
  1258. /*
  1259. * Drain the transmit queues and reclaim resources.
  1260. */
  1261. static void
  1262. ath5k_txq_cleanup(struct ath5k_softc *sc)
  1263. {
  1264. struct ath5k_hw *ah = sc->ah;
  1265. unsigned int i;
  1266. /* XXX return value */
  1267. if (likely(!test_bit(ATH_STAT_INVALID, sc->status))) {
  1268. /* don't touch the hardware if marked invalid */
  1269. ath5k_hw_stop_tx_dma(ah, sc->bhalq);
  1270. ATH5K_DBG(sc, ATH5K_DEBUG_RESET, "beacon queue %x\n",
  1271. ath5k_hw_get_txdp(ah, sc->bhalq));
  1272. for (i = 0; i < ARRAY_SIZE(sc->txqs); i++)
  1273. if (sc->txqs[i].setup) {
  1274. ath5k_hw_stop_tx_dma(ah, sc->txqs[i].qnum);
  1275. ATH5K_DBG(sc, ATH5K_DEBUG_RESET, "txq [%u] %x, "
  1276. "link %p\n",
  1277. sc->txqs[i].qnum,
  1278. ath5k_hw_get_txdp(ah,
  1279. sc->txqs[i].qnum),
  1280. sc->txqs[i].link);
  1281. }
  1282. }
  1283. ieee80211_wake_queues(sc->hw); /* XXX move to callers */
  1284. for (i = 0; i < ARRAY_SIZE(sc->txqs); i++)
  1285. if (sc->txqs[i].setup)
  1286. ath5k_txq_drainq(sc, &sc->txqs[i]);
  1287. }
  1288. static void
  1289. ath5k_txq_release(struct ath5k_softc *sc)
  1290. {
  1291. struct ath5k_txq *txq = sc->txqs;
  1292. unsigned int i;
  1293. for (i = 0; i < ARRAY_SIZE(sc->txqs); i++, txq++)
  1294. if (txq->setup) {
  1295. ath5k_hw_release_tx_queue(sc->ah, txq->qnum);
  1296. txq->setup = false;
  1297. }
  1298. }
  1299. /*************\
  1300. * RX Handling *
  1301. \*************/
  1302. /*
  1303. * Enable the receive h/w following a reset.
  1304. */
  1305. static int
  1306. ath5k_rx_start(struct ath5k_softc *sc)
  1307. {
  1308. struct ath5k_hw *ah = sc->ah;
  1309. struct ath5k_buf *bf;
  1310. int ret;
  1311. sc->rxbufsize = roundup(IEEE80211_MAX_LEN, sc->cachelsz);
  1312. ATH5K_DBG(sc, ATH5K_DEBUG_RESET, "cachelsz %u rxbufsize %u\n",
  1313. sc->cachelsz, sc->rxbufsize);
  1314. sc->rxlink = NULL;
  1315. spin_lock_bh(&sc->rxbuflock);
  1316. list_for_each_entry(bf, &sc->rxbuf, list) {
  1317. ret = ath5k_rxbuf_setup(sc, bf);
  1318. if (ret != 0) {
  1319. spin_unlock_bh(&sc->rxbuflock);
  1320. goto err;
  1321. }
  1322. }
  1323. bf = list_first_entry(&sc->rxbuf, struct ath5k_buf, list);
  1324. spin_unlock_bh(&sc->rxbuflock);
  1325. ath5k_hw_set_rxdp(ah, bf->daddr);
  1326. ath5k_hw_start_rx_dma(ah); /* enable recv descriptors */
  1327. ath5k_mode_setup(sc); /* set filters, etc. */
  1328. ath5k_hw_start_rx_pcu(ah); /* re-enable PCU/DMA engine */
  1329. return 0;
  1330. err:
  1331. return ret;
  1332. }
  1333. /*
  1334. * Disable the receive h/w in preparation for a reset.
  1335. */
  1336. static void
  1337. ath5k_rx_stop(struct ath5k_softc *sc)
  1338. {
  1339. struct ath5k_hw *ah = sc->ah;
  1340. ath5k_hw_stop_rx_pcu(ah); /* disable PCU */
  1341. ath5k_hw_set_rx_filter(ah, 0); /* clear recv filter */
  1342. ath5k_hw_stop_rx_dma(ah); /* disable DMA engine */
  1343. ath5k_debug_printrxbuffs(sc, ah);
  1344. sc->rxlink = NULL; /* just in case */
  1345. }
  1346. static unsigned int
  1347. ath5k_rx_decrypted(struct ath5k_softc *sc, struct ath5k_desc *ds,
  1348. struct sk_buff *skb, struct ath5k_rx_status *rs)
  1349. {
  1350. struct ieee80211_hdr *hdr = (void *)skb->data;
  1351. unsigned int keyix, hlen;
  1352. if (!(rs->rs_status & AR5K_RXERR_DECRYPT) &&
  1353. rs->rs_keyix != AR5K_RXKEYIX_INVALID)
  1354. return RX_FLAG_DECRYPTED;
  1355. /* Apparently when a default key is used to decrypt the packet
  1356. the hw does not set the index used to decrypt. In such cases
  1357. get the index from the packet. */
  1358. hlen = ieee80211_hdrlen(hdr->frame_control);
  1359. if (ieee80211_has_protected(hdr->frame_control) &&
  1360. !(rs->rs_status & AR5K_RXERR_DECRYPT) &&
  1361. skb->len >= hlen + 4) {
  1362. keyix = skb->data[hlen + 3] >> 6;
  1363. if (test_bit(keyix, sc->keymap))
  1364. return RX_FLAG_DECRYPTED;
  1365. }
  1366. return 0;
  1367. }
  1368. static void
  1369. ath5k_check_ibss_tsf(struct ath5k_softc *sc, struct sk_buff *skb,
  1370. struct ieee80211_rx_status *rxs)
  1371. {
  1372. u64 tsf, bc_tstamp;
  1373. u32 hw_tu;
  1374. struct ieee80211_mgmt *mgmt = (struct ieee80211_mgmt *)skb->data;
  1375. if (ieee80211_is_beacon(mgmt->frame_control) &&
  1376. le16_to_cpu(mgmt->u.beacon.capab_info) & WLAN_CAPABILITY_IBSS &&
  1377. memcmp(mgmt->bssid, sc->ah->ah_bssid, ETH_ALEN) == 0) {
  1378. /*
  1379. * Received an IBSS beacon with the same BSSID. Hardware *must*
  1380. * have updated the local TSF. We have to work around various
  1381. * hardware bugs, though...
  1382. */
  1383. tsf = ath5k_hw_get_tsf64(sc->ah);
  1384. bc_tstamp = le64_to_cpu(mgmt->u.beacon.timestamp);
  1385. hw_tu = TSF_TO_TU(tsf);
  1386. ATH5K_DBG_UNLIMIT(sc, ATH5K_DEBUG_BEACON,
  1387. "beacon %llx mactime %llx (diff %lld) tsf now %llx\n",
  1388. (unsigned long long)bc_tstamp,
  1389. (unsigned long long)rxs->mactime,
  1390. (unsigned long long)(rxs->mactime - bc_tstamp),
  1391. (unsigned long long)tsf);
  1392. /*
  1393. * Sometimes the HW will give us a wrong tstamp in the rx
  1394. * status, causing the timestamp extension to go wrong.
  1395. * (This seems to happen especially with beacon frames bigger
  1396. * than 78 byte (incl. FCS))
  1397. * But we know that the receive timestamp must be later than the
  1398. * timestamp of the beacon since HW must have synced to that.
  1399. *
  1400. * NOTE: here we assume mactime to be after the frame was
  1401. * received, not like mac80211 which defines it at the start.
  1402. */
  1403. if (bc_tstamp > rxs->mactime) {
  1404. ATH5K_DBG_UNLIMIT(sc, ATH5K_DEBUG_BEACON,
  1405. "fixing mactime from %llx to %llx\n",
  1406. (unsigned long long)rxs->mactime,
  1407. (unsigned long long)tsf);
  1408. rxs->mactime = tsf;
  1409. }
  1410. /*
  1411. * Local TSF might have moved higher than our beacon timers,
  1412. * in that case we have to update them to continue sending
  1413. * beacons. This also takes care of synchronizing beacon sending
  1414. * times with other stations.
  1415. */
  1416. if (hw_tu >= sc->nexttbtt)
  1417. ath5k_beacon_update_timers(sc, bc_tstamp);
  1418. }
  1419. }
  1420. static void
  1421. ath5k_tasklet_rx(unsigned long data)
  1422. {
  1423. struct ieee80211_rx_status rxs = {};
  1424. struct ath5k_rx_status rs = {};
  1425. struct sk_buff *skb;
  1426. struct ath5k_softc *sc = (void *)data;
  1427. struct ath5k_buf *bf, *bf_last;
  1428. struct ath5k_desc *ds;
  1429. int ret;
  1430. int hdrlen;
  1431. int pad;
  1432. spin_lock(&sc->rxbuflock);
  1433. if (list_empty(&sc->rxbuf)) {
  1434. ATH5K_WARN(sc, "empty rx buf pool\n");
  1435. goto unlock;
  1436. }
  1437. bf_last = list_entry(sc->rxbuf.prev, struct ath5k_buf, list);
  1438. do {
  1439. rxs.flag = 0;
  1440. bf = list_first_entry(&sc->rxbuf, struct ath5k_buf, list);
  1441. BUG_ON(bf->skb == NULL);
  1442. skb = bf->skb;
  1443. ds = bf->desc;
  1444. /*
  1445. * last buffer must not be freed to ensure proper hardware
  1446. * function. When the hardware finishes also a packet next to
  1447. * it, we are sure, it doesn't use it anymore and we can go on.
  1448. */
  1449. if (bf_last == bf)
  1450. bf->flags |= 1;
  1451. if (bf->flags) {
  1452. struct ath5k_buf *bf_next = list_entry(bf->list.next,
  1453. struct ath5k_buf, list);
  1454. ret = sc->ah->ah_proc_rx_desc(sc->ah, bf_next->desc,
  1455. &rs);
  1456. if (ret)
  1457. break;
  1458. bf->flags &= ~1;
  1459. /* skip the overwritten one (even status is martian) */
  1460. goto next;
  1461. }
  1462. ret = sc->ah->ah_proc_rx_desc(sc->ah, ds, &rs);
  1463. if (unlikely(ret == -EINPROGRESS))
  1464. break;
  1465. else if (unlikely(ret)) {
  1466. ATH5K_ERR(sc, "error in processing rx descriptor\n");
  1467. spin_unlock(&sc->rxbuflock);
  1468. return;
  1469. }
  1470. if (unlikely(rs.rs_more)) {
  1471. ATH5K_WARN(sc, "unsupported jumbo\n");
  1472. goto next;
  1473. }
  1474. if (unlikely(rs.rs_status)) {
  1475. if (rs.rs_status & AR5K_RXERR_PHY)
  1476. goto next;
  1477. if (rs.rs_status & AR5K_RXERR_DECRYPT) {
  1478. /*
  1479. * Decrypt error. If the error occurred
  1480. * because there was no hardware key, then
  1481. * let the frame through so the upper layers
  1482. * can process it. This is necessary for 5210
  1483. * parts which have no way to setup a ``clear''
  1484. * key cache entry.
  1485. *
  1486. * XXX do key cache faulting
  1487. */
  1488. if (rs.rs_keyix == AR5K_RXKEYIX_INVALID &&
  1489. !(rs.rs_status & AR5K_RXERR_CRC))
  1490. goto accept;
  1491. }
  1492. if (rs.rs_status & AR5K_RXERR_MIC) {
  1493. rxs.flag |= RX_FLAG_MMIC_ERROR;
  1494. goto accept;
  1495. }
  1496. /* let crypto-error packets fall through in MNTR */
  1497. if ((rs.rs_status &
  1498. ~(AR5K_RXERR_DECRYPT|AR5K_RXERR_MIC)) ||
  1499. sc->opmode != NL80211_IFTYPE_MONITOR)
  1500. goto next;
  1501. }
  1502. accept:
  1503. pci_unmap_single(sc->pdev, bf->skbaddr, sc->rxbufsize,
  1504. PCI_DMA_FROMDEVICE);
  1505. bf->skb = NULL;
  1506. skb_put(skb, rs.rs_datalen);
  1507. /*
  1508. * the hardware adds a padding to 4 byte boundaries between
  1509. * the header and the payload data if the header length is
  1510. * not multiples of 4 - remove it
  1511. */
  1512. hdrlen = ieee80211_get_hdrlen_from_skb(skb);
  1513. if (hdrlen & 3) {
  1514. pad = hdrlen % 4;
  1515. memmove(skb->data + pad, skb->data, hdrlen);
  1516. skb_pull(skb, pad);
  1517. }
  1518. /*
  1519. * always extend the mac timestamp, since this information is
  1520. * also needed for proper IBSS merging.
  1521. *
  1522. * XXX: it might be too late to do it here, since rs_tstamp is
  1523. * 15bit only. that means TSF extension has to be done within
  1524. * 32768usec (about 32ms). it might be necessary to move this to
  1525. * the interrupt handler, like it is done in madwifi.
  1526. *
  1527. * Unfortunately we don't know when the hardware takes the rx
  1528. * timestamp (beginning of phy frame, data frame, end of rx?).
  1529. * The only thing we know is that it is hardware specific...
  1530. * On AR5213 it seems the rx timestamp is at the end of the
  1531. * frame, but i'm not sure.
  1532. *
  1533. * NOTE: mac80211 defines mactime at the beginning of the first
  1534. * data symbol. Since we don't have any time references it's
  1535. * impossible to comply to that. This affects IBSS merge only
  1536. * right now, so it's not too bad...
  1537. */
  1538. rxs.mactime = ath5k_extend_tsf(sc->ah, rs.rs_tstamp);
  1539. rxs.flag |= RX_FLAG_TSFT;
  1540. rxs.freq = sc->curchan->center_freq;
  1541. rxs.band = sc->curband->band;
  1542. rxs.noise = sc->ah->ah_noise_floor;
  1543. rxs.signal = rxs.noise + rs.rs_rssi;
  1544. /* An rssi of 35 indicates you should be able use
  1545. * 54 Mbps reliably. A more elaborate scheme can be used
  1546. * here but it requires a map of SNR/throughput for each
  1547. * possible mode used */
  1548. rxs.qual = rs.rs_rssi * 100 / 35;
  1549. /* rssi can be more than 35 though, anything above that
  1550. * should be considered at 100% */
  1551. if (rxs.qual > 100)
  1552. rxs.qual = 100;
  1553. rxs.antenna = rs.rs_antenna;
  1554. rxs.rate_idx = ath5k_hw_to_driver_rix(sc, rs.rs_rate);
  1555. rxs.flag |= ath5k_rx_decrypted(sc, ds, skb, &rs);
  1556. if (rxs.rate_idx >= 0 && rs.rs_rate ==
  1557. sc->curband->bitrates[rxs.rate_idx].hw_value_short)
  1558. rxs.flag |= RX_FLAG_SHORTPRE;
  1559. ath5k_debug_dump_skb(sc, skb, "RX ", 0);
  1560. /* check beacons in IBSS mode */
  1561. if (sc->opmode == NL80211_IFTYPE_ADHOC)
  1562. ath5k_check_ibss_tsf(sc, skb, &rxs);
  1563. __ieee80211_rx(sc->hw, skb, &rxs);
  1564. next:
  1565. list_move_tail(&bf->list, &sc->rxbuf);
  1566. } while (ath5k_rxbuf_setup(sc, bf) == 0);
  1567. unlock:
  1568. spin_unlock(&sc->rxbuflock);
  1569. }
  1570. /*************\
  1571. * TX Handling *
  1572. \*************/
  1573. static void
  1574. ath5k_tx_processq(struct ath5k_softc *sc, struct ath5k_txq *txq)
  1575. {
  1576. struct ath5k_tx_status ts = {};
  1577. struct ath5k_buf *bf, *bf0;
  1578. struct ath5k_desc *ds;
  1579. struct sk_buff *skb;
  1580. struct ieee80211_tx_info *info;
  1581. int i, ret;
  1582. spin_lock(&txq->lock);
  1583. list_for_each_entry_safe(bf, bf0, &txq->q, list) {
  1584. ds = bf->desc;
  1585. ret = sc->ah->ah_proc_tx_desc(sc->ah, ds, &ts);
  1586. if (unlikely(ret == -EINPROGRESS))
  1587. break;
  1588. else if (unlikely(ret)) {
  1589. ATH5K_ERR(sc, "error %d while processing queue %u\n",
  1590. ret, txq->qnum);
  1591. break;
  1592. }
  1593. skb = bf->skb;
  1594. info = IEEE80211_SKB_CB(skb);
  1595. bf->skb = NULL;
  1596. pci_unmap_single(sc->pdev, bf->skbaddr, skb->len,
  1597. PCI_DMA_TODEVICE);
  1598. memset(&info->status, 0, sizeof(info->status));
  1599. info->tx_rate_idx = ath5k_hw_to_driver_rix(sc,
  1600. ts.ts_rate[ts.ts_final_idx]);
  1601. info->status.retry_count = ts.ts_longretry;
  1602. for (i = 0; i < 4; i++) {
  1603. struct ieee80211_tx_altrate *r =
  1604. &info->status.retries[i];
  1605. if (ts.ts_rate[i]) {
  1606. r->rate_idx = ath5k_hw_to_driver_rix(sc, ts.ts_rate[i]);
  1607. r->limit = ts.ts_retry[i];
  1608. } else {
  1609. r->rate_idx = -1;
  1610. r->limit = 0;
  1611. }
  1612. }
  1613. info->status.excessive_retries = 0;
  1614. if (unlikely(ts.ts_status)) {
  1615. sc->ll_stats.dot11ACKFailureCount++;
  1616. if (ts.ts_status & AR5K_TXERR_XRETRY)
  1617. info->status.excessive_retries = 1;
  1618. else if (ts.ts_status & AR5K_TXERR_FILT)
  1619. info->flags |= IEEE80211_TX_STAT_TX_FILTERED;
  1620. } else {
  1621. info->flags |= IEEE80211_TX_STAT_ACK;
  1622. info->status.ack_signal = ts.ts_rssi;
  1623. }
  1624. ieee80211_tx_status(sc->hw, skb);
  1625. sc->tx_stats[txq->qnum].count++;
  1626. spin_lock(&sc->txbuflock);
  1627. sc->tx_stats[txq->qnum].len--;
  1628. list_move_tail(&bf->list, &sc->txbuf);
  1629. sc->txbuf_len++;
  1630. spin_unlock(&sc->txbuflock);
  1631. }
  1632. if (likely(list_empty(&txq->q)))
  1633. txq->link = NULL;
  1634. spin_unlock(&txq->lock);
  1635. if (sc->txbuf_len > ATH_TXBUF / 5)
  1636. ieee80211_wake_queues(sc->hw);
  1637. }
  1638. static void
  1639. ath5k_tasklet_tx(unsigned long data)
  1640. {
  1641. struct ath5k_softc *sc = (void *)data;
  1642. ath5k_tx_processq(sc, sc->txq);
  1643. }
  1644. /*****************\
  1645. * Beacon handling *
  1646. \*****************/
  1647. /*
  1648. * Setup the beacon frame for transmit.
  1649. */
  1650. static int
  1651. ath5k_beacon_setup(struct ath5k_softc *sc, struct ath5k_buf *bf)
  1652. {
  1653. struct sk_buff *skb = bf->skb;
  1654. struct ieee80211_tx_info *info = IEEE80211_SKB_CB(skb);
  1655. struct ath5k_hw *ah = sc->ah;
  1656. struct ath5k_desc *ds;
  1657. int ret, antenna = 0;
  1658. u32 flags;
  1659. bf->skbaddr = pci_map_single(sc->pdev, skb->data, skb->len,
  1660. PCI_DMA_TODEVICE);
  1661. ATH5K_DBG(sc, ATH5K_DEBUG_BEACON, "skb %p [data %p len %u] "
  1662. "skbaddr %llx\n", skb, skb->data, skb->len,
  1663. (unsigned long long)bf->skbaddr);
  1664. if (pci_dma_mapping_error(sc->pdev, bf->skbaddr)) {
  1665. ATH5K_ERR(sc, "beacon DMA mapping failed\n");
  1666. return -EIO;
  1667. }
  1668. ds = bf->desc;
  1669. flags = AR5K_TXDESC_NOACK;
  1670. if (sc->opmode == NL80211_IFTYPE_ADHOC && ath5k_hw_hasveol(ah)) {
  1671. ds->ds_link = bf->daddr; /* self-linked */
  1672. flags |= AR5K_TXDESC_VEOL;
  1673. /*
  1674. * Let hardware handle antenna switching if txantenna is not set
  1675. */
  1676. } else {
  1677. ds->ds_link = 0;
  1678. /*
  1679. * Switch antenna every 4 beacons if txantenna is not set
  1680. * XXX assumes two antennas
  1681. */
  1682. if (antenna == 0)
  1683. antenna = sc->bsent & 4 ? 2 : 1;
  1684. }
  1685. ds->ds_data = bf->skbaddr;
  1686. ret = ah->ah_setup_tx_desc(ah, ds, skb->len,
  1687. ieee80211_get_hdrlen_from_skb(skb),
  1688. AR5K_PKT_TYPE_BEACON, (sc->power_level * 2),
  1689. ieee80211_get_tx_rate(sc->hw, info)->hw_value,
  1690. 1, AR5K_TXKEYIX_INVALID,
  1691. antenna, flags, 0, 0);
  1692. if (ret)
  1693. goto err_unmap;
  1694. return 0;
  1695. err_unmap:
  1696. pci_unmap_single(sc->pdev, bf->skbaddr, skb->len, PCI_DMA_TODEVICE);
  1697. return ret;
  1698. }
  1699. /*
  1700. * Transmit a beacon frame at SWBA. Dynamic updates to the
  1701. * frame contents are done as needed and the slot time is
  1702. * also adjusted based on current state.
  1703. *
  1704. * this is usually called from interrupt context (ath5k_intr())
  1705. * but also from ath5k_beacon_config() in IBSS mode which in turn
  1706. * can be called from a tasklet and user context
  1707. */
  1708. static void
  1709. ath5k_beacon_send(struct ath5k_softc *sc)
  1710. {
  1711. struct ath5k_buf *bf = sc->bbuf;
  1712. struct ath5k_hw *ah = sc->ah;
  1713. ATH5K_DBG_UNLIMIT(sc, ATH5K_DEBUG_BEACON, "in beacon_send\n");
  1714. if (unlikely(bf->skb == NULL || sc->opmode == NL80211_IFTYPE_STATION ||
  1715. sc->opmode == NL80211_IFTYPE_MONITOR)) {
  1716. ATH5K_WARN(sc, "bf=%p bf_skb=%p\n", bf, bf ? bf->skb : NULL);
  1717. return;
  1718. }
  1719. /*
  1720. * Check if the previous beacon has gone out. If
  1721. * not don't don't try to post another, skip this
  1722. * period and wait for the next. Missed beacons
  1723. * indicate a problem and should not occur. If we
  1724. * miss too many consecutive beacons reset the device.
  1725. */
  1726. if (unlikely(ath5k_hw_num_tx_pending(ah, sc->bhalq) != 0)) {
  1727. sc->bmisscount++;
  1728. ATH5K_DBG(sc, ATH5K_DEBUG_BEACON,
  1729. "missed %u consecutive beacons\n", sc->bmisscount);
  1730. if (sc->bmisscount > 3) { /* NB: 3 is a guess */
  1731. ATH5K_DBG(sc, ATH5K_DEBUG_BEACON,
  1732. "stuck beacon time (%u missed)\n",
  1733. sc->bmisscount);
  1734. tasklet_schedule(&sc->restq);
  1735. }
  1736. return;
  1737. }
  1738. if (unlikely(sc->bmisscount != 0)) {
  1739. ATH5K_DBG(sc, ATH5K_DEBUG_BEACON,
  1740. "resume beacon xmit after %u misses\n",
  1741. sc->bmisscount);
  1742. sc->bmisscount = 0;
  1743. }
  1744. /*
  1745. * Stop any current dma and put the new frame on the queue.
  1746. * This should never fail since we check above that no frames
  1747. * are still pending on the queue.
  1748. */
  1749. if (unlikely(ath5k_hw_stop_tx_dma(ah, sc->bhalq))) {
  1750. ATH5K_WARN(sc, "beacon queue %u didn't stop?\n", sc->bhalq);
  1751. /* NB: hw still stops DMA, so proceed */
  1752. }
  1753. ath5k_hw_set_txdp(ah, sc->bhalq, bf->daddr);
  1754. ath5k_hw_start_tx_dma(ah, sc->bhalq);
  1755. ATH5K_DBG(sc, ATH5K_DEBUG_BEACON, "TXDP[%u] = %llx (%p)\n",
  1756. sc->bhalq, (unsigned long long)bf->daddr, bf->desc);
  1757. sc->bsent++;
  1758. }
  1759. /**
  1760. * ath5k_beacon_update_timers - update beacon timers
  1761. *
  1762. * @sc: struct ath5k_softc pointer we are operating on
  1763. * @bc_tsf: the timestamp of the beacon. 0 to reset the TSF. -1 to perform a
  1764. * beacon timer update based on the current HW TSF.
  1765. *
  1766. * Calculate the next target beacon transmit time (TBTT) based on the timestamp
  1767. * of a received beacon or the current local hardware TSF and write it to the
  1768. * beacon timer registers.
  1769. *
  1770. * This is called in a variety of situations, e.g. when a beacon is received,
  1771. * when a TSF update has been detected, but also when an new IBSS is created or
  1772. * when we otherwise know we have to update the timers, but we keep it in this
  1773. * function to have it all together in one place.
  1774. */
  1775. static void
  1776. ath5k_beacon_update_timers(struct ath5k_softc *sc, u64 bc_tsf)
  1777. {
  1778. struct ath5k_hw *ah = sc->ah;
  1779. u32 nexttbtt, intval, hw_tu, bc_tu;
  1780. u64 hw_tsf;
  1781. intval = sc->bintval & AR5K_BEACON_PERIOD;
  1782. if (WARN_ON(!intval))
  1783. return;
  1784. /* beacon TSF converted to TU */
  1785. bc_tu = TSF_TO_TU(bc_tsf);
  1786. /* current TSF converted to TU */
  1787. hw_tsf = ath5k_hw_get_tsf64(ah);
  1788. hw_tu = TSF_TO_TU(hw_tsf);
  1789. #define FUDGE 3
  1790. /* we use FUDGE to make sure the next TBTT is ahead of the current TU */
  1791. if (bc_tsf == -1) {
  1792. /*
  1793. * no beacons received, called internally.
  1794. * just need to refresh timers based on HW TSF.
  1795. */
  1796. nexttbtt = roundup(hw_tu + FUDGE, intval);
  1797. } else if (bc_tsf == 0) {
  1798. /*
  1799. * no beacon received, probably called by ath5k_reset_tsf().
  1800. * reset TSF to start with 0.
  1801. */
  1802. nexttbtt = intval;
  1803. intval |= AR5K_BEACON_RESET_TSF;
  1804. } else if (bc_tsf > hw_tsf) {
  1805. /*
  1806. * beacon received, SW merge happend but HW TSF not yet updated.
  1807. * not possible to reconfigure timers yet, but next time we
  1808. * receive a beacon with the same BSSID, the hardware will
  1809. * automatically update the TSF and then we need to reconfigure
  1810. * the timers.
  1811. */
  1812. ATH5K_DBG_UNLIMIT(sc, ATH5K_DEBUG_BEACON,
  1813. "need to wait for HW TSF sync\n");
  1814. return;
  1815. } else {
  1816. /*
  1817. * most important case for beacon synchronization between STA.
  1818. *
  1819. * beacon received and HW TSF has been already updated by HW.
  1820. * update next TBTT based on the TSF of the beacon, but make
  1821. * sure it is ahead of our local TSF timer.
  1822. */
  1823. nexttbtt = bc_tu + roundup(hw_tu + FUDGE - bc_tu, intval);
  1824. }
  1825. #undef FUDGE
  1826. sc->nexttbtt = nexttbtt;
  1827. intval |= AR5K_BEACON_ENA;
  1828. ath5k_hw_init_beacon(ah, nexttbtt, intval);
  1829. /*
  1830. * debugging output last in order to preserve the time critical aspect
  1831. * of this function
  1832. */
  1833. if (bc_tsf == -1)
  1834. ATH5K_DBG_UNLIMIT(sc, ATH5K_DEBUG_BEACON,
  1835. "reconfigured timers based on HW TSF\n");
  1836. else if (bc_tsf == 0)
  1837. ATH5K_DBG_UNLIMIT(sc, ATH5K_DEBUG_BEACON,
  1838. "reset HW TSF and timers\n");
  1839. else
  1840. ATH5K_DBG_UNLIMIT(sc, ATH5K_DEBUG_BEACON,
  1841. "updated timers based on beacon TSF\n");
  1842. ATH5K_DBG_UNLIMIT(sc, ATH5K_DEBUG_BEACON,
  1843. "bc_tsf %llx hw_tsf %llx bc_tu %u hw_tu %u nexttbtt %u\n",
  1844. (unsigned long long) bc_tsf,
  1845. (unsigned long long) hw_tsf, bc_tu, hw_tu, nexttbtt);
  1846. ATH5K_DBG_UNLIMIT(sc, ATH5K_DEBUG_BEACON, "intval %u %s %s\n",
  1847. intval & AR5K_BEACON_PERIOD,
  1848. intval & AR5K_BEACON_ENA ? "AR5K_BEACON_ENA" : "",
  1849. intval & AR5K_BEACON_RESET_TSF ? "AR5K_BEACON_RESET_TSF" : "");
  1850. }
  1851. /**
  1852. * ath5k_beacon_config - Configure the beacon queues and interrupts
  1853. *
  1854. * @sc: struct ath5k_softc pointer we are operating on
  1855. *
  1856. * When operating in station mode we want to receive a BMISS interrupt when we
  1857. * stop seeing beacons from the AP we've associated with so we can look for
  1858. * another AP to associate with.
  1859. *
  1860. * In IBSS mode we use a self-linked tx descriptor if possible. We enable SWBA
  1861. * interrupts to detect TSF updates only.
  1862. */
  1863. static void
  1864. ath5k_beacon_config(struct ath5k_softc *sc)
  1865. {
  1866. struct ath5k_hw *ah = sc->ah;
  1867. ath5k_hw_set_imr(ah, 0);
  1868. sc->bmisscount = 0;
  1869. sc->imask &= ~(AR5K_INT_BMISS | AR5K_INT_SWBA);
  1870. if (sc->opmode == NL80211_IFTYPE_STATION) {
  1871. sc->imask |= AR5K_INT_BMISS;
  1872. } else if (sc->opmode == NL80211_IFTYPE_ADHOC ||
  1873. sc->opmode == NL80211_IFTYPE_MESH_POINT ||
  1874. sc->opmode == NL80211_IFTYPE_AP) {
  1875. /*
  1876. * In IBSS mode we use a self-linked tx descriptor and let the
  1877. * hardware send the beacons automatically. We have to load it
  1878. * only once here.
  1879. * We use the SWBA interrupt only to keep track of the beacon
  1880. * timers in order to detect automatic TSF updates.
  1881. */
  1882. ath5k_beaconq_config(sc);
  1883. sc->imask |= AR5K_INT_SWBA;
  1884. if (sc->opmode == NL80211_IFTYPE_ADHOC) {
  1885. if (ath5k_hw_hasveol(ah)) {
  1886. spin_lock(&sc->block);
  1887. ath5k_beacon_send(sc);
  1888. spin_unlock(&sc->block);
  1889. }
  1890. } else
  1891. ath5k_beacon_update_timers(sc, -1);
  1892. }
  1893. ath5k_hw_set_imr(ah, sc->imask);
  1894. }
  1895. /********************\
  1896. * Interrupt handling *
  1897. \********************/
  1898. static int
  1899. ath5k_init(struct ath5k_softc *sc, bool is_resume)
  1900. {
  1901. struct ath5k_hw *ah = sc->ah;
  1902. int ret, i;
  1903. mutex_lock(&sc->lock);
  1904. if (is_resume && !test_bit(ATH_STAT_STARTED, sc->status))
  1905. goto out_ok;
  1906. __clear_bit(ATH_STAT_STARTED, sc->status);
  1907. ATH5K_DBG(sc, ATH5K_DEBUG_RESET, "mode %d\n", sc->opmode);
  1908. /*
  1909. * Stop anything previously setup. This is safe
  1910. * no matter this is the first time through or not.
  1911. */
  1912. ath5k_stop_locked(sc);
  1913. /*
  1914. * The basic interface to setting the hardware in a good
  1915. * state is ``reset''. On return the hardware is known to
  1916. * be powered up and with interrupts disabled. This must
  1917. * be followed by initialization of the appropriate bits
  1918. * and then setup of the interrupt mask.
  1919. */
  1920. sc->curchan = sc->hw->conf.channel;
  1921. sc->curband = &sc->sbands[sc->curchan->band];
  1922. sc->imask = AR5K_INT_RX | AR5K_INT_TX | AR5K_INT_RXEOL |
  1923. AR5K_INT_RXORN | AR5K_INT_FATAL | AR5K_INT_GLOBAL |
  1924. AR5K_INT_MIB;
  1925. ret = ath5k_reset(sc, false, false);
  1926. if (ret)
  1927. goto done;
  1928. /*
  1929. * Reset the key cache since some parts do not reset the
  1930. * contents on initial power up or resume from suspend.
  1931. */
  1932. for (i = 0; i < AR5K_KEYTABLE_SIZE; i++)
  1933. ath5k_hw_reset_key(ah, i);
  1934. __set_bit(ATH_STAT_STARTED, sc->status);
  1935. /* Set ack to be sent at low bit-rates */
  1936. ath5k_hw_set_ack_bitrate_high(ah, false);
  1937. mod_timer(&sc->calib_tim, round_jiffies(jiffies +
  1938. msecs_to_jiffies(ath5k_calinterval * 1000)));
  1939. out_ok:
  1940. ret = 0;
  1941. done:
  1942. mmiowb();
  1943. mutex_unlock(&sc->lock);
  1944. return ret;
  1945. }
  1946. static int
  1947. ath5k_stop_locked(struct ath5k_softc *sc)
  1948. {
  1949. struct ath5k_hw *ah = sc->ah;
  1950. ATH5K_DBG(sc, ATH5K_DEBUG_RESET, "invalid %u\n",
  1951. test_bit(ATH_STAT_INVALID, sc->status));
  1952. /*
  1953. * Shutdown the hardware and driver:
  1954. * stop output from above
  1955. * disable interrupts
  1956. * turn off timers
  1957. * turn off the radio
  1958. * clear transmit machinery
  1959. * clear receive machinery
  1960. * drain and release tx queues
  1961. * reclaim beacon resources
  1962. * power down hardware
  1963. *
  1964. * Note that some of this work is not possible if the
  1965. * hardware is gone (invalid).
  1966. */
  1967. ieee80211_stop_queues(sc->hw);
  1968. if (!test_bit(ATH_STAT_INVALID, sc->status)) {
  1969. ath5k_led_off(sc);
  1970. ath5k_hw_set_imr(ah, 0);
  1971. synchronize_irq(sc->pdev->irq);
  1972. }
  1973. ath5k_txq_cleanup(sc);
  1974. if (!test_bit(ATH_STAT_INVALID, sc->status)) {
  1975. ath5k_rx_stop(sc);
  1976. ath5k_hw_phy_disable(ah);
  1977. } else
  1978. sc->rxlink = NULL;
  1979. return 0;
  1980. }
  1981. /*
  1982. * Stop the device, grabbing the top-level lock to protect
  1983. * against concurrent entry through ath5k_init (which can happen
  1984. * if another thread does a system call and the thread doing the
  1985. * stop is preempted).
  1986. */
  1987. static int
  1988. ath5k_stop_hw(struct ath5k_softc *sc, bool is_suspend)
  1989. {
  1990. int ret;
  1991. mutex_lock(&sc->lock);
  1992. ret = ath5k_stop_locked(sc);
  1993. if (ret == 0 && !test_bit(ATH_STAT_INVALID, sc->status)) {
  1994. /*
  1995. * Set the chip in full sleep mode. Note that we are
  1996. * careful to do this only when bringing the interface
  1997. * completely to a stop. When the chip is in this state
  1998. * it must be carefully woken up or references to
  1999. * registers in the PCI clock domain may freeze the bus
  2000. * (and system). This varies by chip and is mostly an
  2001. * issue with newer parts that go to sleep more quickly.
  2002. */
  2003. if (sc->ah->ah_mac_srev >= 0x78) {
  2004. /*
  2005. * XXX
  2006. * don't put newer MAC revisions > 7.8 to sleep because
  2007. * of the above mentioned problems
  2008. */
  2009. ATH5K_DBG(sc, ATH5K_DEBUG_RESET, "mac version > 7.8, "
  2010. "not putting device to sleep\n");
  2011. } else {
  2012. ATH5K_DBG(sc, ATH5K_DEBUG_RESET,
  2013. "putting device to full sleep\n");
  2014. ath5k_hw_set_power(sc->ah, AR5K_PM_FULL_SLEEP, true, 0);
  2015. }
  2016. }
  2017. ath5k_txbuf_free(sc, sc->bbuf);
  2018. if (!is_suspend)
  2019. __clear_bit(ATH_STAT_STARTED, sc->status);
  2020. mmiowb();
  2021. mutex_unlock(&sc->lock);
  2022. del_timer_sync(&sc->calib_tim);
  2023. tasklet_kill(&sc->rxtq);
  2024. tasklet_kill(&sc->txtq);
  2025. tasklet_kill(&sc->restq);
  2026. return ret;
  2027. }
  2028. static irqreturn_t
  2029. ath5k_intr(int irq, void *dev_id)
  2030. {
  2031. struct ath5k_softc *sc = dev_id;
  2032. struct ath5k_hw *ah = sc->ah;
  2033. enum ath5k_int status;
  2034. unsigned int counter = 1000;
  2035. if (unlikely(test_bit(ATH_STAT_INVALID, sc->status) ||
  2036. !ath5k_hw_is_intr_pending(ah)))
  2037. return IRQ_NONE;
  2038. do {
  2039. /*
  2040. * Figure out the reason(s) for the interrupt. Note
  2041. * that get_isr returns a pseudo-ISR that may include
  2042. * bits we haven't explicitly enabled so we mask the
  2043. * value to insure we only process bits we requested.
  2044. */
  2045. ath5k_hw_get_isr(ah, &status); /* NB: clears IRQ too */
  2046. ATH5K_DBG(sc, ATH5K_DEBUG_INTR, "status 0x%x/0x%x\n",
  2047. status, sc->imask);
  2048. status &= sc->imask; /* discard unasked for bits */
  2049. if (unlikely(status & AR5K_INT_FATAL)) {
  2050. /*
  2051. * Fatal errors are unrecoverable.
  2052. * Typically these are caused by DMA errors.
  2053. */
  2054. tasklet_schedule(&sc->restq);
  2055. } else if (unlikely(status & AR5K_INT_RXORN)) {
  2056. tasklet_schedule(&sc->restq);
  2057. } else {
  2058. if (status & AR5K_INT_SWBA) {
  2059. /*
  2060. * Software beacon alert--time to send a beacon.
  2061. * Handle beacon transmission directly; deferring
  2062. * this is too slow to meet timing constraints
  2063. * under load.
  2064. *
  2065. * In IBSS mode we use this interrupt just to
  2066. * keep track of the next TBTT (target beacon
  2067. * transmission time) in order to detect wether
  2068. * automatic TSF updates happened.
  2069. */
  2070. if (sc->opmode == NL80211_IFTYPE_ADHOC) {
  2071. /* XXX: only if VEOL suppported */
  2072. u64 tsf = ath5k_hw_get_tsf64(ah);
  2073. sc->nexttbtt += sc->bintval;
  2074. ATH5K_DBG(sc, ATH5K_DEBUG_BEACON,
  2075. "SWBA nexttbtt: %x hw_tu: %x "
  2076. "TSF: %llx\n",
  2077. sc->nexttbtt,
  2078. TSF_TO_TU(tsf),
  2079. (unsigned long long) tsf);
  2080. } else {
  2081. spin_lock(&sc->block);
  2082. ath5k_beacon_send(sc);
  2083. spin_unlock(&sc->block);
  2084. }
  2085. }
  2086. if (status & AR5K_INT_RXEOL) {
  2087. /*
  2088. * NB: the hardware should re-read the link when
  2089. * RXE bit is written, but it doesn't work at
  2090. * least on older hardware revs.
  2091. */
  2092. sc->rxlink = NULL;
  2093. }
  2094. if (status & AR5K_INT_TXURN) {
  2095. /* bump tx trigger level */
  2096. ath5k_hw_update_tx_triglevel(ah, true);
  2097. }
  2098. if (status & AR5K_INT_RX)
  2099. tasklet_schedule(&sc->rxtq);
  2100. if (status & AR5K_INT_TX)
  2101. tasklet_schedule(&sc->txtq);
  2102. if (status & AR5K_INT_BMISS) {
  2103. }
  2104. if (status & AR5K_INT_MIB) {
  2105. /*
  2106. * These stats are also used for ANI i think
  2107. * so how about updating them more often ?
  2108. */
  2109. ath5k_hw_update_mib_counters(ah, &sc->ll_stats);
  2110. }
  2111. }
  2112. } while (ath5k_hw_is_intr_pending(ah) && counter-- > 0);
  2113. if (unlikely(!counter))
  2114. ATH5K_WARN(sc, "too many interrupts, giving up for now\n");
  2115. return IRQ_HANDLED;
  2116. }
  2117. static void
  2118. ath5k_tasklet_reset(unsigned long data)
  2119. {
  2120. struct ath5k_softc *sc = (void *)data;
  2121. ath5k_reset_wake(sc);
  2122. }
  2123. /*
  2124. * Periodically recalibrate the PHY to account
  2125. * for temperature/environment changes.
  2126. */
  2127. static void
  2128. ath5k_calibrate(unsigned long data)
  2129. {
  2130. struct ath5k_softc *sc = (void *)data;
  2131. struct ath5k_hw *ah = sc->ah;
  2132. ATH5K_DBG(sc, ATH5K_DEBUG_CALIBRATE, "channel %u/%x\n",
  2133. ieee80211_frequency_to_channel(sc->curchan->center_freq),
  2134. sc->curchan->hw_value);
  2135. if (ath5k_hw_get_rf_gain(ah) == AR5K_RFGAIN_NEED_CHANGE) {
  2136. /*
  2137. * Rfgain is out of bounds, reset the chip
  2138. * to load new gain values.
  2139. */
  2140. ATH5K_DBG(sc, ATH5K_DEBUG_RESET, "calibration, resetting\n");
  2141. ath5k_reset_wake(sc);
  2142. }
  2143. if (ath5k_hw_phy_calibrate(ah, sc->curchan))
  2144. ATH5K_ERR(sc, "calibration of channel %u failed\n",
  2145. ieee80211_frequency_to_channel(
  2146. sc->curchan->center_freq));
  2147. mod_timer(&sc->calib_tim, round_jiffies(jiffies +
  2148. msecs_to_jiffies(ath5k_calinterval * 1000)));
  2149. }
  2150. /***************\
  2151. * LED functions *
  2152. \***************/
  2153. static void
  2154. ath5k_led_enable(struct ath5k_softc *sc)
  2155. {
  2156. if (test_bit(ATH_STAT_LEDSOFT, sc->status)) {
  2157. ath5k_hw_set_gpio_output(sc->ah, sc->led_pin);
  2158. ath5k_led_off(sc);
  2159. }
  2160. }
  2161. static void
  2162. ath5k_led_on(struct ath5k_softc *sc)
  2163. {
  2164. if (!test_bit(ATH_STAT_LEDSOFT, sc->status))
  2165. return;
  2166. ath5k_hw_set_gpio(sc->ah, sc->led_pin, sc->led_on);
  2167. }
  2168. static void
  2169. ath5k_led_off(struct ath5k_softc *sc)
  2170. {
  2171. if (!test_bit(ATH_STAT_LEDSOFT, sc->status))
  2172. return;
  2173. ath5k_hw_set_gpio(sc->ah, sc->led_pin, !sc->led_on);
  2174. }
  2175. static void
  2176. ath5k_led_brightness_set(struct led_classdev *led_dev,
  2177. enum led_brightness brightness)
  2178. {
  2179. struct ath5k_led *led = container_of(led_dev, struct ath5k_led,
  2180. led_dev);
  2181. if (brightness == LED_OFF)
  2182. ath5k_led_off(led->sc);
  2183. else
  2184. ath5k_led_on(led->sc);
  2185. }
  2186. static int
  2187. ath5k_register_led(struct ath5k_softc *sc, struct ath5k_led *led,
  2188. const char *name, char *trigger)
  2189. {
  2190. int err;
  2191. led->sc = sc;
  2192. strncpy(led->name, name, sizeof(led->name));
  2193. led->led_dev.name = led->name;
  2194. led->led_dev.default_trigger = trigger;
  2195. led->led_dev.brightness_set = ath5k_led_brightness_set;
  2196. err = led_classdev_register(&sc->pdev->dev, &led->led_dev);
  2197. if (err)
  2198. {
  2199. ATH5K_WARN(sc, "could not register LED %s\n", name);
  2200. led->sc = NULL;
  2201. }
  2202. return err;
  2203. }
  2204. static void
  2205. ath5k_unregister_led(struct ath5k_led *led)
  2206. {
  2207. if (!led->sc)
  2208. return;
  2209. led_classdev_unregister(&led->led_dev);
  2210. ath5k_led_off(led->sc);
  2211. led->sc = NULL;
  2212. }
  2213. static void
  2214. ath5k_unregister_leds(struct ath5k_softc *sc)
  2215. {
  2216. ath5k_unregister_led(&sc->rx_led);
  2217. ath5k_unregister_led(&sc->tx_led);
  2218. }
  2219. static int
  2220. ath5k_init_leds(struct ath5k_softc *sc)
  2221. {
  2222. int ret = 0;
  2223. struct ieee80211_hw *hw = sc->hw;
  2224. struct pci_dev *pdev = sc->pdev;
  2225. char name[ATH5K_LED_MAX_NAME_LEN + 1];
  2226. /*
  2227. * Auto-enable soft led processing for IBM cards and for
  2228. * 5211 minipci cards.
  2229. */
  2230. if (pdev->device == PCI_DEVICE_ID_ATHEROS_AR5212_IBM ||
  2231. pdev->device == PCI_DEVICE_ID_ATHEROS_AR5211) {
  2232. __set_bit(ATH_STAT_LEDSOFT, sc->status);
  2233. sc->led_pin = 0;
  2234. sc->led_on = 0; /* active low */
  2235. }
  2236. /* Enable softled on PIN1 on HP Compaq nc6xx, nc4000 & nx5000 laptops */
  2237. if (pdev->subsystem_vendor == PCI_VENDOR_ID_COMPAQ) {
  2238. __set_bit(ATH_STAT_LEDSOFT, sc->status);
  2239. sc->led_pin = 1;
  2240. sc->led_on = 1; /* active high */
  2241. }
  2242. if (!test_bit(ATH_STAT_LEDSOFT, sc->status))
  2243. goto out;
  2244. ath5k_led_enable(sc);
  2245. snprintf(name, sizeof(name), "ath5k-%s::rx", wiphy_name(hw->wiphy));
  2246. ret = ath5k_register_led(sc, &sc->rx_led, name,
  2247. ieee80211_get_rx_led_name(hw));
  2248. if (ret)
  2249. goto out;
  2250. snprintf(name, sizeof(name), "ath5k-%s::tx", wiphy_name(hw->wiphy));
  2251. ret = ath5k_register_led(sc, &sc->tx_led, name,
  2252. ieee80211_get_tx_led_name(hw));
  2253. out:
  2254. return ret;
  2255. }
  2256. /********************\
  2257. * Mac80211 functions *
  2258. \********************/
  2259. static int
  2260. ath5k_tx(struct ieee80211_hw *hw, struct sk_buff *skb)
  2261. {
  2262. struct ath5k_softc *sc = hw->priv;
  2263. struct ath5k_buf *bf;
  2264. unsigned long flags;
  2265. int hdrlen;
  2266. int pad;
  2267. ath5k_debug_dump_skb(sc, skb, "TX ", 1);
  2268. if (sc->opmode == NL80211_IFTYPE_MONITOR)
  2269. ATH5K_DBG(sc, ATH5K_DEBUG_XMIT, "tx in monitor (scan?)\n");
  2270. /*
  2271. * the hardware expects the header padded to 4 byte boundaries
  2272. * if this is not the case we add the padding after the header
  2273. */
  2274. hdrlen = ieee80211_get_hdrlen_from_skb(skb);
  2275. if (hdrlen & 3) {
  2276. pad = hdrlen % 4;
  2277. if (skb_headroom(skb) < pad) {
  2278. ATH5K_ERR(sc, "tx hdrlen not %%4: %d not enough"
  2279. " headroom to pad %d\n", hdrlen, pad);
  2280. return -1;
  2281. }
  2282. skb_push(skb, pad);
  2283. memmove(skb->data, skb->data+pad, hdrlen);
  2284. }
  2285. spin_lock_irqsave(&sc->txbuflock, flags);
  2286. if (list_empty(&sc->txbuf)) {
  2287. ATH5K_ERR(sc, "no further txbuf available, dropping packet\n");
  2288. spin_unlock_irqrestore(&sc->txbuflock, flags);
  2289. ieee80211_stop_queue(hw, skb_get_queue_mapping(skb));
  2290. return -1;
  2291. }
  2292. bf = list_first_entry(&sc->txbuf, struct ath5k_buf, list);
  2293. list_del(&bf->list);
  2294. sc->txbuf_len--;
  2295. if (list_empty(&sc->txbuf))
  2296. ieee80211_stop_queues(hw);
  2297. spin_unlock_irqrestore(&sc->txbuflock, flags);
  2298. bf->skb = skb;
  2299. if (ath5k_txbuf_setup(sc, bf)) {
  2300. bf->skb = NULL;
  2301. spin_lock_irqsave(&sc->txbuflock, flags);
  2302. list_add_tail(&bf->list, &sc->txbuf);
  2303. sc->txbuf_len++;
  2304. spin_unlock_irqrestore(&sc->txbuflock, flags);
  2305. dev_kfree_skb_any(skb);
  2306. return 0;
  2307. }
  2308. return 0;
  2309. }
  2310. static int
  2311. ath5k_reset(struct ath5k_softc *sc, bool stop, bool change_channel)
  2312. {
  2313. struct ath5k_hw *ah = sc->ah;
  2314. int ret;
  2315. ATH5K_DBG(sc, ATH5K_DEBUG_RESET, "resetting\n");
  2316. if (stop) {
  2317. ath5k_hw_set_imr(ah, 0);
  2318. ath5k_txq_cleanup(sc);
  2319. ath5k_rx_stop(sc);
  2320. }
  2321. ret = ath5k_hw_reset(ah, sc->opmode, sc->curchan, true);
  2322. if (ret) {
  2323. ATH5K_ERR(sc, "can't reset hardware (%d)\n", ret);
  2324. goto err;
  2325. }
  2326. /*
  2327. * This is needed only to setup initial state
  2328. * but it's best done after a reset.
  2329. */
  2330. ath5k_hw_set_txpower_limit(sc->ah, 0);
  2331. ret = ath5k_rx_start(sc);
  2332. if (ret) {
  2333. ATH5K_ERR(sc, "can't start recv logic\n");
  2334. goto err;
  2335. }
  2336. /*
  2337. * Change channels and update the h/w rate map if we're switching;
  2338. * e.g. 11a to 11b/g.
  2339. *
  2340. * We may be doing a reset in response to an ioctl that changes the
  2341. * channel so update any state that might change as a result.
  2342. *
  2343. * XXX needed?
  2344. */
  2345. /* ath5k_chan_change(sc, c); */
  2346. ath5k_beacon_config(sc);
  2347. /* intrs are enabled by ath5k_beacon_config */
  2348. return 0;
  2349. err:
  2350. return ret;
  2351. }
  2352. static int
  2353. ath5k_reset_wake(struct ath5k_softc *sc)
  2354. {
  2355. int ret;
  2356. ret = ath5k_reset(sc, true, true);
  2357. if (!ret)
  2358. ieee80211_wake_queues(sc->hw);
  2359. return ret;
  2360. }
  2361. static int ath5k_start(struct ieee80211_hw *hw)
  2362. {
  2363. return ath5k_init(hw->priv, false);
  2364. }
  2365. static void ath5k_stop(struct ieee80211_hw *hw)
  2366. {
  2367. ath5k_stop_hw(hw->priv, false);
  2368. }
  2369. static int ath5k_add_interface(struct ieee80211_hw *hw,
  2370. struct ieee80211_if_init_conf *conf)
  2371. {
  2372. struct ath5k_softc *sc = hw->priv;
  2373. int ret;
  2374. mutex_lock(&sc->lock);
  2375. if (sc->vif) {
  2376. ret = 0;
  2377. goto end;
  2378. }
  2379. sc->vif = conf->vif;
  2380. switch (conf->type) {
  2381. case NL80211_IFTYPE_AP:
  2382. case NL80211_IFTYPE_STATION:
  2383. case NL80211_IFTYPE_ADHOC:
  2384. case NL80211_IFTYPE_MESH_POINT:
  2385. case NL80211_IFTYPE_MONITOR:
  2386. sc->opmode = conf->type;
  2387. break;
  2388. default:
  2389. ret = -EOPNOTSUPP;
  2390. goto end;
  2391. }
  2392. /* Set to a reasonable value. Note that this will
  2393. * be set to mac80211's value at ath5k_config(). */
  2394. sc->bintval = 1000;
  2395. ret = 0;
  2396. end:
  2397. mutex_unlock(&sc->lock);
  2398. return ret;
  2399. }
  2400. static void
  2401. ath5k_remove_interface(struct ieee80211_hw *hw,
  2402. struct ieee80211_if_init_conf *conf)
  2403. {
  2404. struct ath5k_softc *sc = hw->priv;
  2405. mutex_lock(&sc->lock);
  2406. if (sc->vif != conf->vif)
  2407. goto end;
  2408. sc->vif = NULL;
  2409. end:
  2410. mutex_unlock(&sc->lock);
  2411. }
  2412. /*
  2413. * TODO: Phy disable/diversity etc
  2414. */
  2415. static int
  2416. ath5k_config(struct ieee80211_hw *hw, u32 changed)
  2417. {
  2418. struct ath5k_softc *sc = hw->priv;
  2419. struct ieee80211_conf *conf = &hw->conf;
  2420. sc->bintval = conf->beacon_int;
  2421. sc->power_level = conf->power_level;
  2422. return ath5k_chan_set(sc, conf->channel);
  2423. }
  2424. static int
  2425. ath5k_config_interface(struct ieee80211_hw *hw, struct ieee80211_vif *vif,
  2426. struct ieee80211_if_conf *conf)
  2427. {
  2428. struct ath5k_softc *sc = hw->priv;
  2429. struct ath5k_hw *ah = sc->ah;
  2430. int ret;
  2431. mutex_lock(&sc->lock);
  2432. if (sc->vif != vif) {
  2433. ret = -EIO;
  2434. goto unlock;
  2435. }
  2436. if (conf->changed & IEEE80211_IFCC_BSSID && conf->bssid) {
  2437. /* Cache for later use during resets */
  2438. memcpy(ah->ah_bssid, conf->bssid, ETH_ALEN);
  2439. /* XXX: assoc id is set to 0 for now, mac80211 doesn't have
  2440. * a clean way of letting us retrieve this yet. */
  2441. ath5k_hw_set_associd(ah, ah->ah_bssid, 0);
  2442. mmiowb();
  2443. }
  2444. if (conf->changed & IEEE80211_IFCC_BEACON &&
  2445. (vif->type == NL80211_IFTYPE_ADHOC ||
  2446. vif->type == NL80211_IFTYPE_MESH_POINT ||
  2447. vif->type == NL80211_IFTYPE_AP)) {
  2448. struct sk_buff *beacon = ieee80211_beacon_get(hw, vif);
  2449. if (!beacon) {
  2450. ret = -ENOMEM;
  2451. goto unlock;
  2452. }
  2453. ath5k_beacon_update(sc, beacon);
  2454. }
  2455. mutex_unlock(&sc->lock);
  2456. return ath5k_reset_wake(sc);
  2457. unlock:
  2458. mutex_unlock(&sc->lock);
  2459. return ret;
  2460. }
  2461. #define SUPPORTED_FIF_FLAGS \
  2462. FIF_PROMISC_IN_BSS | FIF_ALLMULTI | FIF_FCSFAIL | \
  2463. FIF_PLCPFAIL | FIF_CONTROL | FIF_OTHER_BSS | \
  2464. FIF_BCN_PRBRESP_PROMISC
  2465. /*
  2466. * o always accept unicast, broadcast, and multicast traffic
  2467. * o multicast traffic for all BSSIDs will be enabled if mac80211
  2468. * says it should be
  2469. * o maintain current state of phy ofdm or phy cck error reception.
  2470. * If the hardware detects any of these type of errors then
  2471. * ath5k_hw_get_rx_filter() will pass to us the respective
  2472. * hardware filters to be able to receive these type of frames.
  2473. * o probe request frames are accepted only when operating in
  2474. * hostap, adhoc, or monitor modes
  2475. * o enable promiscuous mode according to the interface state
  2476. * o accept beacons:
  2477. * - when operating in adhoc mode so the 802.11 layer creates
  2478. * node table entries for peers,
  2479. * - when operating in station mode for collecting rssi data when
  2480. * the station is otherwise quiet, or
  2481. * - when scanning
  2482. */
  2483. static void ath5k_configure_filter(struct ieee80211_hw *hw,
  2484. unsigned int changed_flags,
  2485. unsigned int *new_flags,
  2486. int mc_count, struct dev_mc_list *mclist)
  2487. {
  2488. struct ath5k_softc *sc = hw->priv;
  2489. struct ath5k_hw *ah = sc->ah;
  2490. u32 mfilt[2], val, rfilt;
  2491. u8 pos;
  2492. int i;
  2493. mfilt[0] = 0;
  2494. mfilt[1] = 0;
  2495. /* Only deal with supported flags */
  2496. changed_flags &= SUPPORTED_FIF_FLAGS;
  2497. *new_flags &= SUPPORTED_FIF_FLAGS;
  2498. /* If HW detects any phy or radar errors, leave those filters on.
  2499. * Also, always enable Unicast, Broadcasts and Multicast
  2500. * XXX: move unicast, bssid broadcasts and multicast to mac80211 */
  2501. rfilt = (ath5k_hw_get_rx_filter(ah) & (AR5K_RX_FILTER_PHYERR)) |
  2502. (AR5K_RX_FILTER_UCAST | AR5K_RX_FILTER_BCAST |
  2503. AR5K_RX_FILTER_MCAST);
  2504. if (changed_flags & (FIF_PROMISC_IN_BSS | FIF_OTHER_BSS)) {
  2505. if (*new_flags & FIF_PROMISC_IN_BSS) {
  2506. rfilt |= AR5K_RX_FILTER_PROM;
  2507. __set_bit(ATH_STAT_PROMISC, sc->status);
  2508. }
  2509. else
  2510. __clear_bit(ATH_STAT_PROMISC, sc->status);
  2511. }
  2512. /* Note, AR5K_RX_FILTER_MCAST is already enabled */
  2513. if (*new_flags & FIF_ALLMULTI) {
  2514. mfilt[0] = ~0;
  2515. mfilt[1] = ~0;
  2516. } else {
  2517. for (i = 0; i < mc_count; i++) {
  2518. if (!mclist)
  2519. break;
  2520. /* calculate XOR of eight 6-bit values */
  2521. val = get_unaligned_le32(mclist->dmi_addr + 0);
  2522. pos = (val >> 18) ^ (val >> 12) ^ (val >> 6) ^ val;
  2523. val = get_unaligned_le32(mclist->dmi_addr + 3);
  2524. pos ^= (val >> 18) ^ (val >> 12) ^ (val >> 6) ^ val;
  2525. pos &= 0x3f;
  2526. mfilt[pos / 32] |= (1 << (pos % 32));
  2527. /* XXX: we might be able to just do this instead,
  2528. * but not sure, needs testing, if we do use this we'd
  2529. * neet to inform below to not reset the mcast */
  2530. /* ath5k_hw_set_mcast_filterindex(ah,
  2531. * mclist->dmi_addr[5]); */
  2532. mclist = mclist->next;
  2533. }
  2534. }
  2535. /* This is the best we can do */
  2536. if (*new_flags & (FIF_FCSFAIL | FIF_PLCPFAIL))
  2537. rfilt |= AR5K_RX_FILTER_PHYERR;
  2538. /* FIF_BCN_PRBRESP_PROMISC really means to enable beacons
  2539. * and probes for any BSSID, this needs testing */
  2540. if (*new_flags & FIF_BCN_PRBRESP_PROMISC)
  2541. rfilt |= AR5K_RX_FILTER_BEACON | AR5K_RX_FILTER_PROBEREQ;
  2542. /* FIF_CONTROL doc says that if FIF_PROMISC_IN_BSS is not
  2543. * set we should only pass on control frames for this
  2544. * station. This needs testing. I believe right now this
  2545. * enables *all* control frames, which is OK.. but
  2546. * but we should see if we can improve on granularity */
  2547. if (*new_flags & FIF_CONTROL)
  2548. rfilt |= AR5K_RX_FILTER_CONTROL;
  2549. /* Additional settings per mode -- this is per ath5k */
  2550. /* XXX move these to mac80211, and add a beacon IFF flag to mac80211 */
  2551. if (sc->opmode == NL80211_IFTYPE_MONITOR)
  2552. rfilt |= AR5K_RX_FILTER_CONTROL | AR5K_RX_FILTER_BEACON |
  2553. AR5K_RX_FILTER_PROBEREQ | AR5K_RX_FILTER_PROM;
  2554. if (sc->opmode != NL80211_IFTYPE_STATION)
  2555. rfilt |= AR5K_RX_FILTER_PROBEREQ;
  2556. if (sc->opmode != NL80211_IFTYPE_AP &&
  2557. sc->opmode != NL80211_IFTYPE_MESH_POINT &&
  2558. test_bit(ATH_STAT_PROMISC, sc->status))
  2559. rfilt |= AR5K_RX_FILTER_PROM;
  2560. if (sc->opmode == NL80211_IFTYPE_ADHOC)
  2561. rfilt |= AR5K_RX_FILTER_BEACON;
  2562. if (sc->opmode == NL80211_IFTYPE_MESH_POINT)
  2563. rfilt |= AR5K_RX_FILTER_CONTROL | AR5K_RX_FILTER_BEACON |
  2564. AR5K_RX_FILTER_PROBEREQ | AR5K_RX_FILTER_PROM;
  2565. /* Set filters */
  2566. ath5k_hw_set_rx_filter(ah,rfilt);
  2567. /* Set multicast bits */
  2568. ath5k_hw_set_mcast_filter(ah, mfilt[0], mfilt[1]);
  2569. /* Set the cached hw filter flags, this will alter actually
  2570. * be set in HW */
  2571. sc->filter_flags = rfilt;
  2572. }
  2573. static int
  2574. ath5k_set_key(struct ieee80211_hw *hw, enum set_key_cmd cmd,
  2575. const u8 *local_addr, const u8 *addr,
  2576. struct ieee80211_key_conf *key)
  2577. {
  2578. struct ath5k_softc *sc = hw->priv;
  2579. int ret = 0;
  2580. switch(key->alg) {
  2581. case ALG_WEP:
  2582. /* XXX: fix hardware encryption, its not working. For now
  2583. * allow software encryption */
  2584. /* break; */
  2585. case ALG_TKIP:
  2586. case ALG_CCMP:
  2587. return -EOPNOTSUPP;
  2588. default:
  2589. WARN_ON(1);
  2590. return -EINVAL;
  2591. }
  2592. mutex_lock(&sc->lock);
  2593. switch (cmd) {
  2594. case SET_KEY:
  2595. ret = ath5k_hw_set_key(sc->ah, key->keyidx, key, addr);
  2596. if (ret) {
  2597. ATH5K_ERR(sc, "can't set the key\n");
  2598. goto unlock;
  2599. }
  2600. __set_bit(key->keyidx, sc->keymap);
  2601. key->hw_key_idx = key->keyidx;
  2602. break;
  2603. case DISABLE_KEY:
  2604. ath5k_hw_reset_key(sc->ah, key->keyidx);
  2605. __clear_bit(key->keyidx, sc->keymap);
  2606. break;
  2607. default:
  2608. ret = -EINVAL;
  2609. goto unlock;
  2610. }
  2611. unlock:
  2612. mmiowb();
  2613. mutex_unlock(&sc->lock);
  2614. return ret;
  2615. }
  2616. static int
  2617. ath5k_get_stats(struct ieee80211_hw *hw,
  2618. struct ieee80211_low_level_stats *stats)
  2619. {
  2620. struct ath5k_softc *sc = hw->priv;
  2621. struct ath5k_hw *ah = sc->ah;
  2622. /* Force update */
  2623. ath5k_hw_update_mib_counters(ah, &sc->ll_stats);
  2624. memcpy(stats, &sc->ll_stats, sizeof(sc->ll_stats));
  2625. return 0;
  2626. }
  2627. static int
  2628. ath5k_get_tx_stats(struct ieee80211_hw *hw,
  2629. struct ieee80211_tx_queue_stats *stats)
  2630. {
  2631. struct ath5k_softc *sc = hw->priv;
  2632. memcpy(stats, &sc->tx_stats, sizeof(sc->tx_stats));
  2633. return 0;
  2634. }
  2635. static u64
  2636. ath5k_get_tsf(struct ieee80211_hw *hw)
  2637. {
  2638. struct ath5k_softc *sc = hw->priv;
  2639. return ath5k_hw_get_tsf64(sc->ah);
  2640. }
  2641. static void
  2642. ath5k_reset_tsf(struct ieee80211_hw *hw)
  2643. {
  2644. struct ath5k_softc *sc = hw->priv;
  2645. /*
  2646. * in IBSS mode we need to update the beacon timers too.
  2647. * this will also reset the TSF if we call it with 0
  2648. */
  2649. if (sc->opmode == NL80211_IFTYPE_ADHOC)
  2650. ath5k_beacon_update_timers(sc, 0);
  2651. else
  2652. ath5k_hw_reset_tsf(sc->ah);
  2653. }
  2654. static int
  2655. ath5k_beacon_update(struct ath5k_softc *sc, struct sk_buff *skb)
  2656. {
  2657. unsigned long flags;
  2658. int ret;
  2659. ath5k_debug_dump_skb(sc, skb, "BC ", 1);
  2660. spin_lock_irqsave(&sc->block, flags);
  2661. ath5k_txbuf_free(sc, sc->bbuf);
  2662. sc->bbuf->skb = skb;
  2663. ret = ath5k_beacon_setup(sc, sc->bbuf);
  2664. if (ret)
  2665. sc->bbuf->skb = NULL;
  2666. spin_unlock_irqrestore(&sc->block, flags);
  2667. if (!ret) {
  2668. ath5k_beacon_config(sc);
  2669. mmiowb();
  2670. }
  2671. return ret;
  2672. }