imx6sl.dtsi 21 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806
  1. /*
  2. * Copyright 2013 Freescale Semiconductor, Inc.
  3. *
  4. * This program is free software; you can redistribute it and/or modify
  5. * it under the terms of the GNU General Public License version 2 as
  6. * published by the Free Software Foundation.
  7. *
  8. */
  9. #include "skeleton.dtsi"
  10. #include "imx6sl-pinfunc.h"
  11. #include <dt-bindings/clock/imx6sl-clock.h>
  12. / {
  13. aliases {
  14. serial0 = &uart1;
  15. serial1 = &uart2;
  16. serial2 = &uart3;
  17. serial3 = &uart4;
  18. serial4 = &uart5;
  19. gpio0 = &gpio1;
  20. gpio1 = &gpio2;
  21. gpio2 = &gpio3;
  22. gpio3 = &gpio4;
  23. gpio4 = &gpio5;
  24. };
  25. cpus {
  26. #address-cells = <1>;
  27. #size-cells = <0>;
  28. cpu@0 {
  29. compatible = "arm,cortex-a9";
  30. device_type = "cpu";
  31. reg = <0x0>;
  32. next-level-cache = <&L2>;
  33. };
  34. };
  35. intc: interrupt-controller@00a01000 {
  36. compatible = "arm,cortex-a9-gic";
  37. #interrupt-cells = <3>;
  38. #address-cells = <1>;
  39. #size-cells = <1>;
  40. interrupt-controller;
  41. reg = <0x00a01000 0x1000>,
  42. <0x00a00100 0x100>;
  43. };
  44. clocks {
  45. #address-cells = <1>;
  46. #size-cells = <0>;
  47. ckil {
  48. compatible = "fixed-clock";
  49. clock-frequency = <32768>;
  50. };
  51. osc {
  52. compatible = "fixed-clock";
  53. clock-frequency = <24000000>;
  54. };
  55. };
  56. soc {
  57. #address-cells = <1>;
  58. #size-cells = <1>;
  59. compatible = "simple-bus";
  60. interrupt-parent = <&intc>;
  61. ranges;
  62. L2: l2-cache@00a02000 {
  63. compatible = "arm,pl310-cache";
  64. reg = <0x00a02000 0x1000>;
  65. interrupts = <0 92 0x04>;
  66. cache-unified;
  67. cache-level = <2>;
  68. arm,tag-latency = <4 2 3>;
  69. arm,data-latency = <4 2 3>;
  70. };
  71. pmu {
  72. compatible = "arm,cortex-a9-pmu";
  73. interrupts = <0 94 0x04>;
  74. };
  75. aips1: aips-bus@02000000 {
  76. compatible = "fsl,aips-bus", "simple-bus";
  77. #address-cells = <1>;
  78. #size-cells = <1>;
  79. reg = <0x02000000 0x100000>;
  80. ranges;
  81. spba: spba-bus@02000000 {
  82. compatible = "fsl,spba-bus", "simple-bus";
  83. #address-cells = <1>;
  84. #size-cells = <1>;
  85. reg = <0x02000000 0x40000>;
  86. ranges;
  87. spdif: spdif@02004000 {
  88. reg = <0x02004000 0x4000>;
  89. interrupts = <0 52 0x04>;
  90. };
  91. ecspi1: ecspi@02008000 {
  92. #address-cells = <1>;
  93. #size-cells = <0>;
  94. compatible = "fsl,imx6sl-ecspi", "fsl,imx51-ecspi";
  95. reg = <0x02008000 0x4000>;
  96. interrupts = <0 31 0x04>;
  97. clocks = <&clks IMX6SL_CLK_ECSPI1>,
  98. <&clks IMX6SL_CLK_ECSPI1>;
  99. clock-names = "ipg", "per";
  100. status = "disabled";
  101. };
  102. ecspi2: ecspi@0200c000 {
  103. #address-cells = <1>;
  104. #size-cells = <0>;
  105. compatible = "fsl,imx6sl-ecspi", "fsl,imx51-ecspi";
  106. reg = <0x0200c000 0x4000>;
  107. interrupts = <0 32 0x04>;
  108. clocks = <&clks IMX6SL_CLK_ECSPI2>,
  109. <&clks IMX6SL_CLK_ECSPI2>;
  110. clock-names = "ipg", "per";
  111. status = "disabled";
  112. };
  113. ecspi3: ecspi@02010000 {
  114. #address-cells = <1>;
  115. #size-cells = <0>;
  116. compatible = "fsl,imx6sl-ecspi", "fsl,imx51-ecspi";
  117. reg = <0x02010000 0x4000>;
  118. interrupts = <0 33 0x04>;
  119. clocks = <&clks IMX6SL_CLK_ECSPI3>,
  120. <&clks IMX6SL_CLK_ECSPI3>;
  121. clock-names = "ipg", "per";
  122. status = "disabled";
  123. };
  124. ecspi4: ecspi@02014000 {
  125. #address-cells = <1>;
  126. #size-cells = <0>;
  127. compatible = "fsl,imx6sl-ecspi", "fsl,imx51-ecspi";
  128. reg = <0x02014000 0x4000>;
  129. interrupts = <0 34 0x04>;
  130. clocks = <&clks IMX6SL_CLK_ECSPI4>,
  131. <&clks IMX6SL_CLK_ECSPI4>;
  132. clock-names = "ipg", "per";
  133. status = "disabled";
  134. };
  135. uart5: serial@02018000 {
  136. compatible = "fsl,imx6sl-uart",
  137. "fsl,imx6q-uart", "fsl,imx21-uart";
  138. reg = <0x02018000 0x4000>;
  139. interrupts = <0 30 0x04>;
  140. clocks = <&clks IMX6SL_CLK_UART>,
  141. <&clks IMX6SL_CLK_UART_SERIAL>;
  142. clock-names = "ipg", "per";
  143. dmas = <&sdma 33 4 0>, <&sdma 34 4 0>;
  144. dma-names = "rx", "tx";
  145. status = "disabled";
  146. };
  147. uart1: serial@02020000 {
  148. compatible = "fsl,imx6sl-uart",
  149. "fsl,imx6q-uart", "fsl,imx21-uart";
  150. reg = <0x02020000 0x4000>;
  151. interrupts = <0 26 0x04>;
  152. clocks = <&clks IMX6SL_CLK_UART>,
  153. <&clks IMX6SL_CLK_UART_SERIAL>;
  154. clock-names = "ipg", "per";
  155. dmas = <&sdma 25 4 0>, <&sdma 26 4 0>;
  156. dma-names = "rx", "tx";
  157. status = "disabled";
  158. };
  159. uart2: serial@02024000 {
  160. compatible = "fsl,imx6sl-uart",
  161. "fsl,imx6q-uart", "fsl,imx21-uart";
  162. reg = <0x02024000 0x4000>;
  163. interrupts = <0 27 0x04>;
  164. clocks = <&clks IMX6SL_CLK_UART>,
  165. <&clks IMX6SL_CLK_UART_SERIAL>;
  166. clock-names = "ipg", "per";
  167. dmas = <&sdma 27 4 0>, <&sdma 28 4 0>;
  168. dma-names = "rx", "tx";
  169. status = "disabled";
  170. };
  171. ssi1: ssi@02028000 {
  172. compatible = "fsl,imx6sl-ssi","fsl,imx21-ssi";
  173. reg = <0x02028000 0x4000>;
  174. interrupts = <0 46 0x04>;
  175. clocks = <&clks IMX6SL_CLK_SSI1>;
  176. dmas = <&sdma 37 1 0>,
  177. <&sdma 38 1 0>;
  178. dma-names = "rx", "tx";
  179. fsl,fifo-depth = <15>;
  180. status = "disabled";
  181. };
  182. ssi2: ssi@0202c000 {
  183. compatible = "fsl,imx6sl-ssi","fsl,imx21-ssi";
  184. reg = <0x0202c000 0x4000>;
  185. interrupts = <0 47 0x04>;
  186. clocks = <&clks IMX6SL_CLK_SSI2>;
  187. dmas = <&sdma 41 1 0>,
  188. <&sdma 42 1 0>;
  189. dma-names = "rx", "tx";
  190. fsl,fifo-depth = <15>;
  191. status = "disabled";
  192. };
  193. ssi3: ssi@02030000 {
  194. compatible = "fsl,imx6sl-ssi","fsl,imx21-ssi";
  195. reg = <0x02030000 0x4000>;
  196. interrupts = <0 48 0x04>;
  197. clocks = <&clks IMX6SL_CLK_SSI3>;
  198. dmas = <&sdma 45 1 0>,
  199. <&sdma 46 1 0>;
  200. dma-names = "rx", "tx";
  201. fsl,fifo-depth = <15>;
  202. status = "disabled";
  203. };
  204. uart3: serial@02034000 {
  205. compatible = "fsl,imx6sl-uart",
  206. "fsl,imx6q-uart", "fsl,imx21-uart";
  207. reg = <0x02034000 0x4000>;
  208. interrupts = <0 28 0x04>;
  209. clocks = <&clks IMX6SL_CLK_UART>,
  210. <&clks IMX6SL_CLK_UART_SERIAL>;
  211. clock-names = "ipg", "per";
  212. dmas = <&sdma 29 4 0>, <&sdma 30 4 0>;
  213. dma-names = "rx", "tx";
  214. status = "disabled";
  215. };
  216. uart4: serial@02038000 {
  217. compatible = "fsl,imx6sl-uart",
  218. "fsl,imx6q-uart", "fsl,imx21-uart";
  219. reg = <0x02038000 0x4000>;
  220. interrupts = <0 29 0x04>;
  221. clocks = <&clks IMX6SL_CLK_UART>,
  222. <&clks IMX6SL_CLK_UART_SERIAL>;
  223. clock-names = "ipg", "per";
  224. dmas = <&sdma 31 4 0>, <&sdma 32 4 0>;
  225. dma-names = "rx", "tx";
  226. status = "disabled";
  227. };
  228. };
  229. pwm1: pwm@02080000 {
  230. #pwm-cells = <2>;
  231. compatible = "fsl,imx6sl-pwm", "fsl,imx27-pwm";
  232. reg = <0x02080000 0x4000>;
  233. interrupts = <0 83 0x04>;
  234. clocks = <&clks IMX6SL_CLK_PWM1>,
  235. <&clks IMX6SL_CLK_PWM1>;
  236. clock-names = "ipg", "per";
  237. };
  238. pwm2: pwm@02084000 {
  239. #pwm-cells = <2>;
  240. compatible = "fsl,imx6sl-pwm", "fsl,imx27-pwm";
  241. reg = <0x02084000 0x4000>;
  242. interrupts = <0 84 0x04>;
  243. clocks = <&clks IMX6SL_CLK_PWM2>,
  244. <&clks IMX6SL_CLK_PWM2>;
  245. clock-names = "ipg", "per";
  246. };
  247. pwm3: pwm@02088000 {
  248. #pwm-cells = <2>;
  249. compatible = "fsl,imx6sl-pwm", "fsl,imx27-pwm";
  250. reg = <0x02088000 0x4000>;
  251. interrupts = <0 85 0x04>;
  252. clocks = <&clks IMX6SL_CLK_PWM3>,
  253. <&clks IMX6SL_CLK_PWM3>;
  254. clock-names = "ipg", "per";
  255. };
  256. pwm4: pwm@0208c000 {
  257. #pwm-cells = <2>;
  258. compatible = "fsl,imx6sl-pwm", "fsl,imx27-pwm";
  259. reg = <0x0208c000 0x4000>;
  260. interrupts = <0 86 0x04>;
  261. clocks = <&clks IMX6SL_CLK_PWM4>,
  262. <&clks IMX6SL_CLK_PWM4>;
  263. clock-names = "ipg", "per";
  264. };
  265. gpt: gpt@02098000 {
  266. compatible = "fsl,imx6sl-gpt";
  267. reg = <0x02098000 0x4000>;
  268. interrupts = <0 55 0x04>;
  269. clocks = <&clks IMX6SL_CLK_GPT>,
  270. <&clks IMX6SL_CLK_GPT_SERIAL>;
  271. clock-names = "ipg", "per";
  272. };
  273. gpio1: gpio@0209c000 {
  274. compatible = "fsl,imx6sl-gpio", "fsl,imx35-gpio";
  275. reg = <0x0209c000 0x4000>;
  276. interrupts = <0 66 0x04 0 67 0x04>;
  277. gpio-controller;
  278. #gpio-cells = <2>;
  279. interrupt-controller;
  280. #interrupt-cells = <2>;
  281. };
  282. gpio2: gpio@020a0000 {
  283. compatible = "fsl,imx6sl-gpio", "fsl,imx35-gpio";
  284. reg = <0x020a0000 0x4000>;
  285. interrupts = <0 68 0x04 0 69 0x04>;
  286. gpio-controller;
  287. #gpio-cells = <2>;
  288. interrupt-controller;
  289. #interrupt-cells = <2>;
  290. };
  291. gpio3: gpio@020a4000 {
  292. compatible = "fsl,imx6sl-gpio", "fsl,imx35-gpio";
  293. reg = <0x020a4000 0x4000>;
  294. interrupts = <0 70 0x04 0 71 0x04>;
  295. gpio-controller;
  296. #gpio-cells = <2>;
  297. interrupt-controller;
  298. #interrupt-cells = <2>;
  299. };
  300. gpio4: gpio@020a8000 {
  301. compatible = "fsl,imx6sl-gpio", "fsl,imx35-gpio";
  302. reg = <0x020a8000 0x4000>;
  303. interrupts = <0 72 0x04 0 73 0x04>;
  304. gpio-controller;
  305. #gpio-cells = <2>;
  306. interrupt-controller;
  307. #interrupt-cells = <2>;
  308. };
  309. gpio5: gpio@020ac000 {
  310. compatible = "fsl,imx6sl-gpio", "fsl,imx35-gpio";
  311. reg = <0x020ac000 0x4000>;
  312. interrupts = <0 74 0x04 0 75 0x04>;
  313. gpio-controller;
  314. #gpio-cells = <2>;
  315. interrupt-controller;
  316. #interrupt-cells = <2>;
  317. };
  318. kpp: kpp@020b8000 {
  319. reg = <0x020b8000 0x4000>;
  320. interrupts = <0 82 0x04>;
  321. };
  322. wdog1: wdog@020bc000 {
  323. compatible = "fsl,imx6sl-wdt", "fsl,imx21-wdt";
  324. reg = <0x020bc000 0x4000>;
  325. interrupts = <0 80 0x04>;
  326. clocks = <&clks IMX6SL_CLK_DUMMY>;
  327. };
  328. wdog2: wdog@020c0000 {
  329. compatible = "fsl,imx6sl-wdt", "fsl,imx21-wdt";
  330. reg = <0x020c0000 0x4000>;
  331. interrupts = <0 81 0x04>;
  332. clocks = <&clks IMX6SL_CLK_DUMMY>;
  333. status = "disabled";
  334. };
  335. clks: ccm@020c4000 {
  336. compatible = "fsl,imx6sl-ccm";
  337. reg = <0x020c4000 0x4000>;
  338. interrupts = <0 87 0x04 0 88 0x04>;
  339. #clock-cells = <1>;
  340. };
  341. anatop: anatop@020c8000 {
  342. compatible = "fsl,imx6sl-anatop",
  343. "fsl,imx6q-anatop",
  344. "syscon", "simple-bus";
  345. reg = <0x020c8000 0x1000>;
  346. interrupts = <0 49 0x04 0 54 0x04 0 127 0x04>;
  347. regulator-1p1@110 {
  348. compatible = "fsl,anatop-regulator";
  349. regulator-name = "vdd1p1";
  350. regulator-min-microvolt = <800000>;
  351. regulator-max-microvolt = <1375000>;
  352. regulator-always-on;
  353. anatop-reg-offset = <0x110>;
  354. anatop-vol-bit-shift = <8>;
  355. anatop-vol-bit-width = <5>;
  356. anatop-min-bit-val = <4>;
  357. anatop-min-voltage = <800000>;
  358. anatop-max-voltage = <1375000>;
  359. };
  360. regulator-3p0@120 {
  361. compatible = "fsl,anatop-regulator";
  362. regulator-name = "vdd3p0";
  363. regulator-min-microvolt = <2800000>;
  364. regulator-max-microvolt = <3150000>;
  365. regulator-always-on;
  366. anatop-reg-offset = <0x120>;
  367. anatop-vol-bit-shift = <8>;
  368. anatop-vol-bit-width = <5>;
  369. anatop-min-bit-val = <0>;
  370. anatop-min-voltage = <2625000>;
  371. anatop-max-voltage = <3400000>;
  372. };
  373. regulator-2p5@130 {
  374. compatible = "fsl,anatop-regulator";
  375. regulator-name = "vdd2p5";
  376. regulator-min-microvolt = <2100000>;
  377. regulator-max-microvolt = <2850000>;
  378. regulator-always-on;
  379. anatop-reg-offset = <0x130>;
  380. anatop-vol-bit-shift = <8>;
  381. anatop-vol-bit-width = <5>;
  382. anatop-min-bit-val = <0>;
  383. anatop-min-voltage = <2100000>;
  384. anatop-max-voltage = <2850000>;
  385. };
  386. reg_arm: regulator-vddcore@140 {
  387. compatible = "fsl,anatop-regulator";
  388. regulator-name = "cpu";
  389. regulator-min-microvolt = <725000>;
  390. regulator-max-microvolt = <1450000>;
  391. regulator-always-on;
  392. anatop-reg-offset = <0x140>;
  393. anatop-vol-bit-shift = <0>;
  394. anatop-vol-bit-width = <5>;
  395. anatop-delay-reg-offset = <0x170>;
  396. anatop-delay-bit-shift = <24>;
  397. anatop-delay-bit-width = <2>;
  398. anatop-min-bit-val = <1>;
  399. anatop-min-voltage = <725000>;
  400. anatop-max-voltage = <1450000>;
  401. };
  402. reg_pu: regulator-vddpu@140 {
  403. compatible = "fsl,anatop-regulator";
  404. regulator-name = "vddpu";
  405. regulator-min-microvolt = <725000>;
  406. regulator-max-microvolt = <1450000>;
  407. regulator-always-on;
  408. anatop-reg-offset = <0x140>;
  409. anatop-vol-bit-shift = <9>;
  410. anatop-vol-bit-width = <5>;
  411. anatop-delay-reg-offset = <0x170>;
  412. anatop-delay-bit-shift = <26>;
  413. anatop-delay-bit-width = <2>;
  414. anatop-min-bit-val = <1>;
  415. anatop-min-voltage = <725000>;
  416. anatop-max-voltage = <1450000>;
  417. };
  418. reg_soc: regulator-vddsoc@140 {
  419. compatible = "fsl,anatop-regulator";
  420. regulator-name = "vddsoc";
  421. regulator-min-microvolt = <725000>;
  422. regulator-max-microvolt = <1450000>;
  423. regulator-always-on;
  424. anatop-reg-offset = <0x140>;
  425. anatop-vol-bit-shift = <18>;
  426. anatop-vol-bit-width = <5>;
  427. anatop-delay-reg-offset = <0x170>;
  428. anatop-delay-bit-shift = <28>;
  429. anatop-delay-bit-width = <2>;
  430. anatop-min-bit-val = <1>;
  431. anatop-min-voltage = <725000>;
  432. anatop-max-voltage = <1450000>;
  433. };
  434. };
  435. usbphy1: usbphy@020c9000 {
  436. compatible = "fsl,imx6sl-usbphy", "fsl,imx23-usbphy";
  437. reg = <0x020c9000 0x1000>;
  438. interrupts = <0 44 0x04>;
  439. clocks = <&clks IMX6SL_CLK_USBPHY1>;
  440. };
  441. usbphy2: usbphy@020ca000 {
  442. compatible = "fsl,imx6sl-usbphy", "fsl,imx23-usbphy";
  443. reg = <0x020ca000 0x1000>;
  444. interrupts = <0 45 0x04>;
  445. clocks = <&clks IMX6SL_CLK_USBPHY2>;
  446. };
  447. snvs@020cc000 {
  448. compatible = "fsl,sec-v4.0-mon", "simple-bus";
  449. #address-cells = <1>;
  450. #size-cells = <1>;
  451. ranges = <0 0x020cc000 0x4000>;
  452. snvs-rtc-lp@34 {
  453. compatible = "fsl,sec-v4.0-mon-rtc-lp";
  454. reg = <0x34 0x58>;
  455. interrupts = <0 19 0x04 0 20 0x04>;
  456. };
  457. };
  458. epit1: epit@020d0000 {
  459. reg = <0x020d0000 0x4000>;
  460. interrupts = <0 56 0x04>;
  461. };
  462. epit2: epit@020d4000 {
  463. reg = <0x020d4000 0x4000>;
  464. interrupts = <0 57 0x04>;
  465. };
  466. src: src@020d8000 {
  467. compatible = "fsl,imx6sl-src", "fsl,imx51-src";
  468. reg = <0x020d8000 0x4000>;
  469. interrupts = <0 91 0x04 0 96 0x04>;
  470. #reset-cells = <1>;
  471. };
  472. gpc: gpc@020dc000 {
  473. compatible = "fsl,imx6sl-gpc", "fsl,imx6q-gpc";
  474. reg = <0x020dc000 0x4000>;
  475. interrupts = <0 89 0x04>;
  476. };
  477. iomuxc: iomuxc@020e0000 {
  478. compatible = "fsl,imx6sl-iomuxc";
  479. reg = <0x020e0000 0x4000>;
  480. fec {
  481. pinctrl_fec_1: fecgrp-1 {
  482. fsl,pins = <
  483. MX6SL_PAD_FEC_MDC__FEC_MDC 0x1b0b0
  484. MX6SL_PAD_FEC_MDIO__FEC_MDIO 0x1b0b0
  485. MX6SL_PAD_FEC_CRS_DV__FEC_RX_DV 0x1b0b0
  486. MX6SL_PAD_FEC_RXD0__FEC_RX_DATA0 0x1b0b0
  487. MX6SL_PAD_FEC_RXD1__FEC_RX_DATA1 0x1b0b0
  488. MX6SL_PAD_FEC_TX_EN__FEC_TX_EN 0x1b0b0
  489. MX6SL_PAD_FEC_TXD0__FEC_TX_DATA0 0x1b0b0
  490. MX6SL_PAD_FEC_TXD1__FEC_TX_DATA1 0x1b0b0
  491. MX6SL_PAD_FEC_REF_CLK__FEC_REF_OUT 0x4001b0a8
  492. >;
  493. };
  494. };
  495. uart1 {
  496. pinctrl_uart1_1: uart1grp-1 {
  497. fsl,pins = <
  498. MX6SL_PAD_UART1_RXD__UART1_RX_DATA 0x1b0b1
  499. MX6SL_PAD_UART1_TXD__UART1_TX_DATA 0x1b0b1
  500. >;
  501. };
  502. };
  503. usdhc1 {
  504. pinctrl_usdhc1_1: usdhc1grp-1 {
  505. fsl,pins = <
  506. MX6SL_PAD_SD1_CMD__SD1_CMD 0x17059
  507. MX6SL_PAD_SD1_CLK__SD1_CLK 0x10059
  508. MX6SL_PAD_SD1_DAT0__SD1_DATA0 0x17059
  509. MX6SL_PAD_SD1_DAT1__SD1_DATA1 0x17059
  510. MX6SL_PAD_SD1_DAT2__SD1_DATA2 0x17059
  511. MX6SL_PAD_SD1_DAT3__SD1_DATA3 0x17059
  512. MX6SL_PAD_SD1_DAT4__SD1_DATA4 0x17059
  513. MX6SL_PAD_SD1_DAT5__SD1_DATA5 0x17059
  514. MX6SL_PAD_SD1_DAT6__SD1_DATA6 0x17059
  515. MX6SL_PAD_SD1_DAT7__SD1_DATA7 0x17059
  516. >;
  517. };
  518. };
  519. usdhc2 {
  520. pinctrl_usdhc2_1: usdhc2grp-1 {
  521. fsl,pins = <
  522. MX6SL_PAD_SD2_CMD__SD2_CMD 0x17059
  523. MX6SL_PAD_SD2_CLK__SD2_CLK 0x10059
  524. MX6SL_PAD_SD2_DAT0__SD2_DATA0 0x17059
  525. MX6SL_PAD_SD2_DAT1__SD2_DATA1 0x17059
  526. MX6SL_PAD_SD2_DAT2__SD2_DATA2 0x17059
  527. MX6SL_PAD_SD2_DAT3__SD2_DATA3 0x17059
  528. >;
  529. };
  530. };
  531. usdhc3 {
  532. pinctrl_usdhc3_1: usdhc3grp-1 {
  533. fsl,pins = <
  534. MX6SL_PAD_SD3_CMD__SD3_CMD 0x17059
  535. MX6SL_PAD_SD3_CLK__SD3_CLK 0x10059
  536. MX6SL_PAD_SD3_DAT0__SD3_DATA0 0x17059
  537. MX6SL_PAD_SD3_DAT1__SD3_DATA1 0x17059
  538. MX6SL_PAD_SD3_DAT2__SD3_DATA2 0x17059
  539. MX6SL_PAD_SD3_DAT3__SD3_DATA3 0x17059
  540. >;
  541. };
  542. };
  543. };
  544. csi: csi@020e4000 {
  545. reg = <0x020e4000 0x4000>;
  546. interrupts = <0 7 0x04>;
  547. };
  548. spdc: spdc@020e8000 {
  549. reg = <0x020e8000 0x4000>;
  550. interrupts = <0 6 0x04>;
  551. };
  552. sdma: sdma@020ec000 {
  553. compatible = "fsl,imx6sl-sdma", "fsl,imx35-sdma";
  554. reg = <0x020ec000 0x4000>;
  555. interrupts = <0 2 0x04>;
  556. clocks = <&clks IMX6SL_CLK_SDMA>,
  557. <&clks IMX6SL_CLK_SDMA>;
  558. clock-names = "ipg", "ahb";
  559. #dma-cells = <3>;
  560. fsl,sdma-ram-script-name = "imx/sdma/sdma-imx6sl.bin";
  561. };
  562. pxp: pxp@020f0000 {
  563. reg = <0x020f0000 0x4000>;
  564. interrupts = <0 98 0x04>;
  565. };
  566. epdc: epdc@020f4000 {
  567. reg = <0x020f4000 0x4000>;
  568. interrupts = <0 97 0x04>;
  569. };
  570. lcdif: lcdif@020f8000 {
  571. reg = <0x020f8000 0x4000>;
  572. interrupts = <0 39 0x04>;
  573. };
  574. dcp: dcp@020fc000 {
  575. reg = <0x020fc000 0x4000>;
  576. interrupts = <0 99 0x04>;
  577. };
  578. };
  579. aips2: aips-bus@02100000 {
  580. compatible = "fsl,aips-bus", "simple-bus";
  581. #address-cells = <1>;
  582. #size-cells = <1>;
  583. reg = <0x02100000 0x100000>;
  584. ranges;
  585. usbotg1: usb@02184000 {
  586. compatible = "fsl,imx6sl-usb", "fsl,imx27-usb";
  587. reg = <0x02184000 0x200>;
  588. interrupts = <0 43 0x04>;
  589. clocks = <&clks IMX6SL_CLK_USBOH3>;
  590. fsl,usbphy = <&usbphy1>;
  591. fsl,usbmisc = <&usbmisc 0>;
  592. status = "disabled";
  593. };
  594. usbotg2: usb@02184200 {
  595. compatible = "fsl,imx6sl-usb", "fsl,imx27-usb";
  596. reg = <0x02184200 0x200>;
  597. interrupts = <0 40 0x04>;
  598. clocks = <&clks IMX6SL_CLK_USBOH3>;
  599. fsl,usbphy = <&usbphy2>;
  600. fsl,usbmisc = <&usbmisc 1>;
  601. status = "disabled";
  602. };
  603. usbh: usb@02184400 {
  604. compatible = "fsl,imx6sl-usb", "fsl,imx27-usb";
  605. reg = <0x02184400 0x200>;
  606. interrupts = <0 42 0x04>;
  607. clocks = <&clks IMX6SL_CLK_USBOH3>;
  608. fsl,usbmisc = <&usbmisc 2>;
  609. status = "disabled";
  610. };
  611. usbmisc: usbmisc@02184800 {
  612. #index-cells = <1>;
  613. compatible = "fsl,imx6sl-usbmisc", "fsl,imx6q-usbmisc";
  614. reg = <0x02184800 0x200>;
  615. clocks = <&clks IMX6SL_CLK_USBOH3>;
  616. };
  617. fec: ethernet@02188000 {
  618. compatible = "fsl,imx6sl-fec", "fsl,imx25-fec";
  619. reg = <0x02188000 0x4000>;
  620. interrupts = <0 114 0x04>;
  621. clocks = <&clks IMX6SL_CLK_ENET_REF>,
  622. <&clks IMX6SL_CLK_ENET_REF>;
  623. clock-names = "ipg", "ahb";
  624. status = "disabled";
  625. };
  626. usdhc1: usdhc@02190000 {
  627. compatible = "fsl,imx6sl-usdhc", "fsl,imx6q-usdhc";
  628. reg = <0x02190000 0x4000>;
  629. interrupts = <0 22 0x04>;
  630. clocks = <&clks IMX6SL_CLK_USDHC1>,
  631. <&clks IMX6SL_CLK_USDHC1>,
  632. <&clks IMX6SL_CLK_USDHC1>;
  633. clock-names = "ipg", "ahb", "per";
  634. bus-width = <4>;
  635. status = "disabled";
  636. };
  637. usdhc2: usdhc@02194000 {
  638. compatible = "fsl,imx6sl-usdhc", "fsl,imx6q-usdhc";
  639. reg = <0x02194000 0x4000>;
  640. interrupts = <0 23 0x04>;
  641. clocks = <&clks IMX6SL_CLK_USDHC2>,
  642. <&clks IMX6SL_CLK_USDHC2>,
  643. <&clks IMX6SL_CLK_USDHC2>;
  644. clock-names = "ipg", "ahb", "per";
  645. bus-width = <4>;
  646. status = "disabled";
  647. };
  648. usdhc3: usdhc@02198000 {
  649. compatible = "fsl,imx6sl-usdhc", "fsl,imx6q-usdhc";
  650. reg = <0x02198000 0x4000>;
  651. interrupts = <0 24 0x04>;
  652. clocks = <&clks IMX6SL_CLK_USDHC3>,
  653. <&clks IMX6SL_CLK_USDHC3>,
  654. <&clks IMX6SL_CLK_USDHC3>;
  655. clock-names = "ipg", "ahb", "per";
  656. bus-width = <4>;
  657. status = "disabled";
  658. };
  659. usdhc4: usdhc@0219c000 {
  660. compatible = "fsl,imx6sl-usdhc", "fsl,imx6q-usdhc";
  661. reg = <0x0219c000 0x4000>;
  662. interrupts = <0 25 0x04>;
  663. clocks = <&clks IMX6SL_CLK_USDHC4>,
  664. <&clks IMX6SL_CLK_USDHC4>,
  665. <&clks IMX6SL_CLK_USDHC4>;
  666. clock-names = "ipg", "ahb", "per";
  667. bus-width = <4>;
  668. status = "disabled";
  669. };
  670. i2c1: i2c@021a0000 {
  671. #address-cells = <1>;
  672. #size-cells = <0>;
  673. compatible = "fsl,imx6sl-i2c", "fsl,imx21-i2c";
  674. reg = <0x021a0000 0x4000>;
  675. interrupts = <0 36 0x04>;
  676. clocks = <&clks IMX6SL_CLK_I2C1>;
  677. status = "disabled";
  678. };
  679. i2c2: i2c@021a4000 {
  680. #address-cells = <1>;
  681. #size-cells = <0>;
  682. compatible = "fsl,imx6sl-i2c", "fsl,imx21-i2c";
  683. reg = <0x021a4000 0x4000>;
  684. interrupts = <0 37 0x04>;
  685. clocks = <&clks IMX6SL_CLK_I2C2>;
  686. status = "disabled";
  687. };
  688. i2c3: i2c@021a8000 {
  689. #address-cells = <1>;
  690. #size-cells = <0>;
  691. compatible = "fsl,imx6sl-i2c", "fsl,imx21-i2c";
  692. reg = <0x021a8000 0x4000>;
  693. interrupts = <0 38 0x04>;
  694. clocks = <&clks IMX6SL_CLK_I2C3>;
  695. status = "disabled";
  696. };
  697. mmdc: mmdc@021b0000 {
  698. compatible = "fsl,imx6sl-mmdc", "fsl,imx6q-mmdc";
  699. reg = <0x021b0000 0x4000>;
  700. };
  701. rngb: rngb@021b4000 {
  702. reg = <0x021b4000 0x4000>;
  703. interrupts = <0 5 0x04>;
  704. };
  705. weim: weim@021b8000 {
  706. reg = <0x021b8000 0x4000>;
  707. interrupts = <0 14 0x04>;
  708. };
  709. ocotp: ocotp@021bc000 {
  710. compatible = "fsl,imx6sl-ocotp";
  711. reg = <0x021bc000 0x4000>;
  712. };
  713. audmux: audmux@021d8000 {
  714. compatible = "fsl,imx6sl-audmux", "fsl,imx31-audmux";
  715. reg = <0x021d8000 0x4000>;
  716. status = "disabled";
  717. };
  718. };
  719. };
  720. };