da8xx-fb.c 40 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595
  1. /*
  2. * Copyright (C) 2008-2009 MontaVista Software Inc.
  3. * Copyright (C) 2008-2009 Texas Instruments Inc
  4. *
  5. * Based on the LCD driver for TI Avalanche processors written by
  6. * Ajay Singh and Shalom Hai.
  7. *
  8. * This program is free software; you can redistribute it and/or modify
  9. * it under the terms of the GNU General Public License as published by
  10. * the Free Software Foundation; either version 2 of the License, or
  11. * (at your option)any later version.
  12. *
  13. * This program is distributed in the hope that it will be useful,
  14. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  15. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  16. * GNU General Public License for more details.
  17. *
  18. * You should have received a copy of the GNU General Public License
  19. * along with this program; if not, write to the Free Software
  20. * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
  21. */
  22. #include <linux/module.h>
  23. #include <linux/kernel.h>
  24. #include <linux/fb.h>
  25. #include <linux/dma-mapping.h>
  26. #include <linux/device.h>
  27. #include <linux/platform_device.h>
  28. #include <linux/uaccess.h>
  29. #include <linux/pm_runtime.h>
  30. #include <linux/interrupt.h>
  31. #include <linux/wait.h>
  32. #include <linux/clk.h>
  33. #include <linux/cpufreq.h>
  34. #include <linux/console.h>
  35. #include <linux/spinlock.h>
  36. #include <linux/slab.h>
  37. #include <linux/delay.h>
  38. #include <linux/lcm.h>
  39. #include <video/da8xx-fb.h>
  40. #include <asm/div64.h>
  41. #define DRIVER_NAME "da8xx_lcdc"
  42. #define LCD_VERSION_1 1
  43. #define LCD_VERSION_2 2
  44. /* LCD Status Register */
  45. #define LCD_END_OF_FRAME1 BIT(9)
  46. #define LCD_END_OF_FRAME0 BIT(8)
  47. #define LCD_PL_LOAD_DONE BIT(6)
  48. #define LCD_FIFO_UNDERFLOW BIT(5)
  49. #define LCD_SYNC_LOST BIT(2)
  50. #define LCD_FRAME_DONE BIT(0)
  51. /* LCD DMA Control Register */
  52. #define LCD_DMA_BURST_SIZE(x) ((x) << 4)
  53. #define LCD_DMA_BURST_1 0x0
  54. #define LCD_DMA_BURST_2 0x1
  55. #define LCD_DMA_BURST_4 0x2
  56. #define LCD_DMA_BURST_8 0x3
  57. #define LCD_DMA_BURST_16 0x4
  58. #define LCD_V1_END_OF_FRAME_INT_ENA BIT(2)
  59. #define LCD_V2_END_OF_FRAME0_INT_ENA BIT(8)
  60. #define LCD_V2_END_OF_FRAME1_INT_ENA BIT(9)
  61. #define LCD_DUAL_FRAME_BUFFER_ENABLE BIT(0)
  62. /* LCD Control Register */
  63. #define LCD_CLK_DIVISOR(x) ((x) << 8)
  64. #define LCD_RASTER_MODE 0x01
  65. /* LCD Raster Control Register */
  66. #define LCD_PALETTE_LOAD_MODE(x) ((x) << 20)
  67. #define PALETTE_AND_DATA 0x00
  68. #define PALETTE_ONLY 0x01
  69. #define DATA_ONLY 0x02
  70. #define LCD_MONO_8BIT_MODE BIT(9)
  71. #define LCD_RASTER_ORDER BIT(8)
  72. #define LCD_TFT_MODE BIT(7)
  73. #define LCD_V1_UNDERFLOW_INT_ENA BIT(6)
  74. #define LCD_V2_UNDERFLOW_INT_ENA BIT(5)
  75. #define LCD_V1_PL_INT_ENA BIT(4)
  76. #define LCD_V2_PL_INT_ENA BIT(6)
  77. #define LCD_MONOCHROME_MODE BIT(1)
  78. #define LCD_RASTER_ENABLE BIT(0)
  79. #define LCD_TFT_ALT_ENABLE BIT(23)
  80. #define LCD_STN_565_ENABLE BIT(24)
  81. #define LCD_V2_DMA_CLK_EN BIT(2)
  82. #define LCD_V2_LIDD_CLK_EN BIT(1)
  83. #define LCD_V2_CORE_CLK_EN BIT(0)
  84. #define LCD_V2_LPP_B10 26
  85. #define LCD_V2_TFT_24BPP_MODE BIT(25)
  86. #define LCD_V2_TFT_24BPP_UNPACK BIT(26)
  87. /* LCD Raster Timing 2 Register */
  88. #define LCD_AC_BIAS_TRANSITIONS_PER_INT(x) ((x) << 16)
  89. #define LCD_AC_BIAS_FREQUENCY(x) ((x) << 8)
  90. #define LCD_SYNC_CTRL BIT(25)
  91. #define LCD_SYNC_EDGE BIT(24)
  92. #define LCD_INVERT_PIXEL_CLOCK BIT(22)
  93. #define LCD_INVERT_LINE_CLOCK BIT(21)
  94. #define LCD_INVERT_FRAME_CLOCK BIT(20)
  95. /* LCD Block */
  96. #define LCD_PID_REG 0x0
  97. #define LCD_CTRL_REG 0x4
  98. #define LCD_STAT_REG 0x8
  99. #define LCD_RASTER_CTRL_REG 0x28
  100. #define LCD_RASTER_TIMING_0_REG 0x2C
  101. #define LCD_RASTER_TIMING_1_REG 0x30
  102. #define LCD_RASTER_TIMING_2_REG 0x34
  103. #define LCD_DMA_CTRL_REG 0x40
  104. #define LCD_DMA_FRM_BUF_BASE_ADDR_0_REG 0x44
  105. #define LCD_DMA_FRM_BUF_CEILING_ADDR_0_REG 0x48
  106. #define LCD_DMA_FRM_BUF_BASE_ADDR_1_REG 0x4C
  107. #define LCD_DMA_FRM_BUF_CEILING_ADDR_1_REG 0x50
  108. /* Interrupt Registers available only in Version 2 */
  109. #define LCD_RAW_STAT_REG 0x58
  110. #define LCD_MASKED_STAT_REG 0x5c
  111. #define LCD_INT_ENABLE_SET_REG 0x60
  112. #define LCD_INT_ENABLE_CLR_REG 0x64
  113. #define LCD_END_OF_INT_IND_REG 0x68
  114. /* Clock registers available only on Version 2 */
  115. #define LCD_CLK_ENABLE_REG 0x6c
  116. #define LCD_CLK_RESET_REG 0x70
  117. #define LCD_CLK_MAIN_RESET BIT(3)
  118. #define LCD_NUM_BUFFERS 2
  119. #define WSI_TIMEOUT 50
  120. #define PALETTE_SIZE 256
  121. static void __iomem *da8xx_fb_reg_base;
  122. static struct resource *lcdc_regs;
  123. static unsigned int lcd_revision;
  124. static irq_handler_t lcdc_irq_handler;
  125. static wait_queue_head_t frame_done_wq;
  126. static int frame_done_flag;
  127. static inline unsigned int lcdc_read(unsigned int addr)
  128. {
  129. return (unsigned int)__raw_readl(da8xx_fb_reg_base + (addr));
  130. }
  131. static inline void lcdc_write(unsigned int val, unsigned int addr)
  132. {
  133. __raw_writel(val, da8xx_fb_reg_base + (addr));
  134. }
  135. struct da8xx_fb_par {
  136. resource_size_t p_palette_base;
  137. unsigned char *v_palette_base;
  138. dma_addr_t vram_phys;
  139. unsigned long vram_size;
  140. void *vram_virt;
  141. unsigned int dma_start;
  142. unsigned int dma_end;
  143. struct clk *lcdc_clk;
  144. int irq;
  145. unsigned int palette_sz;
  146. unsigned int pxl_clk;
  147. int blank;
  148. wait_queue_head_t vsync_wait;
  149. int vsync_flag;
  150. int vsync_timeout;
  151. spinlock_t lock_for_chan_update;
  152. /*
  153. * LCDC has 2 ping pong DMA channels, channel 0
  154. * and channel 1.
  155. */
  156. unsigned int which_dma_channel_done;
  157. #ifdef CONFIG_CPU_FREQ
  158. struct notifier_block freq_transition;
  159. unsigned int lcd_fck_rate;
  160. #endif
  161. void (*panel_power_ctrl)(int);
  162. u32 pseudo_palette[16];
  163. struct fb_videomode mode;
  164. struct lcd_ctrl_config cfg;
  165. };
  166. static struct fb_var_screeninfo da8xx_fb_var;
  167. static struct fb_fix_screeninfo da8xx_fb_fix = {
  168. .id = "DA8xx FB Drv",
  169. .type = FB_TYPE_PACKED_PIXELS,
  170. .type_aux = 0,
  171. .visual = FB_VISUAL_PSEUDOCOLOR,
  172. .xpanstep = 0,
  173. .ypanstep = 1,
  174. .ywrapstep = 0,
  175. .accel = FB_ACCEL_NONE
  176. };
  177. static struct fb_videomode known_lcd_panels[] = {
  178. /* Sharp LCD035Q3DG01 */
  179. [0] = {
  180. .name = "Sharp_LCD035Q3DG01",
  181. .xres = 320,
  182. .yres = 240,
  183. .pixclock = 4608000,
  184. .left_margin = 6,
  185. .right_margin = 8,
  186. .upper_margin = 2,
  187. .lower_margin = 2,
  188. .hsync_len = 0,
  189. .vsync_len = 0,
  190. .sync = FB_SYNC_CLK_INVERT |
  191. FB_SYNC_HOR_HIGH_ACT | FB_SYNC_VERT_HIGH_ACT,
  192. },
  193. /* Sharp LK043T1DG01 */
  194. [1] = {
  195. .name = "Sharp_LK043T1DG01",
  196. .xres = 480,
  197. .yres = 272,
  198. .pixclock = 7833600,
  199. .left_margin = 2,
  200. .right_margin = 2,
  201. .upper_margin = 2,
  202. .lower_margin = 2,
  203. .hsync_len = 41,
  204. .vsync_len = 10,
  205. .sync = FB_SYNC_HOR_HIGH_ACT | FB_SYNC_VERT_HIGH_ACT,
  206. .flag = 0,
  207. },
  208. [2] = {
  209. /* Hitachi SP10Q010 */
  210. .name = "SP10Q010",
  211. .xres = 320,
  212. .yres = 240,
  213. .pixclock = 7833600,
  214. .left_margin = 10,
  215. .right_margin = 10,
  216. .upper_margin = 10,
  217. .lower_margin = 10,
  218. .hsync_len = 10,
  219. .vsync_len = 10,
  220. .sync = FB_SYNC_HOR_HIGH_ACT | FB_SYNC_VERT_HIGH_ACT,
  221. .flag = 0,
  222. },
  223. };
  224. /* Enable the Raster Engine of the LCD Controller */
  225. static inline void lcd_enable_raster(void)
  226. {
  227. u32 reg;
  228. /* Put LCDC in reset for several cycles */
  229. if (lcd_revision == LCD_VERSION_2)
  230. /* Write 1 to reset LCDC */
  231. lcdc_write(LCD_CLK_MAIN_RESET, LCD_CLK_RESET_REG);
  232. mdelay(1);
  233. /* Bring LCDC out of reset */
  234. if (lcd_revision == LCD_VERSION_2)
  235. lcdc_write(0, LCD_CLK_RESET_REG);
  236. mdelay(1);
  237. /* Above reset sequence doesnot reset register context */
  238. reg = lcdc_read(LCD_RASTER_CTRL_REG);
  239. if (!(reg & LCD_RASTER_ENABLE))
  240. lcdc_write(reg | LCD_RASTER_ENABLE, LCD_RASTER_CTRL_REG);
  241. }
  242. /* Disable the Raster Engine of the LCD Controller */
  243. static inline void lcd_disable_raster(bool wait_for_frame_done)
  244. {
  245. u32 reg;
  246. int ret;
  247. reg = lcdc_read(LCD_RASTER_CTRL_REG);
  248. if (reg & LCD_RASTER_ENABLE)
  249. lcdc_write(reg & ~LCD_RASTER_ENABLE, LCD_RASTER_CTRL_REG);
  250. else
  251. /* return if already disabled */
  252. return;
  253. if ((wait_for_frame_done == true) && (lcd_revision == LCD_VERSION_2)) {
  254. frame_done_flag = 0;
  255. ret = wait_event_interruptible_timeout(frame_done_wq,
  256. frame_done_flag != 0,
  257. msecs_to_jiffies(50));
  258. if (ret == 0)
  259. pr_err("LCD Controller timed out\n");
  260. }
  261. }
  262. static void lcd_blit(int load_mode, struct da8xx_fb_par *par)
  263. {
  264. u32 start;
  265. u32 end;
  266. u32 reg_ras;
  267. u32 reg_dma;
  268. u32 reg_int;
  269. /* init reg to clear PLM (loading mode) fields */
  270. reg_ras = lcdc_read(LCD_RASTER_CTRL_REG);
  271. reg_ras &= ~(3 << 20);
  272. reg_dma = lcdc_read(LCD_DMA_CTRL_REG);
  273. if (load_mode == LOAD_DATA) {
  274. start = par->dma_start;
  275. end = par->dma_end;
  276. reg_ras |= LCD_PALETTE_LOAD_MODE(DATA_ONLY);
  277. if (lcd_revision == LCD_VERSION_1) {
  278. reg_dma |= LCD_V1_END_OF_FRAME_INT_ENA;
  279. } else {
  280. reg_int = lcdc_read(LCD_INT_ENABLE_SET_REG) |
  281. LCD_V2_END_OF_FRAME0_INT_ENA |
  282. LCD_V2_END_OF_FRAME1_INT_ENA |
  283. LCD_FRAME_DONE;
  284. lcdc_write(reg_int, LCD_INT_ENABLE_SET_REG);
  285. }
  286. reg_dma |= LCD_DUAL_FRAME_BUFFER_ENABLE;
  287. lcdc_write(start, LCD_DMA_FRM_BUF_BASE_ADDR_0_REG);
  288. lcdc_write(end, LCD_DMA_FRM_BUF_CEILING_ADDR_0_REG);
  289. lcdc_write(start, LCD_DMA_FRM_BUF_BASE_ADDR_1_REG);
  290. lcdc_write(end, LCD_DMA_FRM_BUF_CEILING_ADDR_1_REG);
  291. } else if (load_mode == LOAD_PALETTE) {
  292. start = par->p_palette_base;
  293. end = start + par->palette_sz - 1;
  294. reg_ras |= LCD_PALETTE_LOAD_MODE(PALETTE_ONLY);
  295. if (lcd_revision == LCD_VERSION_1) {
  296. reg_ras |= LCD_V1_PL_INT_ENA;
  297. } else {
  298. reg_int = lcdc_read(LCD_INT_ENABLE_SET_REG) |
  299. LCD_V2_PL_INT_ENA;
  300. lcdc_write(reg_int, LCD_INT_ENABLE_SET_REG);
  301. }
  302. lcdc_write(start, LCD_DMA_FRM_BUF_BASE_ADDR_0_REG);
  303. lcdc_write(end, LCD_DMA_FRM_BUF_CEILING_ADDR_0_REG);
  304. }
  305. lcdc_write(reg_dma, LCD_DMA_CTRL_REG);
  306. lcdc_write(reg_ras, LCD_RASTER_CTRL_REG);
  307. /*
  308. * The Raster enable bit must be set after all other control fields are
  309. * set.
  310. */
  311. lcd_enable_raster();
  312. }
  313. /* Configure the Burst Size and fifo threhold of DMA */
  314. static int lcd_cfg_dma(int burst_size, int fifo_th)
  315. {
  316. u32 reg;
  317. reg = lcdc_read(LCD_DMA_CTRL_REG) & 0x00000001;
  318. switch (burst_size) {
  319. case 1:
  320. reg |= LCD_DMA_BURST_SIZE(LCD_DMA_BURST_1);
  321. break;
  322. case 2:
  323. reg |= LCD_DMA_BURST_SIZE(LCD_DMA_BURST_2);
  324. break;
  325. case 4:
  326. reg |= LCD_DMA_BURST_SIZE(LCD_DMA_BURST_4);
  327. break;
  328. case 8:
  329. reg |= LCD_DMA_BURST_SIZE(LCD_DMA_BURST_8);
  330. break;
  331. case 16:
  332. default:
  333. reg |= LCD_DMA_BURST_SIZE(LCD_DMA_BURST_16);
  334. break;
  335. }
  336. reg |= (fifo_th << 8);
  337. lcdc_write(reg, LCD_DMA_CTRL_REG);
  338. return 0;
  339. }
  340. static void lcd_cfg_ac_bias(int period, int transitions_per_int)
  341. {
  342. u32 reg;
  343. /* Set the AC Bias Period and Number of Transisitons per Interrupt */
  344. reg = lcdc_read(LCD_RASTER_TIMING_2_REG) & 0xFFF00000;
  345. reg |= LCD_AC_BIAS_FREQUENCY(period) |
  346. LCD_AC_BIAS_TRANSITIONS_PER_INT(transitions_per_int);
  347. lcdc_write(reg, LCD_RASTER_TIMING_2_REG);
  348. }
  349. static void lcd_cfg_horizontal_sync(int back_porch, int pulse_width,
  350. int front_porch)
  351. {
  352. u32 reg;
  353. reg = lcdc_read(LCD_RASTER_TIMING_0_REG) & 0xf;
  354. reg |= ((back_porch & 0xff) << 24)
  355. | ((front_porch & 0xff) << 16)
  356. | ((pulse_width & 0x3f) << 10);
  357. lcdc_write(reg, LCD_RASTER_TIMING_0_REG);
  358. }
  359. static void lcd_cfg_vertical_sync(int back_porch, int pulse_width,
  360. int front_porch)
  361. {
  362. u32 reg;
  363. reg = lcdc_read(LCD_RASTER_TIMING_1_REG) & 0x3ff;
  364. reg |= ((back_porch & 0xff) << 24)
  365. | ((front_porch & 0xff) << 16)
  366. | ((pulse_width & 0x3f) << 10);
  367. lcdc_write(reg, LCD_RASTER_TIMING_1_REG);
  368. }
  369. static int lcd_cfg_display(const struct lcd_ctrl_config *cfg,
  370. struct fb_videomode *panel)
  371. {
  372. u32 reg;
  373. u32 reg_int;
  374. reg = lcdc_read(LCD_RASTER_CTRL_REG) & ~(LCD_TFT_MODE |
  375. LCD_MONO_8BIT_MODE |
  376. LCD_MONOCHROME_MODE);
  377. switch (cfg->panel_shade) {
  378. case MONOCHROME:
  379. reg |= LCD_MONOCHROME_MODE;
  380. if (cfg->mono_8bit_mode)
  381. reg |= LCD_MONO_8BIT_MODE;
  382. break;
  383. case COLOR_ACTIVE:
  384. reg |= LCD_TFT_MODE;
  385. if (cfg->tft_alt_mode)
  386. reg |= LCD_TFT_ALT_ENABLE;
  387. break;
  388. case COLOR_PASSIVE:
  389. /* AC bias applicable only for Pasive panels */
  390. lcd_cfg_ac_bias(cfg->ac_bias, cfg->ac_bias_intrpt);
  391. if (cfg->bpp == 12 && cfg->stn_565_mode)
  392. reg |= LCD_STN_565_ENABLE;
  393. break;
  394. default:
  395. return -EINVAL;
  396. }
  397. /* enable additional interrupts here */
  398. if (lcd_revision == LCD_VERSION_1) {
  399. reg |= LCD_V1_UNDERFLOW_INT_ENA;
  400. } else {
  401. reg_int = lcdc_read(LCD_INT_ENABLE_SET_REG) |
  402. LCD_V2_UNDERFLOW_INT_ENA;
  403. lcdc_write(reg_int, LCD_INT_ENABLE_SET_REG);
  404. }
  405. lcdc_write(reg, LCD_RASTER_CTRL_REG);
  406. reg = lcdc_read(LCD_RASTER_TIMING_2_REG);
  407. reg |= LCD_SYNC_CTRL;
  408. if (cfg->sync_edge)
  409. reg |= LCD_SYNC_EDGE;
  410. else
  411. reg &= ~LCD_SYNC_EDGE;
  412. if (panel->sync & FB_SYNC_HOR_HIGH_ACT)
  413. reg |= LCD_INVERT_LINE_CLOCK;
  414. else
  415. reg &= ~LCD_INVERT_LINE_CLOCK;
  416. if (panel->sync & FB_SYNC_VERT_HIGH_ACT)
  417. reg |= LCD_INVERT_FRAME_CLOCK;
  418. else
  419. reg &= ~LCD_INVERT_FRAME_CLOCK;
  420. lcdc_write(reg, LCD_RASTER_TIMING_2_REG);
  421. return 0;
  422. }
  423. static int lcd_cfg_frame_buffer(struct da8xx_fb_par *par, u32 width, u32 height,
  424. u32 bpp, u32 raster_order)
  425. {
  426. u32 reg;
  427. if (bpp > 16 && lcd_revision == LCD_VERSION_1)
  428. return -EINVAL;
  429. /* Set the Panel Width */
  430. /* Pixels per line = (PPL + 1)*16 */
  431. if (lcd_revision == LCD_VERSION_1) {
  432. /*
  433. * 0x3F in bits 4..9 gives max horizontal resolution = 1024
  434. * pixels.
  435. */
  436. width &= 0x3f0;
  437. } else {
  438. /*
  439. * 0x7F in bits 4..10 gives max horizontal resolution = 2048
  440. * pixels.
  441. */
  442. width &= 0x7f0;
  443. }
  444. reg = lcdc_read(LCD_RASTER_TIMING_0_REG);
  445. reg &= 0xfffffc00;
  446. if (lcd_revision == LCD_VERSION_1) {
  447. reg |= ((width >> 4) - 1) << 4;
  448. } else {
  449. width = (width >> 4) - 1;
  450. reg |= ((width & 0x3f) << 4) | ((width & 0x40) >> 3);
  451. }
  452. lcdc_write(reg, LCD_RASTER_TIMING_0_REG);
  453. /* Set the Panel Height */
  454. /* Set bits 9:0 of Lines Per Pixel */
  455. reg = lcdc_read(LCD_RASTER_TIMING_1_REG);
  456. reg = ((height - 1) & 0x3ff) | (reg & 0xfffffc00);
  457. lcdc_write(reg, LCD_RASTER_TIMING_1_REG);
  458. /* Set bit 10 of Lines Per Pixel */
  459. if (lcd_revision == LCD_VERSION_2) {
  460. reg = lcdc_read(LCD_RASTER_TIMING_2_REG);
  461. reg |= ((height - 1) & 0x400) << 16;
  462. lcdc_write(reg, LCD_RASTER_TIMING_2_REG);
  463. }
  464. /* Set the Raster Order of the Frame Buffer */
  465. reg = lcdc_read(LCD_RASTER_CTRL_REG) & ~(1 << 8);
  466. if (raster_order)
  467. reg |= LCD_RASTER_ORDER;
  468. par->palette_sz = 16 * 2;
  469. switch (bpp) {
  470. case 1:
  471. case 2:
  472. case 4:
  473. case 16:
  474. break;
  475. case 24:
  476. reg |= LCD_V2_TFT_24BPP_MODE;
  477. case 32:
  478. reg |= LCD_V2_TFT_24BPP_UNPACK;
  479. break;
  480. case 8:
  481. par->palette_sz = 256 * 2;
  482. break;
  483. default:
  484. return -EINVAL;
  485. }
  486. lcdc_write(reg, LCD_RASTER_CTRL_REG);
  487. return 0;
  488. }
  489. #define CNVT_TOHW(val, width) ((((val) << (width)) + 0x7FFF - (val)) >> 16)
  490. static int fb_setcolreg(unsigned regno, unsigned red, unsigned green,
  491. unsigned blue, unsigned transp,
  492. struct fb_info *info)
  493. {
  494. struct da8xx_fb_par *par = info->par;
  495. unsigned short *palette = (unsigned short *) par->v_palette_base;
  496. u_short pal;
  497. int update_hw = 0;
  498. if (regno > 255)
  499. return 1;
  500. if (info->fix.visual == FB_VISUAL_DIRECTCOLOR)
  501. return 1;
  502. if (info->var.bits_per_pixel > 16 && lcd_revision == LCD_VERSION_1)
  503. return -EINVAL;
  504. switch (info->fix.visual) {
  505. case FB_VISUAL_TRUECOLOR:
  506. red = CNVT_TOHW(red, info->var.red.length);
  507. green = CNVT_TOHW(green, info->var.green.length);
  508. blue = CNVT_TOHW(blue, info->var.blue.length);
  509. break;
  510. case FB_VISUAL_PSEUDOCOLOR:
  511. switch (info->var.bits_per_pixel) {
  512. case 4:
  513. if (regno > 15)
  514. return -EINVAL;
  515. if (info->var.grayscale) {
  516. pal = regno;
  517. } else {
  518. red >>= 4;
  519. green >>= 8;
  520. blue >>= 12;
  521. pal = red & 0x0f00;
  522. pal |= green & 0x00f0;
  523. pal |= blue & 0x000f;
  524. }
  525. if (regno == 0)
  526. pal |= 0x2000;
  527. palette[regno] = pal;
  528. break;
  529. case 8:
  530. red >>= 4;
  531. green >>= 8;
  532. blue >>= 12;
  533. pal = (red & 0x0f00);
  534. pal |= (green & 0x00f0);
  535. pal |= (blue & 0x000f);
  536. if (palette[regno] != pal) {
  537. update_hw = 1;
  538. palette[regno] = pal;
  539. }
  540. break;
  541. }
  542. break;
  543. }
  544. /* Truecolor has hardware independent palette */
  545. if (info->fix.visual == FB_VISUAL_TRUECOLOR) {
  546. u32 v;
  547. if (regno > 15)
  548. return -EINVAL;
  549. v = (red << info->var.red.offset) |
  550. (green << info->var.green.offset) |
  551. (blue << info->var.blue.offset);
  552. switch (info->var.bits_per_pixel) {
  553. case 16:
  554. ((u16 *) (info->pseudo_palette))[regno] = v;
  555. break;
  556. case 24:
  557. case 32:
  558. ((u32 *) (info->pseudo_palette))[regno] = v;
  559. break;
  560. }
  561. if (palette[0] != 0x4000) {
  562. update_hw = 1;
  563. palette[0] = 0x4000;
  564. }
  565. }
  566. /* Update the palette in the h/w as needed. */
  567. if (update_hw)
  568. lcd_blit(LOAD_PALETTE, par);
  569. return 0;
  570. }
  571. #undef CNVT_TOHW
  572. static void da8xx_fb_lcd_reset(void)
  573. {
  574. /* Disable the Raster if previously Enabled */
  575. lcd_disable_raster(false);
  576. /* DMA has to be disabled */
  577. lcdc_write(0, LCD_DMA_CTRL_REG);
  578. lcdc_write(0, LCD_RASTER_CTRL_REG);
  579. if (lcd_revision == LCD_VERSION_2) {
  580. lcdc_write(0, LCD_INT_ENABLE_SET_REG);
  581. /* Write 1 to reset */
  582. lcdc_write(LCD_CLK_MAIN_RESET, LCD_CLK_RESET_REG);
  583. lcdc_write(0, LCD_CLK_RESET_REG);
  584. }
  585. }
  586. static void lcd_calc_clk_divider(struct da8xx_fb_par *par)
  587. {
  588. unsigned int lcd_clk, div;
  589. lcd_clk = clk_get_rate(par->lcdc_clk);
  590. div = lcd_clk / par->pxl_clk;
  591. /* Configure the LCD clock divisor. */
  592. lcdc_write(LCD_CLK_DIVISOR(div) |
  593. (LCD_RASTER_MODE & 0x1), LCD_CTRL_REG);
  594. if (lcd_revision == LCD_VERSION_2)
  595. lcdc_write(LCD_V2_DMA_CLK_EN | LCD_V2_LIDD_CLK_EN |
  596. LCD_V2_CORE_CLK_EN, LCD_CLK_ENABLE_REG);
  597. }
  598. static int lcd_init(struct da8xx_fb_par *par, const struct lcd_ctrl_config *cfg,
  599. struct fb_videomode *panel)
  600. {
  601. u32 bpp;
  602. int ret = 0;
  603. da8xx_fb_lcd_reset();
  604. /* Calculate the divider */
  605. lcd_calc_clk_divider(par);
  606. if (panel->sync & FB_SYNC_CLK_INVERT)
  607. lcdc_write((lcdc_read(LCD_RASTER_TIMING_2_REG) |
  608. LCD_INVERT_PIXEL_CLOCK), LCD_RASTER_TIMING_2_REG);
  609. else
  610. lcdc_write((lcdc_read(LCD_RASTER_TIMING_2_REG) &
  611. ~LCD_INVERT_PIXEL_CLOCK), LCD_RASTER_TIMING_2_REG);
  612. /* Configure the DMA burst size and fifo threshold. */
  613. ret = lcd_cfg_dma(cfg->dma_burst_sz, cfg->fifo_th);
  614. if (ret < 0)
  615. return ret;
  616. /* Configure the vertical and horizontal sync properties. */
  617. lcd_cfg_vertical_sync(panel->lower_margin, panel->vsync_len,
  618. panel->upper_margin);
  619. lcd_cfg_horizontal_sync(panel->right_margin, panel->hsync_len,
  620. panel->left_margin);
  621. /* Configure for disply */
  622. ret = lcd_cfg_display(cfg, panel);
  623. if (ret < 0)
  624. return ret;
  625. bpp = cfg->bpp;
  626. if (bpp == 12)
  627. bpp = 16;
  628. ret = lcd_cfg_frame_buffer(par, (unsigned int)panel->xres,
  629. (unsigned int)panel->yres, bpp,
  630. cfg->raster_order);
  631. if (ret < 0)
  632. return ret;
  633. /* Configure FDD */
  634. lcdc_write((lcdc_read(LCD_RASTER_CTRL_REG) & 0xfff00fff) |
  635. (cfg->fdd << 12), LCD_RASTER_CTRL_REG);
  636. return 0;
  637. }
  638. /* IRQ handler for version 2 of LCDC */
  639. static irqreturn_t lcdc_irq_handler_rev02(int irq, void *arg)
  640. {
  641. struct da8xx_fb_par *par = arg;
  642. u32 stat = lcdc_read(LCD_MASKED_STAT_REG);
  643. if ((stat & LCD_SYNC_LOST) && (stat & LCD_FIFO_UNDERFLOW)) {
  644. lcd_disable_raster(false);
  645. lcdc_write(stat, LCD_MASKED_STAT_REG);
  646. lcd_enable_raster();
  647. } else if (stat & LCD_PL_LOAD_DONE) {
  648. /*
  649. * Must disable raster before changing state of any control bit.
  650. * And also must be disabled before clearing the PL loading
  651. * interrupt via the following write to the status register. If
  652. * this is done after then one gets multiple PL done interrupts.
  653. */
  654. lcd_disable_raster(false);
  655. lcdc_write(stat, LCD_MASKED_STAT_REG);
  656. /* Disable PL completion interrupt */
  657. lcdc_write(LCD_V2_PL_INT_ENA, LCD_INT_ENABLE_CLR_REG);
  658. /* Setup and start data loading mode */
  659. lcd_blit(LOAD_DATA, par);
  660. } else {
  661. lcdc_write(stat, LCD_MASKED_STAT_REG);
  662. if (stat & LCD_END_OF_FRAME0) {
  663. par->which_dma_channel_done = 0;
  664. lcdc_write(par->dma_start,
  665. LCD_DMA_FRM_BUF_BASE_ADDR_0_REG);
  666. lcdc_write(par->dma_end,
  667. LCD_DMA_FRM_BUF_CEILING_ADDR_0_REG);
  668. par->vsync_flag = 1;
  669. wake_up_interruptible(&par->vsync_wait);
  670. }
  671. if (stat & LCD_END_OF_FRAME1) {
  672. par->which_dma_channel_done = 1;
  673. lcdc_write(par->dma_start,
  674. LCD_DMA_FRM_BUF_BASE_ADDR_1_REG);
  675. lcdc_write(par->dma_end,
  676. LCD_DMA_FRM_BUF_CEILING_ADDR_1_REG);
  677. par->vsync_flag = 1;
  678. wake_up_interruptible(&par->vsync_wait);
  679. }
  680. /* Set only when controller is disabled and at the end of
  681. * active frame
  682. */
  683. if (stat & BIT(0)) {
  684. frame_done_flag = 1;
  685. wake_up_interruptible(&frame_done_wq);
  686. }
  687. }
  688. lcdc_write(0, LCD_END_OF_INT_IND_REG);
  689. return IRQ_HANDLED;
  690. }
  691. /* IRQ handler for version 1 LCDC */
  692. static irqreturn_t lcdc_irq_handler_rev01(int irq, void *arg)
  693. {
  694. struct da8xx_fb_par *par = arg;
  695. u32 stat = lcdc_read(LCD_STAT_REG);
  696. u32 reg_ras;
  697. if ((stat & LCD_SYNC_LOST) && (stat & LCD_FIFO_UNDERFLOW)) {
  698. lcd_disable_raster(false);
  699. lcdc_write(stat, LCD_STAT_REG);
  700. lcd_enable_raster();
  701. } else if (stat & LCD_PL_LOAD_DONE) {
  702. /*
  703. * Must disable raster before changing state of any control bit.
  704. * And also must be disabled before clearing the PL loading
  705. * interrupt via the following write to the status register. If
  706. * this is done after then one gets multiple PL done interrupts.
  707. */
  708. lcd_disable_raster(false);
  709. lcdc_write(stat, LCD_STAT_REG);
  710. /* Disable PL completion inerrupt */
  711. reg_ras = lcdc_read(LCD_RASTER_CTRL_REG);
  712. reg_ras &= ~LCD_V1_PL_INT_ENA;
  713. lcdc_write(reg_ras, LCD_RASTER_CTRL_REG);
  714. /* Setup and start data loading mode */
  715. lcd_blit(LOAD_DATA, par);
  716. } else {
  717. lcdc_write(stat, LCD_STAT_REG);
  718. if (stat & LCD_END_OF_FRAME0) {
  719. par->which_dma_channel_done = 0;
  720. lcdc_write(par->dma_start,
  721. LCD_DMA_FRM_BUF_BASE_ADDR_0_REG);
  722. lcdc_write(par->dma_end,
  723. LCD_DMA_FRM_BUF_CEILING_ADDR_0_REG);
  724. par->vsync_flag = 1;
  725. wake_up_interruptible(&par->vsync_wait);
  726. }
  727. if (stat & LCD_END_OF_FRAME1) {
  728. par->which_dma_channel_done = 1;
  729. lcdc_write(par->dma_start,
  730. LCD_DMA_FRM_BUF_BASE_ADDR_1_REG);
  731. lcdc_write(par->dma_end,
  732. LCD_DMA_FRM_BUF_CEILING_ADDR_1_REG);
  733. par->vsync_flag = 1;
  734. wake_up_interruptible(&par->vsync_wait);
  735. }
  736. }
  737. return IRQ_HANDLED;
  738. }
  739. static int fb_check_var(struct fb_var_screeninfo *var,
  740. struct fb_info *info)
  741. {
  742. int err = 0;
  743. struct da8xx_fb_par *par = info->par;
  744. int bpp = var->bits_per_pixel >> 3;
  745. unsigned long line_size = var->xres_virtual * bpp;
  746. if (var->bits_per_pixel > 16 && lcd_revision == LCD_VERSION_1)
  747. return -EINVAL;
  748. switch (var->bits_per_pixel) {
  749. case 1:
  750. case 8:
  751. var->red.offset = 0;
  752. var->red.length = 8;
  753. var->green.offset = 0;
  754. var->green.length = 8;
  755. var->blue.offset = 0;
  756. var->blue.length = 8;
  757. var->transp.offset = 0;
  758. var->transp.length = 0;
  759. var->nonstd = 0;
  760. break;
  761. case 4:
  762. var->red.offset = 0;
  763. var->red.length = 4;
  764. var->green.offset = 0;
  765. var->green.length = 4;
  766. var->blue.offset = 0;
  767. var->blue.length = 4;
  768. var->transp.offset = 0;
  769. var->transp.length = 0;
  770. var->nonstd = FB_NONSTD_REV_PIX_IN_B;
  771. break;
  772. case 16: /* RGB 565 */
  773. var->red.offset = 11;
  774. var->red.length = 5;
  775. var->green.offset = 5;
  776. var->green.length = 6;
  777. var->blue.offset = 0;
  778. var->blue.length = 5;
  779. var->transp.offset = 0;
  780. var->transp.length = 0;
  781. var->nonstd = 0;
  782. break;
  783. case 24:
  784. var->red.offset = 16;
  785. var->red.length = 8;
  786. var->green.offset = 8;
  787. var->green.length = 8;
  788. var->blue.offset = 0;
  789. var->blue.length = 8;
  790. var->nonstd = 0;
  791. break;
  792. case 32:
  793. var->transp.offset = 24;
  794. var->transp.length = 8;
  795. var->red.offset = 16;
  796. var->red.length = 8;
  797. var->green.offset = 8;
  798. var->green.length = 8;
  799. var->blue.offset = 0;
  800. var->blue.length = 8;
  801. var->nonstd = 0;
  802. break;
  803. default:
  804. err = -EINVAL;
  805. }
  806. var->red.msb_right = 0;
  807. var->green.msb_right = 0;
  808. var->blue.msb_right = 0;
  809. var->transp.msb_right = 0;
  810. if (line_size * var->yres_virtual > par->vram_size)
  811. var->yres_virtual = par->vram_size / line_size;
  812. if (var->yres > var->yres_virtual)
  813. var->yres = var->yres_virtual;
  814. if (var->xres > var->xres_virtual)
  815. var->xres = var->xres_virtual;
  816. if (var->xres + var->xoffset > var->xres_virtual)
  817. var->xoffset = var->xres_virtual - var->xres;
  818. if (var->yres + var->yoffset > var->yres_virtual)
  819. var->yoffset = var->yres_virtual - var->yres;
  820. return err;
  821. }
  822. #ifdef CONFIG_CPU_FREQ
  823. static int lcd_da8xx_cpufreq_transition(struct notifier_block *nb,
  824. unsigned long val, void *data)
  825. {
  826. struct da8xx_fb_par *par;
  827. par = container_of(nb, struct da8xx_fb_par, freq_transition);
  828. if (val == CPUFREQ_POSTCHANGE) {
  829. if (par->lcd_fck_rate != clk_get_rate(par->lcdc_clk)) {
  830. par->lcd_fck_rate = clk_get_rate(par->lcdc_clk);
  831. lcd_disable_raster(true);
  832. lcd_calc_clk_divider(par);
  833. if (par->blank == FB_BLANK_UNBLANK)
  834. lcd_enable_raster();
  835. }
  836. }
  837. return 0;
  838. }
  839. static inline int lcd_da8xx_cpufreq_register(struct da8xx_fb_par *par)
  840. {
  841. par->freq_transition.notifier_call = lcd_da8xx_cpufreq_transition;
  842. return cpufreq_register_notifier(&par->freq_transition,
  843. CPUFREQ_TRANSITION_NOTIFIER);
  844. }
  845. static inline void lcd_da8xx_cpufreq_deregister(struct da8xx_fb_par *par)
  846. {
  847. cpufreq_unregister_notifier(&par->freq_transition,
  848. CPUFREQ_TRANSITION_NOTIFIER);
  849. }
  850. #endif
  851. static int fb_remove(struct platform_device *dev)
  852. {
  853. struct fb_info *info = dev_get_drvdata(&dev->dev);
  854. if (info) {
  855. struct da8xx_fb_par *par = info->par;
  856. #ifdef CONFIG_CPU_FREQ
  857. lcd_da8xx_cpufreq_deregister(par);
  858. #endif
  859. if (par->panel_power_ctrl)
  860. par->panel_power_ctrl(0);
  861. lcd_disable_raster(true);
  862. lcdc_write(0, LCD_RASTER_CTRL_REG);
  863. /* disable DMA */
  864. lcdc_write(0, LCD_DMA_CTRL_REG);
  865. unregister_framebuffer(info);
  866. fb_dealloc_cmap(&info->cmap);
  867. dma_free_coherent(NULL, PALETTE_SIZE, par->v_palette_base,
  868. par->p_palette_base);
  869. dma_free_coherent(NULL, par->vram_size, par->vram_virt,
  870. par->vram_phys);
  871. free_irq(par->irq, par);
  872. pm_runtime_put_sync(&dev->dev);
  873. pm_runtime_disable(&dev->dev);
  874. framebuffer_release(info);
  875. iounmap(da8xx_fb_reg_base);
  876. release_mem_region(lcdc_regs->start, resource_size(lcdc_regs));
  877. }
  878. return 0;
  879. }
  880. /*
  881. * Function to wait for vertical sync which for this LCD peripheral
  882. * translates into waiting for the current raster frame to complete.
  883. */
  884. static int fb_wait_for_vsync(struct fb_info *info)
  885. {
  886. struct da8xx_fb_par *par = info->par;
  887. int ret;
  888. /*
  889. * Set flag to 0 and wait for isr to set to 1. It would seem there is a
  890. * race condition here where the ISR could have occurred just before or
  891. * just after this set. But since we are just coarsely waiting for
  892. * a frame to complete then that's OK. i.e. if the frame completed
  893. * just before this code executed then we have to wait another full
  894. * frame time but there is no way to avoid such a situation. On the
  895. * other hand if the frame completed just after then we don't need
  896. * to wait long at all. Either way we are guaranteed to return to the
  897. * user immediately after a frame completion which is all that is
  898. * required.
  899. */
  900. par->vsync_flag = 0;
  901. ret = wait_event_interruptible_timeout(par->vsync_wait,
  902. par->vsync_flag != 0,
  903. par->vsync_timeout);
  904. if (ret < 0)
  905. return ret;
  906. if (ret == 0)
  907. return -ETIMEDOUT;
  908. return 0;
  909. }
  910. static int fb_ioctl(struct fb_info *info, unsigned int cmd,
  911. unsigned long arg)
  912. {
  913. struct lcd_sync_arg sync_arg;
  914. switch (cmd) {
  915. case FBIOGET_CONTRAST:
  916. case FBIOPUT_CONTRAST:
  917. case FBIGET_BRIGHTNESS:
  918. case FBIPUT_BRIGHTNESS:
  919. case FBIGET_COLOR:
  920. case FBIPUT_COLOR:
  921. return -ENOTTY;
  922. case FBIPUT_HSYNC:
  923. if (copy_from_user(&sync_arg, (char *)arg,
  924. sizeof(struct lcd_sync_arg)))
  925. return -EFAULT;
  926. lcd_cfg_horizontal_sync(sync_arg.back_porch,
  927. sync_arg.pulse_width,
  928. sync_arg.front_porch);
  929. break;
  930. case FBIPUT_VSYNC:
  931. if (copy_from_user(&sync_arg, (char *)arg,
  932. sizeof(struct lcd_sync_arg)))
  933. return -EFAULT;
  934. lcd_cfg_vertical_sync(sync_arg.back_porch,
  935. sync_arg.pulse_width,
  936. sync_arg.front_porch);
  937. break;
  938. case FBIO_WAITFORVSYNC:
  939. return fb_wait_for_vsync(info);
  940. default:
  941. return -EINVAL;
  942. }
  943. return 0;
  944. }
  945. static int cfb_blank(int blank, struct fb_info *info)
  946. {
  947. struct da8xx_fb_par *par = info->par;
  948. int ret = 0;
  949. if (par->blank == blank)
  950. return 0;
  951. par->blank = blank;
  952. switch (blank) {
  953. case FB_BLANK_UNBLANK:
  954. lcd_enable_raster();
  955. if (par->panel_power_ctrl)
  956. par->panel_power_ctrl(1);
  957. break;
  958. case FB_BLANK_NORMAL:
  959. case FB_BLANK_VSYNC_SUSPEND:
  960. case FB_BLANK_HSYNC_SUSPEND:
  961. case FB_BLANK_POWERDOWN:
  962. if (par->panel_power_ctrl)
  963. par->panel_power_ctrl(0);
  964. lcd_disable_raster(true);
  965. break;
  966. default:
  967. ret = -EINVAL;
  968. }
  969. return ret;
  970. }
  971. /*
  972. * Set new x,y offsets in the virtual display for the visible area and switch
  973. * to the new mode.
  974. */
  975. static int da8xx_pan_display(struct fb_var_screeninfo *var,
  976. struct fb_info *fbi)
  977. {
  978. int ret = 0;
  979. struct fb_var_screeninfo new_var;
  980. struct da8xx_fb_par *par = fbi->par;
  981. struct fb_fix_screeninfo *fix = &fbi->fix;
  982. unsigned int end;
  983. unsigned int start;
  984. unsigned long irq_flags;
  985. if (var->xoffset != fbi->var.xoffset ||
  986. var->yoffset != fbi->var.yoffset) {
  987. memcpy(&new_var, &fbi->var, sizeof(new_var));
  988. new_var.xoffset = var->xoffset;
  989. new_var.yoffset = var->yoffset;
  990. if (fb_check_var(&new_var, fbi))
  991. ret = -EINVAL;
  992. else {
  993. memcpy(&fbi->var, &new_var, sizeof(new_var));
  994. start = fix->smem_start +
  995. new_var.yoffset * fix->line_length +
  996. new_var.xoffset * fbi->var.bits_per_pixel / 8;
  997. end = start + fbi->var.yres * fix->line_length - 1;
  998. par->dma_start = start;
  999. par->dma_end = end;
  1000. spin_lock_irqsave(&par->lock_for_chan_update,
  1001. irq_flags);
  1002. if (par->which_dma_channel_done == 0) {
  1003. lcdc_write(par->dma_start,
  1004. LCD_DMA_FRM_BUF_BASE_ADDR_0_REG);
  1005. lcdc_write(par->dma_end,
  1006. LCD_DMA_FRM_BUF_CEILING_ADDR_0_REG);
  1007. } else if (par->which_dma_channel_done == 1) {
  1008. lcdc_write(par->dma_start,
  1009. LCD_DMA_FRM_BUF_BASE_ADDR_1_REG);
  1010. lcdc_write(par->dma_end,
  1011. LCD_DMA_FRM_BUF_CEILING_ADDR_1_REG);
  1012. }
  1013. spin_unlock_irqrestore(&par->lock_for_chan_update,
  1014. irq_flags);
  1015. }
  1016. }
  1017. return ret;
  1018. }
  1019. static struct fb_ops da8xx_fb_ops = {
  1020. .owner = THIS_MODULE,
  1021. .fb_check_var = fb_check_var,
  1022. .fb_setcolreg = fb_setcolreg,
  1023. .fb_pan_display = da8xx_pan_display,
  1024. .fb_ioctl = fb_ioctl,
  1025. .fb_fillrect = cfb_fillrect,
  1026. .fb_copyarea = cfb_copyarea,
  1027. .fb_imageblit = cfb_imageblit,
  1028. .fb_blank = cfb_blank,
  1029. };
  1030. /* Calculate and return pixel clock period in pico seconds */
  1031. static unsigned int da8xxfb_pixel_clk_period(struct da8xx_fb_par *par)
  1032. {
  1033. unsigned int lcd_clk, div;
  1034. unsigned int configured_pix_clk;
  1035. unsigned long long pix_clk_period_picosec = 1000000000000ULL;
  1036. lcd_clk = clk_get_rate(par->lcdc_clk);
  1037. div = lcd_clk / par->pxl_clk;
  1038. configured_pix_clk = (lcd_clk / div);
  1039. do_div(pix_clk_period_picosec, configured_pix_clk);
  1040. return pix_clk_period_picosec;
  1041. }
  1042. static int fb_probe(struct platform_device *device)
  1043. {
  1044. struct da8xx_lcdc_platform_data *fb_pdata =
  1045. device->dev.platform_data;
  1046. struct lcd_ctrl_config *lcd_cfg;
  1047. struct fb_videomode *lcdc_info;
  1048. struct fb_info *da8xx_fb_info;
  1049. struct clk *fb_clk = NULL;
  1050. struct da8xx_fb_par *par;
  1051. resource_size_t len;
  1052. int ret, i;
  1053. unsigned long ulcm;
  1054. if (fb_pdata == NULL) {
  1055. dev_err(&device->dev, "Can not get platform data\n");
  1056. return -ENOENT;
  1057. }
  1058. lcdc_regs = platform_get_resource(device, IORESOURCE_MEM, 0);
  1059. if (!lcdc_regs) {
  1060. dev_err(&device->dev,
  1061. "Can not get memory resource for LCD controller\n");
  1062. return -ENOENT;
  1063. }
  1064. len = resource_size(lcdc_regs);
  1065. lcdc_regs = request_mem_region(lcdc_regs->start, len, lcdc_regs->name);
  1066. if (!lcdc_regs)
  1067. return -EBUSY;
  1068. da8xx_fb_reg_base = ioremap(lcdc_regs->start, len);
  1069. if (!da8xx_fb_reg_base) {
  1070. ret = -EBUSY;
  1071. goto err_request_mem;
  1072. }
  1073. fb_clk = clk_get(&device->dev, "fck");
  1074. if (IS_ERR(fb_clk)) {
  1075. dev_err(&device->dev, "Can not get device clock\n");
  1076. ret = -ENODEV;
  1077. goto err_ioremap;
  1078. }
  1079. pm_runtime_enable(&device->dev);
  1080. pm_runtime_get_sync(&device->dev);
  1081. /* Determine LCD IP Version */
  1082. switch (lcdc_read(LCD_PID_REG)) {
  1083. case 0x4C100102:
  1084. lcd_revision = LCD_VERSION_1;
  1085. break;
  1086. case 0x4F200800:
  1087. case 0x4F201000:
  1088. lcd_revision = LCD_VERSION_2;
  1089. break;
  1090. default:
  1091. dev_warn(&device->dev, "Unknown PID Reg value 0x%x, "
  1092. "defaulting to LCD revision 1\n",
  1093. lcdc_read(LCD_PID_REG));
  1094. lcd_revision = LCD_VERSION_1;
  1095. break;
  1096. }
  1097. for (i = 0, lcdc_info = known_lcd_panels;
  1098. i < ARRAY_SIZE(known_lcd_panels);
  1099. i++, lcdc_info++) {
  1100. if (strcmp(fb_pdata->type, lcdc_info->name) == 0)
  1101. break;
  1102. }
  1103. if (i == ARRAY_SIZE(known_lcd_panels)) {
  1104. dev_err(&device->dev, "GLCD: No valid panel found\n");
  1105. ret = -ENODEV;
  1106. goto err_pm_runtime_disable;
  1107. } else
  1108. dev_info(&device->dev, "GLCD: Found %s panel\n",
  1109. fb_pdata->type);
  1110. lcd_cfg = (struct lcd_ctrl_config *)fb_pdata->controller_data;
  1111. da8xx_fb_info = framebuffer_alloc(sizeof(struct da8xx_fb_par),
  1112. &device->dev);
  1113. if (!da8xx_fb_info) {
  1114. dev_dbg(&device->dev, "Memory allocation failed for fb_info\n");
  1115. ret = -ENOMEM;
  1116. goto err_pm_runtime_disable;
  1117. }
  1118. par = da8xx_fb_info->par;
  1119. par->lcdc_clk = fb_clk;
  1120. #ifdef CONFIG_CPU_FREQ
  1121. par->lcd_fck_rate = clk_get_rate(fb_clk);
  1122. #endif
  1123. par->pxl_clk = lcdc_info->pixclock;
  1124. if (fb_pdata->panel_power_ctrl) {
  1125. par->panel_power_ctrl = fb_pdata->panel_power_ctrl;
  1126. par->panel_power_ctrl(1);
  1127. }
  1128. fb_videomode_to_var(&da8xx_fb_var, lcdc_info);
  1129. fb_var_to_videomode(&par->mode, &da8xx_fb_var);
  1130. par->cfg = *lcd_cfg;
  1131. if (lcd_init(par, lcd_cfg, lcdc_info) < 0) {
  1132. dev_err(&device->dev, "lcd_init failed\n");
  1133. ret = -EFAULT;
  1134. goto err_release_fb;
  1135. }
  1136. /* allocate frame buffer */
  1137. par->vram_size = lcdc_info->xres * lcdc_info->yres * lcd_cfg->bpp;
  1138. ulcm = lcm((lcdc_info->xres * lcd_cfg->bpp)/8, PAGE_SIZE);
  1139. par->vram_size = roundup(par->vram_size/8, ulcm);
  1140. par->vram_size = par->vram_size * LCD_NUM_BUFFERS;
  1141. par->vram_virt = dma_alloc_coherent(NULL,
  1142. par->vram_size,
  1143. (resource_size_t *) &par->vram_phys,
  1144. GFP_KERNEL | GFP_DMA);
  1145. if (!par->vram_virt) {
  1146. dev_err(&device->dev,
  1147. "GLCD: kmalloc for frame buffer failed\n");
  1148. ret = -EINVAL;
  1149. goto err_release_fb;
  1150. }
  1151. da8xx_fb_info->screen_base = (char __iomem *) par->vram_virt;
  1152. da8xx_fb_fix.smem_start = par->vram_phys;
  1153. da8xx_fb_fix.smem_len = par->vram_size;
  1154. da8xx_fb_fix.line_length = (lcdc_info->xres * lcd_cfg->bpp) / 8;
  1155. par->dma_start = par->vram_phys;
  1156. par->dma_end = par->dma_start + lcdc_info->yres *
  1157. da8xx_fb_fix.line_length - 1;
  1158. /* allocate palette buffer */
  1159. par->v_palette_base = dma_alloc_coherent(NULL,
  1160. PALETTE_SIZE,
  1161. (resource_size_t *)
  1162. &par->p_palette_base,
  1163. GFP_KERNEL | GFP_DMA);
  1164. if (!par->v_palette_base) {
  1165. dev_err(&device->dev,
  1166. "GLCD: kmalloc for palette buffer failed\n");
  1167. ret = -EINVAL;
  1168. goto err_release_fb_mem;
  1169. }
  1170. memset(par->v_palette_base, 0, PALETTE_SIZE);
  1171. par->irq = platform_get_irq(device, 0);
  1172. if (par->irq < 0) {
  1173. ret = -ENOENT;
  1174. goto err_release_pl_mem;
  1175. }
  1176. da8xx_fb_var.grayscale =
  1177. lcd_cfg->panel_shade == MONOCHROME ? 1 : 0;
  1178. da8xx_fb_var.bits_per_pixel = lcd_cfg->bpp;
  1179. da8xx_fb_var.pixclock = da8xxfb_pixel_clk_period(par);
  1180. /* Initialize fbinfo */
  1181. da8xx_fb_info->flags = FBINFO_FLAG_DEFAULT;
  1182. da8xx_fb_info->fix = da8xx_fb_fix;
  1183. da8xx_fb_info->var = da8xx_fb_var;
  1184. da8xx_fb_info->fbops = &da8xx_fb_ops;
  1185. da8xx_fb_info->pseudo_palette = par->pseudo_palette;
  1186. da8xx_fb_info->fix.visual = (da8xx_fb_info->var.bits_per_pixel <= 8) ?
  1187. FB_VISUAL_PSEUDOCOLOR : FB_VISUAL_TRUECOLOR;
  1188. ret = fb_alloc_cmap(&da8xx_fb_info->cmap, PALETTE_SIZE, 0);
  1189. if (ret)
  1190. goto err_release_pl_mem;
  1191. da8xx_fb_info->cmap.len = par->palette_sz;
  1192. /* initialize var_screeninfo */
  1193. da8xx_fb_var.activate = FB_ACTIVATE_FORCE;
  1194. fb_set_var(da8xx_fb_info, &da8xx_fb_var);
  1195. dev_set_drvdata(&device->dev, da8xx_fb_info);
  1196. /* initialize the vsync wait queue */
  1197. init_waitqueue_head(&par->vsync_wait);
  1198. par->vsync_timeout = HZ / 5;
  1199. par->which_dma_channel_done = -1;
  1200. spin_lock_init(&par->lock_for_chan_update);
  1201. /* Register the Frame Buffer */
  1202. if (register_framebuffer(da8xx_fb_info) < 0) {
  1203. dev_err(&device->dev,
  1204. "GLCD: Frame Buffer Registration Failed!\n");
  1205. ret = -EINVAL;
  1206. goto err_dealloc_cmap;
  1207. }
  1208. #ifdef CONFIG_CPU_FREQ
  1209. ret = lcd_da8xx_cpufreq_register(par);
  1210. if (ret) {
  1211. dev_err(&device->dev, "failed to register cpufreq\n");
  1212. goto err_cpu_freq;
  1213. }
  1214. #endif
  1215. if (lcd_revision == LCD_VERSION_1)
  1216. lcdc_irq_handler = lcdc_irq_handler_rev01;
  1217. else {
  1218. init_waitqueue_head(&frame_done_wq);
  1219. lcdc_irq_handler = lcdc_irq_handler_rev02;
  1220. }
  1221. ret = request_irq(par->irq, lcdc_irq_handler, 0,
  1222. DRIVER_NAME, par);
  1223. if (ret)
  1224. goto irq_freq;
  1225. return 0;
  1226. irq_freq:
  1227. #ifdef CONFIG_CPU_FREQ
  1228. lcd_da8xx_cpufreq_deregister(par);
  1229. err_cpu_freq:
  1230. #endif
  1231. unregister_framebuffer(da8xx_fb_info);
  1232. err_dealloc_cmap:
  1233. fb_dealloc_cmap(&da8xx_fb_info->cmap);
  1234. err_release_pl_mem:
  1235. dma_free_coherent(NULL, PALETTE_SIZE, par->v_palette_base,
  1236. par->p_palette_base);
  1237. err_release_fb_mem:
  1238. dma_free_coherent(NULL, par->vram_size, par->vram_virt, par->vram_phys);
  1239. err_release_fb:
  1240. framebuffer_release(da8xx_fb_info);
  1241. err_pm_runtime_disable:
  1242. pm_runtime_put_sync(&device->dev);
  1243. pm_runtime_disable(&device->dev);
  1244. err_ioremap:
  1245. iounmap(da8xx_fb_reg_base);
  1246. err_request_mem:
  1247. release_mem_region(lcdc_regs->start, len);
  1248. return ret;
  1249. }
  1250. #ifdef CONFIG_PM
  1251. struct lcdc_context {
  1252. u32 clk_enable;
  1253. u32 ctrl;
  1254. u32 dma_ctrl;
  1255. u32 raster_timing_0;
  1256. u32 raster_timing_1;
  1257. u32 raster_timing_2;
  1258. u32 int_enable_set;
  1259. u32 dma_frm_buf_base_addr_0;
  1260. u32 dma_frm_buf_ceiling_addr_0;
  1261. u32 dma_frm_buf_base_addr_1;
  1262. u32 dma_frm_buf_ceiling_addr_1;
  1263. u32 raster_ctrl;
  1264. } reg_context;
  1265. static void lcd_context_save(void)
  1266. {
  1267. if (lcd_revision == LCD_VERSION_2) {
  1268. reg_context.clk_enable = lcdc_read(LCD_CLK_ENABLE_REG);
  1269. reg_context.int_enable_set = lcdc_read(LCD_INT_ENABLE_SET_REG);
  1270. }
  1271. reg_context.ctrl = lcdc_read(LCD_CTRL_REG);
  1272. reg_context.dma_ctrl = lcdc_read(LCD_DMA_CTRL_REG);
  1273. reg_context.raster_timing_0 = lcdc_read(LCD_RASTER_TIMING_0_REG);
  1274. reg_context.raster_timing_1 = lcdc_read(LCD_RASTER_TIMING_1_REG);
  1275. reg_context.raster_timing_2 = lcdc_read(LCD_RASTER_TIMING_2_REG);
  1276. reg_context.dma_frm_buf_base_addr_0 =
  1277. lcdc_read(LCD_DMA_FRM_BUF_BASE_ADDR_0_REG);
  1278. reg_context.dma_frm_buf_ceiling_addr_0 =
  1279. lcdc_read(LCD_DMA_FRM_BUF_CEILING_ADDR_0_REG);
  1280. reg_context.dma_frm_buf_base_addr_1 =
  1281. lcdc_read(LCD_DMA_FRM_BUF_BASE_ADDR_1_REG);
  1282. reg_context.dma_frm_buf_ceiling_addr_1 =
  1283. lcdc_read(LCD_DMA_FRM_BUF_CEILING_ADDR_1_REG);
  1284. reg_context.raster_ctrl = lcdc_read(LCD_RASTER_CTRL_REG);
  1285. return;
  1286. }
  1287. static void lcd_context_restore(void)
  1288. {
  1289. if (lcd_revision == LCD_VERSION_2) {
  1290. lcdc_write(reg_context.clk_enable, LCD_CLK_ENABLE_REG);
  1291. lcdc_write(reg_context.int_enable_set, LCD_INT_ENABLE_SET_REG);
  1292. }
  1293. lcdc_write(reg_context.ctrl, LCD_CTRL_REG);
  1294. lcdc_write(reg_context.dma_ctrl, LCD_DMA_CTRL_REG);
  1295. lcdc_write(reg_context.raster_timing_0, LCD_RASTER_TIMING_0_REG);
  1296. lcdc_write(reg_context.raster_timing_1, LCD_RASTER_TIMING_1_REG);
  1297. lcdc_write(reg_context.raster_timing_2, LCD_RASTER_TIMING_2_REG);
  1298. lcdc_write(reg_context.dma_frm_buf_base_addr_0,
  1299. LCD_DMA_FRM_BUF_BASE_ADDR_0_REG);
  1300. lcdc_write(reg_context.dma_frm_buf_ceiling_addr_0,
  1301. LCD_DMA_FRM_BUF_CEILING_ADDR_0_REG);
  1302. lcdc_write(reg_context.dma_frm_buf_base_addr_1,
  1303. LCD_DMA_FRM_BUF_BASE_ADDR_1_REG);
  1304. lcdc_write(reg_context.dma_frm_buf_ceiling_addr_1,
  1305. LCD_DMA_FRM_BUF_CEILING_ADDR_1_REG);
  1306. lcdc_write(reg_context.raster_ctrl, LCD_RASTER_CTRL_REG);
  1307. return;
  1308. }
  1309. static int fb_suspend(struct platform_device *dev, pm_message_t state)
  1310. {
  1311. struct fb_info *info = platform_get_drvdata(dev);
  1312. struct da8xx_fb_par *par = info->par;
  1313. console_lock();
  1314. if (par->panel_power_ctrl)
  1315. par->panel_power_ctrl(0);
  1316. fb_set_suspend(info, 1);
  1317. lcd_disable_raster(true);
  1318. lcd_context_save();
  1319. pm_runtime_put_sync(&dev->dev);
  1320. console_unlock();
  1321. return 0;
  1322. }
  1323. static int fb_resume(struct platform_device *dev)
  1324. {
  1325. struct fb_info *info = platform_get_drvdata(dev);
  1326. struct da8xx_fb_par *par = info->par;
  1327. console_lock();
  1328. pm_runtime_get_sync(&dev->dev);
  1329. lcd_context_restore();
  1330. if (par->blank == FB_BLANK_UNBLANK) {
  1331. lcd_enable_raster();
  1332. if (par->panel_power_ctrl)
  1333. par->panel_power_ctrl(1);
  1334. }
  1335. fb_set_suspend(info, 0);
  1336. console_unlock();
  1337. return 0;
  1338. }
  1339. #else
  1340. #define fb_suspend NULL
  1341. #define fb_resume NULL
  1342. #endif
  1343. static struct platform_driver da8xx_fb_driver = {
  1344. .probe = fb_probe,
  1345. .remove = fb_remove,
  1346. .suspend = fb_suspend,
  1347. .resume = fb_resume,
  1348. .driver = {
  1349. .name = DRIVER_NAME,
  1350. .owner = THIS_MODULE,
  1351. },
  1352. };
  1353. static int __init da8xx_fb_init(void)
  1354. {
  1355. return platform_driver_register(&da8xx_fb_driver);
  1356. }
  1357. static void __exit da8xx_fb_cleanup(void)
  1358. {
  1359. platform_driver_unregister(&da8xx_fb_driver);
  1360. }
  1361. module_init(da8xx_fb_init);
  1362. module_exit(da8xx_fb_cleanup);
  1363. MODULE_DESCRIPTION("Framebuffer driver for TI da8xx/omap-l1xx");
  1364. MODULE_AUTHOR("Texas Instruments");
  1365. MODULE_LICENSE("GPL");