nouveau_drv.h 42 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336
  1. /*
  2. * Copyright 2005 Stephane Marchesin.
  3. * All Rights Reserved.
  4. *
  5. * Permission is hereby granted, free of charge, to any person obtaining a
  6. * copy of this software and associated documentation files (the "Software"),
  7. * to deal in the Software without restriction, including without limitation
  8. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  9. * and/or sell copies of the Software, and to permit persons to whom the
  10. * Software is furnished to do so, subject to the following conditions:
  11. *
  12. * The above copyright notice and this permission notice (including the next
  13. * paragraph) shall be included in all copies or substantial portions of the
  14. * Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  17. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  18. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  19. * VA LINUX SYSTEMS AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM, DAMAGES OR
  20. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  21. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  22. * OTHER DEALINGS IN THE SOFTWARE.
  23. */
  24. #ifndef __NOUVEAU_DRV_H__
  25. #define __NOUVEAU_DRV_H__
  26. #define DRIVER_AUTHOR "Stephane Marchesin"
  27. #define DRIVER_EMAIL "dri-devel@lists.sourceforge.net"
  28. #define DRIVER_NAME "nouveau"
  29. #define DRIVER_DESC "nVidia Riva/TNT/GeForce"
  30. #define DRIVER_DATE "20090420"
  31. #define DRIVER_MAJOR 0
  32. #define DRIVER_MINOR 0
  33. #define DRIVER_PATCHLEVEL 16
  34. #define NOUVEAU_FAMILY 0x0000FFFF
  35. #define NOUVEAU_FLAGS 0xFFFF0000
  36. #include "ttm/ttm_bo_api.h"
  37. #include "ttm/ttm_bo_driver.h"
  38. #include "ttm/ttm_placement.h"
  39. #include "ttm/ttm_memory.h"
  40. #include "ttm/ttm_module.h"
  41. struct nouveau_fpriv {
  42. struct ttm_object_file *tfile;
  43. };
  44. #define DRM_FILE_PAGE_OFFSET (0x100000000ULL >> PAGE_SHIFT)
  45. #include "nouveau_drm.h"
  46. #include "nouveau_reg.h"
  47. #include "nouveau_bios.h"
  48. struct nouveau_grctx;
  49. #define MAX_NUM_DCB_ENTRIES 16
  50. #define NOUVEAU_MAX_CHANNEL_NR 128
  51. #define NOUVEAU_MAX_TILE_NR 15
  52. #define NV50_VM_MAX_VRAM (2*1024*1024*1024ULL)
  53. #define NV50_VM_BLOCK (512*1024*1024ULL)
  54. #define NV50_VM_VRAM_NR (NV50_VM_MAX_VRAM / NV50_VM_BLOCK)
  55. struct nouveau_tile_reg {
  56. struct nouveau_fence *fence;
  57. uint32_t addr;
  58. uint32_t size;
  59. bool used;
  60. };
  61. struct nouveau_bo {
  62. struct ttm_buffer_object bo;
  63. struct ttm_placement placement;
  64. u32 placements[3];
  65. u32 busy_placements[3];
  66. struct ttm_bo_kmap_obj kmap;
  67. struct list_head head;
  68. /* protected by ttm_bo_reserve() */
  69. struct drm_file *reserved_by;
  70. struct list_head entry;
  71. int pbbo_index;
  72. bool validate_mapped;
  73. struct nouveau_channel *channel;
  74. bool mappable;
  75. bool no_vm;
  76. uint32_t tile_mode;
  77. uint32_t tile_flags;
  78. struct nouveau_tile_reg *tile;
  79. struct drm_gem_object *gem;
  80. struct drm_file *cpu_filp;
  81. int pin_refcnt;
  82. };
  83. static inline struct nouveau_bo *
  84. nouveau_bo(struct ttm_buffer_object *bo)
  85. {
  86. return container_of(bo, struct nouveau_bo, bo);
  87. }
  88. static inline struct nouveau_bo *
  89. nouveau_gem_object(struct drm_gem_object *gem)
  90. {
  91. return gem ? gem->driver_private : NULL;
  92. }
  93. /* TODO: submit equivalent to TTM generic API upstream? */
  94. static inline void __iomem *
  95. nvbo_kmap_obj_iovirtual(struct nouveau_bo *nvbo)
  96. {
  97. bool is_iomem;
  98. void __iomem *ioptr = (void __force __iomem *)ttm_kmap_obj_virtual(
  99. &nvbo->kmap, &is_iomem);
  100. WARN_ON_ONCE(ioptr && !is_iomem);
  101. return ioptr;
  102. }
  103. enum nouveau_flags {
  104. NV_NFORCE = 0x10000000,
  105. NV_NFORCE2 = 0x20000000
  106. };
  107. #define NVOBJ_ENGINE_SW 0
  108. #define NVOBJ_ENGINE_GR 1
  109. #define NVOBJ_ENGINE_DISPLAY 2
  110. #define NVOBJ_ENGINE_INT 0xdeadbeef
  111. #define NVOBJ_FLAG_ALLOW_NO_REFS (1 << 0)
  112. #define NVOBJ_FLAG_ZERO_ALLOC (1 << 1)
  113. #define NVOBJ_FLAG_ZERO_FREE (1 << 2)
  114. #define NVOBJ_FLAG_FAKE (1 << 3)
  115. struct nouveau_gpuobj {
  116. struct list_head list;
  117. struct nouveau_channel *im_channel;
  118. struct drm_mm_node *im_pramin;
  119. struct nouveau_bo *im_backing;
  120. uint32_t im_backing_start;
  121. uint32_t *im_backing_suspend;
  122. int im_bound;
  123. uint32_t flags;
  124. int refcount;
  125. uint32_t engine;
  126. uint32_t class;
  127. void (*dtor)(struct drm_device *, struct nouveau_gpuobj *);
  128. void *priv;
  129. };
  130. struct nouveau_gpuobj_ref {
  131. struct list_head list;
  132. struct nouveau_gpuobj *gpuobj;
  133. uint32_t instance;
  134. struct nouveau_channel *channel;
  135. int handle;
  136. };
  137. struct nouveau_channel {
  138. struct drm_device *dev;
  139. int id;
  140. /* owner of this fifo */
  141. struct drm_file *file_priv;
  142. /* mapping of the fifo itself */
  143. struct drm_local_map *map;
  144. /* mapping of the regs controling the fifo */
  145. void __iomem *user;
  146. uint32_t user_get;
  147. uint32_t user_put;
  148. /* Fencing */
  149. struct {
  150. /* lock protects the pending list only */
  151. spinlock_t lock;
  152. struct list_head pending;
  153. uint32_t sequence;
  154. uint32_t sequence_ack;
  155. uint32_t last_sequence_irq;
  156. } fence;
  157. /* DMA push buffer */
  158. struct nouveau_gpuobj_ref *pushbuf;
  159. struct nouveau_bo *pushbuf_bo;
  160. uint32_t pushbuf_base;
  161. /* Notifier memory */
  162. struct nouveau_bo *notifier_bo;
  163. struct drm_mm notifier_heap;
  164. /* PFIFO context */
  165. struct nouveau_gpuobj_ref *ramfc;
  166. struct nouveau_gpuobj_ref *cache;
  167. /* PGRAPH context */
  168. /* XXX may be merge 2 pointers as private data ??? */
  169. struct nouveau_gpuobj_ref *ramin_grctx;
  170. void *pgraph_ctx;
  171. /* NV50 VM */
  172. struct nouveau_gpuobj *vm_pd;
  173. struct nouveau_gpuobj_ref *vm_gart_pt;
  174. struct nouveau_gpuobj_ref *vm_vram_pt[NV50_VM_VRAM_NR];
  175. /* Objects */
  176. struct nouveau_gpuobj_ref *ramin; /* Private instmem */
  177. struct drm_mm ramin_heap; /* Private PRAMIN heap */
  178. struct nouveau_gpuobj_ref *ramht; /* Hash table */
  179. struct list_head ramht_refs; /* Objects referenced by RAMHT */
  180. /* GPU object info for stuff used in-kernel (mm_enabled) */
  181. uint32_t m2mf_ntfy;
  182. uint32_t vram_handle;
  183. uint32_t gart_handle;
  184. bool accel_done;
  185. /* Push buffer state (only for drm's channel on !mm_enabled) */
  186. struct {
  187. int max;
  188. int free;
  189. int cur;
  190. int put;
  191. /* access via pushbuf_bo */
  192. int ib_base;
  193. int ib_max;
  194. int ib_free;
  195. int ib_put;
  196. } dma;
  197. uint32_t sw_subchannel[8];
  198. struct {
  199. struct nouveau_gpuobj *vblsem;
  200. uint32_t vblsem_offset;
  201. uint32_t vblsem_rval;
  202. struct list_head vbl_wait;
  203. } nvsw;
  204. struct {
  205. bool active;
  206. char name[32];
  207. struct drm_info_list info;
  208. } debugfs;
  209. };
  210. struct nouveau_instmem_engine {
  211. void *priv;
  212. int (*init)(struct drm_device *dev);
  213. void (*takedown)(struct drm_device *dev);
  214. int (*suspend)(struct drm_device *dev);
  215. void (*resume)(struct drm_device *dev);
  216. int (*populate)(struct drm_device *, struct nouveau_gpuobj *,
  217. uint32_t *size);
  218. void (*clear)(struct drm_device *, struct nouveau_gpuobj *);
  219. int (*bind)(struct drm_device *, struct nouveau_gpuobj *);
  220. int (*unbind)(struct drm_device *, struct nouveau_gpuobj *);
  221. void (*prepare_access)(struct drm_device *, bool write);
  222. void (*finish_access)(struct drm_device *);
  223. };
  224. struct nouveau_mc_engine {
  225. int (*init)(struct drm_device *dev);
  226. void (*takedown)(struct drm_device *dev);
  227. };
  228. struct nouveau_timer_engine {
  229. int (*init)(struct drm_device *dev);
  230. void (*takedown)(struct drm_device *dev);
  231. uint64_t (*read)(struct drm_device *dev);
  232. };
  233. struct nouveau_fb_engine {
  234. int num_tiles;
  235. int (*init)(struct drm_device *dev);
  236. void (*takedown)(struct drm_device *dev);
  237. void (*set_region_tiling)(struct drm_device *dev, int i, uint32_t addr,
  238. uint32_t size, uint32_t pitch);
  239. };
  240. struct nouveau_fifo_engine {
  241. void *priv;
  242. int channels;
  243. int (*init)(struct drm_device *);
  244. void (*takedown)(struct drm_device *);
  245. void (*disable)(struct drm_device *);
  246. void (*enable)(struct drm_device *);
  247. bool (*reassign)(struct drm_device *, bool enable);
  248. bool (*cache_flush)(struct drm_device *dev);
  249. bool (*cache_pull)(struct drm_device *dev, bool enable);
  250. int (*channel_id)(struct drm_device *);
  251. int (*create_context)(struct nouveau_channel *);
  252. void (*destroy_context)(struct nouveau_channel *);
  253. int (*load_context)(struct nouveau_channel *);
  254. int (*unload_context)(struct drm_device *);
  255. };
  256. struct nouveau_pgraph_object_method {
  257. int id;
  258. int (*exec)(struct nouveau_channel *chan, int grclass, int mthd,
  259. uint32_t data);
  260. };
  261. struct nouveau_pgraph_object_class {
  262. int id;
  263. bool software;
  264. struct nouveau_pgraph_object_method *methods;
  265. };
  266. struct nouveau_pgraph_engine {
  267. struct nouveau_pgraph_object_class *grclass;
  268. bool accel_blocked;
  269. void *ctxprog;
  270. void *ctxvals;
  271. int grctx_size;
  272. int (*init)(struct drm_device *);
  273. void (*takedown)(struct drm_device *);
  274. void (*fifo_access)(struct drm_device *, bool);
  275. struct nouveau_channel *(*channel)(struct drm_device *);
  276. int (*create_context)(struct nouveau_channel *);
  277. void (*destroy_context)(struct nouveau_channel *);
  278. int (*load_context)(struct nouveau_channel *);
  279. int (*unload_context)(struct drm_device *);
  280. void (*set_region_tiling)(struct drm_device *dev, int i, uint32_t addr,
  281. uint32_t size, uint32_t pitch);
  282. };
  283. struct nouveau_engine {
  284. struct nouveau_instmem_engine instmem;
  285. struct nouveau_mc_engine mc;
  286. struct nouveau_timer_engine timer;
  287. struct nouveau_fb_engine fb;
  288. struct nouveau_pgraph_engine graph;
  289. struct nouveau_fifo_engine fifo;
  290. };
  291. struct nouveau_pll_vals {
  292. union {
  293. struct {
  294. #ifdef __BIG_ENDIAN
  295. uint8_t N1, M1, N2, M2;
  296. #else
  297. uint8_t M1, N1, M2, N2;
  298. #endif
  299. };
  300. struct {
  301. uint16_t NM1, NM2;
  302. } __attribute__((packed));
  303. };
  304. int log2P;
  305. int refclk;
  306. };
  307. enum nv04_fp_display_regs {
  308. FP_DISPLAY_END,
  309. FP_TOTAL,
  310. FP_CRTC,
  311. FP_SYNC_START,
  312. FP_SYNC_END,
  313. FP_VALID_START,
  314. FP_VALID_END
  315. };
  316. struct nv04_crtc_reg {
  317. unsigned char MiscOutReg; /* */
  318. uint8_t CRTC[0x9f];
  319. uint8_t CR58[0x10];
  320. uint8_t Sequencer[5];
  321. uint8_t Graphics[9];
  322. uint8_t Attribute[21];
  323. unsigned char DAC[768]; /* Internal Colorlookuptable */
  324. /* PCRTC regs */
  325. uint32_t fb_start;
  326. uint32_t crtc_cfg;
  327. uint32_t cursor_cfg;
  328. uint32_t gpio_ext;
  329. uint32_t crtc_830;
  330. uint32_t crtc_834;
  331. uint32_t crtc_850;
  332. uint32_t crtc_eng_ctrl;
  333. /* PRAMDAC regs */
  334. uint32_t nv10_cursync;
  335. struct nouveau_pll_vals pllvals;
  336. uint32_t ramdac_gen_ctrl;
  337. uint32_t ramdac_630;
  338. uint32_t ramdac_634;
  339. uint32_t tv_setup;
  340. uint32_t tv_vtotal;
  341. uint32_t tv_vskew;
  342. uint32_t tv_vsync_delay;
  343. uint32_t tv_htotal;
  344. uint32_t tv_hskew;
  345. uint32_t tv_hsync_delay;
  346. uint32_t tv_hsync_delay2;
  347. uint32_t fp_horiz_regs[7];
  348. uint32_t fp_vert_regs[7];
  349. uint32_t dither;
  350. uint32_t fp_control;
  351. uint32_t dither_regs[6];
  352. uint32_t fp_debug_0;
  353. uint32_t fp_debug_1;
  354. uint32_t fp_debug_2;
  355. uint32_t fp_margin_color;
  356. uint32_t ramdac_8c0;
  357. uint32_t ramdac_a20;
  358. uint32_t ramdac_a24;
  359. uint32_t ramdac_a34;
  360. uint32_t ctv_regs[38];
  361. };
  362. struct nv04_output_reg {
  363. uint32_t output;
  364. int head;
  365. };
  366. struct nv04_mode_state {
  367. uint32_t bpp;
  368. uint32_t width;
  369. uint32_t height;
  370. uint32_t interlace;
  371. uint32_t repaint0;
  372. uint32_t repaint1;
  373. uint32_t screen;
  374. uint32_t scale;
  375. uint32_t dither;
  376. uint32_t extra;
  377. uint32_t fifo;
  378. uint32_t pixel;
  379. uint32_t horiz;
  380. int arbitration0;
  381. int arbitration1;
  382. uint32_t pll;
  383. uint32_t pllB;
  384. uint32_t vpll;
  385. uint32_t vpll2;
  386. uint32_t vpllB;
  387. uint32_t vpll2B;
  388. uint32_t pllsel;
  389. uint32_t sel_clk;
  390. uint32_t general;
  391. uint32_t crtcOwner;
  392. uint32_t head;
  393. uint32_t head2;
  394. uint32_t cursorConfig;
  395. uint32_t cursor0;
  396. uint32_t cursor1;
  397. uint32_t cursor2;
  398. uint32_t timingH;
  399. uint32_t timingV;
  400. uint32_t displayV;
  401. uint32_t crtcSync;
  402. struct nv04_crtc_reg crtc_reg[2];
  403. };
  404. enum nouveau_card_type {
  405. NV_04 = 0x00,
  406. NV_10 = 0x10,
  407. NV_20 = 0x20,
  408. NV_30 = 0x30,
  409. NV_40 = 0x40,
  410. NV_50 = 0x50,
  411. };
  412. struct drm_nouveau_private {
  413. struct drm_device *dev;
  414. /* the card type, takes NV_* as values */
  415. enum nouveau_card_type card_type;
  416. /* exact chipset, derived from NV_PMC_BOOT_0 */
  417. int chipset;
  418. int flags;
  419. void __iomem *mmio;
  420. void __iomem *ramin;
  421. uint32_t ramin_size;
  422. struct nouveau_bo *vga_ram;
  423. struct workqueue_struct *wq;
  424. struct work_struct irq_work;
  425. struct work_struct hpd_work;
  426. struct list_head vbl_waiting;
  427. struct {
  428. struct ttm_global_reference mem_global_ref;
  429. struct ttm_bo_global_ref bo_global_ref;
  430. struct ttm_bo_device bdev;
  431. spinlock_t bo_list_lock;
  432. struct list_head bo_list;
  433. atomic_t validate_sequence;
  434. } ttm;
  435. struct fb_info *fbdev_info;
  436. int fifo_alloc_count;
  437. struct nouveau_channel *fifos[NOUVEAU_MAX_CHANNEL_NR];
  438. struct nouveau_engine engine;
  439. struct nouveau_channel *channel;
  440. /* For PFIFO and PGRAPH. */
  441. spinlock_t context_switch_lock;
  442. /* RAMIN configuration, RAMFC, RAMHT and RAMRO offsets */
  443. struct nouveau_gpuobj *ramht;
  444. uint32_t ramin_rsvd_vram;
  445. uint32_t ramht_offset;
  446. uint32_t ramht_size;
  447. uint32_t ramht_bits;
  448. uint32_t ramfc_offset;
  449. uint32_t ramfc_size;
  450. uint32_t ramro_offset;
  451. uint32_t ramro_size;
  452. struct {
  453. enum {
  454. NOUVEAU_GART_NONE = 0,
  455. NOUVEAU_GART_AGP,
  456. NOUVEAU_GART_SGDMA
  457. } type;
  458. uint64_t aper_base;
  459. uint64_t aper_size;
  460. uint64_t aper_free;
  461. struct nouveau_gpuobj *sg_ctxdma;
  462. struct page *sg_dummy_page;
  463. dma_addr_t sg_dummy_bus;
  464. } gart_info;
  465. /* nv10-nv40 tiling regions */
  466. struct {
  467. struct nouveau_tile_reg reg[NOUVEAU_MAX_TILE_NR];
  468. spinlock_t lock;
  469. } tile;
  470. /* VRAM/fb configuration */
  471. uint64_t vram_size;
  472. uint64_t vram_sys_base;
  473. uint64_t fb_phys;
  474. uint64_t fb_available_size;
  475. uint64_t fb_mappable_pages;
  476. uint64_t fb_aper_free;
  477. int fb_mtrr;
  478. /* G8x/G9x virtual address space */
  479. uint64_t vm_gart_base;
  480. uint64_t vm_gart_size;
  481. uint64_t vm_vram_base;
  482. uint64_t vm_vram_size;
  483. uint64_t vm_end;
  484. struct nouveau_gpuobj *vm_vram_pt[NV50_VM_VRAM_NR];
  485. int vm_vram_pt_nr;
  486. struct drm_mm ramin_heap;
  487. /* context table pointed to be NV_PGRAPH_CHANNEL_CTX_TABLE (0x400780) */
  488. uint32_t ctx_table_size;
  489. struct nouveau_gpuobj_ref *ctx_table;
  490. struct list_head gpuobj_list;
  491. struct nvbios vbios;
  492. struct nv04_mode_state mode_reg;
  493. struct nv04_mode_state saved_reg;
  494. uint32_t saved_vga_font[4][16384];
  495. uint32_t crtc_owner;
  496. uint32_t dac_users[4];
  497. struct nouveau_suspend_resume {
  498. uint32_t *ramin_copy;
  499. } susres;
  500. struct backlight_device *backlight;
  501. struct nouveau_channel *evo;
  502. struct {
  503. struct dcb_entry *dcb;
  504. u16 script;
  505. u32 pclk;
  506. } evo_irq;
  507. struct {
  508. struct dentry *channel_root;
  509. } debugfs;
  510. struct nouveau_fbdev *nfbdev;
  511. struct apertures_struct *apertures;
  512. };
  513. static inline struct drm_nouveau_private *
  514. nouveau_bdev(struct ttm_bo_device *bd)
  515. {
  516. return container_of(bd, struct drm_nouveau_private, ttm.bdev);
  517. }
  518. static inline int
  519. nouveau_bo_ref(struct nouveau_bo *ref, struct nouveau_bo **pnvbo)
  520. {
  521. struct nouveau_bo *prev;
  522. if (!pnvbo)
  523. return -EINVAL;
  524. prev = *pnvbo;
  525. *pnvbo = ref ? nouveau_bo(ttm_bo_reference(&ref->bo)) : NULL;
  526. if (prev) {
  527. struct ttm_buffer_object *bo = &prev->bo;
  528. ttm_bo_unref(&bo);
  529. }
  530. return 0;
  531. }
  532. #define NOUVEAU_GET_USER_CHANNEL_WITH_RETURN(id, cl, ch) do { \
  533. struct drm_nouveau_private *nv = dev->dev_private; \
  534. if (!nouveau_channel_owner(dev, (cl), (id))) { \
  535. NV_ERROR(dev, "pid %d doesn't own channel %d\n", \
  536. DRM_CURRENTPID, (id)); \
  537. return -EPERM; \
  538. } \
  539. (ch) = nv->fifos[(id)]; \
  540. } while (0)
  541. /* nouveau_drv.c */
  542. extern int nouveau_noagp;
  543. extern int nouveau_duallink;
  544. extern int nouveau_uscript_lvds;
  545. extern int nouveau_uscript_tmds;
  546. extern int nouveau_vram_pushbuf;
  547. extern int nouveau_vram_notify;
  548. extern int nouveau_fbpercrtc;
  549. extern int nouveau_tv_disable;
  550. extern char *nouveau_tv_norm;
  551. extern int nouveau_reg_debug;
  552. extern char *nouveau_vbios;
  553. extern int nouveau_ctxfw;
  554. extern int nouveau_ignorelid;
  555. extern int nouveau_nofbaccel;
  556. extern int nouveau_noaccel;
  557. extern int nouveau_override_conntype;
  558. extern int nouveau_pci_suspend(struct pci_dev *pdev, pm_message_t pm_state);
  559. extern int nouveau_pci_resume(struct pci_dev *pdev);
  560. /* nouveau_state.c */
  561. extern void nouveau_preclose(struct drm_device *dev, struct drm_file *);
  562. extern int nouveau_load(struct drm_device *, unsigned long flags);
  563. extern int nouveau_firstopen(struct drm_device *);
  564. extern void nouveau_lastclose(struct drm_device *);
  565. extern int nouveau_unload(struct drm_device *);
  566. extern int nouveau_ioctl_getparam(struct drm_device *, void *data,
  567. struct drm_file *);
  568. extern int nouveau_ioctl_setparam(struct drm_device *, void *data,
  569. struct drm_file *);
  570. extern bool nouveau_wait_until(struct drm_device *, uint64_t timeout,
  571. uint32_t reg, uint32_t mask, uint32_t val);
  572. extern bool nouveau_wait_for_idle(struct drm_device *);
  573. extern int nouveau_card_init(struct drm_device *);
  574. /* nouveau_mem.c */
  575. extern int nouveau_mem_detect(struct drm_device *dev);
  576. extern int nouveau_mem_init(struct drm_device *);
  577. extern int nouveau_mem_init_agp(struct drm_device *);
  578. extern void nouveau_mem_close(struct drm_device *);
  579. extern struct nouveau_tile_reg *nv10_mem_set_tiling(struct drm_device *dev,
  580. uint32_t addr,
  581. uint32_t size,
  582. uint32_t pitch);
  583. extern void nv10_mem_expire_tiling(struct drm_device *dev,
  584. struct nouveau_tile_reg *tile,
  585. struct nouveau_fence *fence);
  586. extern int nv50_mem_vm_bind_linear(struct drm_device *, uint64_t virt,
  587. uint32_t size, uint32_t flags,
  588. uint64_t phys);
  589. extern void nv50_mem_vm_unbind(struct drm_device *, uint64_t virt,
  590. uint32_t size);
  591. /* nouveau_notifier.c */
  592. extern int nouveau_notifier_init_channel(struct nouveau_channel *);
  593. extern void nouveau_notifier_takedown_channel(struct nouveau_channel *);
  594. extern int nouveau_notifier_alloc(struct nouveau_channel *, uint32_t handle,
  595. int cout, uint32_t *offset);
  596. extern int nouveau_notifier_offset(struct nouveau_gpuobj *, uint32_t *);
  597. extern int nouveau_ioctl_notifier_alloc(struct drm_device *, void *data,
  598. struct drm_file *);
  599. extern int nouveau_ioctl_notifier_free(struct drm_device *, void *data,
  600. struct drm_file *);
  601. /* nouveau_channel.c */
  602. extern struct drm_ioctl_desc nouveau_ioctls[];
  603. extern int nouveau_max_ioctl;
  604. extern void nouveau_channel_cleanup(struct drm_device *, struct drm_file *);
  605. extern int nouveau_channel_owner(struct drm_device *, struct drm_file *,
  606. int channel);
  607. extern int nouveau_channel_alloc(struct drm_device *dev,
  608. struct nouveau_channel **chan,
  609. struct drm_file *file_priv,
  610. uint32_t fb_ctxdma, uint32_t tt_ctxdma);
  611. extern void nouveau_channel_free(struct nouveau_channel *);
  612. /* nouveau_object.c */
  613. extern int nouveau_gpuobj_early_init(struct drm_device *);
  614. extern int nouveau_gpuobj_init(struct drm_device *);
  615. extern void nouveau_gpuobj_takedown(struct drm_device *);
  616. extern void nouveau_gpuobj_late_takedown(struct drm_device *);
  617. extern int nouveau_gpuobj_suspend(struct drm_device *dev);
  618. extern void nouveau_gpuobj_suspend_cleanup(struct drm_device *dev);
  619. extern void nouveau_gpuobj_resume(struct drm_device *dev);
  620. extern int nouveau_gpuobj_channel_init(struct nouveau_channel *,
  621. uint32_t vram_h, uint32_t tt_h);
  622. extern void nouveau_gpuobj_channel_takedown(struct nouveau_channel *);
  623. extern int nouveau_gpuobj_new(struct drm_device *, struct nouveau_channel *,
  624. uint32_t size, int align, uint32_t flags,
  625. struct nouveau_gpuobj **);
  626. extern int nouveau_gpuobj_del(struct drm_device *, struct nouveau_gpuobj **);
  627. extern int nouveau_gpuobj_ref_add(struct drm_device *, struct nouveau_channel *,
  628. uint32_t handle, struct nouveau_gpuobj *,
  629. struct nouveau_gpuobj_ref **);
  630. extern int nouveau_gpuobj_ref_del(struct drm_device *,
  631. struct nouveau_gpuobj_ref **);
  632. extern int nouveau_gpuobj_ref_find(struct nouveau_channel *, uint32_t handle,
  633. struct nouveau_gpuobj_ref **ref_ret);
  634. extern int nouveau_gpuobj_new_ref(struct drm_device *,
  635. struct nouveau_channel *alloc_chan,
  636. struct nouveau_channel *ref_chan,
  637. uint32_t handle, uint32_t size, int align,
  638. uint32_t flags, struct nouveau_gpuobj_ref **);
  639. extern int nouveau_gpuobj_new_fake(struct drm_device *,
  640. uint32_t p_offset, uint32_t b_offset,
  641. uint32_t size, uint32_t flags,
  642. struct nouveau_gpuobj **,
  643. struct nouveau_gpuobj_ref**);
  644. extern int nouveau_gpuobj_dma_new(struct nouveau_channel *, int class,
  645. uint64_t offset, uint64_t size, int access,
  646. int target, struct nouveau_gpuobj **);
  647. extern int nouveau_gpuobj_gart_dma_new(struct nouveau_channel *,
  648. uint64_t offset, uint64_t size,
  649. int access, struct nouveau_gpuobj **,
  650. uint32_t *o_ret);
  651. extern int nouveau_gpuobj_gr_new(struct nouveau_channel *, int class,
  652. struct nouveau_gpuobj **);
  653. extern int nouveau_gpuobj_sw_new(struct nouveau_channel *, int class,
  654. struct nouveau_gpuobj **);
  655. extern int nouveau_ioctl_grobj_alloc(struct drm_device *, void *data,
  656. struct drm_file *);
  657. extern int nouveau_ioctl_gpuobj_free(struct drm_device *, void *data,
  658. struct drm_file *);
  659. /* nouveau_irq.c */
  660. extern irqreturn_t nouveau_irq_handler(DRM_IRQ_ARGS);
  661. extern void nouveau_irq_preinstall(struct drm_device *);
  662. extern int nouveau_irq_postinstall(struct drm_device *);
  663. extern void nouveau_irq_uninstall(struct drm_device *);
  664. /* nouveau_sgdma.c */
  665. extern int nouveau_sgdma_init(struct drm_device *);
  666. extern void nouveau_sgdma_takedown(struct drm_device *);
  667. extern int nouveau_sgdma_get_page(struct drm_device *, uint32_t offset,
  668. uint32_t *page);
  669. extern struct ttm_backend *nouveau_sgdma_init_ttm(struct drm_device *);
  670. /* nouveau_debugfs.c */
  671. #if defined(CONFIG_DRM_NOUVEAU_DEBUG)
  672. extern int nouveau_debugfs_init(struct drm_minor *);
  673. extern void nouveau_debugfs_takedown(struct drm_minor *);
  674. extern int nouveau_debugfs_channel_init(struct nouveau_channel *);
  675. extern void nouveau_debugfs_channel_fini(struct nouveau_channel *);
  676. #else
  677. static inline int
  678. nouveau_debugfs_init(struct drm_minor *minor)
  679. {
  680. return 0;
  681. }
  682. static inline void nouveau_debugfs_takedown(struct drm_minor *minor)
  683. {
  684. }
  685. static inline int
  686. nouveau_debugfs_channel_init(struct nouveau_channel *chan)
  687. {
  688. return 0;
  689. }
  690. static inline void
  691. nouveau_debugfs_channel_fini(struct nouveau_channel *chan)
  692. {
  693. }
  694. #endif
  695. /* nouveau_dma.c */
  696. extern void nouveau_dma_pre_init(struct nouveau_channel *);
  697. extern int nouveau_dma_init(struct nouveau_channel *);
  698. extern int nouveau_dma_wait(struct nouveau_channel *, int slots, int size);
  699. /* nouveau_acpi.c */
  700. #define ROM_BIOS_PAGE 4096
  701. #if defined(CONFIG_ACPI)
  702. void nouveau_register_dsm_handler(void);
  703. void nouveau_unregister_dsm_handler(void);
  704. int nouveau_acpi_get_bios_chunk(uint8_t *bios, int offset, int len);
  705. bool nouveau_acpi_rom_supported(struct pci_dev *pdev);
  706. #else
  707. static inline void nouveau_register_dsm_handler(void) {}
  708. static inline void nouveau_unregister_dsm_handler(void) {}
  709. static inline bool nouveau_acpi_rom_supported(struct pci_dev *pdev) { return false; }
  710. static inline int nouveau_acpi_get_bios_chunk(uint8_t *bios, int offset, int len) { return -EINVAL; }
  711. #endif
  712. /* nouveau_backlight.c */
  713. #ifdef CONFIG_DRM_NOUVEAU_BACKLIGHT
  714. extern int nouveau_backlight_init(struct drm_device *);
  715. extern void nouveau_backlight_exit(struct drm_device *);
  716. #else
  717. static inline int nouveau_backlight_init(struct drm_device *dev)
  718. {
  719. return 0;
  720. }
  721. static inline void nouveau_backlight_exit(struct drm_device *dev) { }
  722. #endif
  723. /* nouveau_bios.c */
  724. extern int nouveau_bios_init(struct drm_device *);
  725. extern void nouveau_bios_takedown(struct drm_device *dev);
  726. extern int nouveau_run_vbios_init(struct drm_device *);
  727. extern void nouveau_bios_run_init_table(struct drm_device *, uint16_t table,
  728. struct dcb_entry *);
  729. extern struct dcb_gpio_entry *nouveau_bios_gpio_entry(struct drm_device *,
  730. enum dcb_gpio_tag);
  731. extern struct dcb_connector_table_entry *
  732. nouveau_bios_connector_entry(struct drm_device *, int index);
  733. extern int get_pll_limits(struct drm_device *, uint32_t limit_match,
  734. struct pll_lims *);
  735. extern int nouveau_bios_run_display_table(struct drm_device *,
  736. struct dcb_entry *,
  737. uint32_t script, int pxclk);
  738. extern void *nouveau_bios_dp_table(struct drm_device *, struct dcb_entry *,
  739. int *length);
  740. extern bool nouveau_bios_fp_mode(struct drm_device *, struct drm_display_mode *);
  741. extern uint8_t *nouveau_bios_embedded_edid(struct drm_device *);
  742. extern int nouveau_bios_parse_lvds_table(struct drm_device *, int pxclk,
  743. bool *dl, bool *if_is_24bit);
  744. extern int run_tmds_table(struct drm_device *, struct dcb_entry *,
  745. int head, int pxclk);
  746. extern int call_lvds_script(struct drm_device *, struct dcb_entry *, int head,
  747. enum LVDS_script, int pxclk);
  748. /* nouveau_ttm.c */
  749. int nouveau_ttm_global_init(struct drm_nouveau_private *);
  750. void nouveau_ttm_global_release(struct drm_nouveau_private *);
  751. int nouveau_ttm_mmap(struct file *, struct vm_area_struct *);
  752. /* nouveau_dp.c */
  753. int nouveau_dp_auxch(struct nouveau_i2c_chan *auxch, int cmd, int addr,
  754. uint8_t *data, int data_nr);
  755. bool nouveau_dp_detect(struct drm_encoder *);
  756. bool nouveau_dp_link_train(struct drm_encoder *);
  757. /* nv04_fb.c */
  758. extern int nv04_fb_init(struct drm_device *);
  759. extern void nv04_fb_takedown(struct drm_device *);
  760. /* nv10_fb.c */
  761. extern int nv10_fb_init(struct drm_device *);
  762. extern void nv10_fb_takedown(struct drm_device *);
  763. extern void nv10_fb_set_region_tiling(struct drm_device *, int, uint32_t,
  764. uint32_t, uint32_t);
  765. /* nv40_fb.c */
  766. extern int nv40_fb_init(struct drm_device *);
  767. extern void nv40_fb_takedown(struct drm_device *);
  768. extern void nv40_fb_set_region_tiling(struct drm_device *, int, uint32_t,
  769. uint32_t, uint32_t);
  770. /* nv50_fb.c */
  771. extern int nv50_fb_init(struct drm_device *);
  772. extern void nv50_fb_takedown(struct drm_device *);
  773. /* nv04_fifo.c */
  774. extern int nv04_fifo_init(struct drm_device *);
  775. extern void nv04_fifo_disable(struct drm_device *);
  776. extern void nv04_fifo_enable(struct drm_device *);
  777. extern bool nv04_fifo_reassign(struct drm_device *, bool);
  778. extern bool nv04_fifo_cache_flush(struct drm_device *);
  779. extern bool nv04_fifo_cache_pull(struct drm_device *, bool);
  780. extern int nv04_fifo_channel_id(struct drm_device *);
  781. extern int nv04_fifo_create_context(struct nouveau_channel *);
  782. extern void nv04_fifo_destroy_context(struct nouveau_channel *);
  783. extern int nv04_fifo_load_context(struct nouveau_channel *);
  784. extern int nv04_fifo_unload_context(struct drm_device *);
  785. /* nv10_fifo.c */
  786. extern int nv10_fifo_init(struct drm_device *);
  787. extern int nv10_fifo_channel_id(struct drm_device *);
  788. extern int nv10_fifo_create_context(struct nouveau_channel *);
  789. extern void nv10_fifo_destroy_context(struct nouveau_channel *);
  790. extern int nv10_fifo_load_context(struct nouveau_channel *);
  791. extern int nv10_fifo_unload_context(struct drm_device *);
  792. /* nv40_fifo.c */
  793. extern int nv40_fifo_init(struct drm_device *);
  794. extern int nv40_fifo_create_context(struct nouveau_channel *);
  795. extern void nv40_fifo_destroy_context(struct nouveau_channel *);
  796. extern int nv40_fifo_load_context(struct nouveau_channel *);
  797. extern int nv40_fifo_unload_context(struct drm_device *);
  798. /* nv50_fifo.c */
  799. extern int nv50_fifo_init(struct drm_device *);
  800. extern void nv50_fifo_takedown(struct drm_device *);
  801. extern int nv50_fifo_channel_id(struct drm_device *);
  802. extern int nv50_fifo_create_context(struct nouveau_channel *);
  803. extern void nv50_fifo_destroy_context(struct nouveau_channel *);
  804. extern int nv50_fifo_load_context(struct nouveau_channel *);
  805. extern int nv50_fifo_unload_context(struct drm_device *);
  806. /* nv04_graph.c */
  807. extern struct nouveau_pgraph_object_class nv04_graph_grclass[];
  808. extern int nv04_graph_init(struct drm_device *);
  809. extern void nv04_graph_takedown(struct drm_device *);
  810. extern void nv04_graph_fifo_access(struct drm_device *, bool);
  811. extern struct nouveau_channel *nv04_graph_channel(struct drm_device *);
  812. extern int nv04_graph_create_context(struct nouveau_channel *);
  813. extern void nv04_graph_destroy_context(struct nouveau_channel *);
  814. extern int nv04_graph_load_context(struct nouveau_channel *);
  815. extern int nv04_graph_unload_context(struct drm_device *);
  816. extern void nv04_graph_context_switch(struct drm_device *);
  817. /* nv10_graph.c */
  818. extern struct nouveau_pgraph_object_class nv10_graph_grclass[];
  819. extern int nv10_graph_init(struct drm_device *);
  820. extern void nv10_graph_takedown(struct drm_device *);
  821. extern struct nouveau_channel *nv10_graph_channel(struct drm_device *);
  822. extern int nv10_graph_create_context(struct nouveau_channel *);
  823. extern void nv10_graph_destroy_context(struct nouveau_channel *);
  824. extern int nv10_graph_load_context(struct nouveau_channel *);
  825. extern int nv10_graph_unload_context(struct drm_device *);
  826. extern void nv10_graph_context_switch(struct drm_device *);
  827. extern void nv10_graph_set_region_tiling(struct drm_device *, int, uint32_t,
  828. uint32_t, uint32_t);
  829. /* nv20_graph.c */
  830. extern struct nouveau_pgraph_object_class nv20_graph_grclass[];
  831. extern struct nouveau_pgraph_object_class nv30_graph_grclass[];
  832. extern int nv20_graph_create_context(struct nouveau_channel *);
  833. extern void nv20_graph_destroy_context(struct nouveau_channel *);
  834. extern int nv20_graph_load_context(struct nouveau_channel *);
  835. extern int nv20_graph_unload_context(struct drm_device *);
  836. extern int nv20_graph_init(struct drm_device *);
  837. extern void nv20_graph_takedown(struct drm_device *);
  838. extern int nv30_graph_init(struct drm_device *);
  839. extern void nv20_graph_set_region_tiling(struct drm_device *, int, uint32_t,
  840. uint32_t, uint32_t);
  841. /* nv40_graph.c */
  842. extern struct nouveau_pgraph_object_class nv40_graph_grclass[];
  843. extern int nv40_graph_init(struct drm_device *);
  844. extern void nv40_graph_takedown(struct drm_device *);
  845. extern struct nouveau_channel *nv40_graph_channel(struct drm_device *);
  846. extern int nv40_graph_create_context(struct nouveau_channel *);
  847. extern void nv40_graph_destroy_context(struct nouveau_channel *);
  848. extern int nv40_graph_load_context(struct nouveau_channel *);
  849. extern int nv40_graph_unload_context(struct drm_device *);
  850. extern void nv40_grctx_init(struct nouveau_grctx *);
  851. extern void nv40_graph_set_region_tiling(struct drm_device *, int, uint32_t,
  852. uint32_t, uint32_t);
  853. /* nv50_graph.c */
  854. extern struct nouveau_pgraph_object_class nv50_graph_grclass[];
  855. extern int nv50_graph_init(struct drm_device *);
  856. extern void nv50_graph_takedown(struct drm_device *);
  857. extern void nv50_graph_fifo_access(struct drm_device *, bool);
  858. extern struct nouveau_channel *nv50_graph_channel(struct drm_device *);
  859. extern int nv50_graph_create_context(struct nouveau_channel *);
  860. extern void nv50_graph_destroy_context(struct nouveau_channel *);
  861. extern int nv50_graph_load_context(struct nouveau_channel *);
  862. extern int nv50_graph_unload_context(struct drm_device *);
  863. extern void nv50_graph_context_switch(struct drm_device *);
  864. extern int nv50_grctx_init(struct nouveau_grctx *);
  865. /* nouveau_grctx.c */
  866. extern int nouveau_grctx_prog_load(struct drm_device *);
  867. extern void nouveau_grctx_vals_load(struct drm_device *,
  868. struct nouveau_gpuobj *);
  869. extern void nouveau_grctx_fini(struct drm_device *);
  870. /* nv04_instmem.c */
  871. extern int nv04_instmem_init(struct drm_device *);
  872. extern void nv04_instmem_takedown(struct drm_device *);
  873. extern int nv04_instmem_suspend(struct drm_device *);
  874. extern void nv04_instmem_resume(struct drm_device *);
  875. extern int nv04_instmem_populate(struct drm_device *, struct nouveau_gpuobj *,
  876. uint32_t *size);
  877. extern void nv04_instmem_clear(struct drm_device *, struct nouveau_gpuobj *);
  878. extern int nv04_instmem_bind(struct drm_device *, struct nouveau_gpuobj *);
  879. extern int nv04_instmem_unbind(struct drm_device *, struct nouveau_gpuobj *);
  880. extern void nv04_instmem_prepare_access(struct drm_device *, bool write);
  881. extern void nv04_instmem_finish_access(struct drm_device *);
  882. /* nv50_instmem.c */
  883. extern int nv50_instmem_init(struct drm_device *);
  884. extern void nv50_instmem_takedown(struct drm_device *);
  885. extern int nv50_instmem_suspend(struct drm_device *);
  886. extern void nv50_instmem_resume(struct drm_device *);
  887. extern int nv50_instmem_populate(struct drm_device *, struct nouveau_gpuobj *,
  888. uint32_t *size);
  889. extern void nv50_instmem_clear(struct drm_device *, struct nouveau_gpuobj *);
  890. extern int nv50_instmem_bind(struct drm_device *, struct nouveau_gpuobj *);
  891. extern int nv50_instmem_unbind(struct drm_device *, struct nouveau_gpuobj *);
  892. extern void nv50_instmem_prepare_access(struct drm_device *, bool write);
  893. extern void nv50_instmem_finish_access(struct drm_device *);
  894. /* nv04_mc.c */
  895. extern int nv04_mc_init(struct drm_device *);
  896. extern void nv04_mc_takedown(struct drm_device *);
  897. /* nv40_mc.c */
  898. extern int nv40_mc_init(struct drm_device *);
  899. extern void nv40_mc_takedown(struct drm_device *);
  900. /* nv50_mc.c */
  901. extern int nv50_mc_init(struct drm_device *);
  902. extern void nv50_mc_takedown(struct drm_device *);
  903. /* nv04_timer.c */
  904. extern int nv04_timer_init(struct drm_device *);
  905. extern uint64_t nv04_timer_read(struct drm_device *);
  906. extern void nv04_timer_takedown(struct drm_device *);
  907. extern long nouveau_compat_ioctl(struct file *file, unsigned int cmd,
  908. unsigned long arg);
  909. /* nv04_dac.c */
  910. extern int nv04_dac_create(struct drm_connector *, struct dcb_entry *);
  911. extern uint32_t nv17_dac_sample_load(struct drm_encoder *encoder);
  912. extern int nv04_dac_output_offset(struct drm_encoder *encoder);
  913. extern void nv04_dac_update_dacclk(struct drm_encoder *encoder, bool enable);
  914. extern bool nv04_dac_in_use(struct drm_encoder *encoder);
  915. /* nv04_dfp.c */
  916. extern int nv04_dfp_create(struct drm_connector *, struct dcb_entry *);
  917. extern int nv04_dfp_get_bound_head(struct drm_device *dev, struct dcb_entry *dcbent);
  918. extern void nv04_dfp_bind_head(struct drm_device *dev, struct dcb_entry *dcbent,
  919. int head, bool dl);
  920. extern void nv04_dfp_disable(struct drm_device *dev, int head);
  921. extern void nv04_dfp_update_fp_control(struct drm_encoder *encoder, int mode);
  922. /* nv04_tv.c */
  923. extern int nv04_tv_identify(struct drm_device *dev, int i2c_index);
  924. extern int nv04_tv_create(struct drm_connector *, struct dcb_entry *);
  925. /* nv17_tv.c */
  926. extern int nv17_tv_create(struct drm_connector *, struct dcb_entry *);
  927. /* nv04_display.c */
  928. extern int nv04_display_create(struct drm_device *);
  929. extern void nv04_display_destroy(struct drm_device *);
  930. extern void nv04_display_restore(struct drm_device *);
  931. /* nv04_crtc.c */
  932. extern int nv04_crtc_create(struct drm_device *, int index);
  933. /* nouveau_bo.c */
  934. extern struct ttm_bo_driver nouveau_bo_driver;
  935. extern int nouveau_bo_new(struct drm_device *, struct nouveau_channel *,
  936. int size, int align, uint32_t flags,
  937. uint32_t tile_mode, uint32_t tile_flags,
  938. bool no_vm, bool mappable, struct nouveau_bo **);
  939. extern int nouveau_bo_pin(struct nouveau_bo *, uint32_t flags);
  940. extern int nouveau_bo_unpin(struct nouveau_bo *);
  941. extern int nouveau_bo_map(struct nouveau_bo *);
  942. extern void nouveau_bo_unmap(struct nouveau_bo *);
  943. extern void nouveau_bo_placement_set(struct nouveau_bo *, uint32_t type,
  944. uint32_t busy);
  945. extern u16 nouveau_bo_rd16(struct nouveau_bo *nvbo, unsigned index);
  946. extern void nouveau_bo_wr16(struct nouveau_bo *nvbo, unsigned index, u16 val);
  947. extern u32 nouveau_bo_rd32(struct nouveau_bo *nvbo, unsigned index);
  948. extern void nouveau_bo_wr32(struct nouveau_bo *nvbo, unsigned index, u32 val);
  949. /* nouveau_fence.c */
  950. struct nouveau_fence;
  951. extern int nouveau_fence_init(struct nouveau_channel *);
  952. extern void nouveau_fence_fini(struct nouveau_channel *);
  953. extern void nouveau_fence_update(struct nouveau_channel *);
  954. extern int nouveau_fence_new(struct nouveau_channel *, struct nouveau_fence **,
  955. bool emit);
  956. extern int nouveau_fence_emit(struct nouveau_fence *);
  957. struct nouveau_channel *nouveau_fence_channel(struct nouveau_fence *);
  958. extern bool nouveau_fence_signalled(void *obj, void *arg);
  959. extern int nouveau_fence_wait(void *obj, void *arg, bool lazy, bool intr);
  960. extern int nouveau_fence_flush(void *obj, void *arg);
  961. extern void nouveau_fence_unref(void **obj);
  962. extern void *nouveau_fence_ref(void *obj);
  963. extern void nouveau_fence_handler(struct drm_device *dev, int channel);
  964. /* nouveau_gem.c */
  965. extern int nouveau_gem_new(struct drm_device *, struct nouveau_channel *,
  966. int size, int align, uint32_t flags,
  967. uint32_t tile_mode, uint32_t tile_flags,
  968. bool no_vm, bool mappable, struct nouveau_bo **);
  969. extern int nouveau_gem_object_new(struct drm_gem_object *);
  970. extern void nouveau_gem_object_del(struct drm_gem_object *);
  971. extern int nouveau_gem_ioctl_new(struct drm_device *, void *,
  972. struct drm_file *);
  973. extern int nouveau_gem_ioctl_pushbuf(struct drm_device *, void *,
  974. struct drm_file *);
  975. extern int nouveau_gem_ioctl_cpu_prep(struct drm_device *, void *,
  976. struct drm_file *);
  977. extern int nouveau_gem_ioctl_cpu_fini(struct drm_device *, void *,
  978. struct drm_file *);
  979. extern int nouveau_gem_ioctl_info(struct drm_device *, void *,
  980. struct drm_file *);
  981. /* nv17_gpio.c */
  982. int nv17_gpio_get(struct drm_device *dev, enum dcb_gpio_tag tag);
  983. int nv17_gpio_set(struct drm_device *dev, enum dcb_gpio_tag tag, int state);
  984. /* nv50_gpio.c */
  985. int nv50_gpio_get(struct drm_device *dev, enum dcb_gpio_tag tag);
  986. int nv50_gpio_set(struct drm_device *dev, enum dcb_gpio_tag tag, int state);
  987. /* nv50_calc. */
  988. int nv50_calc_pll(struct drm_device *, struct pll_lims *, int clk,
  989. int *N1, int *M1, int *N2, int *M2, int *P);
  990. int nv50_calc_pll2(struct drm_device *, struct pll_lims *,
  991. int clk, int *N, int *fN, int *M, int *P);
  992. #ifndef ioread32_native
  993. #ifdef __BIG_ENDIAN
  994. #define ioread16_native ioread16be
  995. #define iowrite16_native iowrite16be
  996. #define ioread32_native ioread32be
  997. #define iowrite32_native iowrite32be
  998. #else /* def __BIG_ENDIAN */
  999. #define ioread16_native ioread16
  1000. #define iowrite16_native iowrite16
  1001. #define ioread32_native ioread32
  1002. #define iowrite32_native iowrite32
  1003. #endif /* def __BIG_ENDIAN else */
  1004. #endif /* !ioread32_native */
  1005. /* channel control reg access */
  1006. static inline u32 nvchan_rd32(struct nouveau_channel *chan, unsigned reg)
  1007. {
  1008. return ioread32_native(chan->user + reg);
  1009. }
  1010. static inline void nvchan_wr32(struct nouveau_channel *chan,
  1011. unsigned reg, u32 val)
  1012. {
  1013. iowrite32_native(val, chan->user + reg);
  1014. }
  1015. /* register access */
  1016. static inline u32 nv_rd32(struct drm_device *dev, unsigned reg)
  1017. {
  1018. struct drm_nouveau_private *dev_priv = dev->dev_private;
  1019. return ioread32_native(dev_priv->mmio + reg);
  1020. }
  1021. static inline void nv_wr32(struct drm_device *dev, unsigned reg, u32 val)
  1022. {
  1023. struct drm_nouveau_private *dev_priv = dev->dev_private;
  1024. iowrite32_native(val, dev_priv->mmio + reg);
  1025. }
  1026. static inline u8 nv_rd08(struct drm_device *dev, unsigned reg)
  1027. {
  1028. struct drm_nouveau_private *dev_priv = dev->dev_private;
  1029. return ioread8(dev_priv->mmio + reg);
  1030. }
  1031. static inline void nv_wr08(struct drm_device *dev, unsigned reg, u8 val)
  1032. {
  1033. struct drm_nouveau_private *dev_priv = dev->dev_private;
  1034. iowrite8(val, dev_priv->mmio + reg);
  1035. }
  1036. #define nv_wait(reg, mask, val) \
  1037. nouveau_wait_until(dev, 2000000000ULL, (reg), (mask), (val))
  1038. /* PRAMIN access */
  1039. static inline u32 nv_ri32(struct drm_device *dev, unsigned offset)
  1040. {
  1041. struct drm_nouveau_private *dev_priv = dev->dev_private;
  1042. return ioread32_native(dev_priv->ramin + offset);
  1043. }
  1044. static inline void nv_wi32(struct drm_device *dev, unsigned offset, u32 val)
  1045. {
  1046. struct drm_nouveau_private *dev_priv = dev->dev_private;
  1047. iowrite32_native(val, dev_priv->ramin + offset);
  1048. }
  1049. /* object access */
  1050. static inline u32 nv_ro32(struct drm_device *dev, struct nouveau_gpuobj *obj,
  1051. unsigned index)
  1052. {
  1053. return nv_ri32(dev, obj->im_pramin->start + index * 4);
  1054. }
  1055. static inline void nv_wo32(struct drm_device *dev, struct nouveau_gpuobj *obj,
  1056. unsigned index, u32 val)
  1057. {
  1058. nv_wi32(dev, obj->im_pramin->start + index * 4, val);
  1059. }
  1060. /*
  1061. * Logging
  1062. * Argument d is (struct drm_device *).
  1063. */
  1064. #define NV_PRINTK(level, d, fmt, arg...) \
  1065. printk(level "[" DRM_NAME "] " DRIVER_NAME " %s: " fmt, \
  1066. pci_name(d->pdev), ##arg)
  1067. #ifndef NV_DEBUG_NOTRACE
  1068. #define NV_DEBUG(d, fmt, arg...) do { \
  1069. if (drm_debug & DRM_UT_DRIVER) { \
  1070. NV_PRINTK(KERN_DEBUG, d, "%s:%d - " fmt, __func__, \
  1071. __LINE__, ##arg); \
  1072. } \
  1073. } while (0)
  1074. #define NV_DEBUG_KMS(d, fmt, arg...) do { \
  1075. if (drm_debug & DRM_UT_KMS) { \
  1076. NV_PRINTK(KERN_DEBUG, d, "%s:%d - " fmt, __func__, \
  1077. __LINE__, ##arg); \
  1078. } \
  1079. } while (0)
  1080. #else
  1081. #define NV_DEBUG(d, fmt, arg...) do { \
  1082. if (drm_debug & DRM_UT_DRIVER) \
  1083. NV_PRINTK(KERN_DEBUG, d, fmt, ##arg); \
  1084. } while (0)
  1085. #define NV_DEBUG_KMS(d, fmt, arg...) do { \
  1086. if (drm_debug & DRM_UT_KMS) \
  1087. NV_PRINTK(KERN_DEBUG, d, fmt, ##arg); \
  1088. } while (0)
  1089. #endif
  1090. #define NV_ERROR(d, fmt, arg...) NV_PRINTK(KERN_ERR, d, fmt, ##arg)
  1091. #define NV_INFO(d, fmt, arg...) NV_PRINTK(KERN_INFO, d, fmt, ##arg)
  1092. #define NV_TRACEWARN(d, fmt, arg...) NV_PRINTK(KERN_NOTICE, d, fmt, ##arg)
  1093. #define NV_TRACE(d, fmt, arg...) NV_PRINTK(KERN_INFO, d, fmt, ##arg)
  1094. #define NV_WARN(d, fmt, arg...) NV_PRINTK(KERN_WARNING, d, fmt, ##arg)
  1095. /* nouveau_reg_debug bitmask */
  1096. enum {
  1097. NOUVEAU_REG_DEBUG_MC = 0x1,
  1098. NOUVEAU_REG_DEBUG_VIDEO = 0x2,
  1099. NOUVEAU_REG_DEBUG_FB = 0x4,
  1100. NOUVEAU_REG_DEBUG_EXTDEV = 0x8,
  1101. NOUVEAU_REG_DEBUG_CRTC = 0x10,
  1102. NOUVEAU_REG_DEBUG_RAMDAC = 0x20,
  1103. NOUVEAU_REG_DEBUG_VGACRTC = 0x40,
  1104. NOUVEAU_REG_DEBUG_RMVIO = 0x80,
  1105. NOUVEAU_REG_DEBUG_VGAATTR = 0x100,
  1106. NOUVEAU_REG_DEBUG_EVO = 0x200,
  1107. };
  1108. #define NV_REG_DEBUG(type, dev, fmt, arg...) do { \
  1109. if (nouveau_reg_debug & NOUVEAU_REG_DEBUG_##type) \
  1110. NV_PRINTK(KERN_DEBUG, dev, "%s: " fmt, __func__, ##arg); \
  1111. } while (0)
  1112. static inline bool
  1113. nv_two_heads(struct drm_device *dev)
  1114. {
  1115. struct drm_nouveau_private *dev_priv = dev->dev_private;
  1116. const int impl = dev->pci_device & 0x0ff0;
  1117. if (dev_priv->card_type >= NV_10 && impl != 0x0100 &&
  1118. impl != 0x0150 && impl != 0x01a0 && impl != 0x0200)
  1119. return true;
  1120. return false;
  1121. }
  1122. static inline bool
  1123. nv_gf4_disp_arch(struct drm_device *dev)
  1124. {
  1125. return nv_two_heads(dev) && (dev->pci_device & 0x0ff0) != 0x0110;
  1126. }
  1127. static inline bool
  1128. nv_two_reg_pll(struct drm_device *dev)
  1129. {
  1130. struct drm_nouveau_private *dev_priv = dev->dev_private;
  1131. const int impl = dev->pci_device & 0x0ff0;
  1132. if (impl == 0x0310 || impl == 0x0340 || dev_priv->card_type >= NV_40)
  1133. return true;
  1134. return false;
  1135. }
  1136. #define NV_SW 0x0000506e
  1137. #define NV_SW_DMA_SEMAPHORE 0x00000060
  1138. #define NV_SW_SEMAPHORE_OFFSET 0x00000064
  1139. #define NV_SW_SEMAPHORE_ACQUIRE 0x00000068
  1140. #define NV_SW_SEMAPHORE_RELEASE 0x0000006c
  1141. #define NV_SW_DMA_VBLSEM 0x0000018c
  1142. #define NV_SW_VBLSEM_OFFSET 0x00000400
  1143. #define NV_SW_VBLSEM_RELEASE_VALUE 0x00000404
  1144. #define NV_SW_VBLSEM_RELEASE 0x00000408
  1145. #endif /* __NOUVEAU_DRV_H__ */