irq_ia64.c 7.2 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313
  1. /*
  2. * linux/arch/ia64/kernel/irq_ia64.c
  3. *
  4. * Copyright (C) 1998-2001 Hewlett-Packard Co
  5. * Stephane Eranian <eranian@hpl.hp.com>
  6. * David Mosberger-Tang <davidm@hpl.hp.com>
  7. *
  8. * 6/10/99: Updated to bring in sync with x86 version to facilitate
  9. * support for SMP and different interrupt controllers.
  10. *
  11. * 09/15/00 Goutham Rao <goutham.rao@intel.com> Implemented pci_irq_to_vector
  12. * PCI to vector allocation routine.
  13. * 04/14/2004 Ashok Raj <ashok.raj@intel.com>
  14. * Added CPU Hotplug handling for IPF.
  15. */
  16. #include <linux/module.h>
  17. #include <linux/jiffies.h>
  18. #include <linux/errno.h>
  19. #include <linux/init.h>
  20. #include <linux/interrupt.h>
  21. #include <linux/ioport.h>
  22. #include <linux/kernel_stat.h>
  23. #include <linux/slab.h>
  24. #include <linux/ptrace.h>
  25. #include <linux/random.h> /* for rand_initialize_irq() */
  26. #include <linux/signal.h>
  27. #include <linux/smp.h>
  28. #include <linux/smp_lock.h>
  29. #include <linux/threads.h>
  30. #include <linux/bitops.h>
  31. #include <linux/irq.h>
  32. #include <asm/delay.h>
  33. #include <asm/intrinsics.h>
  34. #include <asm/io.h>
  35. #include <asm/hw_irq.h>
  36. #include <asm/machvec.h>
  37. #include <asm/pgtable.h>
  38. #include <asm/system.h>
  39. #ifdef CONFIG_PERFMON
  40. # include <asm/perfmon.h>
  41. #endif
  42. #define IRQ_DEBUG 0
  43. /* These can be overridden in platform_irq_init */
  44. int ia64_first_device_vector = IA64_DEF_FIRST_DEVICE_VECTOR;
  45. int ia64_last_device_vector = IA64_DEF_LAST_DEVICE_VECTOR;
  46. /* default base addr of IPI table */
  47. void __iomem *ipi_base_addr = ((void __iomem *)
  48. (__IA64_UNCACHED_OFFSET | IA64_IPI_DEFAULT_BASE_ADDR));
  49. /*
  50. * Legacy IRQ to IA-64 vector translation table.
  51. */
  52. __u8 isa_irq_to_vector_map[16] = {
  53. /* 8259 IRQ translation, first 16 entries */
  54. 0x2f, 0x20, 0x2e, 0x2d, 0x2c, 0x2b, 0x2a, 0x29,
  55. 0x28, 0x27, 0x26, 0x25, 0x24, 0x23, 0x22, 0x21
  56. };
  57. EXPORT_SYMBOL(isa_irq_to_vector_map);
  58. static unsigned long ia64_vector_mask[BITS_TO_LONGS(IA64_MAX_DEVICE_VECTORS)];
  59. int
  60. assign_irq_vector (int irq)
  61. {
  62. int pos, vector;
  63. again:
  64. pos = find_first_zero_bit(ia64_vector_mask, IA64_NUM_DEVICE_VECTORS);
  65. vector = IA64_FIRST_DEVICE_VECTOR + pos;
  66. if (vector > IA64_LAST_DEVICE_VECTOR)
  67. return -ENOSPC;
  68. if (test_and_set_bit(pos, ia64_vector_mask))
  69. goto again;
  70. return vector;
  71. }
  72. void
  73. free_irq_vector (int vector)
  74. {
  75. int pos;
  76. if (vector < IA64_FIRST_DEVICE_VECTOR || vector > IA64_LAST_DEVICE_VECTOR)
  77. return;
  78. pos = vector - IA64_FIRST_DEVICE_VECTOR;
  79. if (!test_and_clear_bit(pos, ia64_vector_mask))
  80. printk(KERN_WARNING "%s: double free!\n", __FUNCTION__);
  81. }
  82. int
  83. reserve_irq_vector (int vector)
  84. {
  85. int pos;
  86. if (vector < IA64_FIRST_DEVICE_VECTOR ||
  87. vector > IA64_LAST_DEVICE_VECTOR)
  88. return -EINVAL;
  89. pos = vector - IA64_FIRST_DEVICE_VECTOR;
  90. return test_and_set_bit(pos, ia64_vector_mask);
  91. }
  92. /*
  93. * Dynamic irq allocate and deallocation for MSI
  94. */
  95. int create_irq(void)
  96. {
  97. int vector = assign_irq_vector(AUTO_ASSIGN);
  98. if (vector >= 0)
  99. dynamic_irq_init(vector);
  100. return vector;
  101. }
  102. void destroy_irq(unsigned int irq)
  103. {
  104. dynamic_irq_cleanup(irq);
  105. free_irq_vector(irq);
  106. }
  107. #ifdef CONFIG_SMP
  108. # define IS_RESCHEDULE(vec) (vec == IA64_IPI_RESCHEDULE)
  109. #else
  110. # define IS_RESCHEDULE(vec) (0)
  111. #endif
  112. /*
  113. * That's where the IVT branches when we get an external
  114. * interrupt. This branches to the correct hardware IRQ handler via
  115. * function ptr.
  116. */
  117. void
  118. ia64_handle_irq (ia64_vector vector, struct pt_regs *regs)
  119. {
  120. unsigned long saved_tpr;
  121. #if IRQ_DEBUG
  122. {
  123. unsigned long bsp, sp;
  124. /*
  125. * Note: if the interrupt happened while executing in
  126. * the context switch routine (ia64_switch_to), we may
  127. * get a spurious stack overflow here. This is
  128. * because the register and the memory stack are not
  129. * switched atomically.
  130. */
  131. bsp = ia64_getreg(_IA64_REG_AR_BSP);
  132. sp = ia64_getreg(_IA64_REG_SP);
  133. if ((sp - bsp) < 1024) {
  134. static unsigned char count;
  135. static long last_time;
  136. if (jiffies - last_time > 5*HZ)
  137. count = 0;
  138. if (++count < 5) {
  139. last_time = jiffies;
  140. printk("ia64_handle_irq: DANGER: less than "
  141. "1KB of free stack space!!\n"
  142. "(bsp=0x%lx, sp=%lx)\n", bsp, sp);
  143. }
  144. }
  145. }
  146. #endif /* IRQ_DEBUG */
  147. /*
  148. * Always set TPR to limit maximum interrupt nesting depth to
  149. * 16 (without this, it would be ~240, which could easily lead
  150. * to kernel stack overflows).
  151. */
  152. irq_enter();
  153. saved_tpr = ia64_getreg(_IA64_REG_CR_TPR);
  154. ia64_srlz_d();
  155. while (vector != IA64_SPURIOUS_INT_VECTOR) {
  156. if (!IS_RESCHEDULE(vector)) {
  157. ia64_setreg(_IA64_REG_CR_TPR, vector);
  158. ia64_srlz_d();
  159. __do_IRQ(local_vector_to_irq(vector), regs);
  160. /*
  161. * Disable interrupts and send EOI:
  162. */
  163. local_irq_disable();
  164. ia64_setreg(_IA64_REG_CR_TPR, saved_tpr);
  165. }
  166. ia64_eoi();
  167. vector = ia64_get_ivr();
  168. }
  169. /*
  170. * This must be done *after* the ia64_eoi(). For example, the keyboard softirq
  171. * handler needs to be able to wait for further keyboard interrupts, which can't
  172. * come through until ia64_eoi() has been done.
  173. */
  174. irq_exit();
  175. }
  176. #ifdef CONFIG_HOTPLUG_CPU
  177. /*
  178. * This function emulates a interrupt processing when a cpu is about to be
  179. * brought down.
  180. */
  181. void ia64_process_pending_intr(void)
  182. {
  183. ia64_vector vector;
  184. unsigned long saved_tpr;
  185. extern unsigned int vectors_in_migration[NR_IRQS];
  186. vector = ia64_get_ivr();
  187. irq_enter();
  188. saved_tpr = ia64_getreg(_IA64_REG_CR_TPR);
  189. ia64_srlz_d();
  190. /*
  191. * Perform normal interrupt style processing
  192. */
  193. while (vector != IA64_SPURIOUS_INT_VECTOR) {
  194. if (!IS_RESCHEDULE(vector)) {
  195. ia64_setreg(_IA64_REG_CR_TPR, vector);
  196. ia64_srlz_d();
  197. /*
  198. * Now try calling normal ia64_handle_irq as it would have got called
  199. * from a real intr handler. Try passing null for pt_regs, hopefully
  200. * it will work. I hope it works!.
  201. * Probably could shared code.
  202. */
  203. vectors_in_migration[local_vector_to_irq(vector)]=0;
  204. __do_IRQ(local_vector_to_irq(vector), NULL);
  205. /*
  206. * Disable interrupts and send EOI
  207. */
  208. local_irq_disable();
  209. ia64_setreg(_IA64_REG_CR_TPR, saved_tpr);
  210. }
  211. ia64_eoi();
  212. vector = ia64_get_ivr();
  213. }
  214. irq_exit();
  215. }
  216. #endif
  217. #ifdef CONFIG_SMP
  218. extern irqreturn_t handle_IPI (int irq, void *dev_id, struct pt_regs *regs);
  219. static struct irqaction ipi_irqaction = {
  220. .handler = handle_IPI,
  221. .flags = IRQF_DISABLED,
  222. .name = "IPI"
  223. };
  224. #endif
  225. void
  226. register_percpu_irq (ia64_vector vec, struct irqaction *action)
  227. {
  228. irq_desc_t *desc;
  229. unsigned int irq;
  230. for (irq = 0; irq < NR_IRQS; ++irq)
  231. if (irq_to_vector(irq) == vec) {
  232. desc = irq_desc + irq;
  233. desc->status |= IRQ_PER_CPU;
  234. desc->chip = &irq_type_ia64_lsapic;
  235. if (action)
  236. setup_irq(irq, action);
  237. }
  238. }
  239. void __init
  240. init_IRQ (void)
  241. {
  242. register_percpu_irq(IA64_SPURIOUS_INT_VECTOR, NULL);
  243. #ifdef CONFIG_SMP
  244. register_percpu_irq(IA64_IPI_VECTOR, &ipi_irqaction);
  245. #endif
  246. #ifdef CONFIG_PERFMON
  247. pfm_init_percpu();
  248. #endif
  249. platform_irq_init();
  250. }
  251. void
  252. ia64_send_ipi (int cpu, int vector, int delivery_mode, int redirect)
  253. {
  254. void __iomem *ipi_addr;
  255. unsigned long ipi_data;
  256. unsigned long phys_cpu_id;
  257. #ifdef CONFIG_SMP
  258. phys_cpu_id = cpu_physical_id(cpu);
  259. #else
  260. phys_cpu_id = (ia64_getreg(_IA64_REG_CR_LID) >> 16) & 0xffff;
  261. #endif
  262. /*
  263. * cpu number is in 8bit ID and 8bit EID
  264. */
  265. ipi_data = (delivery_mode << 8) | (vector & 0xff);
  266. ipi_addr = ipi_base_addr + ((phys_cpu_id << 4) | ((redirect & 1) << 3));
  267. writeq(ipi_data, ipi_addr);
  268. }