i830_dma.c 39 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579
  1. /* i830_dma.c -- DMA support for the I830 -*- linux-c -*-
  2. * Created: Mon Dec 13 01:50:01 1999 by jhartmann@precisioninsight.com
  3. *
  4. * Copyright 1999 Precision Insight, Inc., Cedar Park, Texas.
  5. * Copyright 2000 VA Linux Systems, Inc., Sunnyvale, California.
  6. * All Rights Reserved.
  7. *
  8. * Permission is hereby granted, free of charge, to any person obtaining a
  9. * copy of this software and associated documentation files (the "Software"),
  10. * to deal in the Software without restriction, including without limitation
  11. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  12. * and/or sell copies of the Software, and to permit persons to whom the
  13. * Software is furnished to do so, subject to the following conditions:
  14. *
  15. * The above copyright notice and this permission notice (including the next
  16. * paragraph) shall be included in all copies or substantial portions of the
  17. * Software.
  18. *
  19. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  20. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  21. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  22. * PRECISION INSIGHT AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM, DAMAGES OR
  23. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  24. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
  25. * DEALINGS IN THE SOFTWARE.
  26. *
  27. * Authors: Rickard E. (Rik) Faith <faith@valinux.com>
  28. * Jeff Hartmann <jhartmann@valinux.com>
  29. * Keith Whitwell <keith@tungstengraphics.com>
  30. * Abraham vd Merwe <abraham@2d3d.co.za>
  31. *
  32. */
  33. #include "drmP.h"
  34. #include "drm.h"
  35. #include "i830_drm.h"
  36. #include "i830_drv.h"
  37. #include <linux/interrupt.h> /* For task queue support */
  38. #include <linux/pagemap.h> /* For FASTCALL on unlock_page() */
  39. #include <linux/delay.h>
  40. #include <asm/uaccess.h>
  41. #define I830_BUF_FREE 2
  42. #define I830_BUF_CLIENT 1
  43. #define I830_BUF_HARDWARE 0
  44. #define I830_BUF_UNMAPPED 0
  45. #define I830_BUF_MAPPED 1
  46. static drm_buf_t *i830_freelist_get(drm_device_t * dev)
  47. {
  48. drm_device_dma_t *dma = dev->dma;
  49. int i;
  50. int used;
  51. /* Linear search might not be the best solution */
  52. for (i = 0; i < dma->buf_count; i++) {
  53. drm_buf_t *buf = dma->buflist[i];
  54. drm_i830_buf_priv_t *buf_priv = buf->dev_private;
  55. /* In use is already a pointer */
  56. used = cmpxchg(buf_priv->in_use, I830_BUF_FREE,
  57. I830_BUF_CLIENT);
  58. if (used == I830_BUF_FREE) {
  59. return buf;
  60. }
  61. }
  62. return NULL;
  63. }
  64. /* This should only be called if the buffer is not sent to the hardware
  65. * yet, the hardware updates in use for us once its on the ring buffer.
  66. */
  67. static int i830_freelist_put(drm_device_t * dev, drm_buf_t * buf)
  68. {
  69. drm_i830_buf_priv_t *buf_priv = buf->dev_private;
  70. int used;
  71. /* In use is already a pointer */
  72. used = cmpxchg(buf_priv->in_use, I830_BUF_CLIENT, I830_BUF_FREE);
  73. if (used != I830_BUF_CLIENT) {
  74. DRM_ERROR("Freeing buffer thats not in use : %d\n", buf->idx);
  75. return -EINVAL;
  76. }
  77. return 0;
  78. }
  79. static int i830_mmap_buffers(struct file *filp, struct vm_area_struct *vma)
  80. {
  81. drm_file_t *priv = filp->private_data;
  82. drm_device_t *dev;
  83. drm_i830_private_t *dev_priv;
  84. drm_buf_t *buf;
  85. drm_i830_buf_priv_t *buf_priv;
  86. lock_kernel();
  87. dev = priv->head->dev;
  88. dev_priv = dev->dev_private;
  89. buf = dev_priv->mmap_buffer;
  90. buf_priv = buf->dev_private;
  91. vma->vm_flags |= (VM_IO | VM_DONTCOPY);
  92. vma->vm_file = filp;
  93. buf_priv->currently_mapped = I830_BUF_MAPPED;
  94. unlock_kernel();
  95. if (io_remap_pfn_range(vma, vma->vm_start,
  96. VM_OFFSET(vma) >> PAGE_SHIFT,
  97. vma->vm_end - vma->vm_start, vma->vm_page_prot))
  98. return -EAGAIN;
  99. return 0;
  100. }
  101. static struct file_operations i830_buffer_fops = {
  102. .open = drm_open,
  103. .flush = drm_flush,
  104. .release = drm_release,
  105. .ioctl = drm_ioctl,
  106. .mmap = i830_mmap_buffers,
  107. .fasync = drm_fasync,
  108. };
  109. static int i830_map_buffer(drm_buf_t * buf, struct file *filp)
  110. {
  111. drm_file_t *priv = filp->private_data;
  112. drm_device_t *dev = priv->head->dev;
  113. drm_i830_buf_priv_t *buf_priv = buf->dev_private;
  114. drm_i830_private_t *dev_priv = dev->dev_private;
  115. struct file_operations *old_fops;
  116. unsigned long virtual;
  117. int retcode = 0;
  118. if (buf_priv->currently_mapped == I830_BUF_MAPPED)
  119. return -EINVAL;
  120. down_write(&current->mm->mmap_sem);
  121. old_fops = filp->f_op;
  122. filp->f_op = &i830_buffer_fops;
  123. dev_priv->mmap_buffer = buf;
  124. virtual = do_mmap(filp, 0, buf->total, PROT_READ | PROT_WRITE,
  125. MAP_SHARED, buf->bus_address);
  126. dev_priv->mmap_buffer = NULL;
  127. filp->f_op = old_fops;
  128. if (IS_ERR((void *)virtual)) { /* ugh */
  129. /* Real error */
  130. DRM_ERROR("mmap error\n");
  131. retcode = virtual;
  132. buf_priv->virtual = NULL;
  133. } else {
  134. buf_priv->virtual = (void __user *)virtual;
  135. }
  136. up_write(&current->mm->mmap_sem);
  137. return retcode;
  138. }
  139. static int i830_unmap_buffer(drm_buf_t * buf)
  140. {
  141. drm_i830_buf_priv_t *buf_priv = buf->dev_private;
  142. int retcode = 0;
  143. if (buf_priv->currently_mapped != I830_BUF_MAPPED)
  144. return -EINVAL;
  145. down_write(&current->mm->mmap_sem);
  146. retcode = do_munmap(current->mm,
  147. (unsigned long)buf_priv->virtual,
  148. (size_t) buf->total);
  149. up_write(&current->mm->mmap_sem);
  150. buf_priv->currently_mapped = I830_BUF_UNMAPPED;
  151. buf_priv->virtual = NULL;
  152. return retcode;
  153. }
  154. static int i830_dma_get_buffer(drm_device_t * dev, drm_i830_dma_t * d,
  155. struct file *filp)
  156. {
  157. drm_buf_t *buf;
  158. drm_i830_buf_priv_t *buf_priv;
  159. int retcode = 0;
  160. buf = i830_freelist_get(dev);
  161. if (!buf) {
  162. retcode = -ENOMEM;
  163. DRM_DEBUG("retcode=%d\n", retcode);
  164. return retcode;
  165. }
  166. retcode = i830_map_buffer(buf, filp);
  167. if (retcode) {
  168. i830_freelist_put(dev, buf);
  169. DRM_ERROR("mapbuf failed, retcode %d\n", retcode);
  170. return retcode;
  171. }
  172. buf->filp = filp;
  173. buf_priv = buf->dev_private;
  174. d->granted = 1;
  175. d->request_idx = buf->idx;
  176. d->request_size = buf->total;
  177. d->virtual = buf_priv->virtual;
  178. return retcode;
  179. }
  180. static int i830_dma_cleanup(drm_device_t * dev)
  181. {
  182. drm_device_dma_t *dma = dev->dma;
  183. /* Make sure interrupts are disabled here because the uninstall ioctl
  184. * may not have been called from userspace and after dev_private
  185. * is freed, it's too late.
  186. */
  187. if (dev->irq_enabled)
  188. drm_irq_uninstall(dev);
  189. if (dev->dev_private) {
  190. int i;
  191. drm_i830_private_t *dev_priv =
  192. (drm_i830_private_t *) dev->dev_private;
  193. if (dev_priv->ring.virtual_start) {
  194. drm_ioremapfree((void *)dev_priv->ring.virtual_start,
  195. dev_priv->ring.Size, dev);
  196. }
  197. if (dev_priv->hw_status_page) {
  198. pci_free_consistent(dev->pdev, PAGE_SIZE,
  199. dev_priv->hw_status_page,
  200. dev_priv->dma_status_page);
  201. /* Need to rewrite hardware status page */
  202. I830_WRITE(0x02080, 0x1ffff000);
  203. }
  204. drm_free(dev->dev_private, sizeof(drm_i830_private_t),
  205. DRM_MEM_DRIVER);
  206. dev->dev_private = NULL;
  207. for (i = 0; i < dma->buf_count; i++) {
  208. drm_buf_t *buf = dma->buflist[i];
  209. drm_i830_buf_priv_t *buf_priv = buf->dev_private;
  210. if (buf_priv->kernel_virtual && buf->total)
  211. drm_ioremapfree(buf_priv->kernel_virtual,
  212. buf->total, dev);
  213. }
  214. }
  215. return 0;
  216. }
  217. int i830_wait_ring(drm_device_t * dev, int n, const char *caller)
  218. {
  219. drm_i830_private_t *dev_priv = dev->dev_private;
  220. drm_i830_ring_buffer_t *ring = &(dev_priv->ring);
  221. int iters = 0;
  222. unsigned long end;
  223. unsigned int last_head = I830_READ(LP_RING + RING_HEAD) & HEAD_ADDR;
  224. end = jiffies + (HZ * 3);
  225. while (ring->space < n) {
  226. ring->head = I830_READ(LP_RING + RING_HEAD) & HEAD_ADDR;
  227. ring->space = ring->head - (ring->tail + 8);
  228. if (ring->space < 0)
  229. ring->space += ring->Size;
  230. if (ring->head != last_head) {
  231. end = jiffies + (HZ * 3);
  232. last_head = ring->head;
  233. }
  234. iters++;
  235. if (time_before(end, jiffies)) {
  236. DRM_ERROR("space: %d wanted %d\n", ring->space, n);
  237. DRM_ERROR("lockup\n");
  238. goto out_wait_ring;
  239. }
  240. udelay(1);
  241. dev_priv->sarea_priv->perf_boxes |= I830_BOX_WAIT;
  242. }
  243. out_wait_ring:
  244. return iters;
  245. }
  246. static void i830_kernel_lost_context(drm_device_t * dev)
  247. {
  248. drm_i830_private_t *dev_priv = dev->dev_private;
  249. drm_i830_ring_buffer_t *ring = &(dev_priv->ring);
  250. ring->head = I830_READ(LP_RING + RING_HEAD) & HEAD_ADDR;
  251. ring->tail = I830_READ(LP_RING + RING_TAIL) & TAIL_ADDR;
  252. ring->space = ring->head - (ring->tail + 8);
  253. if (ring->space < 0)
  254. ring->space += ring->Size;
  255. if (ring->head == ring->tail)
  256. dev_priv->sarea_priv->perf_boxes |= I830_BOX_RING_EMPTY;
  257. }
  258. static int i830_freelist_init(drm_device_t * dev, drm_i830_private_t * dev_priv)
  259. {
  260. drm_device_dma_t *dma = dev->dma;
  261. int my_idx = 36;
  262. u32 *hw_status = (u32 *) (dev_priv->hw_status_page + my_idx);
  263. int i;
  264. if (dma->buf_count > 1019) {
  265. /* Not enough space in the status page for the freelist */
  266. return -EINVAL;
  267. }
  268. for (i = 0; i < dma->buf_count; i++) {
  269. drm_buf_t *buf = dma->buflist[i];
  270. drm_i830_buf_priv_t *buf_priv = buf->dev_private;
  271. buf_priv->in_use = hw_status++;
  272. buf_priv->my_use_idx = my_idx;
  273. my_idx += 4;
  274. *buf_priv->in_use = I830_BUF_FREE;
  275. buf_priv->kernel_virtual = drm_ioremap(buf->bus_address,
  276. buf->total, dev);
  277. }
  278. return 0;
  279. }
  280. static int i830_dma_initialize(drm_device_t * dev,
  281. drm_i830_private_t * dev_priv,
  282. drm_i830_init_t * init)
  283. {
  284. struct list_head *list;
  285. memset(dev_priv, 0, sizeof(drm_i830_private_t));
  286. list_for_each(list, &dev->maplist->head) {
  287. drm_map_list_t *r_list = list_entry(list, drm_map_list_t, head);
  288. if (r_list->map &&
  289. r_list->map->type == _DRM_SHM &&
  290. r_list->map->flags & _DRM_CONTAINS_LOCK) {
  291. dev_priv->sarea_map = r_list->map;
  292. break;
  293. }
  294. }
  295. if (!dev_priv->sarea_map) {
  296. dev->dev_private = (void *)dev_priv;
  297. i830_dma_cleanup(dev);
  298. DRM_ERROR("can not find sarea!\n");
  299. return -EINVAL;
  300. }
  301. dev_priv->mmio_map = drm_core_findmap(dev, init->mmio_offset);
  302. if (!dev_priv->mmio_map) {
  303. dev->dev_private = (void *)dev_priv;
  304. i830_dma_cleanup(dev);
  305. DRM_ERROR("can not find mmio map!\n");
  306. return -EINVAL;
  307. }
  308. dev->agp_buffer_token = init->buffers_offset;
  309. dev->agp_buffer_map = drm_core_findmap(dev, init->buffers_offset);
  310. if (!dev->agp_buffer_map) {
  311. dev->dev_private = (void *)dev_priv;
  312. i830_dma_cleanup(dev);
  313. DRM_ERROR("can not find dma buffer map!\n");
  314. return -EINVAL;
  315. }
  316. dev_priv->sarea_priv = (drm_i830_sarea_t *)
  317. ((u8 *) dev_priv->sarea_map->handle + init->sarea_priv_offset);
  318. dev_priv->ring.Start = init->ring_start;
  319. dev_priv->ring.End = init->ring_end;
  320. dev_priv->ring.Size = init->ring_size;
  321. dev_priv->ring.virtual_start = drm_ioremap(dev->agp->base +
  322. init->ring_start,
  323. init->ring_size, dev);
  324. if (dev_priv->ring.virtual_start == NULL) {
  325. dev->dev_private = (void *)dev_priv;
  326. i830_dma_cleanup(dev);
  327. DRM_ERROR("can not ioremap virtual address for"
  328. " ring buffer\n");
  329. return -ENOMEM;
  330. }
  331. dev_priv->ring.tail_mask = dev_priv->ring.Size - 1;
  332. dev_priv->w = init->w;
  333. dev_priv->h = init->h;
  334. dev_priv->pitch = init->pitch;
  335. dev_priv->back_offset = init->back_offset;
  336. dev_priv->depth_offset = init->depth_offset;
  337. dev_priv->front_offset = init->front_offset;
  338. dev_priv->front_di1 = init->front_offset | init->pitch_bits;
  339. dev_priv->back_di1 = init->back_offset | init->pitch_bits;
  340. dev_priv->zi1 = init->depth_offset | init->pitch_bits;
  341. DRM_DEBUG("front_di1 %x\n", dev_priv->front_di1);
  342. DRM_DEBUG("back_offset %x\n", dev_priv->back_offset);
  343. DRM_DEBUG("back_di1 %x\n", dev_priv->back_di1);
  344. DRM_DEBUG("pitch_bits %x\n", init->pitch_bits);
  345. dev_priv->cpp = init->cpp;
  346. /* We are using separate values as placeholders for mechanisms for
  347. * private backbuffer/depthbuffer usage.
  348. */
  349. dev_priv->back_pitch = init->back_pitch;
  350. dev_priv->depth_pitch = init->depth_pitch;
  351. dev_priv->do_boxes = 0;
  352. dev_priv->use_mi_batchbuffer_start = 0;
  353. /* Program Hardware Status Page */
  354. dev_priv->hw_status_page =
  355. pci_alloc_consistent(dev->pdev, PAGE_SIZE,
  356. &dev_priv->dma_status_page);
  357. if (!dev_priv->hw_status_page) {
  358. dev->dev_private = (void *)dev_priv;
  359. i830_dma_cleanup(dev);
  360. DRM_ERROR("Can not allocate hardware status page\n");
  361. return -ENOMEM;
  362. }
  363. memset(dev_priv->hw_status_page, 0, PAGE_SIZE);
  364. DRM_DEBUG("hw status page @ %p\n", dev_priv->hw_status_page);
  365. I830_WRITE(0x02080, dev_priv->dma_status_page);
  366. DRM_DEBUG("Enabled hardware status page\n");
  367. /* Now we need to init our freelist */
  368. if (i830_freelist_init(dev, dev_priv) != 0) {
  369. dev->dev_private = (void *)dev_priv;
  370. i830_dma_cleanup(dev);
  371. DRM_ERROR("Not enough space in the status page for"
  372. " the freelist\n");
  373. return -ENOMEM;
  374. }
  375. dev->dev_private = (void *)dev_priv;
  376. return 0;
  377. }
  378. static int i830_dma_init(struct inode *inode, struct file *filp,
  379. unsigned int cmd, unsigned long arg)
  380. {
  381. drm_file_t *priv = filp->private_data;
  382. drm_device_t *dev = priv->head->dev;
  383. drm_i830_private_t *dev_priv;
  384. drm_i830_init_t init;
  385. int retcode = 0;
  386. if (copy_from_user(&init, (void *__user)arg, sizeof(init)))
  387. return -EFAULT;
  388. switch (init.func) {
  389. case I830_INIT_DMA:
  390. dev_priv = drm_alloc(sizeof(drm_i830_private_t),
  391. DRM_MEM_DRIVER);
  392. if (dev_priv == NULL)
  393. return -ENOMEM;
  394. retcode = i830_dma_initialize(dev, dev_priv, &init);
  395. break;
  396. case I830_CLEANUP_DMA:
  397. retcode = i830_dma_cleanup(dev);
  398. break;
  399. default:
  400. retcode = -EINVAL;
  401. break;
  402. }
  403. return retcode;
  404. }
  405. #define GFX_OP_STIPPLE ((0x3<<29)|(0x1d<<24)|(0x83<<16))
  406. #define ST1_ENABLE (1<<16)
  407. #define ST1_MASK (0xffff)
  408. /* Most efficient way to verify state for the i830 is as it is
  409. * emitted. Non-conformant state is silently dropped.
  410. */
  411. static void i830EmitContextVerified(drm_device_t * dev, unsigned int *code)
  412. {
  413. drm_i830_private_t *dev_priv = dev->dev_private;
  414. int i, j = 0;
  415. unsigned int tmp;
  416. RING_LOCALS;
  417. BEGIN_LP_RING(I830_CTX_SETUP_SIZE + 4);
  418. for (i = 0; i < I830_CTXREG_BLENDCOLR0; i++) {
  419. tmp = code[i];
  420. if ((tmp & (7 << 29)) == CMD_3D &&
  421. (tmp & (0x1f << 24)) < (0x1d << 24)) {
  422. OUT_RING(tmp);
  423. j++;
  424. } else {
  425. DRM_ERROR("Skipping %d\n", i);
  426. }
  427. }
  428. OUT_RING(STATE3D_CONST_BLEND_COLOR_CMD);
  429. OUT_RING(code[I830_CTXREG_BLENDCOLR]);
  430. j += 2;
  431. for (i = I830_CTXREG_VF; i < I830_CTXREG_MCSB0; i++) {
  432. tmp = code[i];
  433. if ((tmp & (7 << 29)) == CMD_3D &&
  434. (tmp & (0x1f << 24)) < (0x1d << 24)) {
  435. OUT_RING(tmp);
  436. j++;
  437. } else {
  438. DRM_ERROR("Skipping %d\n", i);
  439. }
  440. }
  441. OUT_RING(STATE3D_MAP_COORD_SETBIND_CMD);
  442. OUT_RING(code[I830_CTXREG_MCSB1]);
  443. j += 2;
  444. if (j & 1)
  445. OUT_RING(0);
  446. ADVANCE_LP_RING();
  447. }
  448. static void i830EmitTexVerified(drm_device_t * dev, unsigned int *code)
  449. {
  450. drm_i830_private_t *dev_priv = dev->dev_private;
  451. int i, j = 0;
  452. unsigned int tmp;
  453. RING_LOCALS;
  454. if (code[I830_TEXREG_MI0] == GFX_OP_MAP_INFO ||
  455. (code[I830_TEXREG_MI0] & ~(0xf * LOAD_TEXTURE_MAP0)) ==
  456. (STATE3D_LOAD_STATE_IMMEDIATE_2 | 4)) {
  457. BEGIN_LP_RING(I830_TEX_SETUP_SIZE);
  458. OUT_RING(code[I830_TEXREG_MI0]); /* TM0LI */
  459. OUT_RING(code[I830_TEXREG_MI1]); /* TM0S0 */
  460. OUT_RING(code[I830_TEXREG_MI2]); /* TM0S1 */
  461. OUT_RING(code[I830_TEXREG_MI3]); /* TM0S2 */
  462. OUT_RING(code[I830_TEXREG_MI4]); /* TM0S3 */
  463. OUT_RING(code[I830_TEXREG_MI5]); /* TM0S4 */
  464. for (i = 6; i < I830_TEX_SETUP_SIZE; i++) {
  465. tmp = code[i];
  466. OUT_RING(tmp);
  467. j++;
  468. }
  469. if (j & 1)
  470. OUT_RING(0);
  471. ADVANCE_LP_RING();
  472. } else
  473. printk("rejected packet %x\n", code[0]);
  474. }
  475. static void i830EmitTexBlendVerified(drm_device_t * dev,
  476. unsigned int *code, unsigned int num)
  477. {
  478. drm_i830_private_t *dev_priv = dev->dev_private;
  479. int i, j = 0;
  480. unsigned int tmp;
  481. RING_LOCALS;
  482. if (!num)
  483. return;
  484. BEGIN_LP_RING(num + 1);
  485. for (i = 0; i < num; i++) {
  486. tmp = code[i];
  487. OUT_RING(tmp);
  488. j++;
  489. }
  490. if (j & 1)
  491. OUT_RING(0);
  492. ADVANCE_LP_RING();
  493. }
  494. static void i830EmitTexPalette(drm_device_t * dev,
  495. unsigned int *palette, int number, int is_shared)
  496. {
  497. drm_i830_private_t *dev_priv = dev->dev_private;
  498. int i;
  499. RING_LOCALS;
  500. return;
  501. BEGIN_LP_RING(258);
  502. if (is_shared == 1) {
  503. OUT_RING(CMD_OP_MAP_PALETTE_LOAD |
  504. MAP_PALETTE_NUM(0) | MAP_PALETTE_BOTH);
  505. } else {
  506. OUT_RING(CMD_OP_MAP_PALETTE_LOAD | MAP_PALETTE_NUM(number));
  507. }
  508. for (i = 0; i < 256; i++) {
  509. OUT_RING(palette[i]);
  510. }
  511. OUT_RING(0);
  512. /* KW: WHERE IS THE ADVANCE_LP_RING? This is effectively a noop!
  513. */
  514. }
  515. /* Need to do some additional checking when setting the dest buffer.
  516. */
  517. static void i830EmitDestVerified(drm_device_t * dev, unsigned int *code)
  518. {
  519. drm_i830_private_t *dev_priv = dev->dev_private;
  520. unsigned int tmp;
  521. RING_LOCALS;
  522. BEGIN_LP_RING(I830_DEST_SETUP_SIZE + 10);
  523. tmp = code[I830_DESTREG_CBUFADDR];
  524. if (tmp == dev_priv->front_di1 || tmp == dev_priv->back_di1) {
  525. if (((int)outring) & 8) {
  526. OUT_RING(0);
  527. OUT_RING(0);
  528. }
  529. OUT_RING(CMD_OP_DESTBUFFER_INFO);
  530. OUT_RING(BUF_3D_ID_COLOR_BACK |
  531. BUF_3D_PITCH(dev_priv->back_pitch * dev_priv->cpp) |
  532. BUF_3D_USE_FENCE);
  533. OUT_RING(tmp);
  534. OUT_RING(0);
  535. OUT_RING(CMD_OP_DESTBUFFER_INFO);
  536. OUT_RING(BUF_3D_ID_DEPTH | BUF_3D_USE_FENCE |
  537. BUF_3D_PITCH(dev_priv->depth_pitch * dev_priv->cpp));
  538. OUT_RING(dev_priv->zi1);
  539. OUT_RING(0);
  540. } else {
  541. DRM_ERROR("bad di1 %x (allow %x or %x)\n",
  542. tmp, dev_priv->front_di1, dev_priv->back_di1);
  543. }
  544. /* invarient:
  545. */
  546. OUT_RING(GFX_OP_DESTBUFFER_VARS);
  547. OUT_RING(code[I830_DESTREG_DV1]);
  548. OUT_RING(GFX_OP_DRAWRECT_INFO);
  549. OUT_RING(code[I830_DESTREG_DR1]);
  550. OUT_RING(code[I830_DESTREG_DR2]);
  551. OUT_RING(code[I830_DESTREG_DR3]);
  552. OUT_RING(code[I830_DESTREG_DR4]);
  553. /* Need to verify this */
  554. tmp = code[I830_DESTREG_SENABLE];
  555. if ((tmp & ~0x3) == GFX_OP_SCISSOR_ENABLE) {
  556. OUT_RING(tmp);
  557. } else {
  558. DRM_ERROR("bad scissor enable\n");
  559. OUT_RING(0);
  560. }
  561. OUT_RING(GFX_OP_SCISSOR_RECT);
  562. OUT_RING(code[I830_DESTREG_SR1]);
  563. OUT_RING(code[I830_DESTREG_SR2]);
  564. OUT_RING(0);
  565. ADVANCE_LP_RING();
  566. }
  567. static void i830EmitStippleVerified(drm_device_t * dev, unsigned int *code)
  568. {
  569. drm_i830_private_t *dev_priv = dev->dev_private;
  570. RING_LOCALS;
  571. BEGIN_LP_RING(2);
  572. OUT_RING(GFX_OP_STIPPLE);
  573. OUT_RING(code[1]);
  574. ADVANCE_LP_RING();
  575. }
  576. static void i830EmitState(drm_device_t * dev)
  577. {
  578. drm_i830_private_t *dev_priv = dev->dev_private;
  579. drm_i830_sarea_t *sarea_priv = dev_priv->sarea_priv;
  580. unsigned int dirty = sarea_priv->dirty;
  581. DRM_DEBUG("%s %x\n", __FUNCTION__, dirty);
  582. if (dirty & I830_UPLOAD_BUFFERS) {
  583. i830EmitDestVerified(dev, sarea_priv->BufferState);
  584. sarea_priv->dirty &= ~I830_UPLOAD_BUFFERS;
  585. }
  586. if (dirty & I830_UPLOAD_CTX) {
  587. i830EmitContextVerified(dev, sarea_priv->ContextState);
  588. sarea_priv->dirty &= ~I830_UPLOAD_CTX;
  589. }
  590. if (dirty & I830_UPLOAD_TEX0) {
  591. i830EmitTexVerified(dev, sarea_priv->TexState[0]);
  592. sarea_priv->dirty &= ~I830_UPLOAD_TEX0;
  593. }
  594. if (dirty & I830_UPLOAD_TEX1) {
  595. i830EmitTexVerified(dev, sarea_priv->TexState[1]);
  596. sarea_priv->dirty &= ~I830_UPLOAD_TEX1;
  597. }
  598. if (dirty & I830_UPLOAD_TEXBLEND0) {
  599. i830EmitTexBlendVerified(dev, sarea_priv->TexBlendState[0],
  600. sarea_priv->TexBlendStateWordsUsed[0]);
  601. sarea_priv->dirty &= ~I830_UPLOAD_TEXBLEND0;
  602. }
  603. if (dirty & I830_UPLOAD_TEXBLEND1) {
  604. i830EmitTexBlendVerified(dev, sarea_priv->TexBlendState[1],
  605. sarea_priv->TexBlendStateWordsUsed[1]);
  606. sarea_priv->dirty &= ~I830_UPLOAD_TEXBLEND1;
  607. }
  608. if (dirty & I830_UPLOAD_TEX_PALETTE_SHARED) {
  609. i830EmitTexPalette(dev, sarea_priv->Palette[0], 0, 1);
  610. } else {
  611. if (dirty & I830_UPLOAD_TEX_PALETTE_N(0)) {
  612. i830EmitTexPalette(dev, sarea_priv->Palette[0], 0, 0);
  613. sarea_priv->dirty &= ~I830_UPLOAD_TEX_PALETTE_N(0);
  614. }
  615. if (dirty & I830_UPLOAD_TEX_PALETTE_N(1)) {
  616. i830EmitTexPalette(dev, sarea_priv->Palette[1], 1, 0);
  617. sarea_priv->dirty &= ~I830_UPLOAD_TEX_PALETTE_N(1);
  618. }
  619. /* 1.3:
  620. */
  621. #if 0
  622. if (dirty & I830_UPLOAD_TEX_PALETTE_N(2)) {
  623. i830EmitTexPalette(dev, sarea_priv->Palette2[0], 0, 0);
  624. sarea_priv->dirty &= ~I830_UPLOAD_TEX_PALETTE_N(2);
  625. }
  626. if (dirty & I830_UPLOAD_TEX_PALETTE_N(3)) {
  627. i830EmitTexPalette(dev, sarea_priv->Palette2[1], 1, 0);
  628. sarea_priv->dirty &= ~I830_UPLOAD_TEX_PALETTE_N(2);
  629. }
  630. #endif
  631. }
  632. /* 1.3:
  633. */
  634. if (dirty & I830_UPLOAD_STIPPLE) {
  635. i830EmitStippleVerified(dev, sarea_priv->StippleState);
  636. sarea_priv->dirty &= ~I830_UPLOAD_STIPPLE;
  637. }
  638. if (dirty & I830_UPLOAD_TEX2) {
  639. i830EmitTexVerified(dev, sarea_priv->TexState2);
  640. sarea_priv->dirty &= ~I830_UPLOAD_TEX2;
  641. }
  642. if (dirty & I830_UPLOAD_TEX3) {
  643. i830EmitTexVerified(dev, sarea_priv->TexState3);
  644. sarea_priv->dirty &= ~I830_UPLOAD_TEX3;
  645. }
  646. if (dirty & I830_UPLOAD_TEXBLEND2) {
  647. i830EmitTexBlendVerified(dev,
  648. sarea_priv->TexBlendState2,
  649. sarea_priv->TexBlendStateWordsUsed2);
  650. sarea_priv->dirty &= ~I830_UPLOAD_TEXBLEND2;
  651. }
  652. if (dirty & I830_UPLOAD_TEXBLEND3) {
  653. i830EmitTexBlendVerified(dev,
  654. sarea_priv->TexBlendState3,
  655. sarea_priv->TexBlendStateWordsUsed3);
  656. sarea_priv->dirty &= ~I830_UPLOAD_TEXBLEND3;
  657. }
  658. }
  659. /* ================================================================
  660. * Performance monitoring functions
  661. */
  662. static void i830_fill_box(drm_device_t * dev,
  663. int x, int y, int w, int h, int r, int g, int b)
  664. {
  665. drm_i830_private_t *dev_priv = dev->dev_private;
  666. u32 color;
  667. unsigned int BR13, CMD;
  668. RING_LOCALS;
  669. BR13 = (0xF0 << 16) | (dev_priv->pitch * dev_priv->cpp) | (1 << 24);
  670. CMD = XY_COLOR_BLT_CMD;
  671. x += dev_priv->sarea_priv->boxes[0].x1;
  672. y += dev_priv->sarea_priv->boxes[0].y1;
  673. if (dev_priv->cpp == 4) {
  674. BR13 |= (1 << 25);
  675. CMD |= (XY_COLOR_BLT_WRITE_ALPHA | XY_COLOR_BLT_WRITE_RGB);
  676. color = (((0xff) << 24) | (r << 16) | (g << 8) | b);
  677. } else {
  678. color = (((r & 0xf8) << 8) |
  679. ((g & 0xfc) << 3) | ((b & 0xf8) >> 3));
  680. }
  681. BEGIN_LP_RING(6);
  682. OUT_RING(CMD);
  683. OUT_RING(BR13);
  684. OUT_RING((y << 16) | x);
  685. OUT_RING(((y + h) << 16) | (x + w));
  686. if (dev_priv->current_page == 1) {
  687. OUT_RING(dev_priv->front_offset);
  688. } else {
  689. OUT_RING(dev_priv->back_offset);
  690. }
  691. OUT_RING(color);
  692. ADVANCE_LP_RING();
  693. }
  694. static void i830_cp_performance_boxes(drm_device_t * dev)
  695. {
  696. drm_i830_private_t *dev_priv = dev->dev_private;
  697. /* Purple box for page flipping
  698. */
  699. if (dev_priv->sarea_priv->perf_boxes & I830_BOX_FLIP)
  700. i830_fill_box(dev, 4, 4, 8, 8, 255, 0, 255);
  701. /* Red box if we have to wait for idle at any point
  702. */
  703. if (dev_priv->sarea_priv->perf_boxes & I830_BOX_WAIT)
  704. i830_fill_box(dev, 16, 4, 8, 8, 255, 0, 0);
  705. /* Blue box: lost context?
  706. */
  707. if (dev_priv->sarea_priv->perf_boxes & I830_BOX_LOST_CONTEXT)
  708. i830_fill_box(dev, 28, 4, 8, 8, 0, 0, 255);
  709. /* Yellow box for texture swaps
  710. */
  711. if (dev_priv->sarea_priv->perf_boxes & I830_BOX_TEXTURE_LOAD)
  712. i830_fill_box(dev, 40, 4, 8, 8, 255, 255, 0);
  713. /* Green box if hardware never idles (as far as we can tell)
  714. */
  715. if (!(dev_priv->sarea_priv->perf_boxes & I830_BOX_RING_EMPTY))
  716. i830_fill_box(dev, 64, 4, 8, 8, 0, 255, 0);
  717. /* Draw bars indicating number of buffers allocated
  718. * (not a great measure, easily confused)
  719. */
  720. if (dev_priv->dma_used) {
  721. int bar = dev_priv->dma_used / 10240;
  722. if (bar > 100)
  723. bar = 100;
  724. if (bar < 1)
  725. bar = 1;
  726. i830_fill_box(dev, 4, 16, bar, 4, 196, 128, 128);
  727. dev_priv->dma_used = 0;
  728. }
  729. dev_priv->sarea_priv->perf_boxes = 0;
  730. }
  731. static void i830_dma_dispatch_clear(drm_device_t * dev, int flags,
  732. unsigned int clear_color,
  733. unsigned int clear_zval,
  734. unsigned int clear_depthmask)
  735. {
  736. drm_i830_private_t *dev_priv = dev->dev_private;
  737. drm_i830_sarea_t *sarea_priv = dev_priv->sarea_priv;
  738. int nbox = sarea_priv->nbox;
  739. drm_clip_rect_t *pbox = sarea_priv->boxes;
  740. int pitch = dev_priv->pitch;
  741. int cpp = dev_priv->cpp;
  742. int i;
  743. unsigned int BR13, CMD, D_CMD;
  744. RING_LOCALS;
  745. if (dev_priv->current_page == 1) {
  746. unsigned int tmp = flags;
  747. flags &= ~(I830_FRONT | I830_BACK);
  748. if (tmp & I830_FRONT)
  749. flags |= I830_BACK;
  750. if (tmp & I830_BACK)
  751. flags |= I830_FRONT;
  752. }
  753. i830_kernel_lost_context(dev);
  754. switch (cpp) {
  755. case 2:
  756. BR13 = (0xF0 << 16) | (pitch * cpp) | (1 << 24);
  757. D_CMD = CMD = XY_COLOR_BLT_CMD;
  758. break;
  759. case 4:
  760. BR13 = (0xF0 << 16) | (pitch * cpp) | (1 << 24) | (1 << 25);
  761. CMD = (XY_COLOR_BLT_CMD | XY_COLOR_BLT_WRITE_ALPHA |
  762. XY_COLOR_BLT_WRITE_RGB);
  763. D_CMD = XY_COLOR_BLT_CMD;
  764. if (clear_depthmask & 0x00ffffff)
  765. D_CMD |= XY_COLOR_BLT_WRITE_RGB;
  766. if (clear_depthmask & 0xff000000)
  767. D_CMD |= XY_COLOR_BLT_WRITE_ALPHA;
  768. break;
  769. default:
  770. BR13 = (0xF0 << 16) | (pitch * cpp) | (1 << 24);
  771. D_CMD = CMD = XY_COLOR_BLT_CMD;
  772. break;
  773. }
  774. if (nbox > I830_NR_SAREA_CLIPRECTS)
  775. nbox = I830_NR_SAREA_CLIPRECTS;
  776. for (i = 0; i < nbox; i++, pbox++) {
  777. if (pbox->x1 > pbox->x2 ||
  778. pbox->y1 > pbox->y2 ||
  779. pbox->x2 > dev_priv->w || pbox->y2 > dev_priv->h)
  780. continue;
  781. if (flags & I830_FRONT) {
  782. DRM_DEBUG("clear front\n");
  783. BEGIN_LP_RING(6);
  784. OUT_RING(CMD);
  785. OUT_RING(BR13);
  786. OUT_RING((pbox->y1 << 16) | pbox->x1);
  787. OUT_RING((pbox->y2 << 16) | pbox->x2);
  788. OUT_RING(dev_priv->front_offset);
  789. OUT_RING(clear_color);
  790. ADVANCE_LP_RING();
  791. }
  792. if (flags & I830_BACK) {
  793. DRM_DEBUG("clear back\n");
  794. BEGIN_LP_RING(6);
  795. OUT_RING(CMD);
  796. OUT_RING(BR13);
  797. OUT_RING((pbox->y1 << 16) | pbox->x1);
  798. OUT_RING((pbox->y2 << 16) | pbox->x2);
  799. OUT_RING(dev_priv->back_offset);
  800. OUT_RING(clear_color);
  801. ADVANCE_LP_RING();
  802. }
  803. if (flags & I830_DEPTH) {
  804. DRM_DEBUG("clear depth\n");
  805. BEGIN_LP_RING(6);
  806. OUT_RING(D_CMD);
  807. OUT_RING(BR13);
  808. OUT_RING((pbox->y1 << 16) | pbox->x1);
  809. OUT_RING((pbox->y2 << 16) | pbox->x2);
  810. OUT_RING(dev_priv->depth_offset);
  811. OUT_RING(clear_zval);
  812. ADVANCE_LP_RING();
  813. }
  814. }
  815. }
  816. static void i830_dma_dispatch_swap(drm_device_t * dev)
  817. {
  818. drm_i830_private_t *dev_priv = dev->dev_private;
  819. drm_i830_sarea_t *sarea_priv = dev_priv->sarea_priv;
  820. int nbox = sarea_priv->nbox;
  821. drm_clip_rect_t *pbox = sarea_priv->boxes;
  822. int pitch = dev_priv->pitch;
  823. int cpp = dev_priv->cpp;
  824. int i;
  825. unsigned int CMD, BR13;
  826. RING_LOCALS;
  827. DRM_DEBUG("swapbuffers\n");
  828. i830_kernel_lost_context(dev);
  829. if (dev_priv->do_boxes)
  830. i830_cp_performance_boxes(dev);
  831. switch (cpp) {
  832. case 2:
  833. BR13 = (pitch * cpp) | (0xCC << 16) | (1 << 24);
  834. CMD = XY_SRC_COPY_BLT_CMD;
  835. break;
  836. case 4:
  837. BR13 = (pitch * cpp) | (0xCC << 16) | (1 << 24) | (1 << 25);
  838. CMD = (XY_SRC_COPY_BLT_CMD | XY_SRC_COPY_BLT_WRITE_ALPHA |
  839. XY_SRC_COPY_BLT_WRITE_RGB);
  840. break;
  841. default:
  842. BR13 = (pitch * cpp) | (0xCC << 16) | (1 << 24);
  843. CMD = XY_SRC_COPY_BLT_CMD;
  844. break;
  845. }
  846. if (nbox > I830_NR_SAREA_CLIPRECTS)
  847. nbox = I830_NR_SAREA_CLIPRECTS;
  848. for (i = 0; i < nbox; i++, pbox++) {
  849. if (pbox->x1 > pbox->x2 ||
  850. pbox->y1 > pbox->y2 ||
  851. pbox->x2 > dev_priv->w || pbox->y2 > dev_priv->h)
  852. continue;
  853. DRM_DEBUG("dispatch swap %d,%d-%d,%d!\n",
  854. pbox->x1, pbox->y1, pbox->x2, pbox->y2);
  855. BEGIN_LP_RING(8);
  856. OUT_RING(CMD);
  857. OUT_RING(BR13);
  858. OUT_RING((pbox->y1 << 16) | pbox->x1);
  859. OUT_RING((pbox->y2 << 16) | pbox->x2);
  860. if (dev_priv->current_page == 0)
  861. OUT_RING(dev_priv->front_offset);
  862. else
  863. OUT_RING(dev_priv->back_offset);
  864. OUT_RING((pbox->y1 << 16) | pbox->x1);
  865. OUT_RING(BR13 & 0xffff);
  866. if (dev_priv->current_page == 0)
  867. OUT_RING(dev_priv->back_offset);
  868. else
  869. OUT_RING(dev_priv->front_offset);
  870. ADVANCE_LP_RING();
  871. }
  872. }
  873. static void i830_dma_dispatch_flip(drm_device_t * dev)
  874. {
  875. drm_i830_private_t *dev_priv = dev->dev_private;
  876. RING_LOCALS;
  877. DRM_DEBUG("%s: page=%d pfCurrentPage=%d\n",
  878. __FUNCTION__,
  879. dev_priv->current_page,
  880. dev_priv->sarea_priv->pf_current_page);
  881. i830_kernel_lost_context(dev);
  882. if (dev_priv->do_boxes) {
  883. dev_priv->sarea_priv->perf_boxes |= I830_BOX_FLIP;
  884. i830_cp_performance_boxes(dev);
  885. }
  886. BEGIN_LP_RING(2);
  887. OUT_RING(INST_PARSER_CLIENT | INST_OP_FLUSH | INST_FLUSH_MAP_CACHE);
  888. OUT_RING(0);
  889. ADVANCE_LP_RING();
  890. BEGIN_LP_RING(6);
  891. OUT_RING(CMD_OP_DISPLAYBUFFER_INFO | ASYNC_FLIP);
  892. OUT_RING(0);
  893. if (dev_priv->current_page == 0) {
  894. OUT_RING(dev_priv->back_offset);
  895. dev_priv->current_page = 1;
  896. } else {
  897. OUT_RING(dev_priv->front_offset);
  898. dev_priv->current_page = 0;
  899. }
  900. OUT_RING(0);
  901. ADVANCE_LP_RING();
  902. BEGIN_LP_RING(2);
  903. OUT_RING(MI_WAIT_FOR_EVENT | MI_WAIT_FOR_PLANE_A_FLIP);
  904. OUT_RING(0);
  905. ADVANCE_LP_RING();
  906. dev_priv->sarea_priv->pf_current_page = dev_priv->current_page;
  907. }
  908. static void i830_dma_dispatch_vertex(drm_device_t * dev,
  909. drm_buf_t * buf, int discard, int used)
  910. {
  911. drm_i830_private_t *dev_priv = dev->dev_private;
  912. drm_i830_buf_priv_t *buf_priv = buf->dev_private;
  913. drm_i830_sarea_t *sarea_priv = dev_priv->sarea_priv;
  914. drm_clip_rect_t *box = sarea_priv->boxes;
  915. int nbox = sarea_priv->nbox;
  916. unsigned long address = (unsigned long)buf->bus_address;
  917. unsigned long start = address - dev->agp->base;
  918. int i = 0, u;
  919. RING_LOCALS;
  920. i830_kernel_lost_context(dev);
  921. if (nbox > I830_NR_SAREA_CLIPRECTS)
  922. nbox = I830_NR_SAREA_CLIPRECTS;
  923. if (discard) {
  924. u = cmpxchg(buf_priv->in_use, I830_BUF_CLIENT,
  925. I830_BUF_HARDWARE);
  926. if (u != I830_BUF_CLIENT) {
  927. DRM_DEBUG("xxxx 2\n");
  928. }
  929. }
  930. if (used > 4 * 1023)
  931. used = 0;
  932. if (sarea_priv->dirty)
  933. i830EmitState(dev);
  934. DRM_DEBUG("dispatch vertex addr 0x%lx, used 0x%x nbox %d\n",
  935. address, used, nbox);
  936. dev_priv->counter++;
  937. DRM_DEBUG("dispatch counter : %ld\n", dev_priv->counter);
  938. DRM_DEBUG("i830_dma_dispatch\n");
  939. DRM_DEBUG("start : %lx\n", start);
  940. DRM_DEBUG("used : %d\n", used);
  941. DRM_DEBUG("start + used - 4 : %ld\n", start + used - 4);
  942. if (buf_priv->currently_mapped == I830_BUF_MAPPED) {
  943. u32 *vp = buf_priv->kernel_virtual;
  944. vp[0] = (GFX_OP_PRIMITIVE |
  945. sarea_priv->vertex_prim | ((used / 4) - 2));
  946. if (dev_priv->use_mi_batchbuffer_start) {
  947. vp[used / 4] = MI_BATCH_BUFFER_END;
  948. used += 4;
  949. }
  950. if (used & 4) {
  951. vp[used / 4] = 0;
  952. used += 4;
  953. }
  954. i830_unmap_buffer(buf);
  955. }
  956. if (used) {
  957. do {
  958. if (i < nbox) {
  959. BEGIN_LP_RING(6);
  960. OUT_RING(GFX_OP_DRAWRECT_INFO);
  961. OUT_RING(sarea_priv->
  962. BufferState[I830_DESTREG_DR1]);
  963. OUT_RING(box[i].x1 | (box[i].y1 << 16));
  964. OUT_RING(box[i].x2 | (box[i].y2 << 16));
  965. OUT_RING(sarea_priv->
  966. BufferState[I830_DESTREG_DR4]);
  967. OUT_RING(0);
  968. ADVANCE_LP_RING();
  969. }
  970. if (dev_priv->use_mi_batchbuffer_start) {
  971. BEGIN_LP_RING(2);
  972. OUT_RING(MI_BATCH_BUFFER_START | (2 << 6));
  973. OUT_RING(start | MI_BATCH_NON_SECURE);
  974. ADVANCE_LP_RING();
  975. } else {
  976. BEGIN_LP_RING(4);
  977. OUT_RING(MI_BATCH_BUFFER);
  978. OUT_RING(start | MI_BATCH_NON_SECURE);
  979. OUT_RING(start + used - 4);
  980. OUT_RING(0);
  981. ADVANCE_LP_RING();
  982. }
  983. } while (++i < nbox);
  984. }
  985. if (discard) {
  986. dev_priv->counter++;
  987. (void)cmpxchg(buf_priv->in_use, I830_BUF_CLIENT,
  988. I830_BUF_HARDWARE);
  989. BEGIN_LP_RING(8);
  990. OUT_RING(CMD_STORE_DWORD_IDX);
  991. OUT_RING(20);
  992. OUT_RING(dev_priv->counter);
  993. OUT_RING(CMD_STORE_DWORD_IDX);
  994. OUT_RING(buf_priv->my_use_idx);
  995. OUT_RING(I830_BUF_FREE);
  996. OUT_RING(CMD_REPORT_HEAD);
  997. OUT_RING(0);
  998. ADVANCE_LP_RING();
  999. }
  1000. }
  1001. static void i830_dma_quiescent(drm_device_t * dev)
  1002. {
  1003. drm_i830_private_t *dev_priv = dev->dev_private;
  1004. RING_LOCALS;
  1005. i830_kernel_lost_context(dev);
  1006. BEGIN_LP_RING(4);
  1007. OUT_RING(INST_PARSER_CLIENT | INST_OP_FLUSH | INST_FLUSH_MAP_CACHE);
  1008. OUT_RING(CMD_REPORT_HEAD);
  1009. OUT_RING(0);
  1010. OUT_RING(0);
  1011. ADVANCE_LP_RING();
  1012. i830_wait_ring(dev, dev_priv->ring.Size - 8, __FUNCTION__);
  1013. }
  1014. static int i830_flush_queue(drm_device_t * dev)
  1015. {
  1016. drm_i830_private_t *dev_priv = dev->dev_private;
  1017. drm_device_dma_t *dma = dev->dma;
  1018. int i, ret = 0;
  1019. RING_LOCALS;
  1020. i830_kernel_lost_context(dev);
  1021. BEGIN_LP_RING(2);
  1022. OUT_RING(CMD_REPORT_HEAD);
  1023. OUT_RING(0);
  1024. ADVANCE_LP_RING();
  1025. i830_wait_ring(dev, dev_priv->ring.Size - 8, __FUNCTION__);
  1026. for (i = 0; i < dma->buf_count; i++) {
  1027. drm_buf_t *buf = dma->buflist[i];
  1028. drm_i830_buf_priv_t *buf_priv = buf->dev_private;
  1029. int used = cmpxchg(buf_priv->in_use, I830_BUF_HARDWARE,
  1030. I830_BUF_FREE);
  1031. if (used == I830_BUF_HARDWARE)
  1032. DRM_DEBUG("reclaimed from HARDWARE\n");
  1033. if (used == I830_BUF_CLIENT)
  1034. DRM_DEBUG("still on client\n");
  1035. }
  1036. return ret;
  1037. }
  1038. /* Must be called with the lock held */
  1039. void i830_reclaim_buffers(drm_device_t * dev, struct file *filp)
  1040. {
  1041. drm_device_dma_t *dma = dev->dma;
  1042. int i;
  1043. if (!dma)
  1044. return;
  1045. if (!dev->dev_private)
  1046. return;
  1047. if (!dma->buflist)
  1048. return;
  1049. i830_flush_queue(dev);
  1050. for (i = 0; i < dma->buf_count; i++) {
  1051. drm_buf_t *buf = dma->buflist[i];
  1052. drm_i830_buf_priv_t *buf_priv = buf->dev_private;
  1053. if (buf->filp == filp && buf_priv) {
  1054. int used = cmpxchg(buf_priv->in_use, I830_BUF_CLIENT,
  1055. I830_BUF_FREE);
  1056. if (used == I830_BUF_CLIENT)
  1057. DRM_DEBUG("reclaimed from client\n");
  1058. if (buf_priv->currently_mapped == I830_BUF_MAPPED)
  1059. buf_priv->currently_mapped = I830_BUF_UNMAPPED;
  1060. }
  1061. }
  1062. }
  1063. static int i830_flush_ioctl(struct inode *inode, struct file *filp,
  1064. unsigned int cmd, unsigned long arg)
  1065. {
  1066. drm_file_t *priv = filp->private_data;
  1067. drm_device_t *dev = priv->head->dev;
  1068. LOCK_TEST_WITH_RETURN(dev, filp);
  1069. i830_flush_queue(dev);
  1070. return 0;
  1071. }
  1072. static int i830_dma_vertex(struct inode *inode, struct file *filp,
  1073. unsigned int cmd, unsigned long arg)
  1074. {
  1075. drm_file_t *priv = filp->private_data;
  1076. drm_device_t *dev = priv->head->dev;
  1077. drm_device_dma_t *dma = dev->dma;
  1078. drm_i830_private_t *dev_priv = (drm_i830_private_t *) dev->dev_private;
  1079. u32 *hw_status = dev_priv->hw_status_page;
  1080. drm_i830_sarea_t *sarea_priv = (drm_i830_sarea_t *)
  1081. dev_priv->sarea_priv;
  1082. drm_i830_vertex_t vertex;
  1083. if (copy_from_user
  1084. (&vertex, (drm_i830_vertex_t __user *) arg, sizeof(vertex)))
  1085. return -EFAULT;
  1086. LOCK_TEST_WITH_RETURN(dev, filp);
  1087. DRM_DEBUG("i830 dma vertex, idx %d used %d discard %d\n",
  1088. vertex.idx, vertex.used, vertex.discard);
  1089. if (vertex.idx < 0 || vertex.idx > dma->buf_count)
  1090. return -EINVAL;
  1091. i830_dma_dispatch_vertex(dev,
  1092. dma->buflist[vertex.idx],
  1093. vertex.discard, vertex.used);
  1094. sarea_priv->last_enqueue = dev_priv->counter - 1;
  1095. sarea_priv->last_dispatch = (int)hw_status[5];
  1096. return 0;
  1097. }
  1098. static int i830_clear_bufs(struct inode *inode, struct file *filp,
  1099. unsigned int cmd, unsigned long arg)
  1100. {
  1101. drm_file_t *priv = filp->private_data;
  1102. drm_device_t *dev = priv->head->dev;
  1103. drm_i830_clear_t clear;
  1104. if (copy_from_user
  1105. (&clear, (drm_i830_clear_t __user *) arg, sizeof(clear)))
  1106. return -EFAULT;
  1107. LOCK_TEST_WITH_RETURN(dev, filp);
  1108. /* GH: Someone's doing nasty things... */
  1109. if (!dev->dev_private) {
  1110. return -EINVAL;
  1111. }
  1112. i830_dma_dispatch_clear(dev, clear.flags,
  1113. clear.clear_color,
  1114. clear.clear_depth, clear.clear_depthmask);
  1115. return 0;
  1116. }
  1117. static int i830_swap_bufs(struct inode *inode, struct file *filp,
  1118. unsigned int cmd, unsigned long arg)
  1119. {
  1120. drm_file_t *priv = filp->private_data;
  1121. drm_device_t *dev = priv->head->dev;
  1122. DRM_DEBUG("i830_swap_bufs\n");
  1123. LOCK_TEST_WITH_RETURN(dev, filp);
  1124. i830_dma_dispatch_swap(dev);
  1125. return 0;
  1126. }
  1127. /* Not sure why this isn't set all the time:
  1128. */
  1129. static void i830_do_init_pageflip(drm_device_t * dev)
  1130. {
  1131. drm_i830_private_t *dev_priv = dev->dev_private;
  1132. DRM_DEBUG("%s\n", __FUNCTION__);
  1133. dev_priv->page_flipping = 1;
  1134. dev_priv->current_page = 0;
  1135. dev_priv->sarea_priv->pf_current_page = dev_priv->current_page;
  1136. }
  1137. static int i830_do_cleanup_pageflip(drm_device_t * dev)
  1138. {
  1139. drm_i830_private_t *dev_priv = dev->dev_private;
  1140. DRM_DEBUG("%s\n", __FUNCTION__);
  1141. if (dev_priv->current_page != 0)
  1142. i830_dma_dispatch_flip(dev);
  1143. dev_priv->page_flipping = 0;
  1144. return 0;
  1145. }
  1146. static int i830_flip_bufs(struct inode *inode, struct file *filp,
  1147. unsigned int cmd, unsigned long arg)
  1148. {
  1149. drm_file_t *priv = filp->private_data;
  1150. drm_device_t *dev = priv->head->dev;
  1151. drm_i830_private_t *dev_priv = dev->dev_private;
  1152. DRM_DEBUG("%s\n", __FUNCTION__);
  1153. LOCK_TEST_WITH_RETURN(dev, filp);
  1154. if (!dev_priv->page_flipping)
  1155. i830_do_init_pageflip(dev);
  1156. i830_dma_dispatch_flip(dev);
  1157. return 0;
  1158. }
  1159. static int i830_getage(struct inode *inode, struct file *filp, unsigned int cmd,
  1160. unsigned long arg)
  1161. {
  1162. drm_file_t *priv = filp->private_data;
  1163. drm_device_t *dev = priv->head->dev;
  1164. drm_i830_private_t *dev_priv = (drm_i830_private_t *) dev->dev_private;
  1165. u32 *hw_status = dev_priv->hw_status_page;
  1166. drm_i830_sarea_t *sarea_priv = (drm_i830_sarea_t *)
  1167. dev_priv->sarea_priv;
  1168. sarea_priv->last_dispatch = (int)hw_status[5];
  1169. return 0;
  1170. }
  1171. static int i830_getbuf(struct inode *inode, struct file *filp, unsigned int cmd,
  1172. unsigned long arg)
  1173. {
  1174. drm_file_t *priv = filp->private_data;
  1175. drm_device_t *dev = priv->head->dev;
  1176. int retcode = 0;
  1177. drm_i830_dma_t d;
  1178. drm_i830_private_t *dev_priv = (drm_i830_private_t *) dev->dev_private;
  1179. u32 *hw_status = dev_priv->hw_status_page;
  1180. drm_i830_sarea_t *sarea_priv = (drm_i830_sarea_t *)
  1181. dev_priv->sarea_priv;
  1182. DRM_DEBUG("getbuf\n");
  1183. if (copy_from_user(&d, (drm_i830_dma_t __user *) arg, sizeof(d)))
  1184. return -EFAULT;
  1185. LOCK_TEST_WITH_RETURN(dev, filp);
  1186. d.granted = 0;
  1187. retcode = i830_dma_get_buffer(dev, &d, filp);
  1188. DRM_DEBUG("i830_dma: %d returning %d, granted = %d\n",
  1189. current->pid, retcode, d.granted);
  1190. if (copy_to_user((drm_dma_t __user *) arg, &d, sizeof(d)))
  1191. return -EFAULT;
  1192. sarea_priv->last_dispatch = (int)hw_status[5];
  1193. return retcode;
  1194. }
  1195. static int i830_copybuf(struct inode *inode,
  1196. struct file *filp, unsigned int cmd, unsigned long arg)
  1197. {
  1198. /* Never copy - 2.4.x doesn't need it */
  1199. return 0;
  1200. }
  1201. static int i830_docopy(struct inode *inode, struct file *filp, unsigned int cmd,
  1202. unsigned long arg)
  1203. {
  1204. return 0;
  1205. }
  1206. static int i830_getparam(struct inode *inode, struct file *filp,
  1207. unsigned int cmd, unsigned long arg)
  1208. {
  1209. drm_file_t *priv = filp->private_data;
  1210. drm_device_t *dev = priv->head->dev;
  1211. drm_i830_private_t *dev_priv = dev->dev_private;
  1212. drm_i830_getparam_t param;
  1213. int value;
  1214. if (!dev_priv) {
  1215. DRM_ERROR("%s called with no initialization\n", __FUNCTION__);
  1216. return -EINVAL;
  1217. }
  1218. if (copy_from_user
  1219. (&param, (drm_i830_getparam_t __user *) arg, sizeof(param)))
  1220. return -EFAULT;
  1221. switch (param.param) {
  1222. case I830_PARAM_IRQ_ACTIVE:
  1223. value = dev->irq_enabled;
  1224. break;
  1225. default:
  1226. return -EINVAL;
  1227. }
  1228. if (copy_to_user(param.value, &value, sizeof(int))) {
  1229. DRM_ERROR("copy_to_user\n");
  1230. return -EFAULT;
  1231. }
  1232. return 0;
  1233. }
  1234. static int i830_setparam(struct inode *inode, struct file *filp,
  1235. unsigned int cmd, unsigned long arg)
  1236. {
  1237. drm_file_t *priv = filp->private_data;
  1238. drm_device_t *dev = priv->head->dev;
  1239. drm_i830_private_t *dev_priv = dev->dev_private;
  1240. drm_i830_setparam_t param;
  1241. if (!dev_priv) {
  1242. DRM_ERROR("%s called with no initialization\n", __FUNCTION__);
  1243. return -EINVAL;
  1244. }
  1245. if (copy_from_user
  1246. (&param, (drm_i830_setparam_t __user *) arg, sizeof(param)))
  1247. return -EFAULT;
  1248. switch (param.param) {
  1249. case I830_SETPARAM_USE_MI_BATCHBUFFER_START:
  1250. dev_priv->use_mi_batchbuffer_start = param.value;
  1251. break;
  1252. default:
  1253. return -EINVAL;
  1254. }
  1255. return 0;
  1256. }
  1257. void i830_driver_pretakedown(drm_device_t * dev)
  1258. {
  1259. i830_dma_cleanup(dev);
  1260. }
  1261. void i830_driver_prerelease(drm_device_t * dev, DRMFILE filp)
  1262. {
  1263. if (dev->dev_private) {
  1264. drm_i830_private_t *dev_priv = dev->dev_private;
  1265. if (dev_priv->page_flipping) {
  1266. i830_do_cleanup_pageflip(dev);
  1267. }
  1268. }
  1269. }
  1270. void i830_driver_release(drm_device_t * dev, struct file *filp)
  1271. {
  1272. i830_reclaim_buffers(dev, filp);
  1273. }
  1274. int i830_driver_dma_quiescent(drm_device_t * dev)
  1275. {
  1276. i830_dma_quiescent(dev);
  1277. return 0;
  1278. }
  1279. drm_ioctl_desc_t i830_ioctls[] = {
  1280. [DRM_IOCTL_NR(DRM_I830_INIT)] = {i830_dma_init, 1, 1},
  1281. [DRM_IOCTL_NR(DRM_I830_VERTEX)] = {i830_dma_vertex, 1, 0},
  1282. [DRM_IOCTL_NR(DRM_I830_CLEAR)] = {i830_clear_bufs, 1, 0},
  1283. [DRM_IOCTL_NR(DRM_I830_FLUSH)] = {i830_flush_ioctl, 1, 0},
  1284. [DRM_IOCTL_NR(DRM_I830_GETAGE)] = {i830_getage, 1, 0},
  1285. [DRM_IOCTL_NR(DRM_I830_GETBUF)] = {i830_getbuf, 1, 0},
  1286. [DRM_IOCTL_NR(DRM_I830_SWAP)] = {i830_swap_bufs, 1, 0},
  1287. [DRM_IOCTL_NR(DRM_I830_COPY)] = {i830_copybuf, 1, 0},
  1288. [DRM_IOCTL_NR(DRM_I830_DOCOPY)] = {i830_docopy, 1, 0},
  1289. [DRM_IOCTL_NR(DRM_I830_FLIP)] = {i830_flip_bufs, 1, 0},
  1290. [DRM_IOCTL_NR(DRM_I830_IRQ_EMIT)] = {i830_irq_emit, 1, 0},
  1291. [DRM_IOCTL_NR(DRM_I830_IRQ_WAIT)] = {i830_irq_wait, 1, 0},
  1292. [DRM_IOCTL_NR(DRM_I830_GETPARAM)] = {i830_getparam, 1, 0},
  1293. [DRM_IOCTL_NR(DRM_I830_SETPARAM)] = {i830_setparam, 1, 0}
  1294. };
  1295. int i830_max_ioctl = DRM_ARRAY_SIZE(i830_ioctls);
  1296. /**
  1297. * Determine if the device really is AGP or not.
  1298. *
  1299. * All Intel graphics chipsets are treated as AGP, even if they are really
  1300. * PCI-e.
  1301. *
  1302. * \param dev The device to be tested.
  1303. *
  1304. * \returns
  1305. * A value of 1 is always retured to indictate every i8xx is AGP.
  1306. */
  1307. int i830_driver_device_is_agp(drm_device_t * dev)
  1308. {
  1309. return 1;
  1310. }