qlcnic_83xx_hw.c 89 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325332633273328332933303331333233333334333533363337333833393340334133423343334433453346334733483349335033513352
  1. /*
  2. * QLogic qlcnic NIC Driver
  3. * Copyright (c) 2009-2013 QLogic Corporation
  4. *
  5. * See LICENSE.qlcnic for copyright and licensing details.
  6. */
  7. #include "qlcnic.h"
  8. #include "qlcnic_sriov.h"
  9. #include <linux/if_vlan.h>
  10. #include <linux/ipv6.h>
  11. #include <linux/ethtool.h>
  12. #include <linux/interrupt.h>
  13. #define QLCNIC_MAX_TX_QUEUES 1
  14. #define RSS_HASHTYPE_IP_TCP 0x3
  15. #define QLC_83XX_FW_MBX_CMD 0
  16. static const struct qlcnic_mailbox_metadata qlcnic_83xx_mbx_tbl[] = {
  17. {QLCNIC_CMD_CONFIGURE_IP_ADDR, 6, 1},
  18. {QLCNIC_CMD_CONFIG_INTRPT, 18, 34},
  19. {QLCNIC_CMD_CREATE_RX_CTX, 136, 27},
  20. {QLCNIC_CMD_DESTROY_RX_CTX, 2, 1},
  21. {QLCNIC_CMD_CREATE_TX_CTX, 54, 18},
  22. {QLCNIC_CMD_DESTROY_TX_CTX, 2, 1},
  23. {QLCNIC_CMD_CONFIGURE_MAC_LEARNING, 2, 1},
  24. {QLCNIC_CMD_INTRPT_TEST, 22, 12},
  25. {QLCNIC_CMD_SET_MTU, 3, 1},
  26. {QLCNIC_CMD_READ_PHY, 4, 2},
  27. {QLCNIC_CMD_WRITE_PHY, 5, 1},
  28. {QLCNIC_CMD_READ_HW_REG, 4, 1},
  29. {QLCNIC_CMD_GET_FLOW_CTL, 4, 2},
  30. {QLCNIC_CMD_SET_FLOW_CTL, 4, 1},
  31. {QLCNIC_CMD_READ_MAX_MTU, 4, 2},
  32. {QLCNIC_CMD_READ_MAX_LRO, 4, 2},
  33. {QLCNIC_CMD_MAC_ADDRESS, 4, 3},
  34. {QLCNIC_CMD_GET_PCI_INFO, 1, 66},
  35. {QLCNIC_CMD_GET_NIC_INFO, 2, 19},
  36. {QLCNIC_CMD_SET_NIC_INFO, 32, 1},
  37. {QLCNIC_CMD_GET_ESWITCH_CAPABILITY, 4, 3},
  38. {QLCNIC_CMD_TOGGLE_ESWITCH, 4, 1},
  39. {QLCNIC_CMD_GET_ESWITCH_STATUS, 4, 3},
  40. {QLCNIC_CMD_SET_PORTMIRRORING, 4, 1},
  41. {QLCNIC_CMD_CONFIGURE_ESWITCH, 4, 1},
  42. {QLCNIC_CMD_GET_ESWITCH_PORT_CONFIG, 4, 3},
  43. {QLCNIC_CMD_GET_ESWITCH_STATS, 5, 1},
  44. {QLCNIC_CMD_CONFIG_PORT, 4, 1},
  45. {QLCNIC_CMD_TEMP_SIZE, 1, 4},
  46. {QLCNIC_CMD_GET_TEMP_HDR, 5, 5},
  47. {QLCNIC_CMD_GET_LINK_EVENT, 2, 1},
  48. {QLCNIC_CMD_CONFIG_MAC_VLAN, 4, 3},
  49. {QLCNIC_CMD_CONFIG_INTR_COAL, 6, 1},
  50. {QLCNIC_CMD_CONFIGURE_RSS, 14, 1},
  51. {QLCNIC_CMD_CONFIGURE_LED, 2, 1},
  52. {QLCNIC_CMD_CONFIGURE_MAC_RX_MODE, 2, 1},
  53. {QLCNIC_CMD_CONFIGURE_HW_LRO, 2, 1},
  54. {QLCNIC_CMD_GET_STATISTICS, 2, 80},
  55. {QLCNIC_CMD_SET_PORT_CONFIG, 2, 1},
  56. {QLCNIC_CMD_GET_PORT_CONFIG, 2, 2},
  57. {QLCNIC_CMD_GET_LINK_STATUS, 2, 4},
  58. {QLCNIC_CMD_IDC_ACK, 5, 1},
  59. {QLCNIC_CMD_INIT_NIC_FUNC, 2, 1},
  60. {QLCNIC_CMD_STOP_NIC_FUNC, 2, 1},
  61. {QLCNIC_CMD_SET_LED_CONFIG, 5, 1},
  62. {QLCNIC_CMD_GET_LED_CONFIG, 1, 5},
  63. {QLCNIC_CMD_ADD_RCV_RINGS, 130, 26},
  64. {QLCNIC_CMD_CONFIG_VPORT, 4, 4},
  65. {QLCNIC_CMD_BC_EVENT_SETUP, 2, 1},
  66. };
  67. const u32 qlcnic_83xx_ext_reg_tbl[] = {
  68. 0x38CC, /* Global Reset */
  69. 0x38F0, /* Wildcard */
  70. 0x38FC, /* Informant */
  71. 0x3038, /* Host MBX ctrl */
  72. 0x303C, /* FW MBX ctrl */
  73. 0x355C, /* BOOT LOADER ADDRESS REG */
  74. 0x3560, /* BOOT LOADER SIZE REG */
  75. 0x3564, /* FW IMAGE ADDR REG */
  76. 0x1000, /* MBX intr enable */
  77. 0x1200, /* Default Intr mask */
  78. 0x1204, /* Default Interrupt ID */
  79. 0x3780, /* QLC_83XX_IDC_MAJ_VERSION */
  80. 0x3784, /* QLC_83XX_IDC_DEV_STATE */
  81. 0x3788, /* QLC_83XX_IDC_DRV_PRESENCE */
  82. 0x378C, /* QLC_83XX_IDC_DRV_ACK */
  83. 0x3790, /* QLC_83XX_IDC_CTRL */
  84. 0x3794, /* QLC_83XX_IDC_DRV_AUDIT */
  85. 0x3798, /* QLC_83XX_IDC_MIN_VERSION */
  86. 0x379C, /* QLC_83XX_RECOVER_DRV_LOCK */
  87. 0x37A0, /* QLC_83XX_IDC_PF_0 */
  88. 0x37A4, /* QLC_83XX_IDC_PF_1 */
  89. 0x37A8, /* QLC_83XX_IDC_PF_2 */
  90. 0x37AC, /* QLC_83XX_IDC_PF_3 */
  91. 0x37B0, /* QLC_83XX_IDC_PF_4 */
  92. 0x37B4, /* QLC_83XX_IDC_PF_5 */
  93. 0x37B8, /* QLC_83XX_IDC_PF_6 */
  94. 0x37BC, /* QLC_83XX_IDC_PF_7 */
  95. 0x37C0, /* QLC_83XX_IDC_PF_8 */
  96. 0x37C4, /* QLC_83XX_IDC_PF_9 */
  97. 0x37C8, /* QLC_83XX_IDC_PF_10 */
  98. 0x37CC, /* QLC_83XX_IDC_PF_11 */
  99. 0x37D0, /* QLC_83XX_IDC_PF_12 */
  100. 0x37D4, /* QLC_83XX_IDC_PF_13 */
  101. 0x37D8, /* QLC_83XX_IDC_PF_14 */
  102. 0x37DC, /* QLC_83XX_IDC_PF_15 */
  103. 0x37E0, /* QLC_83XX_IDC_DEV_PARTITION_INFO_1 */
  104. 0x37E4, /* QLC_83XX_IDC_DEV_PARTITION_INFO_2 */
  105. 0x37F0, /* QLC_83XX_DRV_OP_MODE */
  106. 0x37F4, /* QLC_83XX_VNIC_STATE */
  107. 0x3868, /* QLC_83XX_DRV_LOCK */
  108. 0x386C, /* QLC_83XX_DRV_UNLOCK */
  109. 0x3504, /* QLC_83XX_DRV_LOCK_ID */
  110. 0x34A4, /* QLC_83XX_ASIC_TEMP */
  111. };
  112. const u32 qlcnic_83xx_reg_tbl[] = {
  113. 0x34A8, /* PEG_HALT_STAT1 */
  114. 0x34AC, /* PEG_HALT_STAT2 */
  115. 0x34B0, /* FW_HEARTBEAT */
  116. 0x3500, /* FLASH LOCK_ID */
  117. 0x3528, /* FW_CAPABILITIES */
  118. 0x3538, /* Driver active, DRV_REG0 */
  119. 0x3540, /* Device state, DRV_REG1 */
  120. 0x3544, /* Driver state, DRV_REG2 */
  121. 0x3548, /* Driver scratch, DRV_REG3 */
  122. 0x354C, /* Device partiton info, DRV_REG4 */
  123. 0x3524, /* Driver IDC ver, DRV_REG5 */
  124. 0x3550, /* FW_VER_MAJOR */
  125. 0x3554, /* FW_VER_MINOR */
  126. 0x3558, /* FW_VER_SUB */
  127. 0x359C, /* NPAR STATE */
  128. 0x35FC, /* FW_IMG_VALID */
  129. 0x3650, /* CMD_PEG_STATE */
  130. 0x373C, /* RCV_PEG_STATE */
  131. 0x37B4, /* ASIC TEMP */
  132. 0x356C, /* FW API */
  133. 0x3570, /* DRV OP MODE */
  134. 0x3850, /* FLASH LOCK */
  135. 0x3854, /* FLASH UNLOCK */
  136. };
  137. static struct qlcnic_hardware_ops qlcnic_83xx_hw_ops = {
  138. .read_crb = qlcnic_83xx_read_crb,
  139. .write_crb = qlcnic_83xx_write_crb,
  140. .read_reg = qlcnic_83xx_rd_reg_indirect,
  141. .write_reg = qlcnic_83xx_wrt_reg_indirect,
  142. .get_mac_address = qlcnic_83xx_get_mac_address,
  143. .setup_intr = qlcnic_83xx_setup_intr,
  144. .alloc_mbx_args = qlcnic_83xx_alloc_mbx_args,
  145. .mbx_cmd = qlcnic_83xx_mbx_op,
  146. .get_func_no = qlcnic_83xx_get_func_no,
  147. .api_lock = qlcnic_83xx_cam_lock,
  148. .api_unlock = qlcnic_83xx_cam_unlock,
  149. .add_sysfs = qlcnic_83xx_add_sysfs,
  150. .remove_sysfs = qlcnic_83xx_remove_sysfs,
  151. .process_lb_rcv_ring_diag = qlcnic_83xx_process_rcv_ring_diag,
  152. .create_rx_ctx = qlcnic_83xx_create_rx_ctx,
  153. .create_tx_ctx = qlcnic_83xx_create_tx_ctx,
  154. .del_rx_ctx = qlcnic_83xx_del_rx_ctx,
  155. .del_tx_ctx = qlcnic_83xx_del_tx_ctx,
  156. .setup_link_event = qlcnic_83xx_setup_link_event,
  157. .get_nic_info = qlcnic_83xx_get_nic_info,
  158. .get_pci_info = qlcnic_83xx_get_pci_info,
  159. .set_nic_info = qlcnic_83xx_set_nic_info,
  160. .change_macvlan = qlcnic_83xx_sre_macaddr_change,
  161. .napi_enable = qlcnic_83xx_napi_enable,
  162. .napi_disable = qlcnic_83xx_napi_disable,
  163. .config_intr_coal = qlcnic_83xx_config_intr_coal,
  164. .config_rss = qlcnic_83xx_config_rss,
  165. .config_hw_lro = qlcnic_83xx_config_hw_lro,
  166. .config_promisc_mode = qlcnic_83xx_nic_set_promisc,
  167. .change_l2_filter = qlcnic_83xx_change_l2_filter,
  168. .get_board_info = qlcnic_83xx_get_port_info,
  169. .free_mac_list = qlcnic_82xx_free_mac_list,
  170. };
  171. static struct qlcnic_nic_template qlcnic_83xx_ops = {
  172. .config_bridged_mode = qlcnic_config_bridged_mode,
  173. .config_led = qlcnic_config_led,
  174. .request_reset = qlcnic_83xx_idc_request_reset,
  175. .cancel_idc_work = qlcnic_83xx_idc_exit,
  176. .napi_add = qlcnic_83xx_napi_add,
  177. .napi_del = qlcnic_83xx_napi_del,
  178. .config_ipaddr = qlcnic_83xx_config_ipaddr,
  179. .clear_legacy_intr = qlcnic_83xx_clear_legacy_intr,
  180. };
  181. void qlcnic_83xx_register_map(struct qlcnic_hardware_context *ahw)
  182. {
  183. ahw->hw_ops = &qlcnic_83xx_hw_ops;
  184. ahw->reg_tbl = (u32 *)qlcnic_83xx_reg_tbl;
  185. ahw->ext_reg_tbl = (u32 *)qlcnic_83xx_ext_reg_tbl;
  186. }
  187. int qlcnic_83xx_get_fw_version(struct qlcnic_adapter *adapter)
  188. {
  189. u32 fw_major, fw_minor, fw_build;
  190. struct pci_dev *pdev = adapter->pdev;
  191. fw_major = QLC_SHARED_REG_RD32(adapter, QLCNIC_FW_VERSION_MAJOR);
  192. fw_minor = QLC_SHARED_REG_RD32(adapter, QLCNIC_FW_VERSION_MINOR);
  193. fw_build = QLC_SHARED_REG_RD32(adapter, QLCNIC_FW_VERSION_SUB);
  194. adapter->fw_version = QLCNIC_VERSION_CODE(fw_major, fw_minor, fw_build);
  195. dev_info(&pdev->dev, "Driver v%s, firmware version %d.%d.%d\n",
  196. QLCNIC_LINUX_VERSIONID, fw_major, fw_minor, fw_build);
  197. return adapter->fw_version;
  198. }
  199. static int __qlcnic_set_win_base(struct qlcnic_adapter *adapter, u32 addr)
  200. {
  201. void __iomem *base;
  202. u32 val;
  203. base = adapter->ahw->pci_base0 +
  204. QLC_83XX_CRB_WIN_FUNC(adapter->ahw->pci_func);
  205. writel(addr, base);
  206. val = readl(base);
  207. if (val != addr)
  208. return -EIO;
  209. return 0;
  210. }
  211. int qlcnic_83xx_rd_reg_indirect(struct qlcnic_adapter *adapter, ulong addr)
  212. {
  213. int ret;
  214. struct qlcnic_hardware_context *ahw = adapter->ahw;
  215. ret = __qlcnic_set_win_base(adapter, (u32) addr);
  216. if (!ret) {
  217. return QLCRDX(ahw, QLCNIC_WILDCARD);
  218. } else {
  219. dev_err(&adapter->pdev->dev,
  220. "%s failed, addr = 0x%x\n", __func__, (int)addr);
  221. return -EIO;
  222. }
  223. }
  224. int qlcnic_83xx_wrt_reg_indirect(struct qlcnic_adapter *adapter, ulong addr,
  225. u32 data)
  226. {
  227. int err;
  228. struct qlcnic_hardware_context *ahw = adapter->ahw;
  229. err = __qlcnic_set_win_base(adapter, (u32) addr);
  230. if (!err) {
  231. QLCWRX(ahw, QLCNIC_WILDCARD, data);
  232. return 0;
  233. } else {
  234. dev_err(&adapter->pdev->dev,
  235. "%s failed, addr = 0x%x data = 0x%x\n",
  236. __func__, (int)addr, data);
  237. return err;
  238. }
  239. }
  240. int qlcnic_83xx_setup_intr(struct qlcnic_adapter *adapter, u8 num_intr)
  241. {
  242. int err, i, num_msix;
  243. struct qlcnic_hardware_context *ahw = adapter->ahw;
  244. if (!num_intr)
  245. num_intr = QLCNIC_DEF_NUM_STS_DESC_RINGS;
  246. num_msix = rounddown_pow_of_two(min_t(int, num_online_cpus(),
  247. num_intr));
  248. /* account for AEN interrupt MSI-X based interrupts */
  249. num_msix += 1;
  250. if (!(adapter->flags & QLCNIC_TX_INTR_SHARED))
  251. num_msix += adapter->max_drv_tx_rings;
  252. err = qlcnic_enable_msix(adapter, num_msix);
  253. if (err == -ENOMEM)
  254. return err;
  255. if (adapter->flags & QLCNIC_MSIX_ENABLED)
  256. num_msix = adapter->ahw->num_msix;
  257. else {
  258. if (qlcnic_sriov_vf_check(adapter))
  259. return -EINVAL;
  260. num_msix = 1;
  261. }
  262. /* setup interrupt mapping table for fw */
  263. ahw->intr_tbl = vzalloc(num_msix *
  264. sizeof(struct qlcnic_intrpt_config));
  265. if (!ahw->intr_tbl)
  266. return -ENOMEM;
  267. if (!(adapter->flags & QLCNIC_MSIX_ENABLED)) {
  268. /* MSI-X enablement failed, use legacy interrupt */
  269. adapter->tgt_status_reg = ahw->pci_base0 + QLC_83XX_INTX_PTR;
  270. adapter->tgt_mask_reg = ahw->pci_base0 + QLC_83XX_INTX_MASK;
  271. adapter->isr_int_vec = ahw->pci_base0 + QLC_83XX_INTX_TRGR;
  272. adapter->msix_entries[0].vector = adapter->pdev->irq;
  273. dev_info(&adapter->pdev->dev, "using legacy interrupt\n");
  274. }
  275. for (i = 0; i < num_msix; i++) {
  276. if (adapter->flags & QLCNIC_MSIX_ENABLED)
  277. ahw->intr_tbl[i].type = QLCNIC_INTRPT_MSIX;
  278. else
  279. ahw->intr_tbl[i].type = QLCNIC_INTRPT_INTX;
  280. ahw->intr_tbl[i].id = i;
  281. ahw->intr_tbl[i].src = 0;
  282. }
  283. return 0;
  284. }
  285. inline void qlcnic_83xx_clear_legacy_intr_mask(struct qlcnic_adapter *adapter)
  286. {
  287. writel(0, adapter->tgt_mask_reg);
  288. }
  289. inline void qlcnic_83xx_set_legacy_intr_mask(struct qlcnic_adapter *adapter)
  290. {
  291. writel(1, adapter->tgt_mask_reg);
  292. }
  293. /* Enable MSI-x and INT-x interrupts */
  294. void qlcnic_83xx_enable_intr(struct qlcnic_adapter *adapter,
  295. struct qlcnic_host_sds_ring *sds_ring)
  296. {
  297. writel(0, sds_ring->crb_intr_mask);
  298. }
  299. /* Disable MSI-x and INT-x interrupts */
  300. void qlcnic_83xx_disable_intr(struct qlcnic_adapter *adapter,
  301. struct qlcnic_host_sds_ring *sds_ring)
  302. {
  303. writel(1, sds_ring->crb_intr_mask);
  304. }
  305. inline void qlcnic_83xx_enable_legacy_msix_mbx_intr(struct qlcnic_adapter
  306. *adapter)
  307. {
  308. u32 mask;
  309. /* Mailbox in MSI-x mode and Legacy Interrupt share the same
  310. * source register. We could be here before contexts are created
  311. * and sds_ring->crb_intr_mask has not been initialized, calculate
  312. * BAR offset for Interrupt Source Register
  313. */
  314. mask = QLCRDX(adapter->ahw, QLCNIC_DEF_INT_MASK);
  315. writel(0, adapter->ahw->pci_base0 + mask);
  316. }
  317. void qlcnic_83xx_disable_mbx_intr(struct qlcnic_adapter *adapter)
  318. {
  319. u32 mask;
  320. mask = QLCRDX(adapter->ahw, QLCNIC_DEF_INT_MASK);
  321. writel(1, adapter->ahw->pci_base0 + mask);
  322. QLCWRX(adapter->ahw, QLCNIC_MBX_INTR_ENBL, 0);
  323. }
  324. static inline void qlcnic_83xx_get_mbx_data(struct qlcnic_adapter *adapter,
  325. struct qlcnic_cmd_args *cmd)
  326. {
  327. int i;
  328. for (i = 0; i < cmd->rsp.num; i++)
  329. cmd->rsp.arg[i] = readl(QLCNIC_MBX_FW(adapter->ahw, i));
  330. }
  331. irqreturn_t qlcnic_83xx_clear_legacy_intr(struct qlcnic_adapter *adapter)
  332. {
  333. u32 intr_val;
  334. struct qlcnic_hardware_context *ahw = adapter->ahw;
  335. int retries = 0;
  336. intr_val = readl(adapter->tgt_status_reg);
  337. if (!QLC_83XX_VALID_INTX_BIT31(intr_val))
  338. return IRQ_NONE;
  339. if (QLC_83XX_INTX_FUNC(intr_val) != adapter->ahw->pci_func) {
  340. adapter->stats.spurious_intr++;
  341. return IRQ_NONE;
  342. }
  343. /* The barrier is required to ensure writes to the registers */
  344. wmb();
  345. /* clear the interrupt trigger control register */
  346. writel(0, adapter->isr_int_vec);
  347. intr_val = readl(adapter->isr_int_vec);
  348. do {
  349. intr_val = readl(adapter->tgt_status_reg);
  350. if (QLC_83XX_INTX_FUNC(intr_val) != ahw->pci_func)
  351. break;
  352. retries++;
  353. } while (QLC_83XX_VALID_INTX_BIT30(intr_val) &&
  354. (retries < QLC_83XX_LEGACY_INTX_MAX_RETRY));
  355. return IRQ_HANDLED;
  356. }
  357. static void qlcnic_83xx_poll_process_aen(struct qlcnic_adapter *adapter)
  358. {
  359. u32 resp, event;
  360. unsigned long flags;
  361. spin_lock_irqsave(&adapter->ahw->mbx_lock, flags);
  362. resp = QLCRDX(adapter->ahw, QLCNIC_FW_MBX_CTRL);
  363. if (!(resp & QLCNIC_SET_OWNER))
  364. goto out;
  365. event = readl(QLCNIC_MBX_FW(adapter->ahw, 0));
  366. if (event & QLCNIC_MBX_ASYNC_EVENT)
  367. __qlcnic_83xx_process_aen(adapter);
  368. out:
  369. qlcnic_83xx_enable_legacy_msix_mbx_intr(adapter);
  370. spin_unlock_irqrestore(&adapter->ahw->mbx_lock, flags);
  371. }
  372. irqreturn_t qlcnic_83xx_intr(int irq, void *data)
  373. {
  374. struct qlcnic_adapter *adapter = data;
  375. struct qlcnic_host_sds_ring *sds_ring;
  376. struct qlcnic_hardware_context *ahw = adapter->ahw;
  377. if (qlcnic_83xx_clear_legacy_intr(adapter) == IRQ_NONE)
  378. return IRQ_NONE;
  379. qlcnic_83xx_poll_process_aen(adapter);
  380. if (ahw->diag_test == QLCNIC_INTERRUPT_TEST) {
  381. ahw->diag_cnt++;
  382. qlcnic_83xx_enable_legacy_msix_mbx_intr(adapter);
  383. return IRQ_HANDLED;
  384. }
  385. if (!test_bit(__QLCNIC_DEV_UP, &adapter->state)) {
  386. qlcnic_83xx_enable_legacy_msix_mbx_intr(adapter);
  387. } else {
  388. sds_ring = &adapter->recv_ctx->sds_rings[0];
  389. napi_schedule(&sds_ring->napi);
  390. }
  391. return IRQ_HANDLED;
  392. }
  393. irqreturn_t qlcnic_83xx_tmp_intr(int irq, void *data)
  394. {
  395. struct qlcnic_host_sds_ring *sds_ring = data;
  396. struct qlcnic_adapter *adapter = sds_ring->adapter;
  397. if (adapter->flags & QLCNIC_MSIX_ENABLED)
  398. goto done;
  399. if (adapter->nic_ops->clear_legacy_intr(adapter) == IRQ_NONE)
  400. return IRQ_NONE;
  401. done:
  402. adapter->ahw->diag_cnt++;
  403. qlcnic_83xx_enable_intr(adapter, sds_ring);
  404. return IRQ_HANDLED;
  405. }
  406. void qlcnic_83xx_free_mbx_intr(struct qlcnic_adapter *adapter)
  407. {
  408. u32 num_msix;
  409. if (!(adapter->flags & QLCNIC_MSIX_ENABLED))
  410. qlcnic_83xx_set_legacy_intr_mask(adapter);
  411. qlcnic_83xx_disable_mbx_intr(adapter);
  412. if (adapter->flags & QLCNIC_MSIX_ENABLED)
  413. num_msix = adapter->ahw->num_msix - 1;
  414. else
  415. num_msix = 0;
  416. msleep(20);
  417. synchronize_irq(adapter->msix_entries[num_msix].vector);
  418. free_irq(adapter->msix_entries[num_msix].vector, adapter);
  419. }
  420. int qlcnic_83xx_setup_mbx_intr(struct qlcnic_adapter *adapter)
  421. {
  422. irq_handler_t handler;
  423. u32 val;
  424. int err = 0;
  425. unsigned long flags = 0;
  426. if (!(adapter->flags & QLCNIC_MSI_ENABLED) &&
  427. !(adapter->flags & QLCNIC_MSIX_ENABLED))
  428. flags |= IRQF_SHARED;
  429. if (adapter->flags & QLCNIC_MSIX_ENABLED) {
  430. handler = qlcnic_83xx_handle_aen;
  431. val = adapter->msix_entries[adapter->ahw->num_msix - 1].vector;
  432. err = request_irq(val, handler, flags, "qlcnic-MB", adapter);
  433. if (err) {
  434. dev_err(&adapter->pdev->dev,
  435. "failed to register MBX interrupt\n");
  436. return err;
  437. }
  438. } else {
  439. handler = qlcnic_83xx_intr;
  440. val = adapter->msix_entries[0].vector;
  441. err = request_irq(val, handler, flags, "qlcnic", adapter);
  442. if (err) {
  443. dev_err(&adapter->pdev->dev,
  444. "failed to register INTx interrupt\n");
  445. return err;
  446. }
  447. qlcnic_83xx_clear_legacy_intr_mask(adapter);
  448. }
  449. /* Enable mailbox interrupt */
  450. qlcnic_83xx_enable_mbx_intrpt(adapter);
  451. return err;
  452. }
  453. void qlcnic_83xx_get_func_no(struct qlcnic_adapter *adapter)
  454. {
  455. u32 val = QLCRDX(adapter->ahw, QLCNIC_INFORMANT);
  456. adapter->ahw->pci_func = (val >> 24) & 0xff;
  457. }
  458. int qlcnic_83xx_cam_lock(struct qlcnic_adapter *adapter)
  459. {
  460. void __iomem *addr;
  461. u32 val, limit = 0;
  462. struct qlcnic_hardware_context *ahw = adapter->ahw;
  463. addr = ahw->pci_base0 + QLC_83XX_SEM_LOCK_FUNC(ahw->pci_func);
  464. do {
  465. val = readl(addr);
  466. if (val) {
  467. /* write the function number to register */
  468. QLC_SHARED_REG_WR32(adapter, QLCNIC_FLASH_LOCK_OWNER,
  469. ahw->pci_func);
  470. return 0;
  471. }
  472. usleep_range(1000, 2000);
  473. } while (++limit <= QLCNIC_PCIE_SEM_TIMEOUT);
  474. return -EIO;
  475. }
  476. void qlcnic_83xx_cam_unlock(struct qlcnic_adapter *adapter)
  477. {
  478. void __iomem *addr;
  479. u32 val;
  480. struct qlcnic_hardware_context *ahw = adapter->ahw;
  481. addr = ahw->pci_base0 + QLC_83XX_SEM_UNLOCK_FUNC(ahw->pci_func);
  482. val = readl(addr);
  483. }
  484. void qlcnic_83xx_read_crb(struct qlcnic_adapter *adapter, char *buf,
  485. loff_t offset, size_t size)
  486. {
  487. int ret;
  488. u32 data;
  489. if (qlcnic_api_lock(adapter)) {
  490. dev_err(&adapter->pdev->dev,
  491. "%s: failed to acquire lock. addr offset 0x%x\n",
  492. __func__, (u32)offset);
  493. return;
  494. }
  495. ret = qlcnic_83xx_rd_reg_indirect(adapter, (u32) offset);
  496. qlcnic_api_unlock(adapter);
  497. if (ret == -EIO) {
  498. dev_err(&adapter->pdev->dev,
  499. "%s: failed. addr offset 0x%x\n",
  500. __func__, (u32)offset);
  501. return;
  502. }
  503. data = ret;
  504. memcpy(buf, &data, size);
  505. }
  506. void qlcnic_83xx_write_crb(struct qlcnic_adapter *adapter, char *buf,
  507. loff_t offset, size_t size)
  508. {
  509. u32 data;
  510. memcpy(&data, buf, size);
  511. qlcnic_83xx_wrt_reg_indirect(adapter, (u32) offset, data);
  512. }
  513. int qlcnic_83xx_get_port_info(struct qlcnic_adapter *adapter)
  514. {
  515. int status;
  516. status = qlcnic_83xx_get_port_config(adapter);
  517. if (status) {
  518. dev_err(&adapter->pdev->dev,
  519. "Get Port Info failed\n");
  520. } else {
  521. if (QLC_83XX_SFP_10G_CAPABLE(adapter->ahw->port_config))
  522. adapter->ahw->port_type = QLCNIC_XGBE;
  523. else
  524. adapter->ahw->port_type = QLCNIC_GBE;
  525. if (QLC_83XX_AUTONEG(adapter->ahw->port_config))
  526. adapter->ahw->link_autoneg = AUTONEG_ENABLE;
  527. }
  528. return status;
  529. }
  530. void qlcnic_83xx_enable_mbx_intrpt(struct qlcnic_adapter *adapter)
  531. {
  532. u32 val;
  533. if (adapter->flags & QLCNIC_MSIX_ENABLED)
  534. val = BIT_2 | ((adapter->ahw->num_msix - 1) << 8);
  535. else
  536. val = BIT_2;
  537. QLCWRX(adapter->ahw, QLCNIC_MBX_INTR_ENBL, val);
  538. qlcnic_83xx_enable_legacy_msix_mbx_intr(adapter);
  539. }
  540. void qlcnic_83xx_check_vf(struct qlcnic_adapter *adapter,
  541. const struct pci_device_id *ent)
  542. {
  543. u32 op_mode, priv_level;
  544. struct qlcnic_hardware_context *ahw = adapter->ahw;
  545. ahw->fw_hal_version = 2;
  546. qlcnic_get_func_no(adapter);
  547. if (qlcnic_sriov_vf_check(adapter)) {
  548. qlcnic_sriov_vf_set_ops(adapter);
  549. return;
  550. }
  551. /* Determine function privilege level */
  552. op_mode = QLCRDX(adapter->ahw, QLC_83XX_DRV_OP_MODE);
  553. if (op_mode == QLC_83XX_DEFAULT_OPMODE)
  554. priv_level = QLCNIC_MGMT_FUNC;
  555. else
  556. priv_level = QLC_83XX_GET_FUNC_PRIVILEGE(op_mode,
  557. ahw->pci_func);
  558. if (priv_level == QLCNIC_NON_PRIV_FUNC) {
  559. ahw->op_mode = QLCNIC_NON_PRIV_FUNC;
  560. dev_info(&adapter->pdev->dev,
  561. "HAL Version: %d Non Privileged function\n",
  562. ahw->fw_hal_version);
  563. adapter->nic_ops = &qlcnic_vf_ops;
  564. } else {
  565. if (pci_find_ext_capability(adapter->pdev,
  566. PCI_EXT_CAP_ID_SRIOV))
  567. set_bit(__QLCNIC_SRIOV_CAPABLE, &adapter->state);
  568. adapter->nic_ops = &qlcnic_83xx_ops;
  569. }
  570. }
  571. static void qlcnic_83xx_handle_link_aen(struct qlcnic_adapter *adapter,
  572. u32 data[]);
  573. static void qlcnic_83xx_handle_idc_comp_aen(struct qlcnic_adapter *adapter,
  574. u32 data[]);
  575. static void qlcnic_dump_mbx(struct qlcnic_adapter *adapter,
  576. struct qlcnic_cmd_args *cmd)
  577. {
  578. int i;
  579. dev_info(&adapter->pdev->dev,
  580. "Host MBX regs(%d)\n", cmd->req.num);
  581. for (i = 0; i < cmd->req.num; i++) {
  582. if (i && !(i % 8))
  583. pr_info("\n");
  584. pr_info("%08x ", cmd->req.arg[i]);
  585. }
  586. pr_info("\n");
  587. dev_info(&adapter->pdev->dev,
  588. "FW MBX regs(%d)\n", cmd->rsp.num);
  589. for (i = 0; i < cmd->rsp.num; i++) {
  590. if (i && !(i % 8))
  591. pr_info("\n");
  592. pr_info("%08x ", cmd->rsp.arg[i]);
  593. }
  594. pr_info("\n");
  595. }
  596. /* Mailbox response for mac rcode */
  597. u32 qlcnic_83xx_mac_rcode(struct qlcnic_adapter *adapter)
  598. {
  599. u32 fw_data;
  600. u8 mac_cmd_rcode;
  601. fw_data = readl(QLCNIC_MBX_FW(adapter->ahw, 2));
  602. mac_cmd_rcode = (u8)fw_data;
  603. if (mac_cmd_rcode == QLC_83XX_NO_NIC_RESOURCE ||
  604. mac_cmd_rcode == QLC_83XX_MAC_PRESENT ||
  605. mac_cmd_rcode == QLC_83XX_MAC_ABSENT)
  606. return QLCNIC_RCODE_SUCCESS;
  607. return 1;
  608. }
  609. u32 qlcnic_83xx_mbx_poll(struct qlcnic_adapter *adapter, u32 *wait_time)
  610. {
  611. u32 data;
  612. struct qlcnic_hardware_context *ahw = adapter->ahw;
  613. /* wait for mailbox completion */
  614. do {
  615. data = QLCRDX(ahw, QLCNIC_FW_MBX_CTRL);
  616. if (++(*wait_time) > QLCNIC_MBX_TIMEOUT) {
  617. data = QLCNIC_RCODE_TIMEOUT;
  618. break;
  619. }
  620. mdelay(1);
  621. } while (!data);
  622. return data;
  623. }
  624. int qlcnic_83xx_mbx_op(struct qlcnic_adapter *adapter,
  625. struct qlcnic_cmd_args *cmd)
  626. {
  627. int i;
  628. u16 opcode;
  629. u8 mbx_err_code;
  630. unsigned long flags;
  631. struct qlcnic_hardware_context *ahw = adapter->ahw;
  632. u32 rsp, mbx_val, fw_data, rsp_num, mbx_cmd, wait_time = 0;
  633. opcode = LSW(cmd->req.arg[0]);
  634. if (!test_bit(QLC_83XX_MBX_READY, &adapter->ahw->idc.status)) {
  635. dev_info(&adapter->pdev->dev,
  636. "Mailbox cmd attempted, 0x%x\n", opcode);
  637. dev_info(&adapter->pdev->dev, "Mailbox detached\n");
  638. return 0;
  639. }
  640. spin_lock_irqsave(&adapter->ahw->mbx_lock, flags);
  641. mbx_val = QLCRDX(ahw, QLCNIC_HOST_MBX_CTRL);
  642. if (mbx_val) {
  643. QLCDB(adapter, DRV,
  644. "Mailbox cmd attempted, 0x%x\n", opcode);
  645. QLCDB(adapter, DRV,
  646. "Mailbox not available, 0x%x, collect FW dump\n",
  647. mbx_val);
  648. cmd->rsp.arg[0] = QLCNIC_RCODE_TIMEOUT;
  649. spin_unlock_irqrestore(&adapter->ahw->mbx_lock, flags);
  650. return cmd->rsp.arg[0];
  651. }
  652. /* Fill in mailbox registers */
  653. mbx_cmd = cmd->req.arg[0];
  654. writel(mbx_cmd, QLCNIC_MBX_HOST(ahw, 0));
  655. for (i = 1; i < cmd->req.num; i++)
  656. writel(cmd->req.arg[i], QLCNIC_MBX_HOST(ahw, i));
  657. /* Signal FW about the impending command */
  658. QLCWRX(ahw, QLCNIC_HOST_MBX_CTRL, QLCNIC_SET_OWNER);
  659. poll:
  660. rsp = qlcnic_83xx_mbx_poll(adapter, &wait_time);
  661. if (rsp != QLCNIC_RCODE_TIMEOUT) {
  662. /* Get the FW response data */
  663. fw_data = readl(QLCNIC_MBX_FW(ahw, 0));
  664. if (fw_data & QLCNIC_MBX_ASYNC_EVENT) {
  665. __qlcnic_83xx_process_aen(adapter);
  666. goto poll;
  667. }
  668. mbx_err_code = QLCNIC_MBX_STATUS(fw_data);
  669. rsp_num = QLCNIC_MBX_NUM_REGS(fw_data);
  670. opcode = QLCNIC_MBX_RSP(fw_data);
  671. qlcnic_83xx_get_mbx_data(adapter, cmd);
  672. switch (mbx_err_code) {
  673. case QLCNIC_MBX_RSP_OK:
  674. case QLCNIC_MBX_PORT_RSP_OK:
  675. rsp = QLCNIC_RCODE_SUCCESS;
  676. break;
  677. default:
  678. if (opcode == QLCNIC_CMD_CONFIG_MAC_VLAN) {
  679. rsp = qlcnic_83xx_mac_rcode(adapter);
  680. if (!rsp)
  681. goto out;
  682. }
  683. dev_err(&adapter->pdev->dev,
  684. "MBX command 0x%x failed with err:0x%x\n",
  685. opcode, mbx_err_code);
  686. rsp = mbx_err_code;
  687. qlcnic_dump_mbx(adapter, cmd);
  688. break;
  689. }
  690. goto out;
  691. }
  692. dev_err(&adapter->pdev->dev, "MBX command 0x%x timed out\n",
  693. QLCNIC_MBX_RSP(mbx_cmd));
  694. rsp = QLCNIC_RCODE_TIMEOUT;
  695. out:
  696. /* clear fw mbx control register */
  697. QLCWRX(ahw, QLCNIC_FW_MBX_CTRL, QLCNIC_CLR_OWNER);
  698. spin_unlock_irqrestore(&adapter->ahw->mbx_lock, flags);
  699. return rsp;
  700. }
  701. int qlcnic_83xx_alloc_mbx_args(struct qlcnic_cmd_args *mbx,
  702. struct qlcnic_adapter *adapter, u32 type)
  703. {
  704. int i, size;
  705. u32 temp;
  706. const struct qlcnic_mailbox_metadata *mbx_tbl;
  707. mbx_tbl = qlcnic_83xx_mbx_tbl;
  708. size = ARRAY_SIZE(qlcnic_83xx_mbx_tbl);
  709. for (i = 0; i < size; i++) {
  710. if (type == mbx_tbl[i].cmd) {
  711. mbx->op_type = QLC_83XX_FW_MBX_CMD;
  712. mbx->req.num = mbx_tbl[i].in_args;
  713. mbx->rsp.num = mbx_tbl[i].out_args;
  714. mbx->req.arg = kcalloc(mbx->req.num, sizeof(u32),
  715. GFP_ATOMIC);
  716. if (!mbx->req.arg)
  717. return -ENOMEM;
  718. mbx->rsp.arg = kcalloc(mbx->rsp.num, sizeof(u32),
  719. GFP_ATOMIC);
  720. if (!mbx->rsp.arg) {
  721. kfree(mbx->req.arg);
  722. mbx->req.arg = NULL;
  723. return -ENOMEM;
  724. }
  725. memset(mbx->req.arg, 0, sizeof(u32) * mbx->req.num);
  726. memset(mbx->rsp.arg, 0, sizeof(u32) * mbx->rsp.num);
  727. temp = adapter->ahw->fw_hal_version << 29;
  728. mbx->req.arg[0] = (type | (mbx->req.num << 16) | temp);
  729. return 0;
  730. }
  731. }
  732. return -EINVAL;
  733. }
  734. void qlcnic_83xx_idc_aen_work(struct work_struct *work)
  735. {
  736. struct qlcnic_adapter *adapter;
  737. struct qlcnic_cmd_args cmd;
  738. int i, err = 0;
  739. adapter = container_of(work, struct qlcnic_adapter, idc_aen_work.work);
  740. err = qlcnic_alloc_mbx_args(&cmd, adapter, QLCNIC_CMD_IDC_ACK);
  741. if (err)
  742. return;
  743. for (i = 1; i < QLC_83XX_MBX_AEN_CNT; i++)
  744. cmd.req.arg[i] = adapter->ahw->mbox_aen[i];
  745. err = qlcnic_issue_cmd(adapter, &cmd);
  746. if (err)
  747. dev_info(&adapter->pdev->dev,
  748. "%s: Mailbox IDC ACK failed.\n", __func__);
  749. qlcnic_free_mbx_args(&cmd);
  750. }
  751. static void qlcnic_83xx_handle_idc_comp_aen(struct qlcnic_adapter *adapter,
  752. u32 data[])
  753. {
  754. dev_dbg(&adapter->pdev->dev, "Completion AEN:0x%x.\n",
  755. QLCNIC_MBX_RSP(data[0]));
  756. clear_bit(QLC_83XX_IDC_COMP_AEN, &adapter->ahw->idc.status);
  757. return;
  758. }
  759. void __qlcnic_83xx_process_aen(struct qlcnic_adapter *adapter)
  760. {
  761. u32 event[QLC_83XX_MBX_AEN_CNT];
  762. int i;
  763. struct qlcnic_hardware_context *ahw = adapter->ahw;
  764. for (i = 0; i < QLC_83XX_MBX_AEN_CNT; i++)
  765. event[i] = readl(QLCNIC_MBX_FW(ahw, i));
  766. switch (QLCNIC_MBX_RSP(event[0])) {
  767. case QLCNIC_MBX_LINK_EVENT:
  768. qlcnic_83xx_handle_link_aen(adapter, event);
  769. break;
  770. case QLCNIC_MBX_COMP_EVENT:
  771. qlcnic_83xx_handle_idc_comp_aen(adapter, event);
  772. break;
  773. case QLCNIC_MBX_REQUEST_EVENT:
  774. for (i = 0; i < QLC_83XX_MBX_AEN_CNT; i++)
  775. adapter->ahw->mbox_aen[i] = QLCNIC_MBX_RSP(event[i]);
  776. queue_delayed_work(adapter->qlcnic_wq,
  777. &adapter->idc_aen_work, 0);
  778. break;
  779. case QLCNIC_MBX_TIME_EXTEND_EVENT:
  780. break;
  781. case QLCNIC_MBX_BC_EVENT:
  782. qlcnic_sriov_handle_bc_event(adapter, event[1]);
  783. break;
  784. case QLCNIC_MBX_SFP_INSERT_EVENT:
  785. dev_info(&adapter->pdev->dev, "SFP+ Insert AEN:0x%x.\n",
  786. QLCNIC_MBX_RSP(event[0]));
  787. break;
  788. case QLCNIC_MBX_SFP_REMOVE_EVENT:
  789. dev_info(&adapter->pdev->dev, "SFP Removed AEN:0x%x.\n",
  790. QLCNIC_MBX_RSP(event[0]));
  791. break;
  792. default:
  793. dev_dbg(&adapter->pdev->dev, "Unsupported AEN:0x%x.\n",
  794. QLCNIC_MBX_RSP(event[0]));
  795. break;
  796. }
  797. QLCWRX(ahw, QLCNIC_FW_MBX_CTRL, QLCNIC_CLR_OWNER);
  798. }
  799. static void qlcnic_83xx_process_aen(struct qlcnic_adapter *adapter)
  800. {
  801. struct qlcnic_hardware_context *ahw = adapter->ahw;
  802. u32 resp, event;
  803. unsigned long flags;
  804. spin_lock_irqsave(&ahw->mbx_lock, flags);
  805. resp = QLCRDX(ahw, QLCNIC_FW_MBX_CTRL);
  806. if (resp & QLCNIC_SET_OWNER) {
  807. event = readl(QLCNIC_MBX_FW(ahw, 0));
  808. if (event & QLCNIC_MBX_ASYNC_EVENT)
  809. __qlcnic_83xx_process_aen(adapter);
  810. }
  811. spin_unlock_irqrestore(&ahw->mbx_lock, flags);
  812. }
  813. static void qlcnic_83xx_mbx_poll_work(struct work_struct *work)
  814. {
  815. struct qlcnic_adapter *adapter;
  816. adapter = container_of(work, struct qlcnic_adapter, mbx_poll_work.work);
  817. if (!test_bit(__QLCNIC_MBX_POLL_ENABLE, &adapter->state))
  818. return;
  819. qlcnic_83xx_process_aen(adapter);
  820. queue_delayed_work(adapter->qlcnic_wq, &adapter->mbx_poll_work,
  821. (HZ / 10));
  822. }
  823. void qlcnic_83xx_enable_mbx_poll(struct qlcnic_adapter *adapter)
  824. {
  825. if (test_and_set_bit(__QLCNIC_MBX_POLL_ENABLE, &adapter->state))
  826. return;
  827. INIT_DELAYED_WORK(&adapter->mbx_poll_work, qlcnic_83xx_mbx_poll_work);
  828. }
  829. void qlcnic_83xx_disable_mbx_poll(struct qlcnic_adapter *adapter)
  830. {
  831. if (!test_and_clear_bit(__QLCNIC_MBX_POLL_ENABLE, &adapter->state))
  832. return;
  833. cancel_delayed_work_sync(&adapter->mbx_poll_work);
  834. }
  835. static int qlcnic_83xx_add_rings(struct qlcnic_adapter *adapter)
  836. {
  837. int index, i, err, sds_mbx_size;
  838. u32 *buf, intrpt_id, intr_mask;
  839. u16 context_id;
  840. u8 num_sds;
  841. struct qlcnic_cmd_args cmd;
  842. struct qlcnic_host_sds_ring *sds;
  843. struct qlcnic_sds_mbx sds_mbx;
  844. struct qlcnic_add_rings_mbx_out *mbx_out;
  845. struct qlcnic_recv_context *recv_ctx = adapter->recv_ctx;
  846. struct qlcnic_hardware_context *ahw = adapter->ahw;
  847. sds_mbx_size = sizeof(struct qlcnic_sds_mbx);
  848. context_id = recv_ctx->context_id;
  849. num_sds = (adapter->max_sds_rings - QLCNIC_MAX_RING_SETS);
  850. ahw->hw_ops->alloc_mbx_args(&cmd, adapter,
  851. QLCNIC_CMD_ADD_RCV_RINGS);
  852. cmd.req.arg[1] = 0 | (num_sds << 8) | (context_id << 16);
  853. /* set up status rings, mbx 2-81 */
  854. index = 2;
  855. for (i = 8; i < adapter->max_sds_rings; i++) {
  856. memset(&sds_mbx, 0, sds_mbx_size);
  857. sds = &recv_ctx->sds_rings[i];
  858. sds->consumer = 0;
  859. memset(sds->desc_head, 0, STATUS_DESC_RINGSIZE(sds));
  860. sds_mbx.phy_addr_low = LSD(sds->phys_addr);
  861. sds_mbx.phy_addr_high = MSD(sds->phys_addr);
  862. sds_mbx.sds_ring_size = sds->num_desc;
  863. if (adapter->flags & QLCNIC_MSIX_ENABLED)
  864. intrpt_id = ahw->intr_tbl[i].id;
  865. else
  866. intrpt_id = QLCRDX(ahw, QLCNIC_DEF_INT_ID);
  867. if (adapter->ahw->diag_test != QLCNIC_LOOPBACK_TEST)
  868. sds_mbx.intrpt_id = intrpt_id;
  869. else
  870. sds_mbx.intrpt_id = 0xffff;
  871. sds_mbx.intrpt_val = 0;
  872. buf = &cmd.req.arg[index];
  873. memcpy(buf, &sds_mbx, sds_mbx_size);
  874. index += sds_mbx_size / sizeof(u32);
  875. }
  876. /* send the mailbox command */
  877. err = ahw->hw_ops->mbx_cmd(adapter, &cmd);
  878. if (err) {
  879. dev_err(&adapter->pdev->dev,
  880. "Failed to add rings %d\n", err);
  881. goto out;
  882. }
  883. mbx_out = (struct qlcnic_add_rings_mbx_out *)&cmd.rsp.arg[1];
  884. index = 0;
  885. /* status descriptor ring */
  886. for (i = 8; i < adapter->max_sds_rings; i++) {
  887. sds = &recv_ctx->sds_rings[i];
  888. sds->crb_sts_consumer = ahw->pci_base0 +
  889. mbx_out->host_csmr[index];
  890. if (adapter->flags & QLCNIC_MSIX_ENABLED)
  891. intr_mask = ahw->intr_tbl[i].src;
  892. else
  893. intr_mask = QLCRDX(ahw, QLCNIC_DEF_INT_MASK);
  894. sds->crb_intr_mask = ahw->pci_base0 + intr_mask;
  895. index++;
  896. }
  897. out:
  898. qlcnic_free_mbx_args(&cmd);
  899. return err;
  900. }
  901. void qlcnic_83xx_del_rx_ctx(struct qlcnic_adapter *adapter)
  902. {
  903. int err;
  904. u32 temp = 0;
  905. struct qlcnic_cmd_args cmd;
  906. struct qlcnic_recv_context *recv_ctx = adapter->recv_ctx;
  907. if (qlcnic_alloc_mbx_args(&cmd, adapter, QLCNIC_CMD_DESTROY_RX_CTX))
  908. return;
  909. if (qlcnic_sriov_pf_check(adapter) || qlcnic_sriov_vf_check(adapter))
  910. cmd.req.arg[0] |= (0x3 << 29);
  911. if (qlcnic_sriov_pf_check(adapter))
  912. qlcnic_pf_set_interface_id_del_rx_ctx(adapter, &temp);
  913. cmd.req.arg[1] = recv_ctx->context_id | temp;
  914. err = qlcnic_issue_cmd(adapter, &cmd);
  915. if (err)
  916. dev_err(&adapter->pdev->dev,
  917. "Failed to destroy rx ctx in firmware\n");
  918. recv_ctx->state = QLCNIC_HOST_CTX_STATE_FREED;
  919. qlcnic_free_mbx_args(&cmd);
  920. }
  921. int qlcnic_83xx_create_rx_ctx(struct qlcnic_adapter *adapter)
  922. {
  923. int i, err, index, sds_mbx_size, rds_mbx_size;
  924. u8 num_sds, num_rds;
  925. u32 *buf, intrpt_id, intr_mask, cap = 0;
  926. struct qlcnic_host_sds_ring *sds;
  927. struct qlcnic_host_rds_ring *rds;
  928. struct qlcnic_sds_mbx sds_mbx;
  929. struct qlcnic_rds_mbx rds_mbx;
  930. struct qlcnic_cmd_args cmd;
  931. struct qlcnic_rcv_mbx_out *mbx_out;
  932. struct qlcnic_recv_context *recv_ctx = adapter->recv_ctx;
  933. struct qlcnic_hardware_context *ahw = adapter->ahw;
  934. num_rds = adapter->max_rds_rings;
  935. if (adapter->max_sds_rings <= QLCNIC_MAX_RING_SETS)
  936. num_sds = adapter->max_sds_rings;
  937. else
  938. num_sds = QLCNIC_MAX_RING_SETS;
  939. sds_mbx_size = sizeof(struct qlcnic_sds_mbx);
  940. rds_mbx_size = sizeof(struct qlcnic_rds_mbx);
  941. cap = QLCNIC_CAP0_LEGACY_CONTEXT;
  942. if (adapter->flags & QLCNIC_FW_LRO_MSS_CAP)
  943. cap |= QLC_83XX_FW_CAP_LRO_MSS;
  944. /* set mailbox hdr and capabilities */
  945. err = qlcnic_alloc_mbx_args(&cmd, adapter,
  946. QLCNIC_CMD_CREATE_RX_CTX);
  947. if (err)
  948. return err;
  949. if (qlcnic_sriov_pf_check(adapter) || qlcnic_sriov_vf_check(adapter))
  950. cmd.req.arg[0] |= (0x3 << 29);
  951. cmd.req.arg[1] = cap;
  952. cmd.req.arg[5] = 1 | (num_rds << 5) | (num_sds << 8) |
  953. (QLC_83XX_HOST_RDS_MODE_UNIQUE << 16);
  954. if (qlcnic_sriov_pf_check(adapter))
  955. qlcnic_pf_set_interface_id_create_rx_ctx(adapter,
  956. &cmd.req.arg[6]);
  957. /* set up status rings, mbx 8-57/87 */
  958. index = QLC_83XX_HOST_SDS_MBX_IDX;
  959. for (i = 0; i < num_sds; i++) {
  960. memset(&sds_mbx, 0, sds_mbx_size);
  961. sds = &recv_ctx->sds_rings[i];
  962. sds->consumer = 0;
  963. memset(sds->desc_head, 0, STATUS_DESC_RINGSIZE(sds));
  964. sds_mbx.phy_addr_low = LSD(sds->phys_addr);
  965. sds_mbx.phy_addr_high = MSD(sds->phys_addr);
  966. sds_mbx.sds_ring_size = sds->num_desc;
  967. if (adapter->flags & QLCNIC_MSIX_ENABLED)
  968. intrpt_id = ahw->intr_tbl[i].id;
  969. else
  970. intrpt_id = QLCRDX(ahw, QLCNIC_DEF_INT_ID);
  971. if (adapter->ahw->diag_test != QLCNIC_LOOPBACK_TEST)
  972. sds_mbx.intrpt_id = intrpt_id;
  973. else
  974. sds_mbx.intrpt_id = 0xffff;
  975. sds_mbx.intrpt_val = 0;
  976. buf = &cmd.req.arg[index];
  977. memcpy(buf, &sds_mbx, sds_mbx_size);
  978. index += sds_mbx_size / sizeof(u32);
  979. }
  980. /* set up receive rings, mbx 88-111/135 */
  981. index = QLCNIC_HOST_RDS_MBX_IDX;
  982. rds = &recv_ctx->rds_rings[0];
  983. rds->producer = 0;
  984. memset(&rds_mbx, 0, rds_mbx_size);
  985. rds_mbx.phy_addr_reg_low = LSD(rds->phys_addr);
  986. rds_mbx.phy_addr_reg_high = MSD(rds->phys_addr);
  987. rds_mbx.reg_ring_sz = rds->dma_size;
  988. rds_mbx.reg_ring_len = rds->num_desc;
  989. /* Jumbo ring */
  990. rds = &recv_ctx->rds_rings[1];
  991. rds->producer = 0;
  992. rds_mbx.phy_addr_jmb_low = LSD(rds->phys_addr);
  993. rds_mbx.phy_addr_jmb_high = MSD(rds->phys_addr);
  994. rds_mbx.jmb_ring_sz = rds->dma_size;
  995. rds_mbx.jmb_ring_len = rds->num_desc;
  996. buf = &cmd.req.arg[index];
  997. memcpy(buf, &rds_mbx, rds_mbx_size);
  998. /* send the mailbox command */
  999. err = ahw->hw_ops->mbx_cmd(adapter, &cmd);
  1000. if (err) {
  1001. dev_err(&adapter->pdev->dev,
  1002. "Failed to create Rx ctx in firmware%d\n", err);
  1003. goto out;
  1004. }
  1005. mbx_out = (struct qlcnic_rcv_mbx_out *)&cmd.rsp.arg[1];
  1006. recv_ctx->context_id = mbx_out->ctx_id;
  1007. recv_ctx->state = mbx_out->state;
  1008. recv_ctx->virt_port = mbx_out->vport_id;
  1009. dev_info(&adapter->pdev->dev, "Rx Context[%d] Created, state:0x%x\n",
  1010. recv_ctx->context_id, recv_ctx->state);
  1011. /* Receive descriptor ring */
  1012. /* Standard ring */
  1013. rds = &recv_ctx->rds_rings[0];
  1014. rds->crb_rcv_producer = ahw->pci_base0 +
  1015. mbx_out->host_prod[0].reg_buf;
  1016. /* Jumbo ring */
  1017. rds = &recv_ctx->rds_rings[1];
  1018. rds->crb_rcv_producer = ahw->pci_base0 +
  1019. mbx_out->host_prod[0].jmb_buf;
  1020. /* status descriptor ring */
  1021. for (i = 0; i < num_sds; i++) {
  1022. sds = &recv_ctx->sds_rings[i];
  1023. sds->crb_sts_consumer = ahw->pci_base0 +
  1024. mbx_out->host_csmr[i];
  1025. if (adapter->flags & QLCNIC_MSIX_ENABLED)
  1026. intr_mask = ahw->intr_tbl[i].src;
  1027. else
  1028. intr_mask = QLCRDX(ahw, QLCNIC_DEF_INT_MASK);
  1029. sds->crb_intr_mask = ahw->pci_base0 + intr_mask;
  1030. }
  1031. if (adapter->max_sds_rings > QLCNIC_MAX_RING_SETS)
  1032. err = qlcnic_83xx_add_rings(adapter);
  1033. out:
  1034. qlcnic_free_mbx_args(&cmd);
  1035. return err;
  1036. }
  1037. void qlcnic_83xx_del_tx_ctx(struct qlcnic_adapter *adapter,
  1038. struct qlcnic_host_tx_ring *tx_ring)
  1039. {
  1040. struct qlcnic_cmd_args cmd;
  1041. u32 temp = 0;
  1042. if (qlcnic_alloc_mbx_args(&cmd, adapter, QLCNIC_CMD_DESTROY_TX_CTX))
  1043. return;
  1044. if (qlcnic_sriov_pf_check(adapter) || qlcnic_sriov_vf_check(adapter))
  1045. cmd.req.arg[0] |= (0x3 << 29);
  1046. if (qlcnic_sriov_pf_check(adapter))
  1047. qlcnic_pf_set_interface_id_del_tx_ctx(adapter, &temp);
  1048. cmd.req.arg[1] = tx_ring->ctx_id | temp;
  1049. if (qlcnic_issue_cmd(adapter, &cmd))
  1050. dev_err(&adapter->pdev->dev,
  1051. "Failed to destroy tx ctx in firmware\n");
  1052. qlcnic_free_mbx_args(&cmd);
  1053. }
  1054. int qlcnic_83xx_create_tx_ctx(struct qlcnic_adapter *adapter,
  1055. struct qlcnic_host_tx_ring *tx, int ring)
  1056. {
  1057. int err;
  1058. u16 msix_id;
  1059. u32 *buf, intr_mask, temp = 0;
  1060. struct qlcnic_cmd_args cmd;
  1061. struct qlcnic_tx_mbx mbx;
  1062. struct qlcnic_tx_mbx_out *mbx_out;
  1063. struct qlcnic_hardware_context *ahw = adapter->ahw;
  1064. u32 msix_vector;
  1065. /* Reset host resources */
  1066. tx->producer = 0;
  1067. tx->sw_consumer = 0;
  1068. *(tx->hw_consumer) = 0;
  1069. memset(&mbx, 0, sizeof(struct qlcnic_tx_mbx));
  1070. /* setup mailbox inbox registerss */
  1071. mbx.phys_addr_low = LSD(tx->phys_addr);
  1072. mbx.phys_addr_high = MSD(tx->phys_addr);
  1073. mbx.cnsmr_index_low = LSD(tx->hw_cons_phys_addr);
  1074. mbx.cnsmr_index_high = MSD(tx->hw_cons_phys_addr);
  1075. mbx.size = tx->num_desc;
  1076. if (adapter->flags & QLCNIC_MSIX_ENABLED) {
  1077. if (!(adapter->flags & QLCNIC_TX_INTR_SHARED))
  1078. msix_vector = adapter->max_sds_rings + ring;
  1079. else
  1080. msix_vector = adapter->max_sds_rings - 1;
  1081. msix_id = ahw->intr_tbl[msix_vector].id;
  1082. } else {
  1083. msix_id = QLCRDX(ahw, QLCNIC_DEF_INT_ID);
  1084. }
  1085. if (adapter->ahw->diag_test != QLCNIC_LOOPBACK_TEST)
  1086. mbx.intr_id = msix_id;
  1087. else
  1088. mbx.intr_id = 0xffff;
  1089. mbx.src = 0;
  1090. err = qlcnic_alloc_mbx_args(&cmd, adapter, QLCNIC_CMD_CREATE_TX_CTX);
  1091. if (err)
  1092. return err;
  1093. if (qlcnic_sriov_pf_check(adapter) || qlcnic_sriov_vf_check(adapter))
  1094. cmd.req.arg[0] |= (0x3 << 29);
  1095. if (qlcnic_sriov_pf_check(adapter))
  1096. qlcnic_pf_set_interface_id_create_tx_ctx(adapter, &temp);
  1097. cmd.req.arg[1] = QLCNIC_CAP0_LEGACY_CONTEXT;
  1098. cmd.req.arg[5] = QLCNIC_MAX_TX_QUEUES | temp;
  1099. buf = &cmd.req.arg[6];
  1100. memcpy(buf, &mbx, sizeof(struct qlcnic_tx_mbx));
  1101. /* send the mailbox command*/
  1102. err = qlcnic_issue_cmd(adapter, &cmd);
  1103. if (err) {
  1104. dev_err(&adapter->pdev->dev,
  1105. "Failed to create Tx ctx in firmware 0x%x\n", err);
  1106. goto out;
  1107. }
  1108. mbx_out = (struct qlcnic_tx_mbx_out *)&cmd.rsp.arg[2];
  1109. tx->crb_cmd_producer = ahw->pci_base0 + mbx_out->host_prod;
  1110. tx->ctx_id = mbx_out->ctx_id;
  1111. if ((adapter->flags & QLCNIC_MSIX_ENABLED) &&
  1112. !(adapter->flags & QLCNIC_TX_INTR_SHARED)) {
  1113. intr_mask = ahw->intr_tbl[adapter->max_sds_rings + ring].src;
  1114. tx->crb_intr_mask = ahw->pci_base0 + intr_mask;
  1115. }
  1116. dev_info(&adapter->pdev->dev, "Tx Context[0x%x] Created, state:0x%x\n",
  1117. tx->ctx_id, mbx_out->state);
  1118. out:
  1119. qlcnic_free_mbx_args(&cmd);
  1120. return err;
  1121. }
  1122. static int qlcnic_83xx_diag_alloc_res(struct net_device *netdev, int test,
  1123. int num_sds_ring)
  1124. {
  1125. struct qlcnic_adapter *adapter = netdev_priv(netdev);
  1126. struct qlcnic_host_sds_ring *sds_ring;
  1127. struct qlcnic_host_rds_ring *rds_ring;
  1128. u16 adapter_state = adapter->is_up;
  1129. u8 ring;
  1130. int ret;
  1131. netif_device_detach(netdev);
  1132. if (netif_running(netdev))
  1133. __qlcnic_down(adapter, netdev);
  1134. qlcnic_detach(adapter);
  1135. adapter->max_sds_rings = 1;
  1136. adapter->ahw->diag_test = test;
  1137. adapter->ahw->linkup = 0;
  1138. ret = qlcnic_attach(adapter);
  1139. if (ret) {
  1140. netif_device_attach(netdev);
  1141. return ret;
  1142. }
  1143. ret = qlcnic_fw_create_ctx(adapter);
  1144. if (ret) {
  1145. qlcnic_detach(adapter);
  1146. if (adapter_state == QLCNIC_ADAPTER_UP_MAGIC) {
  1147. adapter->max_sds_rings = num_sds_ring;
  1148. qlcnic_attach(adapter);
  1149. }
  1150. netif_device_attach(netdev);
  1151. return ret;
  1152. }
  1153. for (ring = 0; ring < adapter->max_rds_rings; ring++) {
  1154. rds_ring = &adapter->recv_ctx->rds_rings[ring];
  1155. qlcnic_post_rx_buffers(adapter, rds_ring, ring);
  1156. }
  1157. if (adapter->ahw->diag_test == QLCNIC_INTERRUPT_TEST) {
  1158. for (ring = 0; ring < adapter->max_sds_rings; ring++) {
  1159. sds_ring = &adapter->recv_ctx->sds_rings[ring];
  1160. qlcnic_83xx_enable_intr(adapter, sds_ring);
  1161. }
  1162. }
  1163. if (adapter->ahw->diag_test == QLCNIC_LOOPBACK_TEST) {
  1164. /* disable and free mailbox interrupt */
  1165. if (!(adapter->flags & QLCNIC_MSIX_ENABLED))
  1166. qlcnic_83xx_free_mbx_intr(adapter);
  1167. adapter->ahw->loopback_state = 0;
  1168. adapter->ahw->hw_ops->setup_link_event(adapter, 1);
  1169. }
  1170. set_bit(__QLCNIC_DEV_UP, &adapter->state);
  1171. return 0;
  1172. }
  1173. static void qlcnic_83xx_diag_free_res(struct net_device *netdev,
  1174. int max_sds_rings)
  1175. {
  1176. struct qlcnic_adapter *adapter = netdev_priv(netdev);
  1177. struct qlcnic_host_sds_ring *sds_ring;
  1178. int ring, err;
  1179. clear_bit(__QLCNIC_DEV_UP, &adapter->state);
  1180. if (adapter->ahw->diag_test == QLCNIC_INTERRUPT_TEST) {
  1181. for (ring = 0; ring < adapter->max_sds_rings; ring++) {
  1182. sds_ring = &adapter->recv_ctx->sds_rings[ring];
  1183. qlcnic_83xx_disable_intr(adapter, sds_ring);
  1184. }
  1185. }
  1186. qlcnic_fw_destroy_ctx(adapter);
  1187. qlcnic_detach(adapter);
  1188. if (adapter->ahw->diag_test == QLCNIC_LOOPBACK_TEST) {
  1189. if (!(adapter->flags & QLCNIC_MSIX_ENABLED)) {
  1190. err = qlcnic_83xx_setup_mbx_intr(adapter);
  1191. if (err) {
  1192. dev_err(&adapter->pdev->dev,
  1193. "%s: failed to setup mbx interrupt\n",
  1194. __func__);
  1195. goto out;
  1196. }
  1197. }
  1198. }
  1199. adapter->ahw->diag_test = 0;
  1200. adapter->max_sds_rings = max_sds_rings;
  1201. if (qlcnic_attach(adapter))
  1202. goto out;
  1203. if (netif_running(netdev))
  1204. __qlcnic_up(adapter, netdev);
  1205. out:
  1206. netif_device_attach(netdev);
  1207. }
  1208. int qlcnic_83xx_config_led(struct qlcnic_adapter *adapter, u32 state,
  1209. u32 beacon)
  1210. {
  1211. struct qlcnic_cmd_args cmd;
  1212. u32 mbx_in;
  1213. int i, status = 0;
  1214. if (state) {
  1215. /* Get LED configuration */
  1216. status = qlcnic_alloc_mbx_args(&cmd, adapter,
  1217. QLCNIC_CMD_GET_LED_CONFIG);
  1218. if (status)
  1219. return status;
  1220. status = qlcnic_issue_cmd(adapter, &cmd);
  1221. if (status) {
  1222. dev_err(&adapter->pdev->dev,
  1223. "Get led config failed.\n");
  1224. goto mbx_err;
  1225. } else {
  1226. for (i = 0; i < 4; i++)
  1227. adapter->ahw->mbox_reg[i] = cmd.rsp.arg[i+1];
  1228. }
  1229. qlcnic_free_mbx_args(&cmd);
  1230. /* Set LED Configuration */
  1231. mbx_in = (LSW(QLC_83XX_LED_CONFIG) << 16) |
  1232. LSW(QLC_83XX_LED_CONFIG);
  1233. status = qlcnic_alloc_mbx_args(&cmd, adapter,
  1234. QLCNIC_CMD_SET_LED_CONFIG);
  1235. if (status)
  1236. return status;
  1237. cmd.req.arg[1] = mbx_in;
  1238. cmd.req.arg[2] = mbx_in;
  1239. cmd.req.arg[3] = mbx_in;
  1240. if (beacon)
  1241. cmd.req.arg[4] = QLC_83XX_ENABLE_BEACON;
  1242. status = qlcnic_issue_cmd(adapter, &cmd);
  1243. if (status) {
  1244. dev_err(&adapter->pdev->dev,
  1245. "Set led config failed.\n");
  1246. }
  1247. mbx_err:
  1248. qlcnic_free_mbx_args(&cmd);
  1249. return status;
  1250. } else {
  1251. /* Restoring default LED configuration */
  1252. status = qlcnic_alloc_mbx_args(&cmd, adapter,
  1253. QLCNIC_CMD_SET_LED_CONFIG);
  1254. if (status)
  1255. return status;
  1256. cmd.req.arg[1] = adapter->ahw->mbox_reg[0];
  1257. cmd.req.arg[2] = adapter->ahw->mbox_reg[1];
  1258. cmd.req.arg[3] = adapter->ahw->mbox_reg[2];
  1259. if (beacon)
  1260. cmd.req.arg[4] = adapter->ahw->mbox_reg[3];
  1261. status = qlcnic_issue_cmd(adapter, &cmd);
  1262. if (status)
  1263. dev_err(&adapter->pdev->dev,
  1264. "Restoring led config failed.\n");
  1265. qlcnic_free_mbx_args(&cmd);
  1266. return status;
  1267. }
  1268. }
  1269. int qlcnic_83xx_set_led(struct net_device *netdev,
  1270. enum ethtool_phys_id_state state)
  1271. {
  1272. struct qlcnic_adapter *adapter = netdev_priv(netdev);
  1273. int err = -EIO, active = 1;
  1274. if (adapter->ahw->op_mode == QLCNIC_NON_PRIV_FUNC) {
  1275. netdev_warn(netdev,
  1276. "LED test is not supported in non-privileged mode\n");
  1277. return -EOPNOTSUPP;
  1278. }
  1279. switch (state) {
  1280. case ETHTOOL_ID_ACTIVE:
  1281. if (test_and_set_bit(__QLCNIC_LED_ENABLE, &adapter->state))
  1282. return -EBUSY;
  1283. if (test_bit(__QLCNIC_RESETTING, &adapter->state))
  1284. break;
  1285. err = qlcnic_83xx_config_led(adapter, active, 0);
  1286. if (err)
  1287. netdev_err(netdev, "Failed to set LED blink state\n");
  1288. break;
  1289. case ETHTOOL_ID_INACTIVE:
  1290. active = 0;
  1291. if (test_bit(__QLCNIC_RESETTING, &adapter->state))
  1292. break;
  1293. err = qlcnic_83xx_config_led(adapter, active, 0);
  1294. if (err)
  1295. netdev_err(netdev, "Failed to reset LED blink state\n");
  1296. break;
  1297. default:
  1298. return -EINVAL;
  1299. }
  1300. if (!active || err)
  1301. clear_bit(__QLCNIC_LED_ENABLE, &adapter->state);
  1302. return err;
  1303. }
  1304. void qlcnic_83xx_register_nic_idc_func(struct qlcnic_adapter *adapter,
  1305. int enable)
  1306. {
  1307. struct qlcnic_cmd_args cmd;
  1308. int status;
  1309. if (qlcnic_sriov_vf_check(adapter))
  1310. return;
  1311. if (enable) {
  1312. status = qlcnic_alloc_mbx_args(&cmd, adapter,
  1313. QLCNIC_CMD_INIT_NIC_FUNC);
  1314. if (status)
  1315. return;
  1316. cmd.req.arg[1] = BIT_0 | BIT_31;
  1317. } else {
  1318. status = qlcnic_alloc_mbx_args(&cmd, adapter,
  1319. QLCNIC_CMD_STOP_NIC_FUNC);
  1320. if (status)
  1321. return;
  1322. cmd.req.arg[1] = BIT_0 | BIT_31;
  1323. }
  1324. status = qlcnic_issue_cmd(adapter, &cmd);
  1325. if (status)
  1326. dev_err(&adapter->pdev->dev,
  1327. "Failed to %s in NIC IDC function event.\n",
  1328. (enable ? "register" : "unregister"));
  1329. qlcnic_free_mbx_args(&cmd);
  1330. }
  1331. int qlcnic_83xx_set_port_config(struct qlcnic_adapter *adapter)
  1332. {
  1333. struct qlcnic_cmd_args cmd;
  1334. int err;
  1335. err = qlcnic_alloc_mbx_args(&cmd, adapter, QLCNIC_CMD_SET_PORT_CONFIG);
  1336. if (err)
  1337. return err;
  1338. cmd.req.arg[1] = adapter->ahw->port_config;
  1339. err = qlcnic_issue_cmd(adapter, &cmd);
  1340. if (err)
  1341. dev_info(&adapter->pdev->dev, "Set Port Config failed.\n");
  1342. qlcnic_free_mbx_args(&cmd);
  1343. return err;
  1344. }
  1345. int qlcnic_83xx_get_port_config(struct qlcnic_adapter *adapter)
  1346. {
  1347. struct qlcnic_cmd_args cmd;
  1348. int err;
  1349. err = qlcnic_alloc_mbx_args(&cmd, adapter, QLCNIC_CMD_GET_PORT_CONFIG);
  1350. if (err)
  1351. return err;
  1352. err = qlcnic_issue_cmd(adapter, &cmd);
  1353. if (err)
  1354. dev_info(&adapter->pdev->dev, "Get Port config failed\n");
  1355. else
  1356. adapter->ahw->port_config = cmd.rsp.arg[1];
  1357. qlcnic_free_mbx_args(&cmd);
  1358. return err;
  1359. }
  1360. int qlcnic_83xx_setup_link_event(struct qlcnic_adapter *adapter, int enable)
  1361. {
  1362. int err;
  1363. u32 temp;
  1364. struct qlcnic_cmd_args cmd;
  1365. err = qlcnic_alloc_mbx_args(&cmd, adapter, QLCNIC_CMD_GET_LINK_EVENT);
  1366. if (err)
  1367. return err;
  1368. temp = adapter->recv_ctx->context_id << 16;
  1369. cmd.req.arg[1] = (enable ? 1 : 0) | BIT_8 | temp;
  1370. err = qlcnic_issue_cmd(adapter, &cmd);
  1371. if (err)
  1372. dev_info(&adapter->pdev->dev,
  1373. "Setup linkevent mailbox failed\n");
  1374. qlcnic_free_mbx_args(&cmd);
  1375. return err;
  1376. }
  1377. static void qlcnic_83xx_set_interface_id_promisc(struct qlcnic_adapter *adapter,
  1378. u32 *interface_id)
  1379. {
  1380. if (qlcnic_sriov_pf_check(adapter)) {
  1381. qlcnic_pf_set_interface_id_promisc(adapter, interface_id);
  1382. } else {
  1383. if (!qlcnic_sriov_vf_check(adapter))
  1384. *interface_id = adapter->recv_ctx->context_id << 16;
  1385. }
  1386. }
  1387. int qlcnic_83xx_nic_set_promisc(struct qlcnic_adapter *adapter, u32 mode)
  1388. {
  1389. int err;
  1390. u32 temp = 0;
  1391. struct qlcnic_cmd_args cmd;
  1392. if (adapter->recv_ctx->state == QLCNIC_HOST_CTX_STATE_FREED)
  1393. return -EIO;
  1394. err = qlcnic_alloc_mbx_args(&cmd, adapter,
  1395. QLCNIC_CMD_CONFIGURE_MAC_RX_MODE);
  1396. if (err)
  1397. return err;
  1398. qlcnic_83xx_set_interface_id_promisc(adapter, &temp);
  1399. cmd.req.arg[1] = (mode ? 1 : 0) | temp;
  1400. err = qlcnic_issue_cmd(adapter, &cmd);
  1401. if (err)
  1402. dev_info(&adapter->pdev->dev,
  1403. "Promiscous mode config failed\n");
  1404. qlcnic_free_mbx_args(&cmd);
  1405. return err;
  1406. }
  1407. int qlcnic_83xx_loopback_test(struct net_device *netdev, u8 mode)
  1408. {
  1409. struct qlcnic_adapter *adapter = netdev_priv(netdev);
  1410. struct qlcnic_hardware_context *ahw = adapter->ahw;
  1411. int ret = 0, loop = 0, max_sds_rings = adapter->max_sds_rings;
  1412. if (ahw->op_mode == QLCNIC_NON_PRIV_FUNC) {
  1413. netdev_warn(netdev,
  1414. "Loopback test not supported in non privileged mode\n");
  1415. return ret;
  1416. }
  1417. if (test_bit(__QLCNIC_RESETTING, &adapter->state)) {
  1418. netdev_info(netdev, "Device is resetting\n");
  1419. return -EBUSY;
  1420. }
  1421. if (qlcnic_get_diag_lock(adapter)) {
  1422. netdev_info(netdev, "Device is in diagnostics mode\n");
  1423. return -EBUSY;
  1424. }
  1425. netdev_info(netdev, "%s loopback test in progress\n",
  1426. mode == QLCNIC_ILB_MODE ? "internal" : "external");
  1427. ret = qlcnic_83xx_diag_alloc_res(netdev, QLCNIC_LOOPBACK_TEST,
  1428. max_sds_rings);
  1429. if (ret)
  1430. goto fail_diag_alloc;
  1431. ret = qlcnic_83xx_set_lb_mode(adapter, mode);
  1432. if (ret)
  1433. goto free_diag_res;
  1434. /* Poll for link up event before running traffic */
  1435. do {
  1436. msleep(500);
  1437. if (!(adapter->flags & QLCNIC_MSIX_ENABLED))
  1438. qlcnic_83xx_process_aen(adapter);
  1439. if (loop++ > QLCNIC_ILB_MAX_RCV_LOOP) {
  1440. dev_info(&adapter->pdev->dev,
  1441. "Firmware didn't sent link up event to loopback request\n");
  1442. ret = -QLCNIC_FW_NOT_RESPOND;
  1443. qlcnic_83xx_clear_lb_mode(adapter, mode);
  1444. goto free_diag_res;
  1445. }
  1446. } while ((adapter->ahw->linkup && ahw->has_link_events) != 1);
  1447. /* Make sure carrier is off and queue is stopped during loopback */
  1448. if (netif_running(netdev)) {
  1449. netif_carrier_off(netdev);
  1450. netif_stop_queue(netdev);
  1451. }
  1452. ret = qlcnic_do_lb_test(adapter, mode);
  1453. qlcnic_83xx_clear_lb_mode(adapter, mode);
  1454. free_diag_res:
  1455. qlcnic_83xx_diag_free_res(netdev, max_sds_rings);
  1456. fail_diag_alloc:
  1457. adapter->max_sds_rings = max_sds_rings;
  1458. qlcnic_release_diag_lock(adapter);
  1459. return ret;
  1460. }
  1461. int qlcnic_83xx_set_lb_mode(struct qlcnic_adapter *adapter, u8 mode)
  1462. {
  1463. struct qlcnic_hardware_context *ahw = adapter->ahw;
  1464. int status = 0, loop = 0;
  1465. u32 config;
  1466. status = qlcnic_83xx_get_port_config(adapter);
  1467. if (status)
  1468. return status;
  1469. config = ahw->port_config;
  1470. set_bit(QLC_83XX_IDC_COMP_AEN, &ahw->idc.status);
  1471. if (mode == QLCNIC_ILB_MODE)
  1472. ahw->port_config |= QLC_83XX_CFG_LOOPBACK_HSS;
  1473. if (mode == QLCNIC_ELB_MODE)
  1474. ahw->port_config |= QLC_83XX_CFG_LOOPBACK_EXT;
  1475. status = qlcnic_83xx_set_port_config(adapter);
  1476. if (status) {
  1477. dev_err(&adapter->pdev->dev,
  1478. "Failed to Set Loopback Mode = 0x%x.\n",
  1479. ahw->port_config);
  1480. ahw->port_config = config;
  1481. clear_bit(QLC_83XX_IDC_COMP_AEN, &ahw->idc.status);
  1482. return status;
  1483. }
  1484. /* Wait for Link and IDC Completion AEN */
  1485. do {
  1486. msleep(300);
  1487. if (!(adapter->flags & QLCNIC_MSIX_ENABLED))
  1488. qlcnic_83xx_process_aen(adapter);
  1489. if (loop++ > QLCNIC_ILB_MAX_RCV_LOOP) {
  1490. dev_err(&adapter->pdev->dev,
  1491. "FW did not generate IDC completion AEN\n");
  1492. clear_bit(QLC_83XX_IDC_COMP_AEN, &ahw->idc.status);
  1493. qlcnic_83xx_clear_lb_mode(adapter, mode);
  1494. return -EIO;
  1495. }
  1496. } while (test_bit(QLC_83XX_IDC_COMP_AEN, &ahw->idc.status));
  1497. qlcnic_sre_macaddr_change(adapter, adapter->mac_addr, 0,
  1498. QLCNIC_MAC_ADD);
  1499. return status;
  1500. }
  1501. int qlcnic_83xx_clear_lb_mode(struct qlcnic_adapter *adapter, u8 mode)
  1502. {
  1503. struct qlcnic_hardware_context *ahw = adapter->ahw;
  1504. int status = 0, loop = 0;
  1505. u32 config = ahw->port_config;
  1506. set_bit(QLC_83XX_IDC_COMP_AEN, &ahw->idc.status);
  1507. if (mode == QLCNIC_ILB_MODE)
  1508. ahw->port_config &= ~QLC_83XX_CFG_LOOPBACK_HSS;
  1509. if (mode == QLCNIC_ELB_MODE)
  1510. ahw->port_config &= ~QLC_83XX_CFG_LOOPBACK_EXT;
  1511. status = qlcnic_83xx_set_port_config(adapter);
  1512. if (status) {
  1513. dev_err(&adapter->pdev->dev,
  1514. "Failed to Clear Loopback Mode = 0x%x.\n",
  1515. ahw->port_config);
  1516. ahw->port_config = config;
  1517. clear_bit(QLC_83XX_IDC_COMP_AEN, &ahw->idc.status);
  1518. return status;
  1519. }
  1520. /* Wait for Link and IDC Completion AEN */
  1521. do {
  1522. msleep(300);
  1523. if (!(adapter->flags & QLCNIC_MSIX_ENABLED))
  1524. qlcnic_83xx_process_aen(adapter);
  1525. if (loop++ > QLCNIC_ILB_MAX_RCV_LOOP) {
  1526. dev_err(&adapter->pdev->dev,
  1527. "Firmware didn't sent IDC completion AEN\n");
  1528. clear_bit(QLC_83XX_IDC_COMP_AEN, &ahw->idc.status);
  1529. return -EIO;
  1530. }
  1531. } while (test_bit(QLC_83XX_IDC_COMP_AEN, &ahw->idc.status));
  1532. qlcnic_sre_macaddr_change(adapter, adapter->mac_addr, 0,
  1533. QLCNIC_MAC_DEL);
  1534. return status;
  1535. }
  1536. static void qlcnic_83xx_set_interface_id_ipaddr(struct qlcnic_adapter *adapter,
  1537. u32 *interface_id)
  1538. {
  1539. if (qlcnic_sriov_pf_check(adapter)) {
  1540. qlcnic_pf_set_interface_id_ipaddr(adapter, interface_id);
  1541. } else {
  1542. if (!qlcnic_sriov_vf_check(adapter))
  1543. *interface_id = adapter->recv_ctx->context_id << 16;
  1544. }
  1545. }
  1546. void qlcnic_83xx_config_ipaddr(struct qlcnic_adapter *adapter, __be32 ip,
  1547. int mode)
  1548. {
  1549. int err;
  1550. u32 temp = 0, temp_ip;
  1551. struct qlcnic_cmd_args cmd;
  1552. err = qlcnic_alloc_mbx_args(&cmd, adapter,
  1553. QLCNIC_CMD_CONFIGURE_IP_ADDR);
  1554. if (err)
  1555. return;
  1556. qlcnic_83xx_set_interface_id_ipaddr(adapter, &temp);
  1557. if (mode == QLCNIC_IP_UP)
  1558. cmd.req.arg[1] = 1 | temp;
  1559. else
  1560. cmd.req.arg[1] = 2 | temp;
  1561. /*
  1562. * Adapter needs IP address in network byte order.
  1563. * But hardware mailbox registers go through writel(), hence IP address
  1564. * gets swapped on big endian architecture.
  1565. * To negate swapping of writel() on big endian architecture
  1566. * use swab32(value).
  1567. */
  1568. temp_ip = swab32(ntohl(ip));
  1569. memcpy(&cmd.req.arg[2], &temp_ip, sizeof(u32));
  1570. err = qlcnic_issue_cmd(adapter, &cmd);
  1571. if (err != QLCNIC_RCODE_SUCCESS)
  1572. dev_err(&adapter->netdev->dev,
  1573. "could not notify %s IP 0x%x request\n",
  1574. (mode == QLCNIC_IP_UP) ? "Add" : "Remove", ip);
  1575. qlcnic_free_mbx_args(&cmd);
  1576. }
  1577. int qlcnic_83xx_config_hw_lro(struct qlcnic_adapter *adapter, int mode)
  1578. {
  1579. int err;
  1580. u32 temp, arg1;
  1581. struct qlcnic_cmd_args cmd;
  1582. int lro_bit_mask;
  1583. lro_bit_mask = (mode ? (BIT_0 | BIT_1 | BIT_2 | BIT_3) : 0);
  1584. if (adapter->recv_ctx->state == QLCNIC_HOST_CTX_STATE_FREED)
  1585. return 0;
  1586. err = qlcnic_alloc_mbx_args(&cmd, adapter, QLCNIC_CMD_CONFIGURE_HW_LRO);
  1587. if (err)
  1588. return err;
  1589. temp = adapter->recv_ctx->context_id << 16;
  1590. arg1 = lro_bit_mask | temp;
  1591. cmd.req.arg[1] = arg1;
  1592. err = qlcnic_issue_cmd(adapter, &cmd);
  1593. if (err)
  1594. dev_info(&adapter->pdev->dev, "LRO config failed\n");
  1595. qlcnic_free_mbx_args(&cmd);
  1596. return err;
  1597. }
  1598. int qlcnic_83xx_config_rss(struct qlcnic_adapter *adapter, int enable)
  1599. {
  1600. int err;
  1601. u32 word;
  1602. struct qlcnic_cmd_args cmd;
  1603. const u64 key[] = { 0xbeac01fa6a42b73bULL, 0x8030f20c77cb2da3ULL,
  1604. 0xae7b30b4d0ca2bcbULL, 0x43a38fb04167253dULL,
  1605. 0x255b0ec26d5a56daULL };
  1606. err = qlcnic_alloc_mbx_args(&cmd, adapter, QLCNIC_CMD_CONFIGURE_RSS);
  1607. if (err)
  1608. return err;
  1609. /*
  1610. * RSS request:
  1611. * bits 3-0: Rsvd
  1612. * 5-4: hash_type_ipv4
  1613. * 7-6: hash_type_ipv6
  1614. * 8: enable
  1615. * 9: use indirection table
  1616. * 16-31: indirection table mask
  1617. */
  1618. word = ((u32)(RSS_HASHTYPE_IP_TCP & 0x3) << 4) |
  1619. ((u32)(RSS_HASHTYPE_IP_TCP & 0x3) << 6) |
  1620. ((u32)(enable & 0x1) << 8) |
  1621. ((0x7ULL) << 16);
  1622. cmd.req.arg[1] = (adapter->recv_ctx->context_id);
  1623. cmd.req.arg[2] = word;
  1624. memcpy(&cmd.req.arg[4], key, sizeof(key));
  1625. err = qlcnic_issue_cmd(adapter, &cmd);
  1626. if (err)
  1627. dev_info(&adapter->pdev->dev, "RSS config failed\n");
  1628. qlcnic_free_mbx_args(&cmd);
  1629. return err;
  1630. }
  1631. static void qlcnic_83xx_set_interface_id_macaddr(struct qlcnic_adapter *adapter,
  1632. u32 *interface_id)
  1633. {
  1634. if (qlcnic_sriov_pf_check(adapter)) {
  1635. qlcnic_pf_set_interface_id_macaddr(adapter, interface_id);
  1636. } else {
  1637. if (!qlcnic_sriov_vf_check(adapter))
  1638. *interface_id = adapter->recv_ctx->context_id << 16;
  1639. }
  1640. }
  1641. int qlcnic_83xx_sre_macaddr_change(struct qlcnic_adapter *adapter, u8 *addr,
  1642. u16 vlan_id, u8 op)
  1643. {
  1644. int err;
  1645. u32 *buf, temp = 0;
  1646. struct qlcnic_cmd_args cmd;
  1647. struct qlcnic_macvlan_mbx mv;
  1648. if (adapter->recv_ctx->state == QLCNIC_HOST_CTX_STATE_FREED)
  1649. return -EIO;
  1650. err = qlcnic_alloc_mbx_args(&cmd, adapter, QLCNIC_CMD_CONFIG_MAC_VLAN);
  1651. if (err)
  1652. return err;
  1653. if (vlan_id)
  1654. op = (op == QLCNIC_MAC_ADD || op == QLCNIC_MAC_VLAN_ADD) ?
  1655. QLCNIC_MAC_VLAN_ADD : QLCNIC_MAC_VLAN_DEL;
  1656. cmd.req.arg[1] = op | (1 << 8);
  1657. qlcnic_83xx_set_interface_id_macaddr(adapter, &temp);
  1658. cmd.req.arg[1] |= temp;
  1659. mv.vlan = vlan_id;
  1660. mv.mac_addr0 = addr[0];
  1661. mv.mac_addr1 = addr[1];
  1662. mv.mac_addr2 = addr[2];
  1663. mv.mac_addr3 = addr[3];
  1664. mv.mac_addr4 = addr[4];
  1665. mv.mac_addr5 = addr[5];
  1666. buf = &cmd.req.arg[2];
  1667. memcpy(buf, &mv, sizeof(struct qlcnic_macvlan_mbx));
  1668. err = qlcnic_issue_cmd(adapter, &cmd);
  1669. if (err)
  1670. dev_err(&adapter->pdev->dev,
  1671. "MAC-VLAN %s to CAM failed, err=%d.\n",
  1672. ((op == 1) ? "add " : "delete "), err);
  1673. qlcnic_free_mbx_args(&cmd);
  1674. return err;
  1675. }
  1676. void qlcnic_83xx_change_l2_filter(struct qlcnic_adapter *adapter, u64 *addr,
  1677. u16 vlan_id)
  1678. {
  1679. u8 mac[ETH_ALEN];
  1680. memcpy(&mac, addr, ETH_ALEN);
  1681. qlcnic_83xx_sre_macaddr_change(adapter, mac, vlan_id, QLCNIC_MAC_ADD);
  1682. }
  1683. void qlcnic_83xx_configure_mac(struct qlcnic_adapter *adapter, u8 *mac,
  1684. u8 type, struct qlcnic_cmd_args *cmd)
  1685. {
  1686. switch (type) {
  1687. case QLCNIC_SET_STATION_MAC:
  1688. case QLCNIC_SET_FAC_DEF_MAC:
  1689. memcpy(&cmd->req.arg[2], mac, sizeof(u32));
  1690. memcpy(&cmd->req.arg[3], &mac[4], sizeof(u16));
  1691. break;
  1692. }
  1693. cmd->req.arg[1] = type;
  1694. }
  1695. int qlcnic_83xx_get_mac_address(struct qlcnic_adapter *adapter, u8 *mac)
  1696. {
  1697. int err, i;
  1698. struct qlcnic_cmd_args cmd;
  1699. u32 mac_low, mac_high;
  1700. err = qlcnic_alloc_mbx_args(&cmd, adapter, QLCNIC_CMD_MAC_ADDRESS);
  1701. if (err)
  1702. return err;
  1703. qlcnic_83xx_configure_mac(adapter, mac, QLCNIC_GET_CURRENT_MAC, &cmd);
  1704. err = qlcnic_issue_cmd(adapter, &cmd);
  1705. if (err == QLCNIC_RCODE_SUCCESS) {
  1706. mac_low = cmd.rsp.arg[1];
  1707. mac_high = cmd.rsp.arg[2];
  1708. for (i = 0; i < 2; i++)
  1709. mac[i] = (u8) (mac_high >> ((1 - i) * 8));
  1710. for (i = 2; i < 6; i++)
  1711. mac[i] = (u8) (mac_low >> ((5 - i) * 8));
  1712. } else {
  1713. dev_err(&adapter->pdev->dev, "Failed to get mac address%d\n",
  1714. err);
  1715. err = -EIO;
  1716. }
  1717. qlcnic_free_mbx_args(&cmd);
  1718. return err;
  1719. }
  1720. void qlcnic_83xx_config_intr_coal(struct qlcnic_adapter *adapter)
  1721. {
  1722. int err;
  1723. u16 temp;
  1724. struct qlcnic_cmd_args cmd;
  1725. struct qlcnic_nic_intr_coalesce *coal = &adapter->ahw->coal;
  1726. if (adapter->recv_ctx->state == QLCNIC_HOST_CTX_STATE_FREED)
  1727. return;
  1728. err = qlcnic_alloc_mbx_args(&cmd, adapter, QLCNIC_CMD_CONFIG_INTR_COAL);
  1729. if (err)
  1730. return;
  1731. if (coal->type == QLCNIC_INTR_COAL_TYPE_RX) {
  1732. temp = adapter->recv_ctx->context_id;
  1733. cmd.req.arg[1] = QLCNIC_INTR_COAL_TYPE_RX | temp << 16;
  1734. temp = coal->rx_time_us;
  1735. cmd.req.arg[2] = coal->rx_packets | temp << 16;
  1736. } else if (coal->type == QLCNIC_INTR_COAL_TYPE_TX) {
  1737. temp = adapter->tx_ring->ctx_id;
  1738. cmd.req.arg[1] = QLCNIC_INTR_COAL_TYPE_TX | temp << 16;
  1739. temp = coal->tx_time_us;
  1740. cmd.req.arg[2] = coal->tx_packets | temp << 16;
  1741. }
  1742. cmd.req.arg[3] = coal->flag;
  1743. err = qlcnic_issue_cmd(adapter, &cmd);
  1744. if (err != QLCNIC_RCODE_SUCCESS)
  1745. dev_info(&adapter->pdev->dev,
  1746. "Failed to send interrupt coalescence parameters\n");
  1747. qlcnic_free_mbx_args(&cmd);
  1748. }
  1749. static void qlcnic_83xx_handle_link_aen(struct qlcnic_adapter *adapter,
  1750. u32 data[])
  1751. {
  1752. u8 link_status, duplex;
  1753. /* link speed */
  1754. link_status = LSB(data[3]) & 1;
  1755. adapter->ahw->link_speed = MSW(data[2]);
  1756. adapter->ahw->link_autoneg = MSB(MSW(data[3]));
  1757. adapter->ahw->module_type = MSB(LSW(data[3]));
  1758. duplex = LSB(MSW(data[3]));
  1759. if (duplex)
  1760. adapter->ahw->link_duplex = DUPLEX_FULL;
  1761. else
  1762. adapter->ahw->link_duplex = DUPLEX_HALF;
  1763. adapter->ahw->has_link_events = 1;
  1764. qlcnic_advert_link_change(adapter, link_status);
  1765. }
  1766. irqreturn_t qlcnic_83xx_handle_aen(int irq, void *data)
  1767. {
  1768. struct qlcnic_adapter *adapter = data;
  1769. unsigned long flags;
  1770. u32 mask, resp, event;
  1771. spin_lock_irqsave(&adapter->ahw->mbx_lock, flags);
  1772. resp = QLCRDX(adapter->ahw, QLCNIC_FW_MBX_CTRL);
  1773. if (!(resp & QLCNIC_SET_OWNER))
  1774. goto out;
  1775. event = readl(QLCNIC_MBX_FW(adapter->ahw, 0));
  1776. if (event & QLCNIC_MBX_ASYNC_EVENT)
  1777. __qlcnic_83xx_process_aen(adapter);
  1778. out:
  1779. mask = QLCRDX(adapter->ahw, QLCNIC_DEF_INT_MASK);
  1780. writel(0, adapter->ahw->pci_base0 + mask);
  1781. spin_unlock_irqrestore(&adapter->ahw->mbx_lock, flags);
  1782. return IRQ_HANDLED;
  1783. }
  1784. int qlcnic_enable_eswitch(struct qlcnic_adapter *adapter, u8 port, u8 enable)
  1785. {
  1786. int err = -EIO;
  1787. struct qlcnic_cmd_args cmd;
  1788. if (adapter->ahw->op_mode != QLCNIC_MGMT_FUNC) {
  1789. dev_err(&adapter->pdev->dev,
  1790. "%s: Error, invoked by non management func\n",
  1791. __func__);
  1792. return err;
  1793. }
  1794. err = qlcnic_alloc_mbx_args(&cmd, adapter, QLCNIC_CMD_TOGGLE_ESWITCH);
  1795. if (err)
  1796. return err;
  1797. cmd.req.arg[1] = (port & 0xf) | BIT_4;
  1798. err = qlcnic_issue_cmd(adapter, &cmd);
  1799. if (err != QLCNIC_RCODE_SUCCESS) {
  1800. dev_err(&adapter->pdev->dev, "Failed to enable eswitch%d\n",
  1801. err);
  1802. err = -EIO;
  1803. }
  1804. qlcnic_free_mbx_args(&cmd);
  1805. return err;
  1806. }
  1807. int qlcnic_83xx_set_nic_info(struct qlcnic_adapter *adapter,
  1808. struct qlcnic_info *nic)
  1809. {
  1810. int i, err = -EIO;
  1811. struct qlcnic_cmd_args cmd;
  1812. if (adapter->ahw->op_mode != QLCNIC_MGMT_FUNC) {
  1813. dev_err(&adapter->pdev->dev,
  1814. "%s: Error, invoked by non management func\n",
  1815. __func__);
  1816. return err;
  1817. }
  1818. err = qlcnic_alloc_mbx_args(&cmd, adapter, QLCNIC_CMD_SET_NIC_INFO);
  1819. if (err)
  1820. return err;
  1821. cmd.req.arg[1] = (nic->pci_func << 16);
  1822. cmd.req.arg[2] = 0x1 << 16;
  1823. cmd.req.arg[3] = nic->phys_port | (nic->switch_mode << 16);
  1824. cmd.req.arg[4] = nic->capabilities;
  1825. cmd.req.arg[5] = (nic->max_mac_filters & 0xFF) | ((nic->max_mtu) << 16);
  1826. cmd.req.arg[6] = (nic->max_tx_ques) | ((nic->max_rx_ques) << 16);
  1827. cmd.req.arg[7] = (nic->min_tx_bw) | ((nic->max_tx_bw) << 16);
  1828. for (i = 8; i < 32; i++)
  1829. cmd.req.arg[i] = 0;
  1830. err = qlcnic_issue_cmd(adapter, &cmd);
  1831. if (err != QLCNIC_RCODE_SUCCESS) {
  1832. dev_err(&adapter->pdev->dev, "Failed to set nic info%d\n",
  1833. err);
  1834. err = -EIO;
  1835. }
  1836. qlcnic_free_mbx_args(&cmd);
  1837. return err;
  1838. }
  1839. int qlcnic_83xx_get_nic_info(struct qlcnic_adapter *adapter,
  1840. struct qlcnic_info *npar_info, u8 func_id)
  1841. {
  1842. int err;
  1843. u32 temp;
  1844. u8 op = 0;
  1845. struct qlcnic_cmd_args cmd;
  1846. err = qlcnic_alloc_mbx_args(&cmd, adapter, QLCNIC_CMD_GET_NIC_INFO);
  1847. if (err)
  1848. return err;
  1849. if (func_id != adapter->ahw->pci_func) {
  1850. temp = func_id << 16;
  1851. cmd.req.arg[1] = op | BIT_31 | temp;
  1852. } else {
  1853. cmd.req.arg[1] = adapter->ahw->pci_func << 16;
  1854. }
  1855. err = qlcnic_issue_cmd(adapter, &cmd);
  1856. if (err) {
  1857. dev_info(&adapter->pdev->dev,
  1858. "Failed to get nic info %d\n", err);
  1859. goto out;
  1860. }
  1861. npar_info->op_type = cmd.rsp.arg[1];
  1862. npar_info->pci_func = cmd.rsp.arg[2] & 0xFFFF;
  1863. npar_info->op_mode = (cmd.rsp.arg[2] & 0xFFFF0000) >> 16;
  1864. npar_info->phys_port = cmd.rsp.arg[3] & 0xFFFF;
  1865. npar_info->switch_mode = (cmd.rsp.arg[3] & 0xFFFF0000) >> 16;
  1866. npar_info->capabilities = cmd.rsp.arg[4];
  1867. npar_info->max_mac_filters = cmd.rsp.arg[5] & 0xFF;
  1868. npar_info->max_mtu = (cmd.rsp.arg[5] & 0xFFFF0000) >> 16;
  1869. npar_info->max_tx_ques = cmd.rsp.arg[6] & 0xFFFF;
  1870. npar_info->max_rx_ques = (cmd.rsp.arg[6] & 0xFFFF0000) >> 16;
  1871. npar_info->min_tx_bw = cmd.rsp.arg[7] & 0xFFFF;
  1872. npar_info->max_tx_bw = (cmd.rsp.arg[7] & 0xFFFF0000) >> 16;
  1873. if (cmd.rsp.arg[8] & 0x1)
  1874. npar_info->max_bw_reg_offset = (cmd.rsp.arg[8] & 0x7FFE) >> 1;
  1875. if (cmd.rsp.arg[8] & 0x10000) {
  1876. temp = (cmd.rsp.arg[8] & 0x7FFE0000) >> 17;
  1877. npar_info->max_linkspeed_reg_offset = temp;
  1878. }
  1879. out:
  1880. qlcnic_free_mbx_args(&cmd);
  1881. return err;
  1882. }
  1883. int qlcnic_83xx_get_pci_info(struct qlcnic_adapter *adapter,
  1884. struct qlcnic_pci_info *pci_info)
  1885. {
  1886. struct qlcnic_hardware_context *ahw = adapter->ahw;
  1887. struct device *dev = &adapter->pdev->dev;
  1888. struct qlcnic_cmd_args cmd;
  1889. int i, err = 0, j = 0;
  1890. u32 temp;
  1891. err = qlcnic_alloc_mbx_args(&cmd, adapter, QLCNIC_CMD_GET_PCI_INFO);
  1892. if (err)
  1893. return err;
  1894. err = qlcnic_issue_cmd(adapter, &cmd);
  1895. ahw->act_pci_func = 0;
  1896. if (err == QLCNIC_RCODE_SUCCESS) {
  1897. ahw->max_pci_func = cmd.rsp.arg[1] & 0xFF;
  1898. for (i = 2, j = 0; j < QLCNIC_MAX_PCI_FUNC; j++, pci_info++) {
  1899. pci_info->id = cmd.rsp.arg[i] & 0xFFFF;
  1900. pci_info->active = (cmd.rsp.arg[i] & 0xFFFF0000) >> 16;
  1901. i++;
  1902. pci_info->type = cmd.rsp.arg[i] & 0xFFFF;
  1903. if (pci_info->type == QLCNIC_TYPE_NIC)
  1904. ahw->act_pci_func++;
  1905. temp = (cmd.rsp.arg[i] & 0xFFFF0000) >> 16;
  1906. pci_info->default_port = temp;
  1907. i++;
  1908. pci_info->tx_min_bw = cmd.rsp.arg[i] & 0xFFFF;
  1909. temp = (cmd.rsp.arg[i] & 0xFFFF0000) >> 16;
  1910. pci_info->tx_max_bw = temp;
  1911. i = i + 2;
  1912. memcpy(pci_info->mac, &cmd.rsp.arg[i], ETH_ALEN - 2);
  1913. i++;
  1914. memcpy(pci_info->mac + sizeof(u32), &cmd.rsp.arg[i], 2);
  1915. i = i + 3;
  1916. if (ahw->op_mode == QLCNIC_MGMT_FUNC)
  1917. dev_info(dev, "id = %d active = %d type = %d\n"
  1918. "\tport = %d min bw = %d max bw = %d\n"
  1919. "\tmac_addr = %pM\n", pci_info->id,
  1920. pci_info->active, pci_info->type,
  1921. pci_info->default_port,
  1922. pci_info->tx_min_bw,
  1923. pci_info->tx_max_bw, pci_info->mac);
  1924. }
  1925. if (ahw->op_mode == QLCNIC_MGMT_FUNC)
  1926. dev_info(dev, "Max vNIC functions = %d, active vNIC functions = %d\n",
  1927. ahw->max_pci_func, ahw->act_pci_func);
  1928. } else {
  1929. dev_err(dev, "Failed to get PCI Info, error = %d\n", err);
  1930. err = -EIO;
  1931. }
  1932. qlcnic_free_mbx_args(&cmd);
  1933. return err;
  1934. }
  1935. int qlcnic_83xx_config_intrpt(struct qlcnic_adapter *adapter, bool op_type)
  1936. {
  1937. int i, index, err;
  1938. u8 max_ints;
  1939. u32 val, temp, type;
  1940. struct qlcnic_cmd_args cmd;
  1941. max_ints = adapter->ahw->num_msix - 1;
  1942. err = qlcnic_alloc_mbx_args(&cmd, adapter, QLCNIC_CMD_CONFIG_INTRPT);
  1943. if (err)
  1944. return err;
  1945. cmd.req.arg[1] = max_ints;
  1946. if (qlcnic_sriov_vf_check(adapter))
  1947. cmd.req.arg[1] |= (adapter->ahw->pci_func << 8) | BIT_16;
  1948. for (i = 0, index = 2; i < max_ints; i++) {
  1949. type = op_type ? QLCNIC_INTRPT_ADD : QLCNIC_INTRPT_DEL;
  1950. val = type | (adapter->ahw->intr_tbl[i].type << 4);
  1951. if (adapter->ahw->intr_tbl[i].type == QLCNIC_INTRPT_MSIX)
  1952. val |= (adapter->ahw->intr_tbl[i].id << 16);
  1953. cmd.req.arg[index++] = val;
  1954. }
  1955. err = qlcnic_issue_cmd(adapter, &cmd);
  1956. if (err) {
  1957. dev_err(&adapter->pdev->dev,
  1958. "Failed to configure interrupts 0x%x\n", err);
  1959. goto out;
  1960. }
  1961. max_ints = cmd.rsp.arg[1];
  1962. for (i = 0, index = 2; i < max_ints; i++, index += 2) {
  1963. val = cmd.rsp.arg[index];
  1964. if (LSB(val)) {
  1965. dev_info(&adapter->pdev->dev,
  1966. "Can't configure interrupt %d\n",
  1967. adapter->ahw->intr_tbl[i].id);
  1968. continue;
  1969. }
  1970. if (op_type) {
  1971. adapter->ahw->intr_tbl[i].id = MSW(val);
  1972. adapter->ahw->intr_tbl[i].enabled = 1;
  1973. temp = cmd.rsp.arg[index + 1];
  1974. adapter->ahw->intr_tbl[i].src = temp;
  1975. } else {
  1976. adapter->ahw->intr_tbl[i].id = i;
  1977. adapter->ahw->intr_tbl[i].enabled = 0;
  1978. adapter->ahw->intr_tbl[i].src = 0;
  1979. }
  1980. }
  1981. out:
  1982. qlcnic_free_mbx_args(&cmd);
  1983. return err;
  1984. }
  1985. int qlcnic_83xx_lock_flash(struct qlcnic_adapter *adapter)
  1986. {
  1987. int id, timeout = 0;
  1988. u32 status = 0;
  1989. while (status == 0) {
  1990. status = QLC_SHARED_REG_RD32(adapter, QLCNIC_FLASH_LOCK);
  1991. if (status)
  1992. break;
  1993. if (++timeout >= QLC_83XX_FLASH_LOCK_TIMEOUT) {
  1994. id = QLC_SHARED_REG_RD32(adapter,
  1995. QLCNIC_FLASH_LOCK_OWNER);
  1996. dev_err(&adapter->pdev->dev,
  1997. "%s: failed, lock held by %d\n", __func__, id);
  1998. return -EIO;
  1999. }
  2000. usleep_range(1000, 2000);
  2001. }
  2002. QLC_SHARED_REG_WR32(adapter, QLCNIC_FLASH_LOCK_OWNER, adapter->portnum);
  2003. return 0;
  2004. }
  2005. void qlcnic_83xx_unlock_flash(struct qlcnic_adapter *adapter)
  2006. {
  2007. QLC_SHARED_REG_RD32(adapter, QLCNIC_FLASH_UNLOCK);
  2008. QLC_SHARED_REG_WR32(adapter, QLCNIC_FLASH_LOCK_OWNER, 0xFF);
  2009. }
  2010. int qlcnic_83xx_lockless_flash_read32(struct qlcnic_adapter *adapter,
  2011. u32 flash_addr, u8 *p_data,
  2012. int count)
  2013. {
  2014. int i, ret;
  2015. u32 word, range, flash_offset, addr = flash_addr;
  2016. ulong indirect_add, direct_window;
  2017. flash_offset = addr & (QLCNIC_FLASH_SECTOR_SIZE - 1);
  2018. if (addr & 0x3) {
  2019. dev_err(&adapter->pdev->dev, "Illegal addr = 0x%x\n", addr);
  2020. return -EIO;
  2021. }
  2022. qlcnic_83xx_wrt_reg_indirect(adapter, QLC_83XX_FLASH_DIRECT_WINDOW,
  2023. (addr));
  2024. range = flash_offset + (count * sizeof(u32));
  2025. /* Check if data is spread across multiple sectors */
  2026. if (range > (QLCNIC_FLASH_SECTOR_SIZE - 1)) {
  2027. /* Multi sector read */
  2028. for (i = 0; i < count; i++) {
  2029. indirect_add = QLC_83XX_FLASH_DIRECT_DATA(addr);
  2030. ret = qlcnic_83xx_rd_reg_indirect(adapter,
  2031. indirect_add);
  2032. if (ret == -EIO)
  2033. return -EIO;
  2034. word = ret;
  2035. *(u32 *)p_data = word;
  2036. p_data = p_data + 4;
  2037. addr = addr + 4;
  2038. flash_offset = flash_offset + 4;
  2039. if (flash_offset > (QLCNIC_FLASH_SECTOR_SIZE - 1)) {
  2040. direct_window = QLC_83XX_FLASH_DIRECT_WINDOW;
  2041. /* This write is needed once for each sector */
  2042. qlcnic_83xx_wrt_reg_indirect(adapter,
  2043. direct_window,
  2044. (addr));
  2045. flash_offset = 0;
  2046. }
  2047. }
  2048. } else {
  2049. /* Single sector read */
  2050. for (i = 0; i < count; i++) {
  2051. indirect_add = QLC_83XX_FLASH_DIRECT_DATA(addr);
  2052. ret = qlcnic_83xx_rd_reg_indirect(adapter,
  2053. indirect_add);
  2054. if (ret == -EIO)
  2055. return -EIO;
  2056. word = ret;
  2057. *(u32 *)p_data = word;
  2058. p_data = p_data + 4;
  2059. addr = addr + 4;
  2060. }
  2061. }
  2062. return 0;
  2063. }
  2064. static int qlcnic_83xx_poll_flash_status_reg(struct qlcnic_adapter *adapter)
  2065. {
  2066. u32 status;
  2067. int retries = QLC_83XX_FLASH_READ_RETRY_COUNT;
  2068. do {
  2069. status = qlcnic_83xx_rd_reg_indirect(adapter,
  2070. QLC_83XX_FLASH_STATUS);
  2071. if ((status & QLC_83XX_FLASH_STATUS_READY) ==
  2072. QLC_83XX_FLASH_STATUS_READY)
  2073. break;
  2074. msleep(QLC_83XX_FLASH_STATUS_REG_POLL_DELAY);
  2075. } while (--retries);
  2076. if (!retries)
  2077. return -EIO;
  2078. return 0;
  2079. }
  2080. int qlcnic_83xx_enable_flash_write(struct qlcnic_adapter *adapter)
  2081. {
  2082. int ret;
  2083. u32 cmd;
  2084. cmd = adapter->ahw->fdt.write_statusreg_cmd;
  2085. qlcnic_83xx_wrt_reg_indirect(adapter, QLC_83XX_FLASH_ADDR,
  2086. (QLC_83XX_FLASH_FDT_WRITE_DEF_SIG | cmd));
  2087. qlcnic_83xx_wrt_reg_indirect(adapter, QLC_83XX_FLASH_WRDATA,
  2088. adapter->ahw->fdt.write_enable_bits);
  2089. qlcnic_83xx_wrt_reg_indirect(adapter, QLC_83XX_FLASH_CONTROL,
  2090. QLC_83XX_FLASH_SECOND_ERASE_MS_VAL);
  2091. ret = qlcnic_83xx_poll_flash_status_reg(adapter);
  2092. if (ret)
  2093. return -EIO;
  2094. return 0;
  2095. }
  2096. int qlcnic_83xx_disable_flash_write(struct qlcnic_adapter *adapter)
  2097. {
  2098. int ret;
  2099. qlcnic_83xx_wrt_reg_indirect(adapter, QLC_83XX_FLASH_ADDR,
  2100. (QLC_83XX_FLASH_FDT_WRITE_DEF_SIG |
  2101. adapter->ahw->fdt.write_statusreg_cmd));
  2102. qlcnic_83xx_wrt_reg_indirect(adapter, QLC_83XX_FLASH_WRDATA,
  2103. adapter->ahw->fdt.write_disable_bits);
  2104. qlcnic_83xx_wrt_reg_indirect(adapter, QLC_83XX_FLASH_CONTROL,
  2105. QLC_83XX_FLASH_SECOND_ERASE_MS_VAL);
  2106. ret = qlcnic_83xx_poll_flash_status_reg(adapter);
  2107. if (ret)
  2108. return -EIO;
  2109. return 0;
  2110. }
  2111. int qlcnic_83xx_read_flash_mfg_id(struct qlcnic_adapter *adapter)
  2112. {
  2113. int ret, mfg_id;
  2114. if (qlcnic_83xx_lock_flash(adapter))
  2115. return -EIO;
  2116. qlcnic_83xx_wrt_reg_indirect(adapter, QLC_83XX_FLASH_ADDR,
  2117. QLC_83XX_FLASH_FDT_READ_MFG_ID_VAL);
  2118. qlcnic_83xx_wrt_reg_indirect(adapter, QLC_83XX_FLASH_CONTROL,
  2119. QLC_83XX_FLASH_READ_CTRL);
  2120. ret = qlcnic_83xx_poll_flash_status_reg(adapter);
  2121. if (ret) {
  2122. qlcnic_83xx_unlock_flash(adapter);
  2123. return -EIO;
  2124. }
  2125. mfg_id = qlcnic_83xx_rd_reg_indirect(adapter, QLC_83XX_FLASH_RDDATA);
  2126. if (mfg_id == -EIO)
  2127. return -EIO;
  2128. adapter->flash_mfg_id = (mfg_id & 0xFF);
  2129. qlcnic_83xx_unlock_flash(adapter);
  2130. return 0;
  2131. }
  2132. int qlcnic_83xx_read_flash_descriptor_table(struct qlcnic_adapter *adapter)
  2133. {
  2134. int count, fdt_size, ret = 0;
  2135. fdt_size = sizeof(struct qlcnic_fdt);
  2136. count = fdt_size / sizeof(u32);
  2137. if (qlcnic_83xx_lock_flash(adapter))
  2138. return -EIO;
  2139. memset(&adapter->ahw->fdt, 0, fdt_size);
  2140. ret = qlcnic_83xx_lockless_flash_read32(adapter, QLCNIC_FDT_LOCATION,
  2141. (u8 *)&adapter->ahw->fdt,
  2142. count);
  2143. qlcnic_83xx_unlock_flash(adapter);
  2144. return ret;
  2145. }
  2146. int qlcnic_83xx_erase_flash_sector(struct qlcnic_adapter *adapter,
  2147. u32 sector_start_addr)
  2148. {
  2149. u32 reversed_addr, addr1, addr2, cmd;
  2150. int ret = -EIO;
  2151. if (qlcnic_83xx_lock_flash(adapter) != 0)
  2152. return -EIO;
  2153. if (adapter->ahw->fdt.mfg_id == adapter->flash_mfg_id) {
  2154. ret = qlcnic_83xx_enable_flash_write(adapter);
  2155. if (ret) {
  2156. qlcnic_83xx_unlock_flash(adapter);
  2157. dev_err(&adapter->pdev->dev,
  2158. "%s failed at %d\n",
  2159. __func__, __LINE__);
  2160. return ret;
  2161. }
  2162. }
  2163. ret = qlcnic_83xx_poll_flash_status_reg(adapter);
  2164. if (ret) {
  2165. qlcnic_83xx_unlock_flash(adapter);
  2166. dev_err(&adapter->pdev->dev,
  2167. "%s: failed at %d\n", __func__, __LINE__);
  2168. return -EIO;
  2169. }
  2170. addr1 = (sector_start_addr & 0xFF) << 16;
  2171. addr2 = (sector_start_addr & 0xFF0000) >> 16;
  2172. reversed_addr = addr1 | addr2;
  2173. qlcnic_83xx_wrt_reg_indirect(adapter, QLC_83XX_FLASH_WRDATA,
  2174. reversed_addr);
  2175. cmd = QLC_83XX_FLASH_FDT_ERASE_DEF_SIG | adapter->ahw->fdt.erase_cmd;
  2176. if (adapter->ahw->fdt.mfg_id == adapter->flash_mfg_id)
  2177. qlcnic_83xx_wrt_reg_indirect(adapter, QLC_83XX_FLASH_ADDR, cmd);
  2178. else
  2179. qlcnic_83xx_wrt_reg_indirect(adapter, QLC_83XX_FLASH_ADDR,
  2180. QLC_83XX_FLASH_OEM_ERASE_SIG);
  2181. qlcnic_83xx_wrt_reg_indirect(adapter, QLC_83XX_FLASH_CONTROL,
  2182. QLC_83XX_FLASH_LAST_ERASE_MS_VAL);
  2183. ret = qlcnic_83xx_poll_flash_status_reg(adapter);
  2184. if (ret) {
  2185. qlcnic_83xx_unlock_flash(adapter);
  2186. dev_err(&adapter->pdev->dev,
  2187. "%s: failed at %d\n", __func__, __LINE__);
  2188. return -EIO;
  2189. }
  2190. if (adapter->ahw->fdt.mfg_id == adapter->flash_mfg_id) {
  2191. ret = qlcnic_83xx_disable_flash_write(adapter);
  2192. if (ret) {
  2193. qlcnic_83xx_unlock_flash(adapter);
  2194. dev_err(&adapter->pdev->dev,
  2195. "%s: failed at %d\n", __func__, __LINE__);
  2196. return ret;
  2197. }
  2198. }
  2199. qlcnic_83xx_unlock_flash(adapter);
  2200. return 0;
  2201. }
  2202. int qlcnic_83xx_flash_write32(struct qlcnic_adapter *adapter, u32 addr,
  2203. u32 *p_data)
  2204. {
  2205. int ret = -EIO;
  2206. u32 addr1 = 0x00800000 | (addr >> 2);
  2207. qlcnic_83xx_wrt_reg_indirect(adapter, QLC_83XX_FLASH_ADDR, addr1);
  2208. qlcnic_83xx_wrt_reg_indirect(adapter, QLC_83XX_FLASH_WRDATA, *p_data);
  2209. qlcnic_83xx_wrt_reg_indirect(adapter, QLC_83XX_FLASH_CONTROL,
  2210. QLC_83XX_FLASH_LAST_ERASE_MS_VAL);
  2211. ret = qlcnic_83xx_poll_flash_status_reg(adapter);
  2212. if (ret) {
  2213. dev_err(&adapter->pdev->dev,
  2214. "%s: failed at %d\n", __func__, __LINE__);
  2215. return -EIO;
  2216. }
  2217. return 0;
  2218. }
  2219. int qlcnic_83xx_flash_bulk_write(struct qlcnic_adapter *adapter, u32 addr,
  2220. u32 *p_data, int count)
  2221. {
  2222. u32 temp;
  2223. int ret = -EIO;
  2224. if ((count < QLC_83XX_FLASH_WRITE_MIN) ||
  2225. (count > QLC_83XX_FLASH_WRITE_MAX)) {
  2226. dev_err(&adapter->pdev->dev,
  2227. "%s: Invalid word count\n", __func__);
  2228. return -EIO;
  2229. }
  2230. temp = qlcnic_83xx_rd_reg_indirect(adapter,
  2231. QLC_83XX_FLASH_SPI_CONTROL);
  2232. qlcnic_83xx_wrt_reg_indirect(adapter, QLC_83XX_FLASH_SPI_CONTROL,
  2233. (temp | QLC_83XX_FLASH_SPI_CTRL));
  2234. qlcnic_83xx_wrt_reg_indirect(adapter, QLC_83XX_FLASH_ADDR,
  2235. QLC_83XX_FLASH_ADDR_TEMP_VAL);
  2236. /* First DWORD write */
  2237. qlcnic_83xx_wrt_reg_indirect(adapter, QLC_83XX_FLASH_WRDATA, *p_data++);
  2238. qlcnic_83xx_wrt_reg_indirect(adapter, QLC_83XX_FLASH_CONTROL,
  2239. QLC_83XX_FLASH_FIRST_MS_PATTERN);
  2240. ret = qlcnic_83xx_poll_flash_status_reg(adapter);
  2241. if (ret) {
  2242. dev_err(&adapter->pdev->dev,
  2243. "%s: failed at %d\n", __func__, __LINE__);
  2244. return -EIO;
  2245. }
  2246. count--;
  2247. qlcnic_83xx_wrt_reg_indirect(adapter, QLC_83XX_FLASH_ADDR,
  2248. QLC_83XX_FLASH_ADDR_SECOND_TEMP_VAL);
  2249. /* Second to N-1 DWORD writes */
  2250. while (count != 1) {
  2251. qlcnic_83xx_wrt_reg_indirect(adapter, QLC_83XX_FLASH_WRDATA,
  2252. *p_data++);
  2253. qlcnic_83xx_wrt_reg_indirect(adapter, QLC_83XX_FLASH_CONTROL,
  2254. QLC_83XX_FLASH_SECOND_MS_PATTERN);
  2255. ret = qlcnic_83xx_poll_flash_status_reg(adapter);
  2256. if (ret) {
  2257. dev_err(&adapter->pdev->dev,
  2258. "%s: failed at %d\n", __func__, __LINE__);
  2259. return -EIO;
  2260. }
  2261. count--;
  2262. }
  2263. qlcnic_83xx_wrt_reg_indirect(adapter, QLC_83XX_FLASH_ADDR,
  2264. QLC_83XX_FLASH_ADDR_TEMP_VAL |
  2265. (addr >> 2));
  2266. /* Last DWORD write */
  2267. qlcnic_83xx_wrt_reg_indirect(adapter, QLC_83XX_FLASH_WRDATA, *p_data++);
  2268. qlcnic_83xx_wrt_reg_indirect(adapter, QLC_83XX_FLASH_CONTROL,
  2269. QLC_83XX_FLASH_LAST_MS_PATTERN);
  2270. ret = qlcnic_83xx_poll_flash_status_reg(adapter);
  2271. if (ret) {
  2272. dev_err(&adapter->pdev->dev,
  2273. "%s: failed at %d\n", __func__, __LINE__);
  2274. return -EIO;
  2275. }
  2276. ret = qlcnic_83xx_rd_reg_indirect(adapter, QLC_83XX_FLASH_SPI_STATUS);
  2277. if ((ret & QLC_83XX_FLASH_SPI_CTRL) == QLC_83XX_FLASH_SPI_CTRL) {
  2278. dev_err(&adapter->pdev->dev, "%s: failed at %d\n",
  2279. __func__, __LINE__);
  2280. /* Operation failed, clear error bit */
  2281. temp = qlcnic_83xx_rd_reg_indirect(adapter,
  2282. QLC_83XX_FLASH_SPI_CONTROL);
  2283. qlcnic_83xx_wrt_reg_indirect(adapter,
  2284. QLC_83XX_FLASH_SPI_CONTROL,
  2285. (temp | QLC_83XX_FLASH_SPI_CTRL));
  2286. }
  2287. return 0;
  2288. }
  2289. static void qlcnic_83xx_recover_driver_lock(struct qlcnic_adapter *adapter)
  2290. {
  2291. u32 val, id;
  2292. val = QLCRDX(adapter->ahw, QLC_83XX_RECOVER_DRV_LOCK);
  2293. /* Check if recovery need to be performed by the calling function */
  2294. if ((val & QLC_83XX_DRV_LOCK_RECOVERY_STATUS_MASK) == 0) {
  2295. val = val & ~0x3F;
  2296. val = val | ((adapter->portnum << 2) |
  2297. QLC_83XX_NEED_DRV_LOCK_RECOVERY);
  2298. QLCWRX(adapter->ahw, QLC_83XX_RECOVER_DRV_LOCK, val);
  2299. dev_info(&adapter->pdev->dev,
  2300. "%s: lock recovery initiated\n", __func__);
  2301. msleep(QLC_83XX_DRV_LOCK_RECOVERY_DELAY);
  2302. val = QLCRDX(adapter->ahw, QLC_83XX_RECOVER_DRV_LOCK);
  2303. id = ((val >> 2) & 0xF);
  2304. if (id == adapter->portnum) {
  2305. val = val & ~QLC_83XX_DRV_LOCK_RECOVERY_STATUS_MASK;
  2306. val = val | QLC_83XX_DRV_LOCK_RECOVERY_IN_PROGRESS;
  2307. QLCWRX(adapter->ahw, QLC_83XX_RECOVER_DRV_LOCK, val);
  2308. /* Force release the lock */
  2309. QLCRDX(adapter->ahw, QLC_83XX_DRV_UNLOCK);
  2310. /* Clear recovery bits */
  2311. val = val & ~0x3F;
  2312. QLCWRX(adapter->ahw, QLC_83XX_RECOVER_DRV_LOCK, val);
  2313. dev_info(&adapter->pdev->dev,
  2314. "%s: lock recovery completed\n", __func__);
  2315. } else {
  2316. dev_info(&adapter->pdev->dev,
  2317. "%s: func %d to resume lock recovery process\n",
  2318. __func__, id);
  2319. }
  2320. } else {
  2321. dev_info(&adapter->pdev->dev,
  2322. "%s: lock recovery initiated by other functions\n",
  2323. __func__);
  2324. }
  2325. }
  2326. int qlcnic_83xx_lock_driver(struct qlcnic_adapter *adapter)
  2327. {
  2328. u32 lock_alive_counter, val, id, i = 0, status = 0, temp = 0;
  2329. int max_attempt = 0;
  2330. while (status == 0) {
  2331. status = QLCRDX(adapter->ahw, QLC_83XX_DRV_LOCK);
  2332. if (status)
  2333. break;
  2334. msleep(QLC_83XX_DRV_LOCK_WAIT_DELAY);
  2335. i++;
  2336. if (i == 1)
  2337. temp = QLCRDX(adapter->ahw, QLC_83XX_DRV_LOCK_ID);
  2338. if (i == QLC_83XX_DRV_LOCK_WAIT_COUNTER) {
  2339. val = QLCRDX(adapter->ahw, QLC_83XX_DRV_LOCK_ID);
  2340. if (val == temp) {
  2341. id = val & 0xFF;
  2342. dev_info(&adapter->pdev->dev,
  2343. "%s: lock to be recovered from %d\n",
  2344. __func__, id);
  2345. qlcnic_83xx_recover_driver_lock(adapter);
  2346. i = 0;
  2347. max_attempt++;
  2348. } else {
  2349. dev_err(&adapter->pdev->dev,
  2350. "%s: failed to get lock\n", __func__);
  2351. return -EIO;
  2352. }
  2353. }
  2354. /* Force exit from while loop after few attempts */
  2355. if (max_attempt == QLC_83XX_MAX_DRV_LOCK_RECOVERY_ATTEMPT) {
  2356. dev_err(&adapter->pdev->dev,
  2357. "%s: failed to get lock\n", __func__);
  2358. return -EIO;
  2359. }
  2360. }
  2361. val = QLCRDX(adapter->ahw, QLC_83XX_DRV_LOCK_ID);
  2362. lock_alive_counter = val >> 8;
  2363. lock_alive_counter++;
  2364. val = lock_alive_counter << 8 | adapter->portnum;
  2365. QLCWRX(adapter->ahw, QLC_83XX_DRV_LOCK_ID, val);
  2366. return 0;
  2367. }
  2368. void qlcnic_83xx_unlock_driver(struct qlcnic_adapter *adapter)
  2369. {
  2370. u32 val, lock_alive_counter, id;
  2371. val = QLCRDX(adapter->ahw, QLC_83XX_DRV_LOCK_ID);
  2372. id = val & 0xFF;
  2373. lock_alive_counter = val >> 8;
  2374. if (id != adapter->portnum)
  2375. dev_err(&adapter->pdev->dev,
  2376. "%s:Warning func %d is unlocking lock owned by %d\n",
  2377. __func__, adapter->portnum, id);
  2378. val = (lock_alive_counter << 8) | 0xFF;
  2379. QLCWRX(adapter->ahw, QLC_83XX_DRV_LOCK_ID, val);
  2380. QLCRDX(adapter->ahw, QLC_83XX_DRV_UNLOCK);
  2381. }
  2382. int qlcnic_83xx_ms_mem_write128(struct qlcnic_adapter *adapter, u64 addr,
  2383. u32 *data, u32 count)
  2384. {
  2385. int i, j, ret = 0;
  2386. u32 temp;
  2387. /* Check alignment */
  2388. if (addr & 0xF)
  2389. return -EIO;
  2390. mutex_lock(&adapter->ahw->mem_lock);
  2391. qlcnic_83xx_wrt_reg_indirect(adapter, QLCNIC_MS_ADDR_HI, 0);
  2392. for (i = 0; i < count; i++, addr += 16) {
  2393. if (!((ADDR_IN_RANGE(addr, QLCNIC_ADDR_QDR_NET,
  2394. QLCNIC_ADDR_QDR_NET_MAX)) ||
  2395. (ADDR_IN_RANGE(addr, QLCNIC_ADDR_DDR_NET,
  2396. QLCNIC_ADDR_DDR_NET_MAX)))) {
  2397. mutex_unlock(&adapter->ahw->mem_lock);
  2398. return -EIO;
  2399. }
  2400. qlcnic_83xx_wrt_reg_indirect(adapter, QLCNIC_MS_ADDR_LO, addr);
  2401. qlcnic_83xx_wrt_reg_indirect(adapter, QLCNIC_MS_WRTDATA_LO,
  2402. *data++);
  2403. qlcnic_83xx_wrt_reg_indirect(adapter, QLCNIC_MS_WRTDATA_HI,
  2404. *data++);
  2405. qlcnic_83xx_wrt_reg_indirect(adapter, QLCNIC_MS_WRTDATA_ULO,
  2406. *data++);
  2407. qlcnic_83xx_wrt_reg_indirect(adapter, QLCNIC_MS_WRTDATA_UHI,
  2408. *data++);
  2409. qlcnic_83xx_wrt_reg_indirect(adapter, QLCNIC_MS_CTRL,
  2410. QLCNIC_TA_WRITE_ENABLE);
  2411. qlcnic_83xx_wrt_reg_indirect(adapter, QLCNIC_MS_CTRL,
  2412. QLCNIC_TA_WRITE_START);
  2413. for (j = 0; j < MAX_CTL_CHECK; j++) {
  2414. temp = qlcnic_83xx_rd_reg_indirect(adapter,
  2415. QLCNIC_MS_CTRL);
  2416. if ((temp & TA_CTL_BUSY) == 0)
  2417. break;
  2418. }
  2419. /* Status check failure */
  2420. if (j >= MAX_CTL_CHECK) {
  2421. printk_ratelimited(KERN_WARNING
  2422. "MS memory write failed\n");
  2423. mutex_unlock(&adapter->ahw->mem_lock);
  2424. return -EIO;
  2425. }
  2426. }
  2427. mutex_unlock(&adapter->ahw->mem_lock);
  2428. return ret;
  2429. }
  2430. int qlcnic_83xx_flash_read32(struct qlcnic_adapter *adapter, u32 flash_addr,
  2431. u8 *p_data, int count)
  2432. {
  2433. int i, ret;
  2434. u32 word, addr = flash_addr;
  2435. ulong indirect_addr;
  2436. if (qlcnic_83xx_lock_flash(adapter) != 0)
  2437. return -EIO;
  2438. if (addr & 0x3) {
  2439. dev_err(&adapter->pdev->dev, "Illegal addr = 0x%x\n", addr);
  2440. qlcnic_83xx_unlock_flash(adapter);
  2441. return -EIO;
  2442. }
  2443. for (i = 0; i < count; i++) {
  2444. if (qlcnic_83xx_wrt_reg_indirect(adapter,
  2445. QLC_83XX_FLASH_DIRECT_WINDOW,
  2446. (addr))) {
  2447. qlcnic_83xx_unlock_flash(adapter);
  2448. return -EIO;
  2449. }
  2450. indirect_addr = QLC_83XX_FLASH_DIRECT_DATA(addr);
  2451. ret = qlcnic_83xx_rd_reg_indirect(adapter,
  2452. indirect_addr);
  2453. if (ret == -EIO)
  2454. return -EIO;
  2455. word = ret;
  2456. *(u32 *)p_data = word;
  2457. p_data = p_data + 4;
  2458. addr = addr + 4;
  2459. }
  2460. qlcnic_83xx_unlock_flash(adapter);
  2461. return 0;
  2462. }
  2463. int qlcnic_83xx_test_link(struct qlcnic_adapter *adapter)
  2464. {
  2465. u8 pci_func;
  2466. int err;
  2467. u32 config = 0, state;
  2468. struct qlcnic_cmd_args cmd;
  2469. struct qlcnic_hardware_context *ahw = adapter->ahw;
  2470. if (qlcnic_sriov_vf_check(adapter))
  2471. pci_func = adapter->portnum;
  2472. else
  2473. pci_func = ahw->pci_func;
  2474. state = readl(ahw->pci_base0 + QLC_83XX_LINK_STATE(pci_func));
  2475. if (!QLC_83xx_FUNC_VAL(state, pci_func)) {
  2476. dev_info(&adapter->pdev->dev, "link state down\n");
  2477. return config;
  2478. }
  2479. err = qlcnic_alloc_mbx_args(&cmd, adapter, QLCNIC_CMD_GET_LINK_STATUS);
  2480. if (err)
  2481. return err;
  2482. err = qlcnic_issue_cmd(adapter, &cmd);
  2483. if (err) {
  2484. dev_info(&adapter->pdev->dev,
  2485. "Get Link Status Command failed: 0x%x\n", err);
  2486. goto out;
  2487. } else {
  2488. config = cmd.rsp.arg[1];
  2489. switch (QLC_83XX_CURRENT_LINK_SPEED(config)) {
  2490. case QLC_83XX_10M_LINK:
  2491. ahw->link_speed = SPEED_10;
  2492. break;
  2493. case QLC_83XX_100M_LINK:
  2494. ahw->link_speed = SPEED_100;
  2495. break;
  2496. case QLC_83XX_1G_LINK:
  2497. ahw->link_speed = SPEED_1000;
  2498. break;
  2499. case QLC_83XX_10G_LINK:
  2500. ahw->link_speed = SPEED_10000;
  2501. break;
  2502. default:
  2503. ahw->link_speed = 0;
  2504. break;
  2505. }
  2506. config = cmd.rsp.arg[3];
  2507. if (QLC_83XX_SFP_PRESENT(config)) {
  2508. switch (ahw->module_type) {
  2509. case LINKEVENT_MODULE_OPTICAL_UNKNOWN:
  2510. case LINKEVENT_MODULE_OPTICAL_SRLR:
  2511. case LINKEVENT_MODULE_OPTICAL_LRM:
  2512. case LINKEVENT_MODULE_OPTICAL_SFP_1G:
  2513. ahw->supported_type = PORT_FIBRE;
  2514. break;
  2515. case LINKEVENT_MODULE_TWINAX_UNSUPPORTED_CABLE:
  2516. case LINKEVENT_MODULE_TWINAX_UNSUPPORTED_CABLELEN:
  2517. case LINKEVENT_MODULE_TWINAX:
  2518. ahw->supported_type = PORT_TP;
  2519. break;
  2520. default:
  2521. ahw->supported_type = PORT_OTHER;
  2522. }
  2523. }
  2524. if (config & 1)
  2525. err = 1;
  2526. }
  2527. out:
  2528. qlcnic_free_mbx_args(&cmd);
  2529. return config;
  2530. }
  2531. int qlcnic_83xx_get_settings(struct qlcnic_adapter *adapter,
  2532. struct ethtool_cmd *ecmd)
  2533. {
  2534. u32 config = 0;
  2535. int status = 0;
  2536. struct qlcnic_hardware_context *ahw = adapter->ahw;
  2537. /* Get port configuration info */
  2538. status = qlcnic_83xx_get_port_info(adapter);
  2539. /* Get Link Status related info */
  2540. config = qlcnic_83xx_test_link(adapter);
  2541. ahw->module_type = QLC_83XX_SFP_MODULE_TYPE(config);
  2542. /* hard code until there is a way to get it from flash */
  2543. ahw->board_type = QLCNIC_BRDTYPE_83XX_10G;
  2544. if (netif_running(adapter->netdev) && ahw->has_link_events) {
  2545. ethtool_cmd_speed_set(ecmd, ahw->link_speed);
  2546. ecmd->duplex = ahw->link_duplex;
  2547. ecmd->autoneg = ahw->link_autoneg;
  2548. } else {
  2549. ethtool_cmd_speed_set(ecmd, SPEED_UNKNOWN);
  2550. ecmd->duplex = DUPLEX_UNKNOWN;
  2551. ecmd->autoneg = AUTONEG_DISABLE;
  2552. }
  2553. if (ahw->port_type == QLCNIC_XGBE) {
  2554. ecmd->supported = SUPPORTED_1000baseT_Full;
  2555. ecmd->advertising = ADVERTISED_1000baseT_Full;
  2556. } else {
  2557. ecmd->supported = (SUPPORTED_10baseT_Half |
  2558. SUPPORTED_10baseT_Full |
  2559. SUPPORTED_100baseT_Half |
  2560. SUPPORTED_100baseT_Full |
  2561. SUPPORTED_1000baseT_Half |
  2562. SUPPORTED_1000baseT_Full);
  2563. ecmd->advertising = (ADVERTISED_100baseT_Half |
  2564. ADVERTISED_100baseT_Full |
  2565. ADVERTISED_1000baseT_Half |
  2566. ADVERTISED_1000baseT_Full);
  2567. }
  2568. switch (ahw->supported_type) {
  2569. case PORT_FIBRE:
  2570. ecmd->supported |= SUPPORTED_FIBRE;
  2571. ecmd->advertising |= ADVERTISED_FIBRE;
  2572. ecmd->port = PORT_FIBRE;
  2573. ecmd->transceiver = XCVR_EXTERNAL;
  2574. break;
  2575. case PORT_TP:
  2576. ecmd->supported |= SUPPORTED_TP;
  2577. ecmd->advertising |= ADVERTISED_TP;
  2578. ecmd->port = PORT_TP;
  2579. ecmd->transceiver = XCVR_INTERNAL;
  2580. break;
  2581. default:
  2582. ecmd->supported |= SUPPORTED_FIBRE;
  2583. ecmd->advertising |= ADVERTISED_FIBRE;
  2584. ecmd->port = PORT_OTHER;
  2585. ecmd->transceiver = XCVR_EXTERNAL;
  2586. break;
  2587. }
  2588. ecmd->phy_address = ahw->physical_port;
  2589. return status;
  2590. }
  2591. int qlcnic_83xx_set_settings(struct qlcnic_adapter *adapter,
  2592. struct ethtool_cmd *ecmd)
  2593. {
  2594. int status = 0;
  2595. u32 config = adapter->ahw->port_config;
  2596. if (ecmd->autoneg)
  2597. adapter->ahw->port_config |= BIT_15;
  2598. switch (ethtool_cmd_speed(ecmd)) {
  2599. case SPEED_10:
  2600. adapter->ahw->port_config |= BIT_8;
  2601. break;
  2602. case SPEED_100:
  2603. adapter->ahw->port_config |= BIT_9;
  2604. break;
  2605. case SPEED_1000:
  2606. adapter->ahw->port_config |= BIT_10;
  2607. break;
  2608. case SPEED_10000:
  2609. adapter->ahw->port_config |= BIT_11;
  2610. break;
  2611. default:
  2612. return -EINVAL;
  2613. }
  2614. status = qlcnic_83xx_set_port_config(adapter);
  2615. if (status) {
  2616. dev_info(&adapter->pdev->dev,
  2617. "Faild to Set Link Speed and autoneg.\n");
  2618. adapter->ahw->port_config = config;
  2619. }
  2620. return status;
  2621. }
  2622. static inline u64 *qlcnic_83xx_copy_stats(struct qlcnic_cmd_args *cmd,
  2623. u64 *data, int index)
  2624. {
  2625. u32 low, hi;
  2626. u64 val;
  2627. low = cmd->rsp.arg[index];
  2628. hi = cmd->rsp.arg[index + 1];
  2629. val = (((u64) low) | (((u64) hi) << 32));
  2630. *data++ = val;
  2631. return data;
  2632. }
  2633. static u64 *qlcnic_83xx_fill_stats(struct qlcnic_adapter *adapter,
  2634. struct qlcnic_cmd_args *cmd, u64 *data,
  2635. int type, int *ret)
  2636. {
  2637. int err, k, total_regs;
  2638. *ret = 0;
  2639. err = qlcnic_issue_cmd(adapter, cmd);
  2640. if (err != QLCNIC_RCODE_SUCCESS) {
  2641. dev_info(&adapter->pdev->dev,
  2642. "Error in get statistics mailbox command\n");
  2643. *ret = -EIO;
  2644. return data;
  2645. }
  2646. total_regs = cmd->rsp.num;
  2647. switch (type) {
  2648. case QLC_83XX_STAT_MAC:
  2649. /* fill in MAC tx counters */
  2650. for (k = 2; k < 28; k += 2)
  2651. data = qlcnic_83xx_copy_stats(cmd, data, k);
  2652. /* skip 24 bytes of reserved area */
  2653. /* fill in MAC rx counters */
  2654. for (k += 6; k < 60; k += 2)
  2655. data = qlcnic_83xx_copy_stats(cmd, data, k);
  2656. /* skip 24 bytes of reserved area */
  2657. /* fill in MAC rx frame stats */
  2658. for (k += 6; k < 80; k += 2)
  2659. data = qlcnic_83xx_copy_stats(cmd, data, k);
  2660. /* fill in eSwitch stats */
  2661. for (; k < total_regs; k += 2)
  2662. data = qlcnic_83xx_copy_stats(cmd, data, k);
  2663. break;
  2664. case QLC_83XX_STAT_RX:
  2665. for (k = 2; k < 8; k += 2)
  2666. data = qlcnic_83xx_copy_stats(cmd, data, k);
  2667. /* skip 8 bytes of reserved data */
  2668. for (k += 2; k < 24; k += 2)
  2669. data = qlcnic_83xx_copy_stats(cmd, data, k);
  2670. /* skip 8 bytes containing RE1FBQ error data */
  2671. for (k += 2; k < total_regs; k += 2)
  2672. data = qlcnic_83xx_copy_stats(cmd, data, k);
  2673. break;
  2674. case QLC_83XX_STAT_TX:
  2675. for (k = 2; k < 10; k += 2)
  2676. data = qlcnic_83xx_copy_stats(cmd, data, k);
  2677. /* skip 8 bytes of reserved data */
  2678. for (k += 2; k < total_regs; k += 2)
  2679. data = qlcnic_83xx_copy_stats(cmd, data, k);
  2680. break;
  2681. default:
  2682. dev_warn(&adapter->pdev->dev, "Unknown get statistics mode\n");
  2683. *ret = -EIO;
  2684. }
  2685. return data;
  2686. }
  2687. void qlcnic_83xx_get_stats(struct qlcnic_adapter *adapter, u64 *data)
  2688. {
  2689. struct qlcnic_cmd_args cmd;
  2690. struct net_device *netdev = adapter->netdev;
  2691. int ret = 0;
  2692. ret = qlcnic_alloc_mbx_args(&cmd, adapter, QLCNIC_CMD_GET_STATISTICS);
  2693. if (ret)
  2694. return;
  2695. /* Get Tx stats */
  2696. cmd.req.arg[1] = BIT_1 | (adapter->tx_ring->ctx_id << 16);
  2697. cmd.rsp.num = QLC_83XX_TX_STAT_REGS;
  2698. data = qlcnic_83xx_fill_stats(adapter, &cmd, data,
  2699. QLC_83XX_STAT_TX, &ret);
  2700. if (ret) {
  2701. netdev_err(netdev, "Error getting Tx stats\n");
  2702. goto out;
  2703. }
  2704. /* Get MAC stats */
  2705. cmd.req.arg[1] = BIT_2 | (adapter->portnum << 16);
  2706. cmd.rsp.num = QLC_83XX_MAC_STAT_REGS;
  2707. memset(cmd.rsp.arg, 0, sizeof(u32) * cmd.rsp.num);
  2708. data = qlcnic_83xx_fill_stats(adapter, &cmd, data,
  2709. QLC_83XX_STAT_MAC, &ret);
  2710. if (ret) {
  2711. netdev_err(netdev, "Error getting MAC stats\n");
  2712. goto out;
  2713. }
  2714. /* Get Rx stats */
  2715. cmd.req.arg[1] = adapter->recv_ctx->context_id << 16;
  2716. cmd.rsp.num = QLC_83XX_RX_STAT_REGS;
  2717. memset(cmd.rsp.arg, 0, sizeof(u32) * cmd.rsp.num);
  2718. data = qlcnic_83xx_fill_stats(adapter, &cmd, data,
  2719. QLC_83XX_STAT_RX, &ret);
  2720. if (ret)
  2721. netdev_err(netdev, "Error getting Rx stats\n");
  2722. out:
  2723. qlcnic_free_mbx_args(&cmd);
  2724. }
  2725. int qlcnic_83xx_reg_test(struct qlcnic_adapter *adapter)
  2726. {
  2727. u32 major, minor, sub;
  2728. major = QLC_SHARED_REG_RD32(adapter, QLCNIC_FW_VERSION_MAJOR);
  2729. minor = QLC_SHARED_REG_RD32(adapter, QLCNIC_FW_VERSION_MINOR);
  2730. sub = QLC_SHARED_REG_RD32(adapter, QLCNIC_FW_VERSION_SUB);
  2731. if (adapter->fw_version != QLCNIC_VERSION_CODE(major, minor, sub)) {
  2732. dev_info(&adapter->pdev->dev, "%s: Reg test failed\n",
  2733. __func__);
  2734. return 1;
  2735. }
  2736. return 0;
  2737. }
  2738. int qlcnic_83xx_get_regs_len(struct qlcnic_adapter *adapter)
  2739. {
  2740. return (ARRAY_SIZE(qlcnic_83xx_ext_reg_tbl) *
  2741. sizeof(adapter->ahw->ext_reg_tbl)) +
  2742. (ARRAY_SIZE(qlcnic_83xx_reg_tbl) +
  2743. sizeof(adapter->ahw->reg_tbl));
  2744. }
  2745. int qlcnic_83xx_get_registers(struct qlcnic_adapter *adapter, u32 *regs_buff)
  2746. {
  2747. int i, j = 0;
  2748. for (i = QLCNIC_DEV_INFO_SIZE + 1;
  2749. j < ARRAY_SIZE(qlcnic_83xx_reg_tbl); i++, j++)
  2750. regs_buff[i] = QLC_SHARED_REG_RD32(adapter, j);
  2751. for (j = 0; j < ARRAY_SIZE(qlcnic_83xx_ext_reg_tbl); j++)
  2752. regs_buff[i++] = QLCRDX(adapter->ahw, j);
  2753. return i;
  2754. }
  2755. int qlcnic_83xx_interrupt_test(struct net_device *netdev)
  2756. {
  2757. struct qlcnic_adapter *adapter = netdev_priv(netdev);
  2758. struct qlcnic_hardware_context *ahw = adapter->ahw;
  2759. struct qlcnic_cmd_args cmd;
  2760. u32 data;
  2761. u16 intrpt_id, id;
  2762. u8 val;
  2763. int ret, max_sds_rings = adapter->max_sds_rings;
  2764. if (qlcnic_get_diag_lock(adapter)) {
  2765. netdev_info(netdev, "Device in diagnostics mode\n");
  2766. return -EBUSY;
  2767. }
  2768. ret = qlcnic_83xx_diag_alloc_res(netdev, QLCNIC_INTERRUPT_TEST,
  2769. max_sds_rings);
  2770. if (ret)
  2771. goto fail_diag_irq;
  2772. ahw->diag_cnt = 0;
  2773. ret = qlcnic_alloc_mbx_args(&cmd, adapter, QLCNIC_CMD_INTRPT_TEST);
  2774. if (ret)
  2775. goto fail_diag_irq;
  2776. if (adapter->flags & QLCNIC_MSIX_ENABLED)
  2777. intrpt_id = ahw->intr_tbl[0].id;
  2778. else
  2779. intrpt_id = QLCRDX(ahw, QLCNIC_DEF_INT_ID);
  2780. cmd.req.arg[1] = 1;
  2781. cmd.req.arg[2] = intrpt_id;
  2782. cmd.req.arg[3] = BIT_0;
  2783. ret = qlcnic_issue_cmd(adapter, &cmd);
  2784. data = cmd.rsp.arg[2];
  2785. id = LSW(data);
  2786. val = LSB(MSW(data));
  2787. if (id != intrpt_id)
  2788. dev_info(&adapter->pdev->dev,
  2789. "Interrupt generated: 0x%x, requested:0x%x\n",
  2790. id, intrpt_id);
  2791. if (val)
  2792. dev_err(&adapter->pdev->dev,
  2793. "Interrupt test error: 0x%x\n", val);
  2794. if (ret)
  2795. goto done;
  2796. msleep(20);
  2797. ret = !ahw->diag_cnt;
  2798. done:
  2799. qlcnic_free_mbx_args(&cmd);
  2800. qlcnic_83xx_diag_free_res(netdev, max_sds_rings);
  2801. fail_diag_irq:
  2802. adapter->max_sds_rings = max_sds_rings;
  2803. qlcnic_release_diag_lock(adapter);
  2804. return ret;
  2805. }
  2806. void qlcnic_83xx_get_pauseparam(struct qlcnic_adapter *adapter,
  2807. struct ethtool_pauseparam *pause)
  2808. {
  2809. struct qlcnic_hardware_context *ahw = adapter->ahw;
  2810. int status = 0;
  2811. u32 config;
  2812. status = qlcnic_83xx_get_port_config(adapter);
  2813. if (status) {
  2814. dev_err(&adapter->pdev->dev,
  2815. "%s: Get Pause Config failed\n", __func__);
  2816. return;
  2817. }
  2818. config = ahw->port_config;
  2819. if (config & QLC_83XX_CFG_STD_PAUSE) {
  2820. if (config & QLC_83XX_CFG_STD_TX_PAUSE)
  2821. pause->tx_pause = 1;
  2822. if (config & QLC_83XX_CFG_STD_RX_PAUSE)
  2823. pause->rx_pause = 1;
  2824. }
  2825. if (QLC_83XX_AUTONEG(config))
  2826. pause->autoneg = 1;
  2827. }
  2828. int qlcnic_83xx_set_pauseparam(struct qlcnic_adapter *adapter,
  2829. struct ethtool_pauseparam *pause)
  2830. {
  2831. struct qlcnic_hardware_context *ahw = adapter->ahw;
  2832. int status = 0;
  2833. u32 config;
  2834. status = qlcnic_83xx_get_port_config(adapter);
  2835. if (status) {
  2836. dev_err(&adapter->pdev->dev,
  2837. "%s: Get Pause Config failed.\n", __func__);
  2838. return status;
  2839. }
  2840. config = ahw->port_config;
  2841. if (ahw->port_type == QLCNIC_GBE) {
  2842. if (pause->autoneg)
  2843. ahw->port_config |= QLC_83XX_ENABLE_AUTONEG;
  2844. if (!pause->autoneg)
  2845. ahw->port_config &= ~QLC_83XX_ENABLE_AUTONEG;
  2846. } else if ((ahw->port_type == QLCNIC_XGBE) && (pause->autoneg)) {
  2847. return -EOPNOTSUPP;
  2848. }
  2849. if (!(config & QLC_83XX_CFG_STD_PAUSE))
  2850. ahw->port_config |= QLC_83XX_CFG_STD_PAUSE;
  2851. if (pause->rx_pause && pause->tx_pause) {
  2852. ahw->port_config |= QLC_83XX_CFG_STD_TX_RX_PAUSE;
  2853. } else if (pause->rx_pause && !pause->tx_pause) {
  2854. ahw->port_config &= ~QLC_83XX_CFG_STD_TX_PAUSE;
  2855. ahw->port_config |= QLC_83XX_CFG_STD_RX_PAUSE;
  2856. } else if (pause->tx_pause && !pause->rx_pause) {
  2857. ahw->port_config &= ~QLC_83XX_CFG_STD_RX_PAUSE;
  2858. ahw->port_config |= QLC_83XX_CFG_STD_TX_PAUSE;
  2859. } else if (!pause->rx_pause && !pause->tx_pause) {
  2860. ahw->port_config &= ~QLC_83XX_CFG_STD_TX_RX_PAUSE;
  2861. }
  2862. status = qlcnic_83xx_set_port_config(adapter);
  2863. if (status) {
  2864. dev_err(&adapter->pdev->dev,
  2865. "%s: Set Pause Config failed.\n", __func__);
  2866. ahw->port_config = config;
  2867. }
  2868. return status;
  2869. }
  2870. static int qlcnic_83xx_read_flash_status_reg(struct qlcnic_adapter *adapter)
  2871. {
  2872. int ret;
  2873. qlcnic_83xx_wrt_reg_indirect(adapter, QLC_83XX_FLASH_ADDR,
  2874. QLC_83XX_FLASH_OEM_READ_SIG);
  2875. qlcnic_83xx_wrt_reg_indirect(adapter, QLC_83XX_FLASH_CONTROL,
  2876. QLC_83XX_FLASH_READ_CTRL);
  2877. ret = qlcnic_83xx_poll_flash_status_reg(adapter);
  2878. if (ret)
  2879. return -EIO;
  2880. ret = qlcnic_83xx_rd_reg_indirect(adapter, QLC_83XX_FLASH_RDDATA);
  2881. return ret & 0xFF;
  2882. }
  2883. int qlcnic_83xx_flash_test(struct qlcnic_adapter *adapter)
  2884. {
  2885. int status;
  2886. status = qlcnic_83xx_read_flash_status_reg(adapter);
  2887. if (status == -EIO) {
  2888. dev_info(&adapter->pdev->dev, "%s: EEPROM test failed.\n",
  2889. __func__);
  2890. return 1;
  2891. }
  2892. return 0;
  2893. }