pci_fire.c 15 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568
  1. /* pci_fire.c: Sun4u platform PCI-E controller support.
  2. *
  3. * Copyright (C) 2007 David S. Miller (davem@davemloft.net)
  4. */
  5. #include <linux/kernel.h>
  6. #include <linux/pci.h>
  7. #include <linux/slab.h>
  8. #include <linux/init.h>
  9. #include <linux/msi.h>
  10. #include <linux/irq.h>
  11. #include <linux/of_device.h>
  12. #include <asm/prom.h>
  13. #include <asm/irq.h>
  14. #include "pci_impl.h"
  15. #define DRIVER_NAME "fire"
  16. #define PFX DRIVER_NAME ": "
  17. #define fire_read(__reg) \
  18. ({ u64 __ret; \
  19. __asm__ __volatile__("ldxa [%1] %2, %0" \
  20. : "=r" (__ret) \
  21. : "r" (__reg), "i" (ASI_PHYS_BYPASS_EC_E) \
  22. : "memory"); \
  23. __ret; \
  24. })
  25. #define fire_write(__reg, __val) \
  26. __asm__ __volatile__("stxa %0, [%1] %2" \
  27. : /* no outputs */ \
  28. : "r" (__val), "r" (__reg), \
  29. "i" (ASI_PHYS_BYPASS_EC_E) \
  30. : "memory")
  31. static void __init pci_fire_scan_bus(struct pci_pbm_info *pbm)
  32. {
  33. pbm->pci_bus = pci_scan_one_pbm(pbm);
  34. /* XXX register error interrupt handlers XXX */
  35. }
  36. #define FIRE_IOMMU_CONTROL 0x40000UL
  37. #define FIRE_IOMMU_TSBBASE 0x40008UL
  38. #define FIRE_IOMMU_FLUSH 0x40100UL
  39. #define FIRE_IOMMU_FLUSHINV 0x40108UL
  40. static int pci_fire_pbm_iommu_init(struct pci_pbm_info *pbm)
  41. {
  42. struct iommu *iommu = pbm->iommu;
  43. u32 vdma[2], dma_mask;
  44. u64 control;
  45. int tsbsize, err;
  46. /* No virtual-dma property on these guys, use largest size. */
  47. vdma[0] = 0xc0000000; /* base */
  48. vdma[1] = 0x40000000; /* size */
  49. dma_mask = 0xffffffff;
  50. tsbsize = 128;
  51. /* Register addresses. */
  52. iommu->iommu_control = pbm->pbm_regs + FIRE_IOMMU_CONTROL;
  53. iommu->iommu_tsbbase = pbm->pbm_regs + FIRE_IOMMU_TSBBASE;
  54. iommu->iommu_flush = pbm->pbm_regs + FIRE_IOMMU_FLUSH;
  55. iommu->iommu_flushinv = pbm->pbm_regs + FIRE_IOMMU_FLUSHINV;
  56. /* We use the main control/status register of FIRE as the write
  57. * completion register.
  58. */
  59. iommu->write_complete_reg = pbm->controller_regs + 0x410000UL;
  60. /*
  61. * Invalidate TLB Entries.
  62. */
  63. fire_write(iommu->iommu_flushinv, ~(u64)0);
  64. err = iommu_table_init(iommu, tsbsize * 8 * 1024, vdma[0], dma_mask,
  65. pbm->numa_node);
  66. if (err)
  67. return err;
  68. fire_write(iommu->iommu_tsbbase, __pa(iommu->page_table) | 0x7UL);
  69. control = fire_read(iommu->iommu_control);
  70. control |= (0x00000400 /* TSB cache snoop enable */ |
  71. 0x00000300 /* Cache mode */ |
  72. 0x00000002 /* Bypass enable */ |
  73. 0x00000001 /* Translation enable */);
  74. fire_write(iommu->iommu_control, control);
  75. return 0;
  76. }
  77. #ifdef CONFIG_PCI_MSI
  78. struct pci_msiq_entry {
  79. u64 word0;
  80. #define MSIQ_WORD0_RESV 0x8000000000000000UL
  81. #define MSIQ_WORD0_FMT_TYPE 0x7f00000000000000UL
  82. #define MSIQ_WORD0_FMT_TYPE_SHIFT 56
  83. #define MSIQ_WORD0_LEN 0x00ffc00000000000UL
  84. #define MSIQ_WORD0_LEN_SHIFT 46
  85. #define MSIQ_WORD0_ADDR0 0x00003fff00000000UL
  86. #define MSIQ_WORD0_ADDR0_SHIFT 32
  87. #define MSIQ_WORD0_RID 0x00000000ffff0000UL
  88. #define MSIQ_WORD0_RID_SHIFT 16
  89. #define MSIQ_WORD0_DATA0 0x000000000000ffffUL
  90. #define MSIQ_WORD0_DATA0_SHIFT 0
  91. #define MSIQ_TYPE_MSG 0x6
  92. #define MSIQ_TYPE_MSI32 0xb
  93. #define MSIQ_TYPE_MSI64 0xf
  94. u64 word1;
  95. #define MSIQ_WORD1_ADDR1 0xffffffffffff0000UL
  96. #define MSIQ_WORD1_ADDR1_SHIFT 16
  97. #define MSIQ_WORD1_DATA1 0x000000000000ffffUL
  98. #define MSIQ_WORD1_DATA1_SHIFT 0
  99. u64 resv[6];
  100. };
  101. /* All MSI registers are offset from pbm->pbm_regs */
  102. #define EVENT_QUEUE_BASE_ADDR_REG 0x010000UL
  103. #define EVENT_QUEUE_BASE_ADDR_ALL_ONES 0xfffc000000000000UL
  104. #define EVENT_QUEUE_CONTROL_SET(EQ) (0x011000UL + (EQ) * 0x8UL)
  105. #define EVENT_QUEUE_CONTROL_SET_OFLOW 0x0200000000000000UL
  106. #define EVENT_QUEUE_CONTROL_SET_EN 0x0000100000000000UL
  107. #define EVENT_QUEUE_CONTROL_CLEAR(EQ) (0x011200UL + (EQ) * 0x8UL)
  108. #define EVENT_QUEUE_CONTROL_CLEAR_OF 0x0200000000000000UL
  109. #define EVENT_QUEUE_CONTROL_CLEAR_E2I 0x0000800000000000UL
  110. #define EVENT_QUEUE_CONTROL_CLEAR_DIS 0x0000100000000000UL
  111. #define EVENT_QUEUE_STATE(EQ) (0x011400UL + (EQ) * 0x8UL)
  112. #define EVENT_QUEUE_STATE_MASK 0x0000000000000007UL
  113. #define EVENT_QUEUE_STATE_IDLE 0x0000000000000001UL
  114. #define EVENT_QUEUE_STATE_ACTIVE 0x0000000000000002UL
  115. #define EVENT_QUEUE_STATE_ERROR 0x0000000000000004UL
  116. #define EVENT_QUEUE_TAIL(EQ) (0x011600UL + (EQ) * 0x8UL)
  117. #define EVENT_QUEUE_TAIL_OFLOW 0x0200000000000000UL
  118. #define EVENT_QUEUE_TAIL_VAL 0x000000000000007fUL
  119. #define EVENT_QUEUE_HEAD(EQ) (0x011800UL + (EQ) * 0x8UL)
  120. #define EVENT_QUEUE_HEAD_VAL 0x000000000000007fUL
  121. #define MSI_MAP(MSI) (0x020000UL + (MSI) * 0x8UL)
  122. #define MSI_MAP_VALID 0x8000000000000000UL
  123. #define MSI_MAP_EQWR_N 0x4000000000000000UL
  124. #define MSI_MAP_EQNUM 0x000000000000003fUL
  125. #define MSI_CLEAR(MSI) (0x028000UL + (MSI) * 0x8UL)
  126. #define MSI_CLEAR_EQWR_N 0x4000000000000000UL
  127. #define IMONDO_DATA0 0x02C000UL
  128. #define IMONDO_DATA0_DATA 0xffffffffffffffc0UL
  129. #define IMONDO_DATA1 0x02C008UL
  130. #define IMONDO_DATA1_DATA 0xffffffffffffffffUL
  131. #define MSI_32BIT_ADDR 0x034000UL
  132. #define MSI_32BIT_ADDR_VAL 0x00000000ffff0000UL
  133. #define MSI_64BIT_ADDR 0x034008UL
  134. #define MSI_64BIT_ADDR_VAL 0xffffffffffff0000UL
  135. static int pci_fire_get_head(struct pci_pbm_info *pbm, unsigned long msiqid,
  136. unsigned long *head)
  137. {
  138. *head = fire_read(pbm->pbm_regs + EVENT_QUEUE_HEAD(msiqid));
  139. return 0;
  140. }
  141. static int pci_fire_dequeue_msi(struct pci_pbm_info *pbm, unsigned long msiqid,
  142. unsigned long *head, unsigned long *msi)
  143. {
  144. unsigned long type_fmt, type, msi_num;
  145. struct pci_msiq_entry *base, *ep;
  146. base = (pbm->msi_queues + ((msiqid - pbm->msiq_first) * 8192));
  147. ep = &base[*head];
  148. if ((ep->word0 & MSIQ_WORD0_FMT_TYPE) == 0)
  149. return 0;
  150. type_fmt = ((ep->word0 & MSIQ_WORD0_FMT_TYPE) >>
  151. MSIQ_WORD0_FMT_TYPE_SHIFT);
  152. type = (type_fmt >> 3);
  153. if (unlikely(type != MSIQ_TYPE_MSI32 &&
  154. type != MSIQ_TYPE_MSI64))
  155. return -EINVAL;
  156. *msi = msi_num = ((ep->word0 & MSIQ_WORD0_DATA0) >>
  157. MSIQ_WORD0_DATA0_SHIFT);
  158. fire_write(pbm->pbm_regs + MSI_CLEAR(msi_num),
  159. MSI_CLEAR_EQWR_N);
  160. /* Clear the entry. */
  161. ep->word0 &= ~MSIQ_WORD0_FMT_TYPE;
  162. /* Go to next entry in ring. */
  163. (*head)++;
  164. if (*head >= pbm->msiq_ent_count)
  165. *head = 0;
  166. return 1;
  167. }
  168. static int pci_fire_set_head(struct pci_pbm_info *pbm, unsigned long msiqid,
  169. unsigned long head)
  170. {
  171. fire_write(pbm->pbm_regs + EVENT_QUEUE_HEAD(msiqid), head);
  172. return 0;
  173. }
  174. static int pci_fire_msi_setup(struct pci_pbm_info *pbm, unsigned long msiqid,
  175. unsigned long msi, int is_msi64)
  176. {
  177. u64 val;
  178. val = fire_read(pbm->pbm_regs + MSI_MAP(msi));
  179. val &= ~(MSI_MAP_EQNUM);
  180. val |= msiqid;
  181. fire_write(pbm->pbm_regs + MSI_MAP(msi), val);
  182. fire_write(pbm->pbm_regs + MSI_CLEAR(msi),
  183. MSI_CLEAR_EQWR_N);
  184. val = fire_read(pbm->pbm_regs + MSI_MAP(msi));
  185. val |= MSI_MAP_VALID;
  186. fire_write(pbm->pbm_regs + MSI_MAP(msi), val);
  187. return 0;
  188. }
  189. static int pci_fire_msi_teardown(struct pci_pbm_info *pbm, unsigned long msi)
  190. {
  191. unsigned long msiqid;
  192. u64 val;
  193. val = fire_read(pbm->pbm_regs + MSI_MAP(msi));
  194. msiqid = (val & MSI_MAP_EQNUM);
  195. val &= ~MSI_MAP_VALID;
  196. fire_write(pbm->pbm_regs + MSI_MAP(msi), val);
  197. return 0;
  198. }
  199. static int pci_fire_msiq_alloc(struct pci_pbm_info *pbm)
  200. {
  201. unsigned long pages, order, i;
  202. order = get_order(512 * 1024);
  203. pages = __get_free_pages(GFP_KERNEL | __GFP_COMP, order);
  204. if (pages == 0UL) {
  205. printk(KERN_ERR "MSI: Cannot allocate MSI queues (o=%lu).\n",
  206. order);
  207. return -ENOMEM;
  208. }
  209. memset((char *)pages, 0, PAGE_SIZE << order);
  210. pbm->msi_queues = (void *) pages;
  211. fire_write(pbm->pbm_regs + EVENT_QUEUE_BASE_ADDR_REG,
  212. (EVENT_QUEUE_BASE_ADDR_ALL_ONES |
  213. __pa(pbm->msi_queues)));
  214. fire_write(pbm->pbm_regs + IMONDO_DATA0,
  215. pbm->portid << 6);
  216. fire_write(pbm->pbm_regs + IMONDO_DATA1, 0);
  217. fire_write(pbm->pbm_regs + MSI_32BIT_ADDR,
  218. pbm->msi32_start);
  219. fire_write(pbm->pbm_regs + MSI_64BIT_ADDR,
  220. pbm->msi64_start);
  221. for (i = 0; i < pbm->msiq_num; i++) {
  222. fire_write(pbm->pbm_regs + EVENT_QUEUE_HEAD(i), 0);
  223. fire_write(pbm->pbm_regs + EVENT_QUEUE_TAIL(i), 0);
  224. }
  225. return 0;
  226. }
  227. static void pci_fire_msiq_free(struct pci_pbm_info *pbm)
  228. {
  229. unsigned long pages, order;
  230. order = get_order(512 * 1024);
  231. pages = (unsigned long) pbm->msi_queues;
  232. free_pages(pages, order);
  233. pbm->msi_queues = NULL;
  234. }
  235. static int pci_fire_msiq_build_irq(struct pci_pbm_info *pbm,
  236. unsigned long msiqid,
  237. unsigned long devino)
  238. {
  239. unsigned long cregs = (unsigned long) pbm->pbm_regs;
  240. unsigned long imap_reg, iclr_reg, int_ctrlr;
  241. unsigned int virt_irq;
  242. int fixup;
  243. u64 val;
  244. imap_reg = cregs + (0x001000UL + (devino * 0x08UL));
  245. iclr_reg = cregs + (0x001400UL + (devino * 0x08UL));
  246. /* XXX iterate amongst the 4 IRQ controllers XXX */
  247. int_ctrlr = (1UL << 6);
  248. val = fire_read(imap_reg);
  249. val |= (1UL << 63) | int_ctrlr;
  250. fire_write(imap_reg, val);
  251. fixup = ((pbm->portid << 6) | devino) - int_ctrlr;
  252. virt_irq = build_irq(fixup, iclr_reg, imap_reg);
  253. if (!virt_irq)
  254. return -ENOMEM;
  255. fire_write(pbm->pbm_regs +
  256. EVENT_QUEUE_CONTROL_SET(msiqid),
  257. EVENT_QUEUE_CONTROL_SET_EN);
  258. return virt_irq;
  259. }
  260. static const struct sparc64_msiq_ops pci_fire_msiq_ops = {
  261. .get_head = pci_fire_get_head,
  262. .dequeue_msi = pci_fire_dequeue_msi,
  263. .set_head = pci_fire_set_head,
  264. .msi_setup = pci_fire_msi_setup,
  265. .msi_teardown = pci_fire_msi_teardown,
  266. .msiq_alloc = pci_fire_msiq_alloc,
  267. .msiq_free = pci_fire_msiq_free,
  268. .msiq_build_irq = pci_fire_msiq_build_irq,
  269. };
  270. static void pci_fire_msi_init(struct pci_pbm_info *pbm)
  271. {
  272. sparc64_pbm_msi_init(pbm, &pci_fire_msiq_ops);
  273. }
  274. #else /* CONFIG_PCI_MSI */
  275. static void pci_fire_msi_init(struct pci_pbm_info *pbm)
  276. {
  277. }
  278. #endif /* !(CONFIG_PCI_MSI) */
  279. /* Based at pbm->controller_regs */
  280. #define FIRE_PARITY_CONTROL 0x470010UL
  281. #define FIRE_PARITY_ENAB 0x8000000000000000UL
  282. #define FIRE_FATAL_RESET_CTL 0x471028UL
  283. #define FIRE_FATAL_RESET_SPARE 0x0000000004000000UL
  284. #define FIRE_FATAL_RESET_MB 0x0000000002000000UL
  285. #define FIRE_FATAL_RESET_CPE 0x0000000000008000UL
  286. #define FIRE_FATAL_RESET_APE 0x0000000000004000UL
  287. #define FIRE_FATAL_RESET_PIO 0x0000000000000040UL
  288. #define FIRE_FATAL_RESET_JW 0x0000000000000004UL
  289. #define FIRE_FATAL_RESET_JI 0x0000000000000002UL
  290. #define FIRE_FATAL_RESET_JR 0x0000000000000001UL
  291. #define FIRE_CORE_INTR_ENABLE 0x471800UL
  292. /* Based at pbm->pbm_regs */
  293. #define FIRE_TLU_CTRL 0x80000UL
  294. #define FIRE_TLU_CTRL_TIM 0x00000000da000000UL
  295. #define FIRE_TLU_CTRL_QDET 0x0000000000000100UL
  296. #define FIRE_TLU_CTRL_CFG 0x0000000000000001UL
  297. #define FIRE_TLU_DEV_CTRL 0x90008UL
  298. #define FIRE_TLU_LINK_CTRL 0x90020UL
  299. #define FIRE_TLU_LINK_CTRL_CLK 0x0000000000000040UL
  300. #define FIRE_LPU_RESET 0xe2008UL
  301. #define FIRE_LPU_LLCFG 0xe2200UL
  302. #define FIRE_LPU_LLCFG_VC0 0x0000000000000100UL
  303. #define FIRE_LPU_FCTRL_UCTRL 0xe2240UL
  304. #define FIRE_LPU_FCTRL_UCTRL_N 0x0000000000000002UL
  305. #define FIRE_LPU_FCTRL_UCTRL_P 0x0000000000000001UL
  306. #define FIRE_LPU_TXL_FIFOP 0xe2430UL
  307. #define FIRE_LPU_LTSSM_CFG2 0xe2788UL
  308. #define FIRE_LPU_LTSSM_CFG3 0xe2790UL
  309. #define FIRE_LPU_LTSSM_CFG4 0xe2798UL
  310. #define FIRE_LPU_LTSSM_CFG5 0xe27a0UL
  311. #define FIRE_DMC_IENAB 0x31800UL
  312. #define FIRE_DMC_DBG_SEL_A 0x53000UL
  313. #define FIRE_DMC_DBG_SEL_B 0x53008UL
  314. #define FIRE_PEC_IENAB 0x51800UL
  315. static void pci_fire_hw_init(struct pci_pbm_info *pbm)
  316. {
  317. u64 val;
  318. fire_write(pbm->controller_regs + FIRE_PARITY_CONTROL,
  319. FIRE_PARITY_ENAB);
  320. fire_write(pbm->controller_regs + FIRE_FATAL_RESET_CTL,
  321. (FIRE_FATAL_RESET_SPARE |
  322. FIRE_FATAL_RESET_MB |
  323. FIRE_FATAL_RESET_CPE |
  324. FIRE_FATAL_RESET_APE |
  325. FIRE_FATAL_RESET_PIO |
  326. FIRE_FATAL_RESET_JW |
  327. FIRE_FATAL_RESET_JI |
  328. FIRE_FATAL_RESET_JR));
  329. fire_write(pbm->controller_regs + FIRE_CORE_INTR_ENABLE, ~(u64)0);
  330. val = fire_read(pbm->pbm_regs + FIRE_TLU_CTRL);
  331. val |= (FIRE_TLU_CTRL_TIM |
  332. FIRE_TLU_CTRL_QDET |
  333. FIRE_TLU_CTRL_CFG);
  334. fire_write(pbm->pbm_regs + FIRE_TLU_CTRL, val);
  335. fire_write(pbm->pbm_regs + FIRE_TLU_DEV_CTRL, 0);
  336. fire_write(pbm->pbm_regs + FIRE_TLU_LINK_CTRL,
  337. FIRE_TLU_LINK_CTRL_CLK);
  338. fire_write(pbm->pbm_regs + FIRE_LPU_RESET, 0);
  339. fire_write(pbm->pbm_regs + FIRE_LPU_LLCFG,
  340. FIRE_LPU_LLCFG_VC0);
  341. fire_write(pbm->pbm_regs + FIRE_LPU_FCTRL_UCTRL,
  342. (FIRE_LPU_FCTRL_UCTRL_N |
  343. FIRE_LPU_FCTRL_UCTRL_P));
  344. fire_write(pbm->pbm_regs + FIRE_LPU_TXL_FIFOP,
  345. ((0xffff << 16) | (0x0000 << 0)));
  346. fire_write(pbm->pbm_regs + FIRE_LPU_LTSSM_CFG2, 3000000);
  347. fire_write(pbm->pbm_regs + FIRE_LPU_LTSSM_CFG3, 500000);
  348. fire_write(pbm->pbm_regs + FIRE_LPU_LTSSM_CFG4,
  349. (2 << 16) | (140 << 8));
  350. fire_write(pbm->pbm_regs + FIRE_LPU_LTSSM_CFG5, 0);
  351. fire_write(pbm->pbm_regs + FIRE_DMC_IENAB, ~(u64)0);
  352. fire_write(pbm->pbm_regs + FIRE_DMC_DBG_SEL_A, 0);
  353. fire_write(pbm->pbm_regs + FIRE_DMC_DBG_SEL_B, 0);
  354. fire_write(pbm->pbm_regs + FIRE_PEC_IENAB, ~(u64)0);
  355. }
  356. static int __init pci_fire_pbm_init(struct pci_controller_info *p,
  357. struct device_node *dp, u32 portid)
  358. {
  359. const struct linux_prom64_registers *regs;
  360. struct pci_pbm_info *pbm;
  361. int err;
  362. if ((portid & 1) == 0)
  363. pbm = &p->pbm_A;
  364. else
  365. pbm = &p->pbm_B;
  366. pbm->next = pci_pbm_root;
  367. pci_pbm_root = pbm;
  368. pbm->numa_node = -1;
  369. pbm->pci_ops = &sun4u_pci_ops;
  370. pbm->config_space_reg_bits = 12;
  371. pbm->index = pci_num_pbms++;
  372. pbm->portid = portid;
  373. pbm->parent = p;
  374. pbm->prom_node = dp;
  375. pbm->name = dp->full_name;
  376. regs = of_get_property(dp, "reg", NULL);
  377. pbm->pbm_regs = regs[0].phys_addr;
  378. pbm->controller_regs = regs[1].phys_addr - 0x410000UL;
  379. printk("%s: SUN4U PCIE Bus Module\n", pbm->name);
  380. pci_determine_mem_io_space(pbm);
  381. pci_get_pbm_props(pbm);
  382. pci_fire_hw_init(pbm);
  383. err = pci_fire_pbm_iommu_init(pbm);
  384. if (err)
  385. return err;
  386. pci_fire_msi_init(pbm);
  387. pci_fire_scan_bus(pbm);
  388. return 0;
  389. }
  390. static inline int portid_compare(u32 x, u32 y)
  391. {
  392. if (x == (y ^ 1))
  393. return 1;
  394. return 0;
  395. }
  396. static int __devinit fire_probe(struct of_device *op,
  397. const struct of_device_id *match)
  398. {
  399. struct device_node *dp = op->node;
  400. struct pci_controller_info *p;
  401. struct pci_pbm_info *pbm;
  402. struct iommu *iommu;
  403. u32 portid;
  404. int err;
  405. portid = of_getintprop_default(dp, "portid", 0xff);
  406. for (pbm = pci_pbm_root; pbm; pbm = pbm->next) {
  407. if (portid_compare(pbm->portid, portid))
  408. return pci_fire_pbm_init(pbm->parent, dp, portid);
  409. }
  410. err = -ENOMEM;
  411. p = kzalloc(sizeof(struct pci_controller_info), GFP_ATOMIC);
  412. if (!p) {
  413. printk(KERN_ERR PFX "Cannot allocate controller info.\n");
  414. goto out_err;
  415. }
  416. iommu = kzalloc(sizeof(struct iommu), GFP_ATOMIC);
  417. if (!iommu) {
  418. printk(KERN_ERR PFX "Cannot allocate PBM A iommu.\n");
  419. goto out_free_controller;
  420. }
  421. p->pbm_A.iommu = iommu;
  422. iommu = kzalloc(sizeof(struct iommu), GFP_ATOMIC);
  423. if (!iommu) {
  424. printk(KERN_ERR PFX "Cannot allocate PBM A iommu.\n");
  425. goto out_free_iommu_A;
  426. }
  427. p->pbm_B.iommu = iommu;
  428. return pci_fire_pbm_init(p, dp, portid);
  429. out_free_iommu_A:
  430. kfree(p->pbm_A.iommu);
  431. out_free_controller:
  432. kfree(p);
  433. out_err:
  434. return err;
  435. }
  436. static struct of_device_id __initdata fire_match[] = {
  437. {
  438. .name = "pci",
  439. .compatible = "pciex108e,80f0",
  440. },
  441. {},
  442. };
  443. static struct of_platform_driver fire_driver = {
  444. .name = DRIVER_NAME,
  445. .match_table = fire_match,
  446. .probe = fire_probe,
  447. };
  448. static int __init fire_init(void)
  449. {
  450. return of_register_driver(&fire_driver, &of_bus_type);
  451. }
  452. subsys_initcall(fire_init);