i2c-mxs.c 14 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565
  1. /*
  2. * Freescale MXS I2C bus driver
  3. *
  4. * Copyright (C) 2011-2012 Wolfram Sang, Pengutronix e.K.
  5. *
  6. * based on a (non-working) driver which was:
  7. *
  8. * Copyright (C) 2009-2010 Freescale Semiconductor, Inc. All Rights Reserved.
  9. *
  10. * This program is free software; you can redistribute it and/or modify
  11. * it under the terms of the GNU General Public License as published by
  12. * the Free Software Foundation; either version 2 of the License, or
  13. * (at your option) any later version.
  14. *
  15. */
  16. #include <linux/slab.h>
  17. #include <linux/device.h>
  18. #include <linux/module.h>
  19. #include <linux/i2c.h>
  20. #include <linux/err.h>
  21. #include <linux/interrupt.h>
  22. #include <linux/completion.h>
  23. #include <linux/platform_device.h>
  24. #include <linux/jiffies.h>
  25. #include <linux/io.h>
  26. #include <linux/pinctrl/consumer.h>
  27. #include <linux/stmp_device.h>
  28. #include <linux/of.h>
  29. #include <linux/of_device.h>
  30. #include <linux/of_i2c.h>
  31. #include <linux/dma-mapping.h>
  32. #include <linux/dmaengine.h>
  33. #include <linux/fsl/mxs-dma.h>
  34. #define DRIVER_NAME "mxs-i2c"
  35. #define MXS_I2C_CTRL0 (0x00)
  36. #define MXS_I2C_CTRL0_SET (0x04)
  37. #define MXS_I2C_CTRL0_SFTRST 0x80000000
  38. #define MXS_I2C_CTRL0_SEND_NAK_ON_LAST 0x02000000
  39. #define MXS_I2C_CTRL0_RETAIN_CLOCK 0x00200000
  40. #define MXS_I2C_CTRL0_POST_SEND_STOP 0x00100000
  41. #define MXS_I2C_CTRL0_PRE_SEND_START 0x00080000
  42. #define MXS_I2C_CTRL0_MASTER_MODE 0x00020000
  43. #define MXS_I2C_CTRL0_DIRECTION 0x00010000
  44. #define MXS_I2C_CTRL0_XFER_COUNT(v) ((v) & 0x0000FFFF)
  45. #define MXS_I2C_TIMING0 (0x10)
  46. #define MXS_I2C_TIMING1 (0x20)
  47. #define MXS_I2C_TIMING2 (0x30)
  48. #define MXS_I2C_CTRL1 (0x40)
  49. #define MXS_I2C_CTRL1_SET (0x44)
  50. #define MXS_I2C_CTRL1_CLR (0x48)
  51. #define MXS_I2C_CTRL1_BUS_FREE_IRQ 0x80
  52. #define MXS_I2C_CTRL1_DATA_ENGINE_CMPLT_IRQ 0x40
  53. #define MXS_I2C_CTRL1_NO_SLAVE_ACK_IRQ 0x20
  54. #define MXS_I2C_CTRL1_OVERSIZE_XFER_TERM_IRQ 0x10
  55. #define MXS_I2C_CTRL1_EARLY_TERM_IRQ 0x08
  56. #define MXS_I2C_CTRL1_MASTER_LOSS_IRQ 0x04
  57. #define MXS_I2C_CTRL1_SLAVE_STOP_IRQ 0x02
  58. #define MXS_I2C_CTRL1_SLAVE_IRQ 0x01
  59. #define MXS_I2C_IRQ_MASK (MXS_I2C_CTRL1_DATA_ENGINE_CMPLT_IRQ | \
  60. MXS_I2C_CTRL1_NO_SLAVE_ACK_IRQ | \
  61. MXS_I2C_CTRL1_EARLY_TERM_IRQ | \
  62. MXS_I2C_CTRL1_MASTER_LOSS_IRQ | \
  63. MXS_I2C_CTRL1_SLAVE_STOP_IRQ | \
  64. MXS_I2C_CTRL1_SLAVE_IRQ)
  65. #define MXS_CMD_I2C_SELECT (MXS_I2C_CTRL0_RETAIN_CLOCK | \
  66. MXS_I2C_CTRL0_PRE_SEND_START | \
  67. MXS_I2C_CTRL0_MASTER_MODE | \
  68. MXS_I2C_CTRL0_DIRECTION | \
  69. MXS_I2C_CTRL0_XFER_COUNT(1))
  70. #define MXS_CMD_I2C_WRITE (MXS_I2C_CTRL0_PRE_SEND_START | \
  71. MXS_I2C_CTRL0_MASTER_MODE | \
  72. MXS_I2C_CTRL0_DIRECTION)
  73. #define MXS_CMD_I2C_READ (MXS_I2C_CTRL0_SEND_NAK_ON_LAST | \
  74. MXS_I2C_CTRL0_MASTER_MODE)
  75. struct mxs_i2c_speed_config {
  76. uint32_t timing0;
  77. uint32_t timing1;
  78. uint32_t timing2;
  79. };
  80. /*
  81. * Timing values for the default 24MHz clock supplied into the i2c block.
  82. *
  83. * The bus can operate at 95kHz or at 400kHz with the following timing
  84. * register configurations. The 100kHz mode isn't present because it's
  85. * values are not stated in the i.MX233/i.MX28 datasheet. The 95kHz mode
  86. * shall be close enough replacement. Therefore when the bus is configured
  87. * for 100kHz operation, 95kHz timing settings are actually loaded.
  88. *
  89. * For details, see i.MX233 [25.4.2 - 25.4.4] and i.MX28 [27.5.2 - 27.5.4].
  90. */
  91. static const struct mxs_i2c_speed_config mxs_i2c_95kHz_config = {
  92. .timing0 = 0x00780030,
  93. .timing1 = 0x00800030,
  94. .timing2 = 0x00300030,
  95. };
  96. static const struct mxs_i2c_speed_config mxs_i2c_400kHz_config = {
  97. .timing0 = 0x000f0007,
  98. .timing1 = 0x001f000f,
  99. .timing2 = 0x00300030,
  100. };
  101. /**
  102. * struct mxs_i2c_dev - per device, private MXS-I2C data
  103. *
  104. * @dev: driver model device node
  105. * @regs: IO registers pointer
  106. * @cmd_complete: completion object for transaction wait
  107. * @cmd_err: error code for last transaction
  108. * @adapter: i2c subsystem adapter node
  109. */
  110. struct mxs_i2c_dev {
  111. struct device *dev;
  112. void __iomem *regs;
  113. struct completion cmd_complete;
  114. u32 cmd_err;
  115. struct i2c_adapter adapter;
  116. const struct mxs_i2c_speed_config *speed;
  117. /* DMA support components */
  118. int dma_channel;
  119. struct dma_chan *dmach;
  120. struct mxs_dma_data dma_data;
  121. uint32_t pio_data[2];
  122. uint32_t addr_data;
  123. struct scatterlist sg_io[2];
  124. bool dma_read;
  125. };
  126. static void mxs_i2c_reset(struct mxs_i2c_dev *i2c)
  127. {
  128. stmp_reset_block(i2c->regs);
  129. writel(i2c->speed->timing0, i2c->regs + MXS_I2C_TIMING0);
  130. writel(i2c->speed->timing1, i2c->regs + MXS_I2C_TIMING1);
  131. writel(i2c->speed->timing2, i2c->regs + MXS_I2C_TIMING2);
  132. writel(MXS_I2C_IRQ_MASK << 8, i2c->regs + MXS_I2C_CTRL1_SET);
  133. }
  134. static void mxs_i2c_dma_finish(struct mxs_i2c_dev *i2c)
  135. {
  136. if (i2c->dma_read) {
  137. dma_unmap_sg(i2c->dev, &i2c->sg_io[0], 1, DMA_TO_DEVICE);
  138. dma_unmap_sg(i2c->dev, &i2c->sg_io[1], 1, DMA_FROM_DEVICE);
  139. } else {
  140. dma_unmap_sg(i2c->dev, i2c->sg_io, 2, DMA_TO_DEVICE);
  141. }
  142. }
  143. static void mxs_i2c_dma_irq_callback(void *param)
  144. {
  145. struct mxs_i2c_dev *i2c = param;
  146. complete(&i2c->cmd_complete);
  147. mxs_i2c_dma_finish(i2c);
  148. }
  149. static int mxs_i2c_dma_setup_xfer(struct i2c_adapter *adap,
  150. struct i2c_msg *msg, uint32_t flags)
  151. {
  152. struct dma_async_tx_descriptor *desc;
  153. struct mxs_i2c_dev *i2c = i2c_get_adapdata(adap);
  154. if (msg->flags & I2C_M_RD) {
  155. i2c->dma_read = 1;
  156. i2c->addr_data = (msg->addr << 1) | I2C_SMBUS_READ;
  157. /*
  158. * SELECT command.
  159. */
  160. /* Queue the PIO register write transfer. */
  161. i2c->pio_data[0] = MXS_CMD_I2C_SELECT;
  162. desc = dmaengine_prep_slave_sg(i2c->dmach,
  163. (struct scatterlist *)&i2c->pio_data[0],
  164. 1, DMA_TRANS_NONE, 0);
  165. if (!desc) {
  166. dev_err(i2c->dev,
  167. "Failed to get PIO reg. write descriptor.\n");
  168. goto select_init_pio_fail;
  169. }
  170. /* Queue the DMA data transfer. */
  171. sg_init_one(&i2c->sg_io[0], &i2c->addr_data, 1);
  172. dma_map_sg(i2c->dev, &i2c->sg_io[0], 1, DMA_TO_DEVICE);
  173. desc = dmaengine_prep_slave_sg(i2c->dmach, &i2c->sg_io[0], 1,
  174. DMA_MEM_TO_DEV,
  175. DMA_PREP_INTERRUPT | DMA_CTRL_ACK);
  176. if (!desc) {
  177. dev_err(i2c->dev,
  178. "Failed to get DMA data write descriptor.\n");
  179. goto select_init_dma_fail;
  180. }
  181. /*
  182. * READ command.
  183. */
  184. /* Queue the PIO register write transfer. */
  185. i2c->pio_data[1] = flags | MXS_CMD_I2C_READ |
  186. MXS_I2C_CTRL0_XFER_COUNT(msg->len);
  187. desc = dmaengine_prep_slave_sg(i2c->dmach,
  188. (struct scatterlist *)&i2c->pio_data[1],
  189. 1, DMA_TRANS_NONE, DMA_PREP_INTERRUPT);
  190. if (!desc) {
  191. dev_err(i2c->dev,
  192. "Failed to get PIO reg. write descriptor.\n");
  193. goto select_init_dma_fail;
  194. }
  195. /* Queue the DMA data transfer. */
  196. sg_init_one(&i2c->sg_io[1], msg->buf, msg->len);
  197. dma_map_sg(i2c->dev, &i2c->sg_io[1], 1, DMA_FROM_DEVICE);
  198. desc = dmaengine_prep_slave_sg(i2c->dmach, &i2c->sg_io[1], 1,
  199. DMA_DEV_TO_MEM,
  200. DMA_PREP_INTERRUPT | DMA_CTRL_ACK);
  201. if (!desc) {
  202. dev_err(i2c->dev,
  203. "Failed to get DMA data write descriptor.\n");
  204. goto read_init_dma_fail;
  205. }
  206. } else {
  207. i2c->dma_read = 0;
  208. i2c->addr_data = (msg->addr << 1) | I2C_SMBUS_WRITE;
  209. /*
  210. * WRITE command.
  211. */
  212. /* Queue the PIO register write transfer. */
  213. i2c->pio_data[0] = flags | MXS_CMD_I2C_WRITE |
  214. MXS_I2C_CTRL0_XFER_COUNT(msg->len + 1);
  215. desc = dmaengine_prep_slave_sg(i2c->dmach,
  216. (struct scatterlist *)&i2c->pio_data[0],
  217. 1, DMA_TRANS_NONE, 0);
  218. if (!desc) {
  219. dev_err(i2c->dev,
  220. "Failed to get PIO reg. write descriptor.\n");
  221. goto write_init_pio_fail;
  222. }
  223. /* Queue the DMA data transfer. */
  224. sg_init_table(i2c->sg_io, 2);
  225. sg_set_buf(&i2c->sg_io[0], &i2c->addr_data, 1);
  226. sg_set_buf(&i2c->sg_io[1], msg->buf, msg->len);
  227. dma_map_sg(i2c->dev, i2c->sg_io, 2, DMA_TO_DEVICE);
  228. desc = dmaengine_prep_slave_sg(i2c->dmach, i2c->sg_io, 2,
  229. DMA_MEM_TO_DEV,
  230. DMA_PREP_INTERRUPT | DMA_CTRL_ACK);
  231. if (!desc) {
  232. dev_err(i2c->dev,
  233. "Failed to get DMA data write descriptor.\n");
  234. goto write_init_dma_fail;
  235. }
  236. }
  237. /*
  238. * The last descriptor must have this callback,
  239. * to finish the DMA transaction.
  240. */
  241. desc->callback = mxs_i2c_dma_irq_callback;
  242. desc->callback_param = i2c;
  243. /* Start the transfer. */
  244. dmaengine_submit(desc);
  245. dma_async_issue_pending(i2c->dmach);
  246. return 0;
  247. /* Read failpath. */
  248. read_init_dma_fail:
  249. dma_unmap_sg(i2c->dev, &i2c->sg_io[1], 1, DMA_FROM_DEVICE);
  250. select_init_dma_fail:
  251. dma_unmap_sg(i2c->dev, &i2c->sg_io[0], 1, DMA_TO_DEVICE);
  252. select_init_pio_fail:
  253. return -EINVAL;
  254. /* Write failpath. */
  255. write_init_dma_fail:
  256. dma_unmap_sg(i2c->dev, i2c->sg_io, 2, DMA_TO_DEVICE);
  257. write_init_pio_fail:
  258. return -EINVAL;
  259. }
  260. /*
  261. * Low level master read/write transaction.
  262. */
  263. static int mxs_i2c_xfer_msg(struct i2c_adapter *adap, struct i2c_msg *msg,
  264. int stop)
  265. {
  266. struct mxs_i2c_dev *i2c = i2c_get_adapdata(adap);
  267. int ret;
  268. int flags;
  269. flags = stop ? MXS_I2C_CTRL0_POST_SEND_STOP : 0;
  270. dev_dbg(i2c->dev, "addr: 0x%04x, len: %d, flags: 0x%x, stop: %d\n",
  271. msg->addr, msg->len, msg->flags, stop);
  272. if (msg->len == 0)
  273. return -EINVAL;
  274. init_completion(&i2c->cmd_complete);
  275. i2c->cmd_err = 0;
  276. ret = mxs_i2c_dma_setup_xfer(adap, msg, flags);
  277. if (ret)
  278. return ret;
  279. ret = wait_for_completion_timeout(&i2c->cmd_complete,
  280. msecs_to_jiffies(1000));
  281. if (ret == 0)
  282. goto timeout;
  283. if (i2c->cmd_err == -ENXIO)
  284. mxs_i2c_reset(i2c);
  285. dev_dbg(i2c->dev, "Done with err=%d\n", i2c->cmd_err);
  286. return i2c->cmd_err;
  287. timeout:
  288. dev_dbg(i2c->dev, "Timeout!\n");
  289. mxs_i2c_dma_finish(i2c);
  290. mxs_i2c_reset(i2c);
  291. return -ETIMEDOUT;
  292. }
  293. static int mxs_i2c_xfer(struct i2c_adapter *adap, struct i2c_msg msgs[],
  294. int num)
  295. {
  296. int i;
  297. int err;
  298. for (i = 0; i < num; i++) {
  299. err = mxs_i2c_xfer_msg(adap, &msgs[i], i == (num - 1));
  300. if (err)
  301. return err;
  302. }
  303. return num;
  304. }
  305. static u32 mxs_i2c_func(struct i2c_adapter *adap)
  306. {
  307. return I2C_FUNC_I2C | (I2C_FUNC_SMBUS_EMUL & ~I2C_FUNC_SMBUS_QUICK);
  308. }
  309. static irqreturn_t mxs_i2c_isr(int this_irq, void *dev_id)
  310. {
  311. struct mxs_i2c_dev *i2c = dev_id;
  312. u32 stat = readl(i2c->regs + MXS_I2C_CTRL1) & MXS_I2C_IRQ_MASK;
  313. if (!stat)
  314. return IRQ_NONE;
  315. if (stat & MXS_I2C_CTRL1_NO_SLAVE_ACK_IRQ)
  316. i2c->cmd_err = -ENXIO;
  317. else if (stat & (MXS_I2C_CTRL1_EARLY_TERM_IRQ |
  318. MXS_I2C_CTRL1_MASTER_LOSS_IRQ |
  319. MXS_I2C_CTRL1_SLAVE_STOP_IRQ | MXS_I2C_CTRL1_SLAVE_IRQ))
  320. /* MXS_I2C_CTRL1_OVERSIZE_XFER_TERM_IRQ is only for slaves */
  321. i2c->cmd_err = -EIO;
  322. writel(stat, i2c->regs + MXS_I2C_CTRL1_CLR);
  323. return IRQ_HANDLED;
  324. }
  325. static const struct i2c_algorithm mxs_i2c_algo = {
  326. .master_xfer = mxs_i2c_xfer,
  327. .functionality = mxs_i2c_func,
  328. };
  329. static bool mxs_i2c_dma_filter(struct dma_chan *chan, void *param)
  330. {
  331. struct mxs_i2c_dev *i2c = param;
  332. if (!mxs_dma_is_apbx(chan))
  333. return false;
  334. if (chan->chan_id != i2c->dma_channel)
  335. return false;
  336. chan->private = &i2c->dma_data;
  337. return true;
  338. }
  339. static int mxs_i2c_get_ofdata(struct mxs_i2c_dev *i2c)
  340. {
  341. uint32_t speed;
  342. struct device *dev = i2c->dev;
  343. struct device_node *node = dev->of_node;
  344. int ret;
  345. /*
  346. * TODO: This is a temporary solution and should be changed
  347. * to use generic DMA binding later when the helpers get in.
  348. */
  349. ret = of_property_read_u32(node, "fsl,i2c-dma-channel",
  350. &i2c->dma_channel);
  351. if (ret) {
  352. dev_err(dev, "Failed to get DMA channel!\n");
  353. return -ENODEV;
  354. }
  355. ret = of_property_read_u32(node, "clock-frequency", &speed);
  356. if (ret)
  357. dev_warn(dev, "No I2C speed selected, using 100kHz\n");
  358. else if (speed == 400000)
  359. i2c->speed = &mxs_i2c_400kHz_config;
  360. else if (speed != 100000)
  361. dev_warn(dev, "Unsupported I2C speed selected, using 100kHz\n");
  362. return 0;
  363. }
  364. static int __devinit mxs_i2c_probe(struct platform_device *pdev)
  365. {
  366. struct device *dev = &pdev->dev;
  367. struct mxs_i2c_dev *i2c;
  368. struct i2c_adapter *adap;
  369. struct pinctrl *pinctrl;
  370. struct resource *res;
  371. resource_size_t res_size;
  372. int err, irq, dmairq;
  373. dma_cap_mask_t mask;
  374. pinctrl = devm_pinctrl_get_select_default(dev);
  375. if (IS_ERR(pinctrl))
  376. return PTR_ERR(pinctrl);
  377. i2c = devm_kzalloc(dev, sizeof(struct mxs_i2c_dev), GFP_KERNEL);
  378. if (!i2c)
  379. return -ENOMEM;
  380. res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  381. irq = platform_get_irq(pdev, 0);
  382. dmairq = platform_get_irq(pdev, 1);
  383. if (!res || irq < 0 || dmairq < 0)
  384. return -ENOENT;
  385. res_size = resource_size(res);
  386. if (!devm_request_mem_region(dev, res->start, res_size, res->name))
  387. return -EBUSY;
  388. i2c->regs = devm_ioremap_nocache(dev, res->start, res_size);
  389. if (!i2c->regs)
  390. return -EBUSY;
  391. err = devm_request_irq(dev, irq, mxs_i2c_isr, 0, dev_name(dev), i2c);
  392. if (err)
  393. return err;
  394. i2c->dev = dev;
  395. i2c->speed = &mxs_i2c_95kHz_config;
  396. if (dev->of_node) {
  397. err = mxs_i2c_get_ofdata(i2c);
  398. if (err)
  399. return err;
  400. }
  401. /* Setup the DMA */
  402. dma_cap_zero(mask);
  403. dma_cap_set(DMA_SLAVE, mask);
  404. i2c->dma_data.chan_irq = dmairq;
  405. i2c->dmach = dma_request_channel(mask, mxs_i2c_dma_filter, i2c);
  406. if (!i2c->dmach) {
  407. dev_err(dev, "Failed to request dma\n");
  408. return -ENODEV;
  409. }
  410. platform_set_drvdata(pdev, i2c);
  411. /* Do reset to enforce correct startup after pinmuxing */
  412. mxs_i2c_reset(i2c);
  413. adap = &i2c->adapter;
  414. strlcpy(adap->name, "MXS I2C adapter", sizeof(adap->name));
  415. adap->owner = THIS_MODULE;
  416. adap->algo = &mxs_i2c_algo;
  417. adap->dev.parent = dev;
  418. adap->nr = pdev->id;
  419. adap->dev.of_node = pdev->dev.of_node;
  420. i2c_set_adapdata(adap, i2c);
  421. err = i2c_add_numbered_adapter(adap);
  422. if (err) {
  423. dev_err(dev, "Failed to add adapter (%d)\n", err);
  424. writel(MXS_I2C_CTRL0_SFTRST,
  425. i2c->regs + MXS_I2C_CTRL0_SET);
  426. return err;
  427. }
  428. of_i2c_register_devices(adap);
  429. return 0;
  430. }
  431. static int __devexit mxs_i2c_remove(struct platform_device *pdev)
  432. {
  433. struct mxs_i2c_dev *i2c = platform_get_drvdata(pdev);
  434. int ret;
  435. ret = i2c_del_adapter(&i2c->adapter);
  436. if (ret)
  437. return -EBUSY;
  438. if (i2c->dmach)
  439. dma_release_channel(i2c->dmach);
  440. writel(MXS_I2C_CTRL0_SFTRST, i2c->regs + MXS_I2C_CTRL0_SET);
  441. platform_set_drvdata(pdev, NULL);
  442. return 0;
  443. }
  444. static const struct of_device_id mxs_i2c_dt_ids[] = {
  445. { .compatible = "fsl,imx28-i2c", },
  446. { /* sentinel */ }
  447. };
  448. MODULE_DEVICE_TABLE(of, mxs_i2c_dt_ids);
  449. static struct platform_driver mxs_i2c_driver = {
  450. .driver = {
  451. .name = DRIVER_NAME,
  452. .owner = THIS_MODULE,
  453. .of_match_table = mxs_i2c_dt_ids,
  454. },
  455. .remove = __devexit_p(mxs_i2c_remove),
  456. };
  457. static int __init mxs_i2c_init(void)
  458. {
  459. return platform_driver_probe(&mxs_i2c_driver, mxs_i2c_probe);
  460. }
  461. subsys_initcall(mxs_i2c_init);
  462. static void __exit mxs_i2c_exit(void)
  463. {
  464. platform_driver_unregister(&mxs_i2c_driver);
  465. }
  466. module_exit(mxs_i2c_exit);
  467. MODULE_AUTHOR("Wolfram Sang <w.sang@pengutronix.de>");
  468. MODULE_DESCRIPTION("MXS I2C Bus Driver");
  469. MODULE_LICENSE("GPL");
  470. MODULE_ALIAS("platform:" DRIVER_NAME);