emulate.c 91 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180318131823183318431853186318731883189319031913192319331943195319631973198319932003201320232033204320532063207320832093210321132123213321432153216321732183219322032213222322332243225322632273228322932303231323232333234323532363237323832393240324132423243324432453246324732483249325032513252325332543255325632573258325932603261326232633264326532663267326832693270327132723273327432753276327732783279328032813282328332843285328632873288328932903291329232933294329532963297329832993300330133023303330433053306330733083309331033113312331333143315331633173318331933203321332233233324332533263327332833293330333133323333333433353336333733383339334033413342334333443345334633473348334933503351335233533354335533563357335833593360336133623363336433653366336733683369337033713372337333743375337633773378337933803381338233833384338533863387338833893390339133923393339433953396339733983399340034013402340334043405340634073408340934103411341234133414341534163417341834193420342134223423342434253426342734283429343034313432343334343435343634373438343934403441344234433444344534463447
  1. /******************************************************************************
  2. * emulate.c
  3. *
  4. * Generic x86 (32-bit and 64-bit) instruction decoder and emulator.
  5. *
  6. * Copyright (c) 2005 Keir Fraser
  7. *
  8. * Linux coding style, mod r/m decoder, segment base fixes, real-mode
  9. * privileged instructions:
  10. *
  11. * Copyright (C) 2006 Qumranet
  12. * Copyright 2010 Red Hat, Inc. and/or its affilates.
  13. *
  14. * Avi Kivity <avi@qumranet.com>
  15. * Yaniv Kamay <yaniv@qumranet.com>
  16. *
  17. * This work is licensed under the terms of the GNU GPL, version 2. See
  18. * the COPYING file in the top-level directory.
  19. *
  20. * From: xen-unstable 10676:af9809f51f81a3c43f276f00c81a52ef558afda4
  21. */
  22. #ifndef __KERNEL__
  23. #include <stdio.h>
  24. #include <stdint.h>
  25. #include <public/xen.h>
  26. #define DPRINTF(_f, _a ...) printf(_f , ## _a)
  27. #else
  28. #include <linux/kvm_host.h>
  29. #include "kvm_cache_regs.h"
  30. #define DPRINTF(x...) do {} while (0)
  31. #endif
  32. #include <linux/module.h>
  33. #include <asm/kvm_emulate.h>
  34. #include "x86.h"
  35. #include "tss.h"
  36. /*
  37. * Opcode effective-address decode tables.
  38. * Note that we only emulate instructions that have at least one memory
  39. * operand (excluding implicit stack references). We assume that stack
  40. * references and instruction fetches will never occur in special memory
  41. * areas that require emulation. So, for example, 'mov <imm>,<reg>' need
  42. * not be handled.
  43. */
  44. /* Operand sizes: 8-bit operands or specified/overridden size. */
  45. #define ByteOp (1<<16) /* 8-bit operands. */
  46. /* Destination operand type. */
  47. #define ImplicitOps (1<<17) /* Implicit in opcode. No generic decode. */
  48. #define DstReg (2<<17) /* Register operand. */
  49. #define DstMem (3<<17) /* Memory operand. */
  50. #define DstAcc (4<<17) /* Destination Accumulator */
  51. #define DstDI (5<<17) /* Destination is in ES:(E)DI */
  52. #define DstMem64 (6<<17) /* 64bit memory operand */
  53. #define DstMask (7<<17)
  54. /* Source operand type. */
  55. #define SrcNone (0<<4) /* No source operand. */
  56. #define SrcImplicit (0<<4) /* Source operand is implicit in the opcode. */
  57. #define SrcReg (1<<4) /* Register operand. */
  58. #define SrcMem (2<<4) /* Memory operand. */
  59. #define SrcMem16 (3<<4) /* Memory operand (16-bit). */
  60. #define SrcMem32 (4<<4) /* Memory operand (32-bit). */
  61. #define SrcImm (5<<4) /* Immediate operand. */
  62. #define SrcImmByte (6<<4) /* 8-bit sign-extended immediate operand. */
  63. #define SrcOne (7<<4) /* Implied '1' */
  64. #define SrcImmUByte (8<<4) /* 8-bit unsigned immediate operand. */
  65. #define SrcImmU (9<<4) /* Immediate operand, unsigned */
  66. #define SrcSI (0xa<<4) /* Source is in the DS:RSI */
  67. #define SrcImmFAddr (0xb<<4) /* Source is immediate far address */
  68. #define SrcMemFAddr (0xc<<4) /* Source is far address in memory */
  69. #define SrcAcc (0xd<<4) /* Source Accumulator */
  70. #define SrcMask (0xf<<4)
  71. /* Generic ModRM decode. */
  72. #define ModRM (1<<8)
  73. /* Destination is only written; never read. */
  74. #define Mov (1<<9)
  75. #define BitOp (1<<10)
  76. #define MemAbs (1<<11) /* Memory operand is absolute displacement */
  77. #define String (1<<12) /* String instruction (rep capable) */
  78. #define Stack (1<<13) /* Stack instruction (push/pop) */
  79. #define Group (1<<14) /* Bits 3:5 of modrm byte extend opcode */
  80. #define GroupDual (1<<15) /* Alternate decoding of mod == 3 */
  81. #define GroupMask 0x0f /* Group number stored in bits 0:3 */
  82. /* Misc flags */
  83. #define Undefined (1<<25) /* No Such Instruction */
  84. #define Lock (1<<26) /* lock prefix is allowed for the instruction */
  85. #define Priv (1<<27) /* instruction generates #GP if current CPL != 0 */
  86. #define No64 (1<<28)
  87. /* Source 2 operand type */
  88. #define Src2None (0<<29)
  89. #define Src2CL (1<<29)
  90. #define Src2ImmByte (2<<29)
  91. #define Src2One (3<<29)
  92. #define Src2Mask (7<<29)
  93. #define X2(x) x, x
  94. #define X3(x) X2(x), x
  95. #define X4(x) X2(x), X2(x)
  96. #define X5(x) X4(x), x
  97. #define X6(x) X4(x), X2(x)
  98. #define X7(x) X4(x), X3(x)
  99. #define X8(x) X4(x), X4(x)
  100. #define X16(x) X8(x), X8(x)
  101. enum {
  102. NoGrp, Group7, Group8, Group9,
  103. };
  104. struct opcode {
  105. u32 flags;
  106. union {
  107. struct opcode *group;
  108. struct group_dual *gdual;
  109. } u;
  110. };
  111. struct group_dual {
  112. struct opcode mod012[8];
  113. struct opcode mod3[8];
  114. };
  115. #define D(_y) { .flags = (_y) }
  116. #define N D(0)
  117. #define G(_f, _g) { .flags = ((_f) | Group), .u.group = (_g) }
  118. #define GD(_f, _g) { .flags = ((_f) | Group | GroupDual), .u.gdual = (_g) }
  119. static struct opcode group1[] = {
  120. X7(D(Lock)), N
  121. };
  122. static struct opcode group1A[] = {
  123. D(DstMem | SrcNone | ModRM | Mov | Stack), N, N, N, N, N, N, N,
  124. };
  125. static struct opcode group3[] = {
  126. D(DstMem | SrcImm | ModRM), D(DstMem | SrcImm | ModRM),
  127. D(DstMem | SrcNone | ModRM | Lock), D(DstMem | SrcNone | ModRM | Lock),
  128. X4(D(Undefined)),
  129. };
  130. static struct opcode group4[] = {
  131. D(ByteOp | DstMem | SrcNone | ModRM | Lock), D(ByteOp | DstMem | SrcNone | ModRM | Lock),
  132. N, N, N, N, N, N,
  133. };
  134. static struct opcode group5[] = {
  135. D(DstMem | SrcNone | ModRM | Lock), D(DstMem | SrcNone | ModRM | Lock),
  136. D(SrcMem | ModRM | Stack), N,
  137. D(SrcMem | ModRM | Stack), D(SrcMemFAddr | ModRM | ImplicitOps),
  138. D(SrcMem | ModRM | Stack), N,
  139. };
  140. static struct opcode group_table[] = {
  141. [Group7*8] =
  142. N, N, D(ModRM | SrcMem | Priv), D(ModRM | SrcMem | Priv),
  143. D(SrcNone | ModRM | DstMem | Mov), N,
  144. D(SrcMem16 | ModRM | Mov | Priv), D(SrcMem | ModRM | ByteOp | Priv),
  145. [Group8*8] =
  146. N, N, N, N,
  147. D(DstMem | SrcImmByte | ModRM), D(DstMem | SrcImmByte | ModRM | Lock),
  148. D(DstMem | SrcImmByte | ModRM | Lock), D(DstMem | SrcImmByte | ModRM | Lock),
  149. [Group9*8] =
  150. N, D(DstMem64 | ModRM | Lock), N, N, N, N, N, N,
  151. };
  152. static struct opcode group2_table[] = {
  153. [Group7*8] =
  154. D(SrcNone | ModRM | Priv), N, N, D(SrcNone | ModRM | Priv),
  155. D(SrcNone | ModRM | DstMem | Mov), N,
  156. D(SrcMem16 | ModRM | Mov | Priv), N,
  157. [Group9*8] =
  158. N, N, N, N, N, N, N, N,
  159. };
  160. static struct opcode opcode_table[256] = {
  161. /* 0x00 - 0x07 */
  162. D(ByteOp | DstMem | SrcReg | ModRM | Lock), D(DstMem | SrcReg | ModRM | Lock),
  163. D(ByteOp | DstReg | SrcMem | ModRM), D(DstReg | SrcMem | ModRM),
  164. D(ByteOp | DstAcc | SrcImm), D(DstAcc | SrcImm),
  165. D(ImplicitOps | Stack | No64), D(ImplicitOps | Stack | No64),
  166. /* 0x08 - 0x0F */
  167. D(ByteOp | DstMem | SrcReg | ModRM | Lock), D(DstMem | SrcReg | ModRM | Lock),
  168. D(ByteOp | DstReg | SrcMem | ModRM), D(DstReg | SrcMem | ModRM),
  169. D(ByteOp | DstAcc | SrcImm), D(DstAcc | SrcImm),
  170. D(ImplicitOps | Stack | No64), N,
  171. /* 0x10 - 0x17 */
  172. D(ByteOp | DstMem | SrcReg | ModRM | Lock), D(DstMem | SrcReg | ModRM | Lock),
  173. D(ByteOp | DstReg | SrcMem | ModRM), D(DstReg | SrcMem | ModRM),
  174. D(ByteOp | DstAcc | SrcImm), D(DstAcc | SrcImm),
  175. D(ImplicitOps | Stack | No64), D(ImplicitOps | Stack | No64),
  176. /* 0x18 - 0x1F */
  177. D(ByteOp | DstMem | SrcReg | ModRM | Lock), D(DstMem | SrcReg | ModRM | Lock),
  178. D(ByteOp | DstReg | SrcMem | ModRM), D(DstReg | SrcMem | ModRM),
  179. D(ByteOp | DstAcc | SrcImm), D(DstAcc | SrcImm),
  180. D(ImplicitOps | Stack | No64), D(ImplicitOps | Stack | No64),
  181. /* 0x20 - 0x27 */
  182. D(ByteOp | DstMem | SrcReg | ModRM | Lock), D(DstMem | SrcReg | ModRM | Lock),
  183. D(ByteOp | DstReg | SrcMem | ModRM), D(DstReg | SrcMem | ModRM),
  184. D(ByteOp | DstAcc | SrcImmByte), D(DstAcc | SrcImm), N, N,
  185. /* 0x28 - 0x2F */
  186. D(ByteOp | DstMem | SrcReg | ModRM | Lock), D(DstMem | SrcReg | ModRM | Lock),
  187. D(ByteOp | DstReg | SrcMem | ModRM), D(DstReg | SrcMem | ModRM),
  188. D(ByteOp | DstAcc | SrcImmByte), D(DstAcc | SrcImm), N, N,
  189. /* 0x30 - 0x37 */
  190. D(ByteOp | DstMem | SrcReg | ModRM | Lock), D(DstMem | SrcReg | ModRM | Lock),
  191. D(ByteOp | DstReg | SrcMem | ModRM), D(DstReg | SrcMem | ModRM),
  192. D(ByteOp | DstAcc | SrcImmByte), D(DstAcc | SrcImm), N, N,
  193. /* 0x38 - 0x3F */
  194. D(ByteOp | DstMem | SrcReg | ModRM), D(DstMem | SrcReg | ModRM),
  195. D(ByteOp | DstReg | SrcMem | ModRM), D(DstReg | SrcMem | ModRM),
  196. D(ByteOp | DstAcc | SrcImm), D(DstAcc | SrcImm),
  197. N, N,
  198. /* 0x40 - 0x4F */
  199. X16(D(DstReg)),
  200. /* 0x50 - 0x57 */
  201. X8(D(SrcReg | Stack)),
  202. /* 0x58 - 0x5F */
  203. X8(D(DstReg | Stack)),
  204. /* 0x60 - 0x67 */
  205. D(ImplicitOps | Stack | No64), D(ImplicitOps | Stack | No64),
  206. N, D(DstReg | SrcMem32 | ModRM | Mov) /* movsxd (x86/64) */ ,
  207. N, N, N, N,
  208. /* 0x68 - 0x6F */
  209. D(SrcImm | Mov | Stack), N, D(SrcImmByte | Mov | Stack), N,
  210. D(DstDI | ByteOp | Mov | String), D(DstDI | Mov | String), /* insb, insw/insd */
  211. D(SrcSI | ByteOp | ImplicitOps | String), D(SrcSI | ImplicitOps | String), /* outsb, outsw/outsd */
  212. /* 0x70 - 0x7F */
  213. X16(D(SrcImmByte)),
  214. /* 0x80 - 0x87 */
  215. G(ByteOp | DstMem | SrcImm | ModRM | Group, group1),
  216. G(DstMem | SrcImm | ModRM | Group, group1),
  217. G(ByteOp | DstMem | SrcImm | ModRM | No64 | Group, group1),
  218. G(DstMem | SrcImmByte | ModRM | Group, group1),
  219. D(ByteOp | DstMem | SrcReg | ModRM), D(DstMem | SrcReg | ModRM),
  220. D(ByteOp | DstMem | SrcReg | ModRM | Lock), D(DstMem | SrcReg | ModRM | Lock),
  221. /* 0x88 - 0x8F */
  222. D(ByteOp | DstMem | SrcReg | ModRM | Mov), D(DstMem | SrcReg | ModRM | Mov),
  223. D(ByteOp | DstReg | SrcMem | ModRM | Mov), D(DstReg | SrcMem | ModRM | Mov),
  224. D(DstMem | SrcNone | ModRM | Mov), D(ModRM | DstReg),
  225. D(ImplicitOps | SrcMem16 | ModRM), G(0, group1A),
  226. /* 0x90 - 0x97 */
  227. D(DstReg), D(DstReg), D(DstReg), D(DstReg), D(DstReg), D(DstReg), D(DstReg), D(DstReg),
  228. /* 0x98 - 0x9F */
  229. N, N, D(SrcImmFAddr | No64), N,
  230. D(ImplicitOps | Stack), D(ImplicitOps | Stack), N, N,
  231. /* 0xA0 - 0xA7 */
  232. D(ByteOp | DstAcc | SrcMem | Mov | MemAbs), D(DstAcc | SrcMem | Mov | MemAbs),
  233. D(ByteOp | DstMem | SrcAcc | Mov | MemAbs), D(DstMem | SrcAcc | Mov | MemAbs),
  234. D(ByteOp | SrcSI | DstDI | Mov | String), D(SrcSI | DstDI | Mov | String),
  235. D(ByteOp | SrcSI | DstDI | String), D(SrcSI | DstDI | String),
  236. /* 0xA8 - 0xAF */
  237. D(DstAcc | SrcImmByte | ByteOp), D(DstAcc | SrcImm), D(ByteOp | DstDI | Mov | String), D(DstDI | Mov | String),
  238. D(ByteOp | SrcSI | DstAcc | Mov | String), D(SrcSI | DstAcc | Mov | String),
  239. D(ByteOp | DstDI | String), D(DstDI | String),
  240. /* 0xB0 - 0xB7 */
  241. X8(D(ByteOp | DstReg | SrcImm | Mov)),
  242. /* 0xB8 - 0xBF */
  243. X8(D(DstReg | SrcImm | Mov)),
  244. /* 0xC0 - 0xC7 */
  245. D(ByteOp | DstMem | SrcImm | ModRM), D(DstMem | SrcImmByte | ModRM),
  246. N, D(ImplicitOps | Stack), N, N,
  247. D(ByteOp | DstMem | SrcImm | ModRM | Mov), D(DstMem | SrcImm | ModRM | Mov),
  248. /* 0xC8 - 0xCF */
  249. N, N, N, D(ImplicitOps | Stack),
  250. D(ImplicitOps), D(SrcImmByte), D(ImplicitOps | No64), D(ImplicitOps),
  251. /* 0xD0 - 0xD7 */
  252. D(ByteOp | DstMem | SrcImplicit | ModRM), D(DstMem | SrcImplicit | ModRM),
  253. D(ByteOp | DstMem | SrcImplicit | ModRM), D(DstMem | SrcImplicit | ModRM),
  254. N, N, N, N,
  255. /* 0xD8 - 0xDF */
  256. N, N, N, N, N, N, N, N,
  257. /* 0xE0 - 0xE7 */
  258. N, N, N, N,
  259. D(ByteOp | SrcImmUByte | DstAcc), D(SrcImmUByte | DstAcc),
  260. D(ByteOp | SrcImmUByte | DstAcc), D(SrcImmUByte | DstAcc),
  261. /* 0xE8 - 0xEF */
  262. D(SrcImm | Stack), D(SrcImm | ImplicitOps),
  263. D(SrcImmFAddr | No64), D(SrcImmByte | ImplicitOps),
  264. D(SrcNone | ByteOp | DstAcc), D(SrcNone | DstAcc),
  265. D(SrcNone | ByteOp | DstAcc), D(SrcNone | DstAcc),
  266. /* 0xF0 - 0xF7 */
  267. N, N, N, N,
  268. D(ImplicitOps | Priv), D(ImplicitOps), G(ByteOp, group3), G(0, group3),
  269. /* 0xF8 - 0xFF */
  270. D(ImplicitOps), N, D(ImplicitOps), D(ImplicitOps),
  271. D(ImplicitOps), D(ImplicitOps), G(0, group4), G(0, group5),
  272. };
  273. static struct opcode twobyte_table[256] = {
  274. /* 0x00 - 0x0F */
  275. N, D(Group | GroupDual | Group7), N, N,
  276. N, D(ImplicitOps), D(ImplicitOps | Priv), N,
  277. D(ImplicitOps | Priv), D(ImplicitOps | Priv), N, N,
  278. N, D(ImplicitOps | ModRM), N, N,
  279. /* 0x10 - 0x1F */
  280. N, N, N, N, N, N, N, N, D(ImplicitOps | ModRM), N, N, N, N, N, N, N,
  281. /* 0x20 - 0x2F */
  282. D(ModRM | ImplicitOps | Priv), D(ModRM | Priv),
  283. D(ModRM | ImplicitOps | Priv), D(ModRM | Priv),
  284. N, N, N, N,
  285. N, N, N, N, N, N, N, N,
  286. /* 0x30 - 0x3F */
  287. D(ImplicitOps | Priv), N, D(ImplicitOps | Priv), N,
  288. D(ImplicitOps), D(ImplicitOps | Priv), N, N,
  289. N, N, N, N, N, N, N, N,
  290. /* 0x40 - 0x4F */
  291. X16(D(DstReg | SrcMem | ModRM | Mov)),
  292. /* 0x50 - 0x5F */
  293. N, N, N, N, N, N, N, N, N, N, N, N, N, N, N, N,
  294. /* 0x60 - 0x6F */
  295. N, N, N, N, N, N, N, N, N, N, N, N, N, N, N, N,
  296. /* 0x70 - 0x7F */
  297. N, N, N, N, N, N, N, N, N, N, N, N, N, N, N, N,
  298. /* 0x80 - 0x8F */
  299. X16(D(SrcImm)),
  300. /* 0x90 - 0x9F */
  301. N, N, N, N, N, N, N, N, N, N, N, N, N, N, N, N,
  302. /* 0xA0 - 0xA7 */
  303. D(ImplicitOps | Stack), D(ImplicitOps | Stack),
  304. N, D(DstMem | SrcReg | ModRM | BitOp),
  305. D(DstMem | SrcReg | Src2ImmByte | ModRM),
  306. D(DstMem | SrcReg | Src2CL | ModRM), N, N,
  307. /* 0xA8 - 0xAF */
  308. D(ImplicitOps | Stack), D(ImplicitOps | Stack),
  309. N, D(DstMem | SrcReg | ModRM | BitOp | Lock),
  310. D(DstMem | SrcReg | Src2ImmByte | ModRM),
  311. D(DstMem | SrcReg | Src2CL | ModRM),
  312. D(ModRM), N,
  313. /* 0xB0 - 0xB7 */
  314. D(ByteOp | DstMem | SrcReg | ModRM | Lock), D(DstMem | SrcReg | ModRM | Lock),
  315. N, D(DstMem | SrcReg | ModRM | BitOp | Lock),
  316. N, N, D(ByteOp | DstReg | SrcMem | ModRM | Mov),
  317. D(DstReg | SrcMem16 | ModRM | Mov),
  318. /* 0xB8 - 0xBF */
  319. N, N,
  320. D(Group | Group8), D(DstMem | SrcReg | ModRM | BitOp | Lock),
  321. N, N, D(ByteOp | DstReg | SrcMem | ModRM | Mov),
  322. D(DstReg | SrcMem16 | ModRM | Mov),
  323. /* 0xC0 - 0xCF */
  324. N, N, N, D(DstMem | SrcReg | ModRM | Mov),
  325. N, N, N, D(Group | GroupDual | Group9),
  326. N, N, N, N, N, N, N, N,
  327. /* 0xD0 - 0xDF */
  328. N, N, N, N, N, N, N, N, N, N, N, N, N, N, N, N,
  329. /* 0xE0 - 0xEF */
  330. N, N, N, N, N, N, N, N, N, N, N, N, N, N, N, N,
  331. /* 0xF0 - 0xFF */
  332. N, N, N, N, N, N, N, N, N, N, N, N, N, N, N, N
  333. };
  334. #undef D
  335. #undef N
  336. #undef G
  337. #undef GD
  338. /* EFLAGS bit definitions. */
  339. #define EFLG_ID (1<<21)
  340. #define EFLG_VIP (1<<20)
  341. #define EFLG_VIF (1<<19)
  342. #define EFLG_AC (1<<18)
  343. #define EFLG_VM (1<<17)
  344. #define EFLG_RF (1<<16)
  345. #define EFLG_IOPL (3<<12)
  346. #define EFLG_NT (1<<14)
  347. #define EFLG_OF (1<<11)
  348. #define EFLG_DF (1<<10)
  349. #define EFLG_IF (1<<9)
  350. #define EFLG_TF (1<<8)
  351. #define EFLG_SF (1<<7)
  352. #define EFLG_ZF (1<<6)
  353. #define EFLG_AF (1<<4)
  354. #define EFLG_PF (1<<2)
  355. #define EFLG_CF (1<<0)
  356. #define EFLG_RESERVED_ZEROS_MASK 0xffc0802a
  357. #define EFLG_RESERVED_ONE_MASK 2
  358. /*
  359. * Instruction emulation:
  360. * Most instructions are emulated directly via a fragment of inline assembly
  361. * code. This allows us to save/restore EFLAGS and thus very easily pick up
  362. * any modified flags.
  363. */
  364. #if defined(CONFIG_X86_64)
  365. #define _LO32 "k" /* force 32-bit operand */
  366. #define _STK "%%rsp" /* stack pointer */
  367. #elif defined(__i386__)
  368. #define _LO32 "" /* force 32-bit operand */
  369. #define _STK "%%esp" /* stack pointer */
  370. #endif
  371. /*
  372. * These EFLAGS bits are restored from saved value during emulation, and
  373. * any changes are written back to the saved value after emulation.
  374. */
  375. #define EFLAGS_MASK (EFLG_OF|EFLG_SF|EFLG_ZF|EFLG_AF|EFLG_PF|EFLG_CF)
  376. /* Before executing instruction: restore necessary bits in EFLAGS. */
  377. #define _PRE_EFLAGS(_sav, _msk, _tmp) \
  378. /* EFLAGS = (_sav & _msk) | (EFLAGS & ~_msk); _sav &= ~_msk; */ \
  379. "movl %"_sav",%"_LO32 _tmp"; " \
  380. "push %"_tmp"; " \
  381. "push %"_tmp"; " \
  382. "movl %"_msk",%"_LO32 _tmp"; " \
  383. "andl %"_LO32 _tmp",("_STK"); " \
  384. "pushf; " \
  385. "notl %"_LO32 _tmp"; " \
  386. "andl %"_LO32 _tmp",("_STK"); " \
  387. "andl %"_LO32 _tmp","__stringify(BITS_PER_LONG/4)"("_STK"); " \
  388. "pop %"_tmp"; " \
  389. "orl %"_LO32 _tmp",("_STK"); " \
  390. "popf; " \
  391. "pop %"_sav"; "
  392. /* After executing instruction: write-back necessary bits in EFLAGS. */
  393. #define _POST_EFLAGS(_sav, _msk, _tmp) \
  394. /* _sav |= EFLAGS & _msk; */ \
  395. "pushf; " \
  396. "pop %"_tmp"; " \
  397. "andl %"_msk",%"_LO32 _tmp"; " \
  398. "orl %"_LO32 _tmp",%"_sav"; "
  399. #ifdef CONFIG_X86_64
  400. #define ON64(x) x
  401. #else
  402. #define ON64(x)
  403. #endif
  404. #define ____emulate_2op(_op, _src, _dst, _eflags, _x, _y, _suffix) \
  405. do { \
  406. __asm__ __volatile__ ( \
  407. _PRE_EFLAGS("0", "4", "2") \
  408. _op _suffix " %"_x"3,%1; " \
  409. _POST_EFLAGS("0", "4", "2") \
  410. : "=m" (_eflags), "=m" ((_dst).val), \
  411. "=&r" (_tmp) \
  412. : _y ((_src).val), "i" (EFLAGS_MASK)); \
  413. } while (0)
  414. /* Raw emulation: instruction has two explicit operands. */
  415. #define __emulate_2op_nobyte(_op,_src,_dst,_eflags,_wx,_wy,_lx,_ly,_qx,_qy) \
  416. do { \
  417. unsigned long _tmp; \
  418. \
  419. switch ((_dst).bytes) { \
  420. case 2: \
  421. ____emulate_2op(_op,_src,_dst,_eflags,_wx,_wy,"w"); \
  422. break; \
  423. case 4: \
  424. ____emulate_2op(_op,_src,_dst,_eflags,_lx,_ly,"l"); \
  425. break; \
  426. case 8: \
  427. ON64(____emulate_2op(_op,_src,_dst,_eflags,_qx,_qy,"q")); \
  428. break; \
  429. } \
  430. } while (0)
  431. #define __emulate_2op(_op,_src,_dst,_eflags,_bx,_by,_wx,_wy,_lx,_ly,_qx,_qy) \
  432. do { \
  433. unsigned long _tmp; \
  434. switch ((_dst).bytes) { \
  435. case 1: \
  436. ____emulate_2op(_op,_src,_dst,_eflags,_bx,_by,"b"); \
  437. break; \
  438. default: \
  439. __emulate_2op_nobyte(_op, _src, _dst, _eflags, \
  440. _wx, _wy, _lx, _ly, _qx, _qy); \
  441. break; \
  442. } \
  443. } while (0)
  444. /* Source operand is byte-sized and may be restricted to just %cl. */
  445. #define emulate_2op_SrcB(_op, _src, _dst, _eflags) \
  446. __emulate_2op(_op, _src, _dst, _eflags, \
  447. "b", "c", "b", "c", "b", "c", "b", "c")
  448. /* Source operand is byte, word, long or quad sized. */
  449. #define emulate_2op_SrcV(_op, _src, _dst, _eflags) \
  450. __emulate_2op(_op, _src, _dst, _eflags, \
  451. "b", "q", "w", "r", _LO32, "r", "", "r")
  452. /* Source operand is word, long or quad sized. */
  453. #define emulate_2op_SrcV_nobyte(_op, _src, _dst, _eflags) \
  454. __emulate_2op_nobyte(_op, _src, _dst, _eflags, \
  455. "w", "r", _LO32, "r", "", "r")
  456. /* Instruction has three operands and one operand is stored in ECX register */
  457. #define __emulate_2op_cl(_op, _cl, _src, _dst, _eflags, _suffix, _type) \
  458. do { \
  459. unsigned long _tmp; \
  460. _type _clv = (_cl).val; \
  461. _type _srcv = (_src).val; \
  462. _type _dstv = (_dst).val; \
  463. \
  464. __asm__ __volatile__ ( \
  465. _PRE_EFLAGS("0", "5", "2") \
  466. _op _suffix " %4,%1 \n" \
  467. _POST_EFLAGS("0", "5", "2") \
  468. : "=m" (_eflags), "+r" (_dstv), "=&r" (_tmp) \
  469. : "c" (_clv) , "r" (_srcv), "i" (EFLAGS_MASK) \
  470. ); \
  471. \
  472. (_cl).val = (unsigned long) _clv; \
  473. (_src).val = (unsigned long) _srcv; \
  474. (_dst).val = (unsigned long) _dstv; \
  475. } while (0)
  476. #define emulate_2op_cl(_op, _cl, _src, _dst, _eflags) \
  477. do { \
  478. switch ((_dst).bytes) { \
  479. case 2: \
  480. __emulate_2op_cl(_op, _cl, _src, _dst, _eflags, \
  481. "w", unsigned short); \
  482. break; \
  483. case 4: \
  484. __emulate_2op_cl(_op, _cl, _src, _dst, _eflags, \
  485. "l", unsigned int); \
  486. break; \
  487. case 8: \
  488. ON64(__emulate_2op_cl(_op, _cl, _src, _dst, _eflags, \
  489. "q", unsigned long)); \
  490. break; \
  491. } \
  492. } while (0)
  493. #define __emulate_1op(_op, _dst, _eflags, _suffix) \
  494. do { \
  495. unsigned long _tmp; \
  496. \
  497. __asm__ __volatile__ ( \
  498. _PRE_EFLAGS("0", "3", "2") \
  499. _op _suffix " %1; " \
  500. _POST_EFLAGS("0", "3", "2") \
  501. : "=m" (_eflags), "+m" ((_dst).val), \
  502. "=&r" (_tmp) \
  503. : "i" (EFLAGS_MASK)); \
  504. } while (0)
  505. /* Instruction has only one explicit operand (no source operand). */
  506. #define emulate_1op(_op, _dst, _eflags) \
  507. do { \
  508. switch ((_dst).bytes) { \
  509. case 1: __emulate_1op(_op, _dst, _eflags, "b"); break; \
  510. case 2: __emulate_1op(_op, _dst, _eflags, "w"); break; \
  511. case 4: __emulate_1op(_op, _dst, _eflags, "l"); break; \
  512. case 8: ON64(__emulate_1op(_op, _dst, _eflags, "q")); break; \
  513. } \
  514. } while (0)
  515. /* Fetch next part of the instruction being emulated. */
  516. #define insn_fetch(_type, _size, _eip) \
  517. ({ unsigned long _x; \
  518. rc = do_insn_fetch(ctxt, ops, (_eip), &_x, (_size)); \
  519. if (rc != X86EMUL_CONTINUE) \
  520. goto done; \
  521. (_eip) += (_size); \
  522. (_type)_x; \
  523. })
  524. #define insn_fetch_arr(_arr, _size, _eip) \
  525. ({ rc = do_insn_fetch(ctxt, ops, (_eip), _arr, (_size)); \
  526. if (rc != X86EMUL_CONTINUE) \
  527. goto done; \
  528. (_eip) += (_size); \
  529. })
  530. static inline unsigned long ad_mask(struct decode_cache *c)
  531. {
  532. return (1UL << (c->ad_bytes << 3)) - 1;
  533. }
  534. /* Access/update address held in a register, based on addressing mode. */
  535. static inline unsigned long
  536. address_mask(struct decode_cache *c, unsigned long reg)
  537. {
  538. if (c->ad_bytes == sizeof(unsigned long))
  539. return reg;
  540. else
  541. return reg & ad_mask(c);
  542. }
  543. static inline unsigned long
  544. register_address(struct decode_cache *c, unsigned long base, unsigned long reg)
  545. {
  546. return base + address_mask(c, reg);
  547. }
  548. static inline void
  549. register_address_increment(struct decode_cache *c, unsigned long *reg, int inc)
  550. {
  551. if (c->ad_bytes == sizeof(unsigned long))
  552. *reg += inc;
  553. else
  554. *reg = (*reg & ~ad_mask(c)) | ((*reg + inc) & ad_mask(c));
  555. }
  556. static inline void jmp_rel(struct decode_cache *c, int rel)
  557. {
  558. register_address_increment(c, &c->eip, rel);
  559. }
  560. static void set_seg_override(struct decode_cache *c, int seg)
  561. {
  562. c->has_seg_override = true;
  563. c->seg_override = seg;
  564. }
  565. static unsigned long seg_base(struct x86_emulate_ctxt *ctxt,
  566. struct x86_emulate_ops *ops, int seg)
  567. {
  568. if (ctxt->mode == X86EMUL_MODE_PROT64 && seg < VCPU_SREG_FS)
  569. return 0;
  570. return ops->get_cached_segment_base(seg, ctxt->vcpu);
  571. }
  572. static unsigned long seg_override_base(struct x86_emulate_ctxt *ctxt,
  573. struct x86_emulate_ops *ops,
  574. struct decode_cache *c)
  575. {
  576. if (!c->has_seg_override)
  577. return 0;
  578. return seg_base(ctxt, ops, c->seg_override);
  579. }
  580. static unsigned long es_base(struct x86_emulate_ctxt *ctxt,
  581. struct x86_emulate_ops *ops)
  582. {
  583. return seg_base(ctxt, ops, VCPU_SREG_ES);
  584. }
  585. static unsigned long ss_base(struct x86_emulate_ctxt *ctxt,
  586. struct x86_emulate_ops *ops)
  587. {
  588. return seg_base(ctxt, ops, VCPU_SREG_SS);
  589. }
  590. static void emulate_exception(struct x86_emulate_ctxt *ctxt, int vec,
  591. u32 error, bool valid)
  592. {
  593. ctxt->exception = vec;
  594. ctxt->error_code = error;
  595. ctxt->error_code_valid = valid;
  596. ctxt->restart = false;
  597. }
  598. static void emulate_gp(struct x86_emulate_ctxt *ctxt, int err)
  599. {
  600. emulate_exception(ctxt, GP_VECTOR, err, true);
  601. }
  602. static void emulate_pf(struct x86_emulate_ctxt *ctxt, unsigned long addr,
  603. int err)
  604. {
  605. ctxt->cr2 = addr;
  606. emulate_exception(ctxt, PF_VECTOR, err, true);
  607. }
  608. static void emulate_ud(struct x86_emulate_ctxt *ctxt)
  609. {
  610. emulate_exception(ctxt, UD_VECTOR, 0, false);
  611. }
  612. static void emulate_ts(struct x86_emulate_ctxt *ctxt, int err)
  613. {
  614. emulate_exception(ctxt, TS_VECTOR, err, true);
  615. }
  616. static int do_fetch_insn_byte(struct x86_emulate_ctxt *ctxt,
  617. struct x86_emulate_ops *ops,
  618. unsigned long eip, u8 *dest)
  619. {
  620. struct fetch_cache *fc = &ctxt->decode.fetch;
  621. int rc;
  622. int size, cur_size;
  623. if (eip == fc->end) {
  624. cur_size = fc->end - fc->start;
  625. size = min(15UL - cur_size, PAGE_SIZE - offset_in_page(eip));
  626. rc = ops->fetch(ctxt->cs_base + eip, fc->data + cur_size,
  627. size, ctxt->vcpu, NULL);
  628. if (rc != X86EMUL_CONTINUE)
  629. return rc;
  630. fc->end += size;
  631. }
  632. *dest = fc->data[eip - fc->start];
  633. return X86EMUL_CONTINUE;
  634. }
  635. static int do_insn_fetch(struct x86_emulate_ctxt *ctxt,
  636. struct x86_emulate_ops *ops,
  637. unsigned long eip, void *dest, unsigned size)
  638. {
  639. int rc;
  640. /* x86 instructions are limited to 15 bytes. */
  641. if (eip + size - ctxt->eip > 15)
  642. return X86EMUL_UNHANDLEABLE;
  643. while (size--) {
  644. rc = do_fetch_insn_byte(ctxt, ops, eip++, dest++);
  645. if (rc != X86EMUL_CONTINUE)
  646. return rc;
  647. }
  648. return X86EMUL_CONTINUE;
  649. }
  650. /*
  651. * Given the 'reg' portion of a ModRM byte, and a register block, return a
  652. * pointer into the block that addresses the relevant register.
  653. * @highbyte_regs specifies whether to decode AH,CH,DH,BH.
  654. */
  655. static void *decode_register(u8 modrm_reg, unsigned long *regs,
  656. int highbyte_regs)
  657. {
  658. void *p;
  659. p = &regs[modrm_reg];
  660. if (highbyte_regs && modrm_reg >= 4 && modrm_reg < 8)
  661. p = (unsigned char *)&regs[modrm_reg & 3] + 1;
  662. return p;
  663. }
  664. static int read_descriptor(struct x86_emulate_ctxt *ctxt,
  665. struct x86_emulate_ops *ops,
  666. void *ptr,
  667. u16 *size, unsigned long *address, int op_bytes)
  668. {
  669. int rc;
  670. if (op_bytes == 2)
  671. op_bytes = 3;
  672. *address = 0;
  673. rc = ops->read_std((unsigned long)ptr, (unsigned long *)size, 2,
  674. ctxt->vcpu, NULL);
  675. if (rc != X86EMUL_CONTINUE)
  676. return rc;
  677. rc = ops->read_std((unsigned long)ptr + 2, address, op_bytes,
  678. ctxt->vcpu, NULL);
  679. return rc;
  680. }
  681. static int test_cc(unsigned int condition, unsigned int flags)
  682. {
  683. int rc = 0;
  684. switch ((condition & 15) >> 1) {
  685. case 0: /* o */
  686. rc |= (flags & EFLG_OF);
  687. break;
  688. case 1: /* b/c/nae */
  689. rc |= (flags & EFLG_CF);
  690. break;
  691. case 2: /* z/e */
  692. rc |= (flags & EFLG_ZF);
  693. break;
  694. case 3: /* be/na */
  695. rc |= (flags & (EFLG_CF|EFLG_ZF));
  696. break;
  697. case 4: /* s */
  698. rc |= (flags & EFLG_SF);
  699. break;
  700. case 5: /* p/pe */
  701. rc |= (flags & EFLG_PF);
  702. break;
  703. case 7: /* le/ng */
  704. rc |= (flags & EFLG_ZF);
  705. /* fall through */
  706. case 6: /* l/nge */
  707. rc |= (!(flags & EFLG_SF) != !(flags & EFLG_OF));
  708. break;
  709. }
  710. /* Odd condition identifiers (lsb == 1) have inverted sense. */
  711. return (!!rc ^ (condition & 1));
  712. }
  713. static void decode_register_operand(struct operand *op,
  714. struct decode_cache *c,
  715. int inhibit_bytereg)
  716. {
  717. unsigned reg = c->modrm_reg;
  718. int highbyte_regs = c->rex_prefix == 0;
  719. if (!(c->d & ModRM))
  720. reg = (c->b & 7) | ((c->rex_prefix & 1) << 3);
  721. op->type = OP_REG;
  722. if ((c->d & ByteOp) && !inhibit_bytereg) {
  723. op->ptr = decode_register(reg, c->regs, highbyte_regs);
  724. op->val = *(u8 *)op->ptr;
  725. op->bytes = 1;
  726. } else {
  727. op->ptr = decode_register(reg, c->regs, 0);
  728. op->bytes = c->op_bytes;
  729. switch (op->bytes) {
  730. case 2:
  731. op->val = *(u16 *)op->ptr;
  732. break;
  733. case 4:
  734. op->val = *(u32 *)op->ptr;
  735. break;
  736. case 8:
  737. op->val = *(u64 *) op->ptr;
  738. break;
  739. }
  740. }
  741. op->orig_val = op->val;
  742. }
  743. static int decode_modrm(struct x86_emulate_ctxt *ctxt,
  744. struct x86_emulate_ops *ops)
  745. {
  746. struct decode_cache *c = &ctxt->decode;
  747. u8 sib;
  748. int index_reg = 0, base_reg = 0, scale;
  749. int rc = X86EMUL_CONTINUE;
  750. if (c->rex_prefix) {
  751. c->modrm_reg = (c->rex_prefix & 4) << 1; /* REX.R */
  752. index_reg = (c->rex_prefix & 2) << 2; /* REX.X */
  753. c->modrm_rm = base_reg = (c->rex_prefix & 1) << 3; /* REG.B */
  754. }
  755. c->modrm = insn_fetch(u8, 1, c->eip);
  756. c->modrm_mod |= (c->modrm & 0xc0) >> 6;
  757. c->modrm_reg |= (c->modrm & 0x38) >> 3;
  758. c->modrm_rm |= (c->modrm & 0x07);
  759. c->modrm_ea = 0;
  760. c->use_modrm_ea = 1;
  761. if (c->modrm_mod == 3) {
  762. c->modrm_ptr = decode_register(c->modrm_rm,
  763. c->regs, c->d & ByteOp);
  764. c->modrm_val = *(unsigned long *)c->modrm_ptr;
  765. return rc;
  766. }
  767. if (c->ad_bytes == 2) {
  768. unsigned bx = c->regs[VCPU_REGS_RBX];
  769. unsigned bp = c->regs[VCPU_REGS_RBP];
  770. unsigned si = c->regs[VCPU_REGS_RSI];
  771. unsigned di = c->regs[VCPU_REGS_RDI];
  772. /* 16-bit ModR/M decode. */
  773. switch (c->modrm_mod) {
  774. case 0:
  775. if (c->modrm_rm == 6)
  776. c->modrm_ea += insn_fetch(u16, 2, c->eip);
  777. break;
  778. case 1:
  779. c->modrm_ea += insn_fetch(s8, 1, c->eip);
  780. break;
  781. case 2:
  782. c->modrm_ea += insn_fetch(u16, 2, c->eip);
  783. break;
  784. }
  785. switch (c->modrm_rm) {
  786. case 0:
  787. c->modrm_ea += bx + si;
  788. break;
  789. case 1:
  790. c->modrm_ea += bx + di;
  791. break;
  792. case 2:
  793. c->modrm_ea += bp + si;
  794. break;
  795. case 3:
  796. c->modrm_ea += bp + di;
  797. break;
  798. case 4:
  799. c->modrm_ea += si;
  800. break;
  801. case 5:
  802. c->modrm_ea += di;
  803. break;
  804. case 6:
  805. if (c->modrm_mod != 0)
  806. c->modrm_ea += bp;
  807. break;
  808. case 7:
  809. c->modrm_ea += bx;
  810. break;
  811. }
  812. if (c->modrm_rm == 2 || c->modrm_rm == 3 ||
  813. (c->modrm_rm == 6 && c->modrm_mod != 0))
  814. if (!c->has_seg_override)
  815. set_seg_override(c, VCPU_SREG_SS);
  816. c->modrm_ea = (u16)c->modrm_ea;
  817. } else {
  818. /* 32/64-bit ModR/M decode. */
  819. if ((c->modrm_rm & 7) == 4) {
  820. sib = insn_fetch(u8, 1, c->eip);
  821. index_reg |= (sib >> 3) & 7;
  822. base_reg |= sib & 7;
  823. scale = sib >> 6;
  824. if ((base_reg & 7) == 5 && c->modrm_mod == 0)
  825. c->modrm_ea += insn_fetch(s32, 4, c->eip);
  826. else
  827. c->modrm_ea += c->regs[base_reg];
  828. if (index_reg != 4)
  829. c->modrm_ea += c->regs[index_reg] << scale;
  830. } else if ((c->modrm_rm & 7) == 5 && c->modrm_mod == 0) {
  831. if (ctxt->mode == X86EMUL_MODE_PROT64)
  832. c->rip_relative = 1;
  833. } else
  834. c->modrm_ea += c->regs[c->modrm_rm];
  835. switch (c->modrm_mod) {
  836. case 0:
  837. if (c->modrm_rm == 5)
  838. c->modrm_ea += insn_fetch(s32, 4, c->eip);
  839. break;
  840. case 1:
  841. c->modrm_ea += insn_fetch(s8, 1, c->eip);
  842. break;
  843. case 2:
  844. c->modrm_ea += insn_fetch(s32, 4, c->eip);
  845. break;
  846. }
  847. }
  848. done:
  849. return rc;
  850. }
  851. static int decode_abs(struct x86_emulate_ctxt *ctxt,
  852. struct x86_emulate_ops *ops)
  853. {
  854. struct decode_cache *c = &ctxt->decode;
  855. int rc = X86EMUL_CONTINUE;
  856. switch (c->ad_bytes) {
  857. case 2:
  858. c->modrm_ea = insn_fetch(u16, 2, c->eip);
  859. break;
  860. case 4:
  861. c->modrm_ea = insn_fetch(u32, 4, c->eip);
  862. break;
  863. case 8:
  864. c->modrm_ea = insn_fetch(u64, 8, c->eip);
  865. break;
  866. }
  867. done:
  868. return rc;
  869. }
  870. int
  871. x86_decode_insn(struct x86_emulate_ctxt *ctxt, struct x86_emulate_ops *ops)
  872. {
  873. struct decode_cache *c = &ctxt->decode;
  874. int rc = X86EMUL_CONTINUE;
  875. int mode = ctxt->mode;
  876. int def_op_bytes, def_ad_bytes, group, dual, goffset;
  877. struct opcode opcode, *g_mod012, *g_mod3;
  878. /* we cannot decode insn before we complete previous rep insn */
  879. WARN_ON(ctxt->restart);
  880. c->eip = ctxt->eip;
  881. c->fetch.start = c->fetch.end = c->eip;
  882. ctxt->cs_base = seg_base(ctxt, ops, VCPU_SREG_CS);
  883. switch (mode) {
  884. case X86EMUL_MODE_REAL:
  885. case X86EMUL_MODE_VM86:
  886. case X86EMUL_MODE_PROT16:
  887. def_op_bytes = def_ad_bytes = 2;
  888. break;
  889. case X86EMUL_MODE_PROT32:
  890. def_op_bytes = def_ad_bytes = 4;
  891. break;
  892. #ifdef CONFIG_X86_64
  893. case X86EMUL_MODE_PROT64:
  894. def_op_bytes = 4;
  895. def_ad_bytes = 8;
  896. break;
  897. #endif
  898. default:
  899. return -1;
  900. }
  901. c->op_bytes = def_op_bytes;
  902. c->ad_bytes = def_ad_bytes;
  903. /* Legacy prefixes. */
  904. for (;;) {
  905. switch (c->b = insn_fetch(u8, 1, c->eip)) {
  906. case 0x66: /* operand-size override */
  907. /* switch between 2/4 bytes */
  908. c->op_bytes = def_op_bytes ^ 6;
  909. break;
  910. case 0x67: /* address-size override */
  911. if (mode == X86EMUL_MODE_PROT64)
  912. /* switch between 4/8 bytes */
  913. c->ad_bytes = def_ad_bytes ^ 12;
  914. else
  915. /* switch between 2/4 bytes */
  916. c->ad_bytes = def_ad_bytes ^ 6;
  917. break;
  918. case 0x26: /* ES override */
  919. case 0x2e: /* CS override */
  920. case 0x36: /* SS override */
  921. case 0x3e: /* DS override */
  922. set_seg_override(c, (c->b >> 3) & 3);
  923. break;
  924. case 0x64: /* FS override */
  925. case 0x65: /* GS override */
  926. set_seg_override(c, c->b & 7);
  927. break;
  928. case 0x40 ... 0x4f: /* REX */
  929. if (mode != X86EMUL_MODE_PROT64)
  930. goto done_prefixes;
  931. c->rex_prefix = c->b;
  932. continue;
  933. case 0xf0: /* LOCK */
  934. c->lock_prefix = 1;
  935. break;
  936. case 0xf2: /* REPNE/REPNZ */
  937. c->rep_prefix = REPNE_PREFIX;
  938. break;
  939. case 0xf3: /* REP/REPE/REPZ */
  940. c->rep_prefix = REPE_PREFIX;
  941. break;
  942. default:
  943. goto done_prefixes;
  944. }
  945. /* Any legacy prefix after a REX prefix nullifies its effect. */
  946. c->rex_prefix = 0;
  947. }
  948. done_prefixes:
  949. /* REX prefix. */
  950. if (c->rex_prefix)
  951. if (c->rex_prefix & 8)
  952. c->op_bytes = 8; /* REX.W */
  953. /* Opcode byte(s). */
  954. opcode = opcode_table[c->b];
  955. if (opcode.flags == 0) {
  956. /* Two-byte opcode? */
  957. if (c->b == 0x0f) {
  958. c->twobyte = 1;
  959. c->b = insn_fetch(u8, 1, c->eip);
  960. opcode = twobyte_table[c->b];
  961. }
  962. }
  963. c->d = opcode.flags;
  964. if (c->d & Group) {
  965. group = c->d & GroupMask;
  966. dual = c->d & GroupDual;
  967. c->modrm = insn_fetch(u8, 1, c->eip);
  968. --c->eip;
  969. if (group) {
  970. g_mod012 = g_mod3 = &group_table[group * 8];
  971. if (c->d & GroupDual)
  972. g_mod3 = &group2_table[group * 8];
  973. } else {
  974. if (c->d & GroupDual) {
  975. g_mod012 = opcode.u.gdual->mod012;
  976. g_mod3 = opcode.u.gdual->mod3;
  977. } else
  978. g_mod012 = g_mod3 = opcode.u.group;
  979. }
  980. c->d &= ~(Group | GroupDual | GroupMask);
  981. goffset = (c->modrm >> 3) & 7;
  982. if ((c->modrm >> 6) == 3)
  983. opcode = g_mod3[goffset];
  984. else
  985. opcode = g_mod012[goffset];
  986. c->d |= opcode.flags;
  987. }
  988. /* Unrecognised? */
  989. if (c->d == 0 || (c->d & Undefined)) {
  990. DPRINTF("Cannot emulate %02x\n", c->b);
  991. return -1;
  992. }
  993. if (mode == X86EMUL_MODE_PROT64 && (c->d & Stack))
  994. c->op_bytes = 8;
  995. /* ModRM and SIB bytes. */
  996. if (c->d & ModRM)
  997. rc = decode_modrm(ctxt, ops);
  998. else if (c->d & MemAbs)
  999. rc = decode_abs(ctxt, ops);
  1000. if (rc != X86EMUL_CONTINUE)
  1001. goto done;
  1002. if (!c->has_seg_override)
  1003. set_seg_override(c, VCPU_SREG_DS);
  1004. if (!(!c->twobyte && c->b == 0x8d))
  1005. c->modrm_ea += seg_override_base(ctxt, ops, c);
  1006. if (c->ad_bytes != 8)
  1007. c->modrm_ea = (u32)c->modrm_ea;
  1008. if (c->rip_relative)
  1009. c->modrm_ea += c->eip;
  1010. /*
  1011. * Decode and fetch the source operand: register, memory
  1012. * or immediate.
  1013. */
  1014. switch (c->d & SrcMask) {
  1015. case SrcNone:
  1016. break;
  1017. case SrcReg:
  1018. decode_register_operand(&c->src, c, 0);
  1019. break;
  1020. case SrcMem16:
  1021. c->src.bytes = 2;
  1022. goto srcmem_common;
  1023. case SrcMem32:
  1024. c->src.bytes = 4;
  1025. goto srcmem_common;
  1026. case SrcMem:
  1027. c->src.bytes = (c->d & ByteOp) ? 1 :
  1028. c->op_bytes;
  1029. /* Don't fetch the address for invlpg: it could be unmapped. */
  1030. if (c->twobyte && c->b == 0x01 && c->modrm_reg == 7)
  1031. break;
  1032. srcmem_common:
  1033. /*
  1034. * For instructions with a ModR/M byte, switch to register
  1035. * access if Mod = 3.
  1036. */
  1037. if ((c->d & ModRM) && c->modrm_mod == 3) {
  1038. c->src.type = OP_REG;
  1039. c->src.val = c->modrm_val;
  1040. c->src.ptr = c->modrm_ptr;
  1041. break;
  1042. }
  1043. c->src.type = OP_MEM;
  1044. c->src.ptr = (unsigned long *)c->modrm_ea;
  1045. c->src.val = 0;
  1046. break;
  1047. case SrcImm:
  1048. case SrcImmU:
  1049. c->src.type = OP_IMM;
  1050. c->src.ptr = (unsigned long *)c->eip;
  1051. c->src.bytes = (c->d & ByteOp) ? 1 : c->op_bytes;
  1052. if (c->src.bytes == 8)
  1053. c->src.bytes = 4;
  1054. /* NB. Immediates are sign-extended as necessary. */
  1055. switch (c->src.bytes) {
  1056. case 1:
  1057. c->src.val = insn_fetch(s8, 1, c->eip);
  1058. break;
  1059. case 2:
  1060. c->src.val = insn_fetch(s16, 2, c->eip);
  1061. break;
  1062. case 4:
  1063. c->src.val = insn_fetch(s32, 4, c->eip);
  1064. break;
  1065. }
  1066. if ((c->d & SrcMask) == SrcImmU) {
  1067. switch (c->src.bytes) {
  1068. case 1:
  1069. c->src.val &= 0xff;
  1070. break;
  1071. case 2:
  1072. c->src.val &= 0xffff;
  1073. break;
  1074. case 4:
  1075. c->src.val &= 0xffffffff;
  1076. break;
  1077. }
  1078. }
  1079. break;
  1080. case SrcImmByte:
  1081. case SrcImmUByte:
  1082. c->src.type = OP_IMM;
  1083. c->src.ptr = (unsigned long *)c->eip;
  1084. c->src.bytes = 1;
  1085. if ((c->d & SrcMask) == SrcImmByte)
  1086. c->src.val = insn_fetch(s8, 1, c->eip);
  1087. else
  1088. c->src.val = insn_fetch(u8, 1, c->eip);
  1089. break;
  1090. case SrcAcc:
  1091. c->src.type = OP_REG;
  1092. c->src.bytes = (c->d & ByteOp) ? 1 : c->op_bytes;
  1093. c->src.ptr = &c->regs[VCPU_REGS_RAX];
  1094. switch (c->src.bytes) {
  1095. case 1:
  1096. c->src.val = *(u8 *)c->src.ptr;
  1097. break;
  1098. case 2:
  1099. c->src.val = *(u16 *)c->src.ptr;
  1100. break;
  1101. case 4:
  1102. c->src.val = *(u32 *)c->src.ptr;
  1103. break;
  1104. case 8:
  1105. c->src.val = *(u64 *)c->src.ptr;
  1106. break;
  1107. }
  1108. break;
  1109. case SrcOne:
  1110. c->src.bytes = 1;
  1111. c->src.val = 1;
  1112. break;
  1113. case SrcSI:
  1114. c->src.type = OP_MEM;
  1115. c->src.bytes = (c->d & ByteOp) ? 1 : c->op_bytes;
  1116. c->src.ptr = (unsigned long *)
  1117. register_address(c, seg_override_base(ctxt, ops, c),
  1118. c->regs[VCPU_REGS_RSI]);
  1119. c->src.val = 0;
  1120. break;
  1121. case SrcImmFAddr:
  1122. c->src.type = OP_IMM;
  1123. c->src.ptr = (unsigned long *)c->eip;
  1124. c->src.bytes = c->op_bytes + 2;
  1125. insn_fetch_arr(c->src.valptr, c->src.bytes, c->eip);
  1126. break;
  1127. case SrcMemFAddr:
  1128. c->src.type = OP_MEM;
  1129. c->src.ptr = (unsigned long *)c->modrm_ea;
  1130. c->src.bytes = c->op_bytes + 2;
  1131. break;
  1132. }
  1133. /*
  1134. * Decode and fetch the second source operand: register, memory
  1135. * or immediate.
  1136. */
  1137. switch (c->d & Src2Mask) {
  1138. case Src2None:
  1139. break;
  1140. case Src2CL:
  1141. c->src2.bytes = 1;
  1142. c->src2.val = c->regs[VCPU_REGS_RCX] & 0x8;
  1143. break;
  1144. case Src2ImmByte:
  1145. c->src2.type = OP_IMM;
  1146. c->src2.ptr = (unsigned long *)c->eip;
  1147. c->src2.bytes = 1;
  1148. c->src2.val = insn_fetch(u8, 1, c->eip);
  1149. break;
  1150. case Src2One:
  1151. c->src2.bytes = 1;
  1152. c->src2.val = 1;
  1153. break;
  1154. }
  1155. /* Decode and fetch the destination operand: register or memory. */
  1156. switch (c->d & DstMask) {
  1157. case ImplicitOps:
  1158. /* Special instructions do their own operand decoding. */
  1159. return 0;
  1160. case DstReg:
  1161. decode_register_operand(&c->dst, c,
  1162. c->twobyte && (c->b == 0xb6 || c->b == 0xb7));
  1163. break;
  1164. case DstMem:
  1165. case DstMem64:
  1166. if ((c->d & ModRM) && c->modrm_mod == 3) {
  1167. c->dst.bytes = (c->d & ByteOp) ? 1 : c->op_bytes;
  1168. c->dst.type = OP_REG;
  1169. c->dst.val = c->dst.orig_val = c->modrm_val;
  1170. c->dst.ptr = c->modrm_ptr;
  1171. break;
  1172. }
  1173. c->dst.type = OP_MEM;
  1174. c->dst.ptr = (unsigned long *)c->modrm_ea;
  1175. if ((c->d & DstMask) == DstMem64)
  1176. c->dst.bytes = 8;
  1177. else
  1178. c->dst.bytes = (c->d & ByteOp) ? 1 : c->op_bytes;
  1179. c->dst.val = 0;
  1180. if (c->d & BitOp) {
  1181. unsigned long mask = ~(c->dst.bytes * 8 - 1);
  1182. c->dst.ptr = (void *)c->dst.ptr +
  1183. (c->src.val & mask) / 8;
  1184. }
  1185. break;
  1186. case DstAcc:
  1187. c->dst.type = OP_REG;
  1188. c->dst.bytes = (c->d & ByteOp) ? 1 : c->op_bytes;
  1189. c->dst.ptr = &c->regs[VCPU_REGS_RAX];
  1190. switch (c->dst.bytes) {
  1191. case 1:
  1192. c->dst.val = *(u8 *)c->dst.ptr;
  1193. break;
  1194. case 2:
  1195. c->dst.val = *(u16 *)c->dst.ptr;
  1196. break;
  1197. case 4:
  1198. c->dst.val = *(u32 *)c->dst.ptr;
  1199. break;
  1200. case 8:
  1201. c->dst.val = *(u64 *)c->dst.ptr;
  1202. break;
  1203. }
  1204. c->dst.orig_val = c->dst.val;
  1205. break;
  1206. case DstDI:
  1207. c->dst.type = OP_MEM;
  1208. c->dst.bytes = (c->d & ByteOp) ? 1 : c->op_bytes;
  1209. c->dst.ptr = (unsigned long *)
  1210. register_address(c, es_base(ctxt, ops),
  1211. c->regs[VCPU_REGS_RDI]);
  1212. c->dst.val = 0;
  1213. break;
  1214. }
  1215. done:
  1216. return (rc == X86EMUL_UNHANDLEABLE) ? -1 : 0;
  1217. }
  1218. static int read_emulated(struct x86_emulate_ctxt *ctxt,
  1219. struct x86_emulate_ops *ops,
  1220. unsigned long addr, void *dest, unsigned size)
  1221. {
  1222. int rc;
  1223. struct read_cache *mc = &ctxt->decode.mem_read;
  1224. u32 err;
  1225. while (size) {
  1226. int n = min(size, 8u);
  1227. size -= n;
  1228. if (mc->pos < mc->end)
  1229. goto read_cached;
  1230. rc = ops->read_emulated(addr, mc->data + mc->end, n, &err,
  1231. ctxt->vcpu);
  1232. if (rc == X86EMUL_PROPAGATE_FAULT)
  1233. emulate_pf(ctxt, addr, err);
  1234. if (rc != X86EMUL_CONTINUE)
  1235. return rc;
  1236. mc->end += n;
  1237. read_cached:
  1238. memcpy(dest, mc->data + mc->pos, n);
  1239. mc->pos += n;
  1240. dest += n;
  1241. addr += n;
  1242. }
  1243. return X86EMUL_CONTINUE;
  1244. }
  1245. static int pio_in_emulated(struct x86_emulate_ctxt *ctxt,
  1246. struct x86_emulate_ops *ops,
  1247. unsigned int size, unsigned short port,
  1248. void *dest)
  1249. {
  1250. struct read_cache *rc = &ctxt->decode.io_read;
  1251. if (rc->pos == rc->end) { /* refill pio read ahead */
  1252. struct decode_cache *c = &ctxt->decode;
  1253. unsigned int in_page, n;
  1254. unsigned int count = c->rep_prefix ?
  1255. address_mask(c, c->regs[VCPU_REGS_RCX]) : 1;
  1256. in_page = (ctxt->eflags & EFLG_DF) ?
  1257. offset_in_page(c->regs[VCPU_REGS_RDI]) :
  1258. PAGE_SIZE - offset_in_page(c->regs[VCPU_REGS_RDI]);
  1259. n = min(min(in_page, (unsigned int)sizeof(rc->data)) / size,
  1260. count);
  1261. if (n == 0)
  1262. n = 1;
  1263. rc->pos = rc->end = 0;
  1264. if (!ops->pio_in_emulated(size, port, rc->data, n, ctxt->vcpu))
  1265. return 0;
  1266. rc->end = n * size;
  1267. }
  1268. memcpy(dest, rc->data + rc->pos, size);
  1269. rc->pos += size;
  1270. return 1;
  1271. }
  1272. static u32 desc_limit_scaled(struct desc_struct *desc)
  1273. {
  1274. u32 limit = get_desc_limit(desc);
  1275. return desc->g ? (limit << 12) | 0xfff : limit;
  1276. }
  1277. static void get_descriptor_table_ptr(struct x86_emulate_ctxt *ctxt,
  1278. struct x86_emulate_ops *ops,
  1279. u16 selector, struct desc_ptr *dt)
  1280. {
  1281. if (selector & 1 << 2) {
  1282. struct desc_struct desc;
  1283. memset (dt, 0, sizeof *dt);
  1284. if (!ops->get_cached_descriptor(&desc, VCPU_SREG_LDTR, ctxt->vcpu))
  1285. return;
  1286. dt->size = desc_limit_scaled(&desc); /* what if limit > 65535? */
  1287. dt->address = get_desc_base(&desc);
  1288. } else
  1289. ops->get_gdt(dt, ctxt->vcpu);
  1290. }
  1291. /* allowed just for 8 bytes segments */
  1292. static int read_segment_descriptor(struct x86_emulate_ctxt *ctxt,
  1293. struct x86_emulate_ops *ops,
  1294. u16 selector, struct desc_struct *desc)
  1295. {
  1296. struct desc_ptr dt;
  1297. u16 index = selector >> 3;
  1298. int ret;
  1299. u32 err;
  1300. ulong addr;
  1301. get_descriptor_table_ptr(ctxt, ops, selector, &dt);
  1302. if (dt.size < index * 8 + 7) {
  1303. emulate_gp(ctxt, selector & 0xfffc);
  1304. return X86EMUL_PROPAGATE_FAULT;
  1305. }
  1306. addr = dt.address + index * 8;
  1307. ret = ops->read_std(addr, desc, sizeof *desc, ctxt->vcpu, &err);
  1308. if (ret == X86EMUL_PROPAGATE_FAULT)
  1309. emulate_pf(ctxt, addr, err);
  1310. return ret;
  1311. }
  1312. /* allowed just for 8 bytes segments */
  1313. static int write_segment_descriptor(struct x86_emulate_ctxt *ctxt,
  1314. struct x86_emulate_ops *ops,
  1315. u16 selector, struct desc_struct *desc)
  1316. {
  1317. struct desc_ptr dt;
  1318. u16 index = selector >> 3;
  1319. u32 err;
  1320. ulong addr;
  1321. int ret;
  1322. get_descriptor_table_ptr(ctxt, ops, selector, &dt);
  1323. if (dt.size < index * 8 + 7) {
  1324. emulate_gp(ctxt, selector & 0xfffc);
  1325. return X86EMUL_PROPAGATE_FAULT;
  1326. }
  1327. addr = dt.address + index * 8;
  1328. ret = ops->write_std(addr, desc, sizeof *desc, ctxt->vcpu, &err);
  1329. if (ret == X86EMUL_PROPAGATE_FAULT)
  1330. emulate_pf(ctxt, addr, err);
  1331. return ret;
  1332. }
  1333. static int load_segment_descriptor(struct x86_emulate_ctxt *ctxt,
  1334. struct x86_emulate_ops *ops,
  1335. u16 selector, int seg)
  1336. {
  1337. struct desc_struct seg_desc;
  1338. u8 dpl, rpl, cpl;
  1339. unsigned err_vec = GP_VECTOR;
  1340. u32 err_code = 0;
  1341. bool null_selector = !(selector & ~0x3); /* 0000-0003 are null */
  1342. int ret;
  1343. memset(&seg_desc, 0, sizeof seg_desc);
  1344. if ((seg <= VCPU_SREG_GS && ctxt->mode == X86EMUL_MODE_VM86)
  1345. || ctxt->mode == X86EMUL_MODE_REAL) {
  1346. /* set real mode segment descriptor */
  1347. set_desc_base(&seg_desc, selector << 4);
  1348. set_desc_limit(&seg_desc, 0xffff);
  1349. seg_desc.type = 3;
  1350. seg_desc.p = 1;
  1351. seg_desc.s = 1;
  1352. goto load;
  1353. }
  1354. /* NULL selector is not valid for TR, CS and SS */
  1355. if ((seg == VCPU_SREG_CS || seg == VCPU_SREG_SS || seg == VCPU_SREG_TR)
  1356. && null_selector)
  1357. goto exception;
  1358. /* TR should be in GDT only */
  1359. if (seg == VCPU_SREG_TR && (selector & (1 << 2)))
  1360. goto exception;
  1361. if (null_selector) /* for NULL selector skip all following checks */
  1362. goto load;
  1363. ret = read_segment_descriptor(ctxt, ops, selector, &seg_desc);
  1364. if (ret != X86EMUL_CONTINUE)
  1365. return ret;
  1366. err_code = selector & 0xfffc;
  1367. err_vec = GP_VECTOR;
  1368. /* can't load system descriptor into segment selecor */
  1369. if (seg <= VCPU_SREG_GS && !seg_desc.s)
  1370. goto exception;
  1371. if (!seg_desc.p) {
  1372. err_vec = (seg == VCPU_SREG_SS) ? SS_VECTOR : NP_VECTOR;
  1373. goto exception;
  1374. }
  1375. rpl = selector & 3;
  1376. dpl = seg_desc.dpl;
  1377. cpl = ops->cpl(ctxt->vcpu);
  1378. switch (seg) {
  1379. case VCPU_SREG_SS:
  1380. /*
  1381. * segment is not a writable data segment or segment
  1382. * selector's RPL != CPL or segment selector's RPL != CPL
  1383. */
  1384. if (rpl != cpl || (seg_desc.type & 0xa) != 0x2 || dpl != cpl)
  1385. goto exception;
  1386. break;
  1387. case VCPU_SREG_CS:
  1388. if (!(seg_desc.type & 8))
  1389. goto exception;
  1390. if (seg_desc.type & 4) {
  1391. /* conforming */
  1392. if (dpl > cpl)
  1393. goto exception;
  1394. } else {
  1395. /* nonconforming */
  1396. if (rpl > cpl || dpl != cpl)
  1397. goto exception;
  1398. }
  1399. /* CS(RPL) <- CPL */
  1400. selector = (selector & 0xfffc) | cpl;
  1401. break;
  1402. case VCPU_SREG_TR:
  1403. if (seg_desc.s || (seg_desc.type != 1 && seg_desc.type != 9))
  1404. goto exception;
  1405. break;
  1406. case VCPU_SREG_LDTR:
  1407. if (seg_desc.s || seg_desc.type != 2)
  1408. goto exception;
  1409. break;
  1410. default: /* DS, ES, FS, or GS */
  1411. /*
  1412. * segment is not a data or readable code segment or
  1413. * ((segment is a data or nonconforming code segment)
  1414. * and (both RPL and CPL > DPL))
  1415. */
  1416. if ((seg_desc.type & 0xa) == 0x8 ||
  1417. (((seg_desc.type & 0xc) != 0xc) &&
  1418. (rpl > dpl && cpl > dpl)))
  1419. goto exception;
  1420. break;
  1421. }
  1422. if (seg_desc.s) {
  1423. /* mark segment as accessed */
  1424. seg_desc.type |= 1;
  1425. ret = write_segment_descriptor(ctxt, ops, selector, &seg_desc);
  1426. if (ret != X86EMUL_CONTINUE)
  1427. return ret;
  1428. }
  1429. load:
  1430. ops->set_segment_selector(selector, seg, ctxt->vcpu);
  1431. ops->set_cached_descriptor(&seg_desc, seg, ctxt->vcpu);
  1432. return X86EMUL_CONTINUE;
  1433. exception:
  1434. emulate_exception(ctxt, err_vec, err_code, true);
  1435. return X86EMUL_PROPAGATE_FAULT;
  1436. }
  1437. static inline int writeback(struct x86_emulate_ctxt *ctxt,
  1438. struct x86_emulate_ops *ops)
  1439. {
  1440. int rc;
  1441. struct decode_cache *c = &ctxt->decode;
  1442. u32 err;
  1443. switch (c->dst.type) {
  1444. case OP_REG:
  1445. /* The 4-byte case *is* correct:
  1446. * in 64-bit mode we zero-extend.
  1447. */
  1448. switch (c->dst.bytes) {
  1449. case 1:
  1450. *(u8 *)c->dst.ptr = (u8)c->dst.val;
  1451. break;
  1452. case 2:
  1453. *(u16 *)c->dst.ptr = (u16)c->dst.val;
  1454. break;
  1455. case 4:
  1456. *c->dst.ptr = (u32)c->dst.val;
  1457. break; /* 64b: zero-ext */
  1458. case 8:
  1459. *c->dst.ptr = c->dst.val;
  1460. break;
  1461. }
  1462. break;
  1463. case OP_MEM:
  1464. if (c->lock_prefix)
  1465. rc = ops->cmpxchg_emulated(
  1466. (unsigned long)c->dst.ptr,
  1467. &c->dst.orig_val,
  1468. &c->dst.val,
  1469. c->dst.bytes,
  1470. &err,
  1471. ctxt->vcpu);
  1472. else
  1473. rc = ops->write_emulated(
  1474. (unsigned long)c->dst.ptr,
  1475. &c->dst.val,
  1476. c->dst.bytes,
  1477. &err,
  1478. ctxt->vcpu);
  1479. if (rc == X86EMUL_PROPAGATE_FAULT)
  1480. emulate_pf(ctxt,
  1481. (unsigned long)c->dst.ptr, err);
  1482. if (rc != X86EMUL_CONTINUE)
  1483. return rc;
  1484. break;
  1485. case OP_NONE:
  1486. /* no writeback */
  1487. break;
  1488. default:
  1489. break;
  1490. }
  1491. return X86EMUL_CONTINUE;
  1492. }
  1493. static inline void emulate_push(struct x86_emulate_ctxt *ctxt,
  1494. struct x86_emulate_ops *ops)
  1495. {
  1496. struct decode_cache *c = &ctxt->decode;
  1497. c->dst.type = OP_MEM;
  1498. c->dst.bytes = c->op_bytes;
  1499. c->dst.val = c->src.val;
  1500. register_address_increment(c, &c->regs[VCPU_REGS_RSP], -c->op_bytes);
  1501. c->dst.ptr = (void *) register_address(c, ss_base(ctxt, ops),
  1502. c->regs[VCPU_REGS_RSP]);
  1503. }
  1504. static int emulate_pop(struct x86_emulate_ctxt *ctxt,
  1505. struct x86_emulate_ops *ops,
  1506. void *dest, int len)
  1507. {
  1508. struct decode_cache *c = &ctxt->decode;
  1509. int rc;
  1510. rc = read_emulated(ctxt, ops, register_address(c, ss_base(ctxt, ops),
  1511. c->regs[VCPU_REGS_RSP]),
  1512. dest, len);
  1513. if (rc != X86EMUL_CONTINUE)
  1514. return rc;
  1515. register_address_increment(c, &c->regs[VCPU_REGS_RSP], len);
  1516. return rc;
  1517. }
  1518. static int emulate_popf(struct x86_emulate_ctxt *ctxt,
  1519. struct x86_emulate_ops *ops,
  1520. void *dest, int len)
  1521. {
  1522. int rc;
  1523. unsigned long val, change_mask;
  1524. int iopl = (ctxt->eflags & X86_EFLAGS_IOPL) >> IOPL_SHIFT;
  1525. int cpl = ops->cpl(ctxt->vcpu);
  1526. rc = emulate_pop(ctxt, ops, &val, len);
  1527. if (rc != X86EMUL_CONTINUE)
  1528. return rc;
  1529. change_mask = EFLG_CF | EFLG_PF | EFLG_AF | EFLG_ZF | EFLG_SF | EFLG_OF
  1530. | EFLG_TF | EFLG_DF | EFLG_NT | EFLG_RF | EFLG_AC | EFLG_ID;
  1531. switch(ctxt->mode) {
  1532. case X86EMUL_MODE_PROT64:
  1533. case X86EMUL_MODE_PROT32:
  1534. case X86EMUL_MODE_PROT16:
  1535. if (cpl == 0)
  1536. change_mask |= EFLG_IOPL;
  1537. if (cpl <= iopl)
  1538. change_mask |= EFLG_IF;
  1539. break;
  1540. case X86EMUL_MODE_VM86:
  1541. if (iopl < 3) {
  1542. emulate_gp(ctxt, 0);
  1543. return X86EMUL_PROPAGATE_FAULT;
  1544. }
  1545. change_mask |= EFLG_IF;
  1546. break;
  1547. default: /* real mode */
  1548. change_mask |= (EFLG_IOPL | EFLG_IF);
  1549. break;
  1550. }
  1551. *(unsigned long *)dest =
  1552. (ctxt->eflags & ~change_mask) | (val & change_mask);
  1553. return rc;
  1554. }
  1555. static void emulate_push_sreg(struct x86_emulate_ctxt *ctxt,
  1556. struct x86_emulate_ops *ops, int seg)
  1557. {
  1558. struct decode_cache *c = &ctxt->decode;
  1559. c->src.val = ops->get_segment_selector(seg, ctxt->vcpu);
  1560. emulate_push(ctxt, ops);
  1561. }
  1562. static int emulate_pop_sreg(struct x86_emulate_ctxt *ctxt,
  1563. struct x86_emulate_ops *ops, int seg)
  1564. {
  1565. struct decode_cache *c = &ctxt->decode;
  1566. unsigned long selector;
  1567. int rc;
  1568. rc = emulate_pop(ctxt, ops, &selector, c->op_bytes);
  1569. if (rc != X86EMUL_CONTINUE)
  1570. return rc;
  1571. rc = load_segment_descriptor(ctxt, ops, (u16)selector, seg);
  1572. return rc;
  1573. }
  1574. static int emulate_pusha(struct x86_emulate_ctxt *ctxt,
  1575. struct x86_emulate_ops *ops)
  1576. {
  1577. struct decode_cache *c = &ctxt->decode;
  1578. unsigned long old_esp = c->regs[VCPU_REGS_RSP];
  1579. int rc = X86EMUL_CONTINUE;
  1580. int reg = VCPU_REGS_RAX;
  1581. while (reg <= VCPU_REGS_RDI) {
  1582. (reg == VCPU_REGS_RSP) ?
  1583. (c->src.val = old_esp) : (c->src.val = c->regs[reg]);
  1584. emulate_push(ctxt, ops);
  1585. rc = writeback(ctxt, ops);
  1586. if (rc != X86EMUL_CONTINUE)
  1587. return rc;
  1588. ++reg;
  1589. }
  1590. /* Disable writeback. */
  1591. c->dst.type = OP_NONE;
  1592. return rc;
  1593. }
  1594. static int emulate_popa(struct x86_emulate_ctxt *ctxt,
  1595. struct x86_emulate_ops *ops)
  1596. {
  1597. struct decode_cache *c = &ctxt->decode;
  1598. int rc = X86EMUL_CONTINUE;
  1599. int reg = VCPU_REGS_RDI;
  1600. while (reg >= VCPU_REGS_RAX) {
  1601. if (reg == VCPU_REGS_RSP) {
  1602. register_address_increment(c, &c->regs[VCPU_REGS_RSP],
  1603. c->op_bytes);
  1604. --reg;
  1605. }
  1606. rc = emulate_pop(ctxt, ops, &c->regs[reg], c->op_bytes);
  1607. if (rc != X86EMUL_CONTINUE)
  1608. break;
  1609. --reg;
  1610. }
  1611. return rc;
  1612. }
  1613. static int emulate_iret_real(struct x86_emulate_ctxt *ctxt,
  1614. struct x86_emulate_ops *ops)
  1615. {
  1616. struct decode_cache *c = &ctxt->decode;
  1617. int rc = X86EMUL_CONTINUE;
  1618. unsigned long temp_eip = 0;
  1619. unsigned long temp_eflags = 0;
  1620. unsigned long cs = 0;
  1621. unsigned long mask = EFLG_CF | EFLG_PF | EFLG_AF | EFLG_ZF | EFLG_SF | EFLG_TF |
  1622. EFLG_IF | EFLG_DF | EFLG_OF | EFLG_IOPL | EFLG_NT | EFLG_RF |
  1623. EFLG_AC | EFLG_ID | (1 << 1); /* Last one is the reserved bit */
  1624. unsigned long vm86_mask = EFLG_VM | EFLG_VIF | EFLG_VIP;
  1625. /* TODO: Add stack limit check */
  1626. rc = emulate_pop(ctxt, ops, &temp_eip, c->op_bytes);
  1627. if (rc != X86EMUL_CONTINUE)
  1628. return rc;
  1629. if (temp_eip & ~0xffff) {
  1630. emulate_gp(ctxt, 0);
  1631. return X86EMUL_PROPAGATE_FAULT;
  1632. }
  1633. rc = emulate_pop(ctxt, ops, &cs, c->op_bytes);
  1634. if (rc != X86EMUL_CONTINUE)
  1635. return rc;
  1636. rc = emulate_pop(ctxt, ops, &temp_eflags, c->op_bytes);
  1637. if (rc != X86EMUL_CONTINUE)
  1638. return rc;
  1639. rc = load_segment_descriptor(ctxt, ops, (u16)cs, VCPU_SREG_CS);
  1640. if (rc != X86EMUL_CONTINUE)
  1641. return rc;
  1642. c->eip = temp_eip;
  1643. if (c->op_bytes == 4)
  1644. ctxt->eflags = ((temp_eflags & mask) | (ctxt->eflags & vm86_mask));
  1645. else if (c->op_bytes == 2) {
  1646. ctxt->eflags &= ~0xffff;
  1647. ctxt->eflags |= temp_eflags;
  1648. }
  1649. ctxt->eflags &= ~EFLG_RESERVED_ZEROS_MASK; /* Clear reserved zeros */
  1650. ctxt->eflags |= EFLG_RESERVED_ONE_MASK;
  1651. return rc;
  1652. }
  1653. static inline int emulate_iret(struct x86_emulate_ctxt *ctxt,
  1654. struct x86_emulate_ops* ops)
  1655. {
  1656. switch(ctxt->mode) {
  1657. case X86EMUL_MODE_REAL:
  1658. return emulate_iret_real(ctxt, ops);
  1659. case X86EMUL_MODE_VM86:
  1660. case X86EMUL_MODE_PROT16:
  1661. case X86EMUL_MODE_PROT32:
  1662. case X86EMUL_MODE_PROT64:
  1663. default:
  1664. /* iret from protected mode unimplemented yet */
  1665. return X86EMUL_UNHANDLEABLE;
  1666. }
  1667. }
  1668. static inline int emulate_grp1a(struct x86_emulate_ctxt *ctxt,
  1669. struct x86_emulate_ops *ops)
  1670. {
  1671. struct decode_cache *c = &ctxt->decode;
  1672. return emulate_pop(ctxt, ops, &c->dst.val, c->dst.bytes);
  1673. }
  1674. static inline void emulate_grp2(struct x86_emulate_ctxt *ctxt)
  1675. {
  1676. struct decode_cache *c = &ctxt->decode;
  1677. switch (c->modrm_reg) {
  1678. case 0: /* rol */
  1679. emulate_2op_SrcB("rol", c->src, c->dst, ctxt->eflags);
  1680. break;
  1681. case 1: /* ror */
  1682. emulate_2op_SrcB("ror", c->src, c->dst, ctxt->eflags);
  1683. break;
  1684. case 2: /* rcl */
  1685. emulate_2op_SrcB("rcl", c->src, c->dst, ctxt->eflags);
  1686. break;
  1687. case 3: /* rcr */
  1688. emulate_2op_SrcB("rcr", c->src, c->dst, ctxt->eflags);
  1689. break;
  1690. case 4: /* sal/shl */
  1691. case 6: /* sal/shl */
  1692. emulate_2op_SrcB("sal", c->src, c->dst, ctxt->eflags);
  1693. break;
  1694. case 5: /* shr */
  1695. emulate_2op_SrcB("shr", c->src, c->dst, ctxt->eflags);
  1696. break;
  1697. case 7: /* sar */
  1698. emulate_2op_SrcB("sar", c->src, c->dst, ctxt->eflags);
  1699. break;
  1700. }
  1701. }
  1702. static inline int emulate_grp3(struct x86_emulate_ctxt *ctxt,
  1703. struct x86_emulate_ops *ops)
  1704. {
  1705. struct decode_cache *c = &ctxt->decode;
  1706. switch (c->modrm_reg) {
  1707. case 0 ... 1: /* test */
  1708. emulate_2op_SrcV("test", c->src, c->dst, ctxt->eflags);
  1709. break;
  1710. case 2: /* not */
  1711. c->dst.val = ~c->dst.val;
  1712. break;
  1713. case 3: /* neg */
  1714. emulate_1op("neg", c->dst, ctxt->eflags);
  1715. break;
  1716. default:
  1717. return 0;
  1718. }
  1719. return 1;
  1720. }
  1721. static inline int emulate_grp45(struct x86_emulate_ctxt *ctxt,
  1722. struct x86_emulate_ops *ops)
  1723. {
  1724. struct decode_cache *c = &ctxt->decode;
  1725. switch (c->modrm_reg) {
  1726. case 0: /* inc */
  1727. emulate_1op("inc", c->dst, ctxt->eflags);
  1728. break;
  1729. case 1: /* dec */
  1730. emulate_1op("dec", c->dst, ctxt->eflags);
  1731. break;
  1732. case 2: /* call near abs */ {
  1733. long int old_eip;
  1734. old_eip = c->eip;
  1735. c->eip = c->src.val;
  1736. c->src.val = old_eip;
  1737. emulate_push(ctxt, ops);
  1738. break;
  1739. }
  1740. case 4: /* jmp abs */
  1741. c->eip = c->src.val;
  1742. break;
  1743. case 6: /* push */
  1744. emulate_push(ctxt, ops);
  1745. break;
  1746. }
  1747. return X86EMUL_CONTINUE;
  1748. }
  1749. static inline int emulate_grp9(struct x86_emulate_ctxt *ctxt,
  1750. struct x86_emulate_ops *ops)
  1751. {
  1752. struct decode_cache *c = &ctxt->decode;
  1753. u64 old = c->dst.orig_val64;
  1754. if (((u32) (old >> 0) != (u32) c->regs[VCPU_REGS_RAX]) ||
  1755. ((u32) (old >> 32) != (u32) c->regs[VCPU_REGS_RDX])) {
  1756. c->regs[VCPU_REGS_RAX] = (u32) (old >> 0);
  1757. c->regs[VCPU_REGS_RDX] = (u32) (old >> 32);
  1758. ctxt->eflags &= ~EFLG_ZF;
  1759. } else {
  1760. c->dst.val64 = ((u64)c->regs[VCPU_REGS_RCX] << 32) |
  1761. (u32) c->regs[VCPU_REGS_RBX];
  1762. ctxt->eflags |= EFLG_ZF;
  1763. }
  1764. return X86EMUL_CONTINUE;
  1765. }
  1766. static int emulate_ret_far(struct x86_emulate_ctxt *ctxt,
  1767. struct x86_emulate_ops *ops)
  1768. {
  1769. struct decode_cache *c = &ctxt->decode;
  1770. int rc;
  1771. unsigned long cs;
  1772. rc = emulate_pop(ctxt, ops, &c->eip, c->op_bytes);
  1773. if (rc != X86EMUL_CONTINUE)
  1774. return rc;
  1775. if (c->op_bytes == 4)
  1776. c->eip = (u32)c->eip;
  1777. rc = emulate_pop(ctxt, ops, &cs, c->op_bytes);
  1778. if (rc != X86EMUL_CONTINUE)
  1779. return rc;
  1780. rc = load_segment_descriptor(ctxt, ops, (u16)cs, VCPU_SREG_CS);
  1781. return rc;
  1782. }
  1783. static inline void
  1784. setup_syscalls_segments(struct x86_emulate_ctxt *ctxt,
  1785. struct x86_emulate_ops *ops, struct desc_struct *cs,
  1786. struct desc_struct *ss)
  1787. {
  1788. memset(cs, 0, sizeof(struct desc_struct));
  1789. ops->get_cached_descriptor(cs, VCPU_SREG_CS, ctxt->vcpu);
  1790. memset(ss, 0, sizeof(struct desc_struct));
  1791. cs->l = 0; /* will be adjusted later */
  1792. set_desc_base(cs, 0); /* flat segment */
  1793. cs->g = 1; /* 4kb granularity */
  1794. set_desc_limit(cs, 0xfffff); /* 4GB limit */
  1795. cs->type = 0x0b; /* Read, Execute, Accessed */
  1796. cs->s = 1;
  1797. cs->dpl = 0; /* will be adjusted later */
  1798. cs->p = 1;
  1799. cs->d = 1;
  1800. set_desc_base(ss, 0); /* flat segment */
  1801. set_desc_limit(ss, 0xfffff); /* 4GB limit */
  1802. ss->g = 1; /* 4kb granularity */
  1803. ss->s = 1;
  1804. ss->type = 0x03; /* Read/Write, Accessed */
  1805. ss->d = 1; /* 32bit stack segment */
  1806. ss->dpl = 0;
  1807. ss->p = 1;
  1808. }
  1809. static int
  1810. emulate_syscall(struct x86_emulate_ctxt *ctxt, struct x86_emulate_ops *ops)
  1811. {
  1812. struct decode_cache *c = &ctxt->decode;
  1813. struct desc_struct cs, ss;
  1814. u64 msr_data;
  1815. u16 cs_sel, ss_sel;
  1816. /* syscall is not available in real mode */
  1817. if (ctxt->mode == X86EMUL_MODE_REAL ||
  1818. ctxt->mode == X86EMUL_MODE_VM86) {
  1819. emulate_ud(ctxt);
  1820. return X86EMUL_PROPAGATE_FAULT;
  1821. }
  1822. setup_syscalls_segments(ctxt, ops, &cs, &ss);
  1823. ops->get_msr(ctxt->vcpu, MSR_STAR, &msr_data);
  1824. msr_data >>= 32;
  1825. cs_sel = (u16)(msr_data & 0xfffc);
  1826. ss_sel = (u16)(msr_data + 8);
  1827. if (is_long_mode(ctxt->vcpu)) {
  1828. cs.d = 0;
  1829. cs.l = 1;
  1830. }
  1831. ops->set_cached_descriptor(&cs, VCPU_SREG_CS, ctxt->vcpu);
  1832. ops->set_segment_selector(cs_sel, VCPU_SREG_CS, ctxt->vcpu);
  1833. ops->set_cached_descriptor(&ss, VCPU_SREG_SS, ctxt->vcpu);
  1834. ops->set_segment_selector(ss_sel, VCPU_SREG_SS, ctxt->vcpu);
  1835. c->regs[VCPU_REGS_RCX] = c->eip;
  1836. if (is_long_mode(ctxt->vcpu)) {
  1837. #ifdef CONFIG_X86_64
  1838. c->regs[VCPU_REGS_R11] = ctxt->eflags & ~EFLG_RF;
  1839. ops->get_msr(ctxt->vcpu,
  1840. ctxt->mode == X86EMUL_MODE_PROT64 ?
  1841. MSR_LSTAR : MSR_CSTAR, &msr_data);
  1842. c->eip = msr_data;
  1843. ops->get_msr(ctxt->vcpu, MSR_SYSCALL_MASK, &msr_data);
  1844. ctxt->eflags &= ~(msr_data | EFLG_RF);
  1845. #endif
  1846. } else {
  1847. /* legacy mode */
  1848. ops->get_msr(ctxt->vcpu, MSR_STAR, &msr_data);
  1849. c->eip = (u32)msr_data;
  1850. ctxt->eflags &= ~(EFLG_VM | EFLG_IF | EFLG_RF);
  1851. }
  1852. return X86EMUL_CONTINUE;
  1853. }
  1854. static int
  1855. emulate_sysenter(struct x86_emulate_ctxt *ctxt, struct x86_emulate_ops *ops)
  1856. {
  1857. struct decode_cache *c = &ctxt->decode;
  1858. struct desc_struct cs, ss;
  1859. u64 msr_data;
  1860. u16 cs_sel, ss_sel;
  1861. /* inject #GP if in real mode */
  1862. if (ctxt->mode == X86EMUL_MODE_REAL) {
  1863. emulate_gp(ctxt, 0);
  1864. return X86EMUL_PROPAGATE_FAULT;
  1865. }
  1866. /* XXX sysenter/sysexit have not been tested in 64bit mode.
  1867. * Therefore, we inject an #UD.
  1868. */
  1869. if (ctxt->mode == X86EMUL_MODE_PROT64) {
  1870. emulate_ud(ctxt);
  1871. return X86EMUL_PROPAGATE_FAULT;
  1872. }
  1873. setup_syscalls_segments(ctxt, ops, &cs, &ss);
  1874. ops->get_msr(ctxt->vcpu, MSR_IA32_SYSENTER_CS, &msr_data);
  1875. switch (ctxt->mode) {
  1876. case X86EMUL_MODE_PROT32:
  1877. if ((msr_data & 0xfffc) == 0x0) {
  1878. emulate_gp(ctxt, 0);
  1879. return X86EMUL_PROPAGATE_FAULT;
  1880. }
  1881. break;
  1882. case X86EMUL_MODE_PROT64:
  1883. if (msr_data == 0x0) {
  1884. emulate_gp(ctxt, 0);
  1885. return X86EMUL_PROPAGATE_FAULT;
  1886. }
  1887. break;
  1888. }
  1889. ctxt->eflags &= ~(EFLG_VM | EFLG_IF | EFLG_RF);
  1890. cs_sel = (u16)msr_data;
  1891. cs_sel &= ~SELECTOR_RPL_MASK;
  1892. ss_sel = cs_sel + 8;
  1893. ss_sel &= ~SELECTOR_RPL_MASK;
  1894. if (ctxt->mode == X86EMUL_MODE_PROT64
  1895. || is_long_mode(ctxt->vcpu)) {
  1896. cs.d = 0;
  1897. cs.l = 1;
  1898. }
  1899. ops->set_cached_descriptor(&cs, VCPU_SREG_CS, ctxt->vcpu);
  1900. ops->set_segment_selector(cs_sel, VCPU_SREG_CS, ctxt->vcpu);
  1901. ops->set_cached_descriptor(&ss, VCPU_SREG_SS, ctxt->vcpu);
  1902. ops->set_segment_selector(ss_sel, VCPU_SREG_SS, ctxt->vcpu);
  1903. ops->get_msr(ctxt->vcpu, MSR_IA32_SYSENTER_EIP, &msr_data);
  1904. c->eip = msr_data;
  1905. ops->get_msr(ctxt->vcpu, MSR_IA32_SYSENTER_ESP, &msr_data);
  1906. c->regs[VCPU_REGS_RSP] = msr_data;
  1907. return X86EMUL_CONTINUE;
  1908. }
  1909. static int
  1910. emulate_sysexit(struct x86_emulate_ctxt *ctxt, struct x86_emulate_ops *ops)
  1911. {
  1912. struct decode_cache *c = &ctxt->decode;
  1913. struct desc_struct cs, ss;
  1914. u64 msr_data;
  1915. int usermode;
  1916. u16 cs_sel, ss_sel;
  1917. /* inject #GP if in real mode or Virtual 8086 mode */
  1918. if (ctxt->mode == X86EMUL_MODE_REAL ||
  1919. ctxt->mode == X86EMUL_MODE_VM86) {
  1920. emulate_gp(ctxt, 0);
  1921. return X86EMUL_PROPAGATE_FAULT;
  1922. }
  1923. setup_syscalls_segments(ctxt, ops, &cs, &ss);
  1924. if ((c->rex_prefix & 0x8) != 0x0)
  1925. usermode = X86EMUL_MODE_PROT64;
  1926. else
  1927. usermode = X86EMUL_MODE_PROT32;
  1928. cs.dpl = 3;
  1929. ss.dpl = 3;
  1930. ops->get_msr(ctxt->vcpu, MSR_IA32_SYSENTER_CS, &msr_data);
  1931. switch (usermode) {
  1932. case X86EMUL_MODE_PROT32:
  1933. cs_sel = (u16)(msr_data + 16);
  1934. if ((msr_data & 0xfffc) == 0x0) {
  1935. emulate_gp(ctxt, 0);
  1936. return X86EMUL_PROPAGATE_FAULT;
  1937. }
  1938. ss_sel = (u16)(msr_data + 24);
  1939. break;
  1940. case X86EMUL_MODE_PROT64:
  1941. cs_sel = (u16)(msr_data + 32);
  1942. if (msr_data == 0x0) {
  1943. emulate_gp(ctxt, 0);
  1944. return X86EMUL_PROPAGATE_FAULT;
  1945. }
  1946. ss_sel = cs_sel + 8;
  1947. cs.d = 0;
  1948. cs.l = 1;
  1949. break;
  1950. }
  1951. cs_sel |= SELECTOR_RPL_MASK;
  1952. ss_sel |= SELECTOR_RPL_MASK;
  1953. ops->set_cached_descriptor(&cs, VCPU_SREG_CS, ctxt->vcpu);
  1954. ops->set_segment_selector(cs_sel, VCPU_SREG_CS, ctxt->vcpu);
  1955. ops->set_cached_descriptor(&ss, VCPU_SREG_SS, ctxt->vcpu);
  1956. ops->set_segment_selector(ss_sel, VCPU_SREG_SS, ctxt->vcpu);
  1957. c->eip = c->regs[VCPU_REGS_RDX];
  1958. c->regs[VCPU_REGS_RSP] = c->regs[VCPU_REGS_RCX];
  1959. return X86EMUL_CONTINUE;
  1960. }
  1961. static bool emulator_bad_iopl(struct x86_emulate_ctxt *ctxt,
  1962. struct x86_emulate_ops *ops)
  1963. {
  1964. int iopl;
  1965. if (ctxt->mode == X86EMUL_MODE_REAL)
  1966. return false;
  1967. if (ctxt->mode == X86EMUL_MODE_VM86)
  1968. return true;
  1969. iopl = (ctxt->eflags & X86_EFLAGS_IOPL) >> IOPL_SHIFT;
  1970. return ops->cpl(ctxt->vcpu) > iopl;
  1971. }
  1972. static bool emulator_io_port_access_allowed(struct x86_emulate_ctxt *ctxt,
  1973. struct x86_emulate_ops *ops,
  1974. u16 port, u16 len)
  1975. {
  1976. struct desc_struct tr_seg;
  1977. int r;
  1978. u16 io_bitmap_ptr;
  1979. u8 perm, bit_idx = port & 0x7;
  1980. unsigned mask = (1 << len) - 1;
  1981. ops->get_cached_descriptor(&tr_seg, VCPU_SREG_TR, ctxt->vcpu);
  1982. if (!tr_seg.p)
  1983. return false;
  1984. if (desc_limit_scaled(&tr_seg) < 103)
  1985. return false;
  1986. r = ops->read_std(get_desc_base(&tr_seg) + 102, &io_bitmap_ptr, 2,
  1987. ctxt->vcpu, NULL);
  1988. if (r != X86EMUL_CONTINUE)
  1989. return false;
  1990. if (io_bitmap_ptr + port/8 > desc_limit_scaled(&tr_seg))
  1991. return false;
  1992. r = ops->read_std(get_desc_base(&tr_seg) + io_bitmap_ptr + port/8,
  1993. &perm, 1, ctxt->vcpu, NULL);
  1994. if (r != X86EMUL_CONTINUE)
  1995. return false;
  1996. if ((perm >> bit_idx) & mask)
  1997. return false;
  1998. return true;
  1999. }
  2000. static bool emulator_io_permited(struct x86_emulate_ctxt *ctxt,
  2001. struct x86_emulate_ops *ops,
  2002. u16 port, u16 len)
  2003. {
  2004. if (emulator_bad_iopl(ctxt, ops))
  2005. if (!emulator_io_port_access_allowed(ctxt, ops, port, len))
  2006. return false;
  2007. return true;
  2008. }
  2009. static void save_state_to_tss16(struct x86_emulate_ctxt *ctxt,
  2010. struct x86_emulate_ops *ops,
  2011. struct tss_segment_16 *tss)
  2012. {
  2013. struct decode_cache *c = &ctxt->decode;
  2014. tss->ip = c->eip;
  2015. tss->flag = ctxt->eflags;
  2016. tss->ax = c->regs[VCPU_REGS_RAX];
  2017. tss->cx = c->regs[VCPU_REGS_RCX];
  2018. tss->dx = c->regs[VCPU_REGS_RDX];
  2019. tss->bx = c->regs[VCPU_REGS_RBX];
  2020. tss->sp = c->regs[VCPU_REGS_RSP];
  2021. tss->bp = c->regs[VCPU_REGS_RBP];
  2022. tss->si = c->regs[VCPU_REGS_RSI];
  2023. tss->di = c->regs[VCPU_REGS_RDI];
  2024. tss->es = ops->get_segment_selector(VCPU_SREG_ES, ctxt->vcpu);
  2025. tss->cs = ops->get_segment_selector(VCPU_SREG_CS, ctxt->vcpu);
  2026. tss->ss = ops->get_segment_selector(VCPU_SREG_SS, ctxt->vcpu);
  2027. tss->ds = ops->get_segment_selector(VCPU_SREG_DS, ctxt->vcpu);
  2028. tss->ldt = ops->get_segment_selector(VCPU_SREG_LDTR, ctxt->vcpu);
  2029. }
  2030. static int load_state_from_tss16(struct x86_emulate_ctxt *ctxt,
  2031. struct x86_emulate_ops *ops,
  2032. struct tss_segment_16 *tss)
  2033. {
  2034. struct decode_cache *c = &ctxt->decode;
  2035. int ret;
  2036. c->eip = tss->ip;
  2037. ctxt->eflags = tss->flag | 2;
  2038. c->regs[VCPU_REGS_RAX] = tss->ax;
  2039. c->regs[VCPU_REGS_RCX] = tss->cx;
  2040. c->regs[VCPU_REGS_RDX] = tss->dx;
  2041. c->regs[VCPU_REGS_RBX] = tss->bx;
  2042. c->regs[VCPU_REGS_RSP] = tss->sp;
  2043. c->regs[VCPU_REGS_RBP] = tss->bp;
  2044. c->regs[VCPU_REGS_RSI] = tss->si;
  2045. c->regs[VCPU_REGS_RDI] = tss->di;
  2046. /*
  2047. * SDM says that segment selectors are loaded before segment
  2048. * descriptors
  2049. */
  2050. ops->set_segment_selector(tss->ldt, VCPU_SREG_LDTR, ctxt->vcpu);
  2051. ops->set_segment_selector(tss->es, VCPU_SREG_ES, ctxt->vcpu);
  2052. ops->set_segment_selector(tss->cs, VCPU_SREG_CS, ctxt->vcpu);
  2053. ops->set_segment_selector(tss->ss, VCPU_SREG_SS, ctxt->vcpu);
  2054. ops->set_segment_selector(tss->ds, VCPU_SREG_DS, ctxt->vcpu);
  2055. /*
  2056. * Now load segment descriptors. If fault happenes at this stage
  2057. * it is handled in a context of new task
  2058. */
  2059. ret = load_segment_descriptor(ctxt, ops, tss->ldt, VCPU_SREG_LDTR);
  2060. if (ret != X86EMUL_CONTINUE)
  2061. return ret;
  2062. ret = load_segment_descriptor(ctxt, ops, tss->es, VCPU_SREG_ES);
  2063. if (ret != X86EMUL_CONTINUE)
  2064. return ret;
  2065. ret = load_segment_descriptor(ctxt, ops, tss->cs, VCPU_SREG_CS);
  2066. if (ret != X86EMUL_CONTINUE)
  2067. return ret;
  2068. ret = load_segment_descriptor(ctxt, ops, tss->ss, VCPU_SREG_SS);
  2069. if (ret != X86EMUL_CONTINUE)
  2070. return ret;
  2071. ret = load_segment_descriptor(ctxt, ops, tss->ds, VCPU_SREG_DS);
  2072. if (ret != X86EMUL_CONTINUE)
  2073. return ret;
  2074. return X86EMUL_CONTINUE;
  2075. }
  2076. static int task_switch_16(struct x86_emulate_ctxt *ctxt,
  2077. struct x86_emulate_ops *ops,
  2078. u16 tss_selector, u16 old_tss_sel,
  2079. ulong old_tss_base, struct desc_struct *new_desc)
  2080. {
  2081. struct tss_segment_16 tss_seg;
  2082. int ret;
  2083. u32 err, new_tss_base = get_desc_base(new_desc);
  2084. ret = ops->read_std(old_tss_base, &tss_seg, sizeof tss_seg, ctxt->vcpu,
  2085. &err);
  2086. if (ret == X86EMUL_PROPAGATE_FAULT) {
  2087. /* FIXME: need to provide precise fault address */
  2088. emulate_pf(ctxt, old_tss_base, err);
  2089. return ret;
  2090. }
  2091. save_state_to_tss16(ctxt, ops, &tss_seg);
  2092. ret = ops->write_std(old_tss_base, &tss_seg, sizeof tss_seg, ctxt->vcpu,
  2093. &err);
  2094. if (ret == X86EMUL_PROPAGATE_FAULT) {
  2095. /* FIXME: need to provide precise fault address */
  2096. emulate_pf(ctxt, old_tss_base, err);
  2097. return ret;
  2098. }
  2099. ret = ops->read_std(new_tss_base, &tss_seg, sizeof tss_seg, ctxt->vcpu,
  2100. &err);
  2101. if (ret == X86EMUL_PROPAGATE_FAULT) {
  2102. /* FIXME: need to provide precise fault address */
  2103. emulate_pf(ctxt, new_tss_base, err);
  2104. return ret;
  2105. }
  2106. if (old_tss_sel != 0xffff) {
  2107. tss_seg.prev_task_link = old_tss_sel;
  2108. ret = ops->write_std(new_tss_base,
  2109. &tss_seg.prev_task_link,
  2110. sizeof tss_seg.prev_task_link,
  2111. ctxt->vcpu, &err);
  2112. if (ret == X86EMUL_PROPAGATE_FAULT) {
  2113. /* FIXME: need to provide precise fault address */
  2114. emulate_pf(ctxt, new_tss_base, err);
  2115. return ret;
  2116. }
  2117. }
  2118. return load_state_from_tss16(ctxt, ops, &tss_seg);
  2119. }
  2120. static void save_state_to_tss32(struct x86_emulate_ctxt *ctxt,
  2121. struct x86_emulate_ops *ops,
  2122. struct tss_segment_32 *tss)
  2123. {
  2124. struct decode_cache *c = &ctxt->decode;
  2125. tss->cr3 = ops->get_cr(3, ctxt->vcpu);
  2126. tss->eip = c->eip;
  2127. tss->eflags = ctxt->eflags;
  2128. tss->eax = c->regs[VCPU_REGS_RAX];
  2129. tss->ecx = c->regs[VCPU_REGS_RCX];
  2130. tss->edx = c->regs[VCPU_REGS_RDX];
  2131. tss->ebx = c->regs[VCPU_REGS_RBX];
  2132. tss->esp = c->regs[VCPU_REGS_RSP];
  2133. tss->ebp = c->regs[VCPU_REGS_RBP];
  2134. tss->esi = c->regs[VCPU_REGS_RSI];
  2135. tss->edi = c->regs[VCPU_REGS_RDI];
  2136. tss->es = ops->get_segment_selector(VCPU_SREG_ES, ctxt->vcpu);
  2137. tss->cs = ops->get_segment_selector(VCPU_SREG_CS, ctxt->vcpu);
  2138. tss->ss = ops->get_segment_selector(VCPU_SREG_SS, ctxt->vcpu);
  2139. tss->ds = ops->get_segment_selector(VCPU_SREG_DS, ctxt->vcpu);
  2140. tss->fs = ops->get_segment_selector(VCPU_SREG_FS, ctxt->vcpu);
  2141. tss->gs = ops->get_segment_selector(VCPU_SREG_GS, ctxt->vcpu);
  2142. tss->ldt_selector = ops->get_segment_selector(VCPU_SREG_LDTR, ctxt->vcpu);
  2143. }
  2144. static int load_state_from_tss32(struct x86_emulate_ctxt *ctxt,
  2145. struct x86_emulate_ops *ops,
  2146. struct tss_segment_32 *tss)
  2147. {
  2148. struct decode_cache *c = &ctxt->decode;
  2149. int ret;
  2150. if (ops->set_cr(3, tss->cr3, ctxt->vcpu)) {
  2151. emulate_gp(ctxt, 0);
  2152. return X86EMUL_PROPAGATE_FAULT;
  2153. }
  2154. c->eip = tss->eip;
  2155. ctxt->eflags = tss->eflags | 2;
  2156. c->regs[VCPU_REGS_RAX] = tss->eax;
  2157. c->regs[VCPU_REGS_RCX] = tss->ecx;
  2158. c->regs[VCPU_REGS_RDX] = tss->edx;
  2159. c->regs[VCPU_REGS_RBX] = tss->ebx;
  2160. c->regs[VCPU_REGS_RSP] = tss->esp;
  2161. c->regs[VCPU_REGS_RBP] = tss->ebp;
  2162. c->regs[VCPU_REGS_RSI] = tss->esi;
  2163. c->regs[VCPU_REGS_RDI] = tss->edi;
  2164. /*
  2165. * SDM says that segment selectors are loaded before segment
  2166. * descriptors
  2167. */
  2168. ops->set_segment_selector(tss->ldt_selector, VCPU_SREG_LDTR, ctxt->vcpu);
  2169. ops->set_segment_selector(tss->es, VCPU_SREG_ES, ctxt->vcpu);
  2170. ops->set_segment_selector(tss->cs, VCPU_SREG_CS, ctxt->vcpu);
  2171. ops->set_segment_selector(tss->ss, VCPU_SREG_SS, ctxt->vcpu);
  2172. ops->set_segment_selector(tss->ds, VCPU_SREG_DS, ctxt->vcpu);
  2173. ops->set_segment_selector(tss->fs, VCPU_SREG_FS, ctxt->vcpu);
  2174. ops->set_segment_selector(tss->gs, VCPU_SREG_GS, ctxt->vcpu);
  2175. /*
  2176. * Now load segment descriptors. If fault happenes at this stage
  2177. * it is handled in a context of new task
  2178. */
  2179. ret = load_segment_descriptor(ctxt, ops, tss->ldt_selector, VCPU_SREG_LDTR);
  2180. if (ret != X86EMUL_CONTINUE)
  2181. return ret;
  2182. ret = load_segment_descriptor(ctxt, ops, tss->es, VCPU_SREG_ES);
  2183. if (ret != X86EMUL_CONTINUE)
  2184. return ret;
  2185. ret = load_segment_descriptor(ctxt, ops, tss->cs, VCPU_SREG_CS);
  2186. if (ret != X86EMUL_CONTINUE)
  2187. return ret;
  2188. ret = load_segment_descriptor(ctxt, ops, tss->ss, VCPU_SREG_SS);
  2189. if (ret != X86EMUL_CONTINUE)
  2190. return ret;
  2191. ret = load_segment_descriptor(ctxt, ops, tss->ds, VCPU_SREG_DS);
  2192. if (ret != X86EMUL_CONTINUE)
  2193. return ret;
  2194. ret = load_segment_descriptor(ctxt, ops, tss->fs, VCPU_SREG_FS);
  2195. if (ret != X86EMUL_CONTINUE)
  2196. return ret;
  2197. ret = load_segment_descriptor(ctxt, ops, tss->gs, VCPU_SREG_GS);
  2198. if (ret != X86EMUL_CONTINUE)
  2199. return ret;
  2200. return X86EMUL_CONTINUE;
  2201. }
  2202. static int task_switch_32(struct x86_emulate_ctxt *ctxt,
  2203. struct x86_emulate_ops *ops,
  2204. u16 tss_selector, u16 old_tss_sel,
  2205. ulong old_tss_base, struct desc_struct *new_desc)
  2206. {
  2207. struct tss_segment_32 tss_seg;
  2208. int ret;
  2209. u32 err, new_tss_base = get_desc_base(new_desc);
  2210. ret = ops->read_std(old_tss_base, &tss_seg, sizeof tss_seg, ctxt->vcpu,
  2211. &err);
  2212. if (ret == X86EMUL_PROPAGATE_FAULT) {
  2213. /* FIXME: need to provide precise fault address */
  2214. emulate_pf(ctxt, old_tss_base, err);
  2215. return ret;
  2216. }
  2217. save_state_to_tss32(ctxt, ops, &tss_seg);
  2218. ret = ops->write_std(old_tss_base, &tss_seg, sizeof tss_seg, ctxt->vcpu,
  2219. &err);
  2220. if (ret == X86EMUL_PROPAGATE_FAULT) {
  2221. /* FIXME: need to provide precise fault address */
  2222. emulate_pf(ctxt, old_tss_base, err);
  2223. return ret;
  2224. }
  2225. ret = ops->read_std(new_tss_base, &tss_seg, sizeof tss_seg, ctxt->vcpu,
  2226. &err);
  2227. if (ret == X86EMUL_PROPAGATE_FAULT) {
  2228. /* FIXME: need to provide precise fault address */
  2229. emulate_pf(ctxt, new_tss_base, err);
  2230. return ret;
  2231. }
  2232. if (old_tss_sel != 0xffff) {
  2233. tss_seg.prev_task_link = old_tss_sel;
  2234. ret = ops->write_std(new_tss_base,
  2235. &tss_seg.prev_task_link,
  2236. sizeof tss_seg.prev_task_link,
  2237. ctxt->vcpu, &err);
  2238. if (ret == X86EMUL_PROPAGATE_FAULT) {
  2239. /* FIXME: need to provide precise fault address */
  2240. emulate_pf(ctxt, new_tss_base, err);
  2241. return ret;
  2242. }
  2243. }
  2244. return load_state_from_tss32(ctxt, ops, &tss_seg);
  2245. }
  2246. static int emulator_do_task_switch(struct x86_emulate_ctxt *ctxt,
  2247. struct x86_emulate_ops *ops,
  2248. u16 tss_selector, int reason,
  2249. bool has_error_code, u32 error_code)
  2250. {
  2251. struct desc_struct curr_tss_desc, next_tss_desc;
  2252. int ret;
  2253. u16 old_tss_sel = ops->get_segment_selector(VCPU_SREG_TR, ctxt->vcpu);
  2254. ulong old_tss_base =
  2255. ops->get_cached_segment_base(VCPU_SREG_TR, ctxt->vcpu);
  2256. u32 desc_limit;
  2257. /* FIXME: old_tss_base == ~0 ? */
  2258. ret = read_segment_descriptor(ctxt, ops, tss_selector, &next_tss_desc);
  2259. if (ret != X86EMUL_CONTINUE)
  2260. return ret;
  2261. ret = read_segment_descriptor(ctxt, ops, old_tss_sel, &curr_tss_desc);
  2262. if (ret != X86EMUL_CONTINUE)
  2263. return ret;
  2264. /* FIXME: check that next_tss_desc is tss */
  2265. if (reason != TASK_SWITCH_IRET) {
  2266. if ((tss_selector & 3) > next_tss_desc.dpl ||
  2267. ops->cpl(ctxt->vcpu) > next_tss_desc.dpl) {
  2268. emulate_gp(ctxt, 0);
  2269. return X86EMUL_PROPAGATE_FAULT;
  2270. }
  2271. }
  2272. desc_limit = desc_limit_scaled(&next_tss_desc);
  2273. if (!next_tss_desc.p ||
  2274. ((desc_limit < 0x67 && (next_tss_desc.type & 8)) ||
  2275. desc_limit < 0x2b)) {
  2276. emulate_ts(ctxt, tss_selector & 0xfffc);
  2277. return X86EMUL_PROPAGATE_FAULT;
  2278. }
  2279. if (reason == TASK_SWITCH_IRET || reason == TASK_SWITCH_JMP) {
  2280. curr_tss_desc.type &= ~(1 << 1); /* clear busy flag */
  2281. write_segment_descriptor(ctxt, ops, old_tss_sel,
  2282. &curr_tss_desc);
  2283. }
  2284. if (reason == TASK_SWITCH_IRET)
  2285. ctxt->eflags = ctxt->eflags & ~X86_EFLAGS_NT;
  2286. /* set back link to prev task only if NT bit is set in eflags
  2287. note that old_tss_sel is not used afetr this point */
  2288. if (reason != TASK_SWITCH_CALL && reason != TASK_SWITCH_GATE)
  2289. old_tss_sel = 0xffff;
  2290. if (next_tss_desc.type & 8)
  2291. ret = task_switch_32(ctxt, ops, tss_selector, old_tss_sel,
  2292. old_tss_base, &next_tss_desc);
  2293. else
  2294. ret = task_switch_16(ctxt, ops, tss_selector, old_tss_sel,
  2295. old_tss_base, &next_tss_desc);
  2296. if (ret != X86EMUL_CONTINUE)
  2297. return ret;
  2298. if (reason == TASK_SWITCH_CALL || reason == TASK_SWITCH_GATE)
  2299. ctxt->eflags = ctxt->eflags | X86_EFLAGS_NT;
  2300. if (reason != TASK_SWITCH_IRET) {
  2301. next_tss_desc.type |= (1 << 1); /* set busy flag */
  2302. write_segment_descriptor(ctxt, ops, tss_selector,
  2303. &next_tss_desc);
  2304. }
  2305. ops->set_cr(0, ops->get_cr(0, ctxt->vcpu) | X86_CR0_TS, ctxt->vcpu);
  2306. ops->set_cached_descriptor(&next_tss_desc, VCPU_SREG_TR, ctxt->vcpu);
  2307. ops->set_segment_selector(tss_selector, VCPU_SREG_TR, ctxt->vcpu);
  2308. if (has_error_code) {
  2309. struct decode_cache *c = &ctxt->decode;
  2310. c->op_bytes = c->ad_bytes = (next_tss_desc.type & 8) ? 4 : 2;
  2311. c->lock_prefix = 0;
  2312. c->src.val = (unsigned long) error_code;
  2313. emulate_push(ctxt, ops);
  2314. }
  2315. return ret;
  2316. }
  2317. int emulator_task_switch(struct x86_emulate_ctxt *ctxt,
  2318. struct x86_emulate_ops *ops,
  2319. u16 tss_selector, int reason,
  2320. bool has_error_code, u32 error_code)
  2321. {
  2322. struct decode_cache *c = &ctxt->decode;
  2323. int rc;
  2324. c->eip = ctxt->eip;
  2325. c->dst.type = OP_NONE;
  2326. rc = emulator_do_task_switch(ctxt, ops, tss_selector, reason,
  2327. has_error_code, error_code);
  2328. if (rc == X86EMUL_CONTINUE) {
  2329. rc = writeback(ctxt, ops);
  2330. if (rc == X86EMUL_CONTINUE)
  2331. ctxt->eip = c->eip;
  2332. }
  2333. return (rc == X86EMUL_UNHANDLEABLE) ? -1 : 0;
  2334. }
  2335. static void string_addr_inc(struct x86_emulate_ctxt *ctxt, unsigned long base,
  2336. int reg, struct operand *op)
  2337. {
  2338. struct decode_cache *c = &ctxt->decode;
  2339. int df = (ctxt->eflags & EFLG_DF) ? -1 : 1;
  2340. register_address_increment(c, &c->regs[reg], df * op->bytes);
  2341. op->ptr = (unsigned long *)register_address(c, base, c->regs[reg]);
  2342. }
  2343. int
  2344. x86_emulate_insn(struct x86_emulate_ctxt *ctxt, struct x86_emulate_ops *ops)
  2345. {
  2346. u64 msr_data;
  2347. struct decode_cache *c = &ctxt->decode;
  2348. int rc = X86EMUL_CONTINUE;
  2349. int saved_dst_type = c->dst.type;
  2350. ctxt->decode.mem_read.pos = 0;
  2351. if (ctxt->mode == X86EMUL_MODE_PROT64 && (c->d & No64)) {
  2352. emulate_ud(ctxt);
  2353. goto done;
  2354. }
  2355. /* LOCK prefix is allowed only with some instructions */
  2356. if (c->lock_prefix && (!(c->d & Lock) || c->dst.type != OP_MEM)) {
  2357. emulate_ud(ctxt);
  2358. goto done;
  2359. }
  2360. /* Privileged instruction can be executed only in CPL=0 */
  2361. if ((c->d & Priv) && ops->cpl(ctxt->vcpu)) {
  2362. emulate_gp(ctxt, 0);
  2363. goto done;
  2364. }
  2365. if (c->rep_prefix && (c->d & String)) {
  2366. ctxt->restart = true;
  2367. /* All REP prefixes have the same first termination condition */
  2368. if (address_mask(c, c->regs[VCPU_REGS_RCX]) == 0) {
  2369. string_done:
  2370. ctxt->restart = false;
  2371. ctxt->eip = c->eip;
  2372. goto done;
  2373. }
  2374. /* The second termination condition only applies for REPE
  2375. * and REPNE. Test if the repeat string operation prefix is
  2376. * REPE/REPZ or REPNE/REPNZ and if it's the case it tests the
  2377. * corresponding termination condition according to:
  2378. * - if REPE/REPZ and ZF = 0 then done
  2379. * - if REPNE/REPNZ and ZF = 1 then done
  2380. */
  2381. if ((c->b == 0xa6) || (c->b == 0xa7) ||
  2382. (c->b == 0xae) || (c->b == 0xaf)) {
  2383. if ((c->rep_prefix == REPE_PREFIX) &&
  2384. ((ctxt->eflags & EFLG_ZF) == 0))
  2385. goto string_done;
  2386. if ((c->rep_prefix == REPNE_PREFIX) &&
  2387. ((ctxt->eflags & EFLG_ZF) == EFLG_ZF))
  2388. goto string_done;
  2389. }
  2390. c->eip = ctxt->eip;
  2391. }
  2392. if (c->src.type == OP_MEM) {
  2393. rc = read_emulated(ctxt, ops, (unsigned long)c->src.ptr,
  2394. c->src.valptr, c->src.bytes);
  2395. if (rc != X86EMUL_CONTINUE)
  2396. goto done;
  2397. c->src.orig_val64 = c->src.val64;
  2398. }
  2399. if (c->src2.type == OP_MEM) {
  2400. rc = read_emulated(ctxt, ops, (unsigned long)c->src2.ptr,
  2401. &c->src2.val, c->src2.bytes);
  2402. if (rc != X86EMUL_CONTINUE)
  2403. goto done;
  2404. }
  2405. if ((c->d & DstMask) == ImplicitOps)
  2406. goto special_insn;
  2407. if ((c->dst.type == OP_MEM) && !(c->d & Mov)) {
  2408. /* optimisation - avoid slow emulated read if Mov */
  2409. rc = read_emulated(ctxt, ops, (unsigned long)c->dst.ptr,
  2410. &c->dst.val, c->dst.bytes);
  2411. if (rc != X86EMUL_CONTINUE)
  2412. goto done;
  2413. }
  2414. c->dst.orig_val = c->dst.val;
  2415. special_insn:
  2416. if (c->twobyte)
  2417. goto twobyte_insn;
  2418. switch (c->b) {
  2419. case 0x00 ... 0x05:
  2420. add: /* add */
  2421. emulate_2op_SrcV("add", c->src, c->dst, ctxt->eflags);
  2422. break;
  2423. case 0x06: /* push es */
  2424. emulate_push_sreg(ctxt, ops, VCPU_SREG_ES);
  2425. break;
  2426. case 0x07: /* pop es */
  2427. rc = emulate_pop_sreg(ctxt, ops, VCPU_SREG_ES);
  2428. if (rc != X86EMUL_CONTINUE)
  2429. goto done;
  2430. break;
  2431. case 0x08 ... 0x0d:
  2432. or: /* or */
  2433. emulate_2op_SrcV("or", c->src, c->dst, ctxt->eflags);
  2434. break;
  2435. case 0x0e: /* push cs */
  2436. emulate_push_sreg(ctxt, ops, VCPU_SREG_CS);
  2437. break;
  2438. case 0x10 ... 0x15:
  2439. adc: /* adc */
  2440. emulate_2op_SrcV("adc", c->src, c->dst, ctxt->eflags);
  2441. break;
  2442. case 0x16: /* push ss */
  2443. emulate_push_sreg(ctxt, ops, VCPU_SREG_SS);
  2444. break;
  2445. case 0x17: /* pop ss */
  2446. rc = emulate_pop_sreg(ctxt, ops, VCPU_SREG_SS);
  2447. if (rc != X86EMUL_CONTINUE)
  2448. goto done;
  2449. break;
  2450. case 0x18 ... 0x1d:
  2451. sbb: /* sbb */
  2452. emulate_2op_SrcV("sbb", c->src, c->dst, ctxt->eflags);
  2453. break;
  2454. case 0x1e: /* push ds */
  2455. emulate_push_sreg(ctxt, ops, VCPU_SREG_DS);
  2456. break;
  2457. case 0x1f: /* pop ds */
  2458. rc = emulate_pop_sreg(ctxt, ops, VCPU_SREG_DS);
  2459. if (rc != X86EMUL_CONTINUE)
  2460. goto done;
  2461. break;
  2462. case 0x20 ... 0x25:
  2463. and: /* and */
  2464. emulate_2op_SrcV("and", c->src, c->dst, ctxt->eflags);
  2465. break;
  2466. case 0x28 ... 0x2d:
  2467. sub: /* sub */
  2468. emulate_2op_SrcV("sub", c->src, c->dst, ctxt->eflags);
  2469. break;
  2470. case 0x30 ... 0x35:
  2471. xor: /* xor */
  2472. emulate_2op_SrcV("xor", c->src, c->dst, ctxt->eflags);
  2473. break;
  2474. case 0x38 ... 0x3d:
  2475. cmp: /* cmp */
  2476. emulate_2op_SrcV("cmp", c->src, c->dst, ctxt->eflags);
  2477. break;
  2478. case 0x40 ... 0x47: /* inc r16/r32 */
  2479. emulate_1op("inc", c->dst, ctxt->eflags);
  2480. break;
  2481. case 0x48 ... 0x4f: /* dec r16/r32 */
  2482. emulate_1op("dec", c->dst, ctxt->eflags);
  2483. break;
  2484. case 0x50 ... 0x57: /* push reg */
  2485. emulate_push(ctxt, ops);
  2486. break;
  2487. case 0x58 ... 0x5f: /* pop reg */
  2488. pop_instruction:
  2489. rc = emulate_pop(ctxt, ops, &c->dst.val, c->op_bytes);
  2490. if (rc != X86EMUL_CONTINUE)
  2491. goto done;
  2492. break;
  2493. case 0x60: /* pusha */
  2494. rc = emulate_pusha(ctxt, ops);
  2495. if (rc != X86EMUL_CONTINUE)
  2496. goto done;
  2497. break;
  2498. case 0x61: /* popa */
  2499. rc = emulate_popa(ctxt, ops);
  2500. if (rc != X86EMUL_CONTINUE)
  2501. goto done;
  2502. break;
  2503. case 0x63: /* movsxd */
  2504. if (ctxt->mode != X86EMUL_MODE_PROT64)
  2505. goto cannot_emulate;
  2506. c->dst.val = (s32) c->src.val;
  2507. break;
  2508. case 0x68: /* push imm */
  2509. case 0x6a: /* push imm8 */
  2510. emulate_push(ctxt, ops);
  2511. break;
  2512. case 0x6c: /* insb */
  2513. case 0x6d: /* insw/insd */
  2514. c->dst.bytes = min(c->dst.bytes, 4u);
  2515. if (!emulator_io_permited(ctxt, ops, c->regs[VCPU_REGS_RDX],
  2516. c->dst.bytes)) {
  2517. emulate_gp(ctxt, 0);
  2518. goto done;
  2519. }
  2520. if (!pio_in_emulated(ctxt, ops, c->dst.bytes,
  2521. c->regs[VCPU_REGS_RDX], &c->dst.val))
  2522. goto done; /* IO is needed, skip writeback */
  2523. break;
  2524. case 0x6e: /* outsb */
  2525. case 0x6f: /* outsw/outsd */
  2526. c->src.bytes = min(c->src.bytes, 4u);
  2527. if (!emulator_io_permited(ctxt, ops, c->regs[VCPU_REGS_RDX],
  2528. c->src.bytes)) {
  2529. emulate_gp(ctxt, 0);
  2530. goto done;
  2531. }
  2532. ops->pio_out_emulated(c->src.bytes, c->regs[VCPU_REGS_RDX],
  2533. &c->src.val, 1, ctxt->vcpu);
  2534. c->dst.type = OP_NONE; /* nothing to writeback */
  2535. break;
  2536. case 0x70 ... 0x7f: /* jcc (short) */
  2537. if (test_cc(c->b, ctxt->eflags))
  2538. jmp_rel(c, c->src.val);
  2539. break;
  2540. case 0x80 ... 0x83: /* Grp1 */
  2541. switch (c->modrm_reg) {
  2542. case 0:
  2543. goto add;
  2544. case 1:
  2545. goto or;
  2546. case 2:
  2547. goto adc;
  2548. case 3:
  2549. goto sbb;
  2550. case 4:
  2551. goto and;
  2552. case 5:
  2553. goto sub;
  2554. case 6:
  2555. goto xor;
  2556. case 7:
  2557. goto cmp;
  2558. }
  2559. break;
  2560. case 0x84 ... 0x85:
  2561. test:
  2562. emulate_2op_SrcV("test", c->src, c->dst, ctxt->eflags);
  2563. break;
  2564. case 0x86 ... 0x87: /* xchg */
  2565. xchg:
  2566. /* Write back the register source. */
  2567. switch (c->dst.bytes) {
  2568. case 1:
  2569. *(u8 *) c->src.ptr = (u8) c->dst.val;
  2570. break;
  2571. case 2:
  2572. *(u16 *) c->src.ptr = (u16) c->dst.val;
  2573. break;
  2574. case 4:
  2575. *c->src.ptr = (u32) c->dst.val;
  2576. break; /* 64b reg: zero-extend */
  2577. case 8:
  2578. *c->src.ptr = c->dst.val;
  2579. break;
  2580. }
  2581. /*
  2582. * Write back the memory destination with implicit LOCK
  2583. * prefix.
  2584. */
  2585. c->dst.val = c->src.val;
  2586. c->lock_prefix = 1;
  2587. break;
  2588. case 0x88 ... 0x8b: /* mov */
  2589. goto mov;
  2590. case 0x8c: /* mov r/m, sreg */
  2591. if (c->modrm_reg > VCPU_SREG_GS) {
  2592. emulate_ud(ctxt);
  2593. goto done;
  2594. }
  2595. c->dst.val = ops->get_segment_selector(c->modrm_reg, ctxt->vcpu);
  2596. break;
  2597. case 0x8d: /* lea r16/r32, m */
  2598. c->dst.val = c->modrm_ea;
  2599. break;
  2600. case 0x8e: { /* mov seg, r/m16 */
  2601. uint16_t sel;
  2602. sel = c->src.val;
  2603. if (c->modrm_reg == VCPU_SREG_CS ||
  2604. c->modrm_reg > VCPU_SREG_GS) {
  2605. emulate_ud(ctxt);
  2606. goto done;
  2607. }
  2608. if (c->modrm_reg == VCPU_SREG_SS)
  2609. ctxt->interruptibility = KVM_X86_SHADOW_INT_MOV_SS;
  2610. rc = load_segment_descriptor(ctxt, ops, sel, c->modrm_reg);
  2611. c->dst.type = OP_NONE; /* Disable writeback. */
  2612. break;
  2613. }
  2614. case 0x8f: /* pop (sole member of Grp1a) */
  2615. rc = emulate_grp1a(ctxt, ops);
  2616. if (rc != X86EMUL_CONTINUE)
  2617. goto done;
  2618. break;
  2619. case 0x90: /* nop / xchg r8,rax */
  2620. if (c->dst.ptr == (unsigned long *)&c->regs[VCPU_REGS_RAX]) {
  2621. c->dst.type = OP_NONE; /* nop */
  2622. break;
  2623. }
  2624. case 0x91 ... 0x97: /* xchg reg,rax */
  2625. c->src.type = OP_REG;
  2626. c->src.bytes = c->op_bytes;
  2627. c->src.ptr = (unsigned long *) &c->regs[VCPU_REGS_RAX];
  2628. c->src.val = *(c->src.ptr);
  2629. goto xchg;
  2630. case 0x9c: /* pushf */
  2631. c->src.val = (unsigned long) ctxt->eflags;
  2632. emulate_push(ctxt, ops);
  2633. break;
  2634. case 0x9d: /* popf */
  2635. c->dst.type = OP_REG;
  2636. c->dst.ptr = (unsigned long *) &ctxt->eflags;
  2637. c->dst.bytes = c->op_bytes;
  2638. rc = emulate_popf(ctxt, ops, &c->dst.val, c->op_bytes);
  2639. if (rc != X86EMUL_CONTINUE)
  2640. goto done;
  2641. break;
  2642. case 0xa0 ... 0xa3: /* mov */
  2643. case 0xa4 ... 0xa5: /* movs */
  2644. goto mov;
  2645. case 0xa6 ... 0xa7: /* cmps */
  2646. c->dst.type = OP_NONE; /* Disable writeback. */
  2647. DPRINTF("cmps: mem1=0x%p mem2=0x%p\n", c->src.ptr, c->dst.ptr);
  2648. goto cmp;
  2649. case 0xa8 ... 0xa9: /* test ax, imm */
  2650. goto test;
  2651. case 0xaa ... 0xab: /* stos */
  2652. c->dst.val = c->regs[VCPU_REGS_RAX];
  2653. break;
  2654. case 0xac ... 0xad: /* lods */
  2655. goto mov;
  2656. case 0xae ... 0xaf: /* scas */
  2657. DPRINTF("Urk! I don't handle SCAS.\n");
  2658. goto cannot_emulate;
  2659. case 0xb0 ... 0xbf: /* mov r, imm */
  2660. goto mov;
  2661. case 0xc0 ... 0xc1:
  2662. emulate_grp2(ctxt);
  2663. break;
  2664. case 0xc3: /* ret */
  2665. c->dst.type = OP_REG;
  2666. c->dst.ptr = &c->eip;
  2667. c->dst.bytes = c->op_bytes;
  2668. goto pop_instruction;
  2669. case 0xc6 ... 0xc7: /* mov (sole member of Grp11) */
  2670. mov:
  2671. c->dst.val = c->src.val;
  2672. break;
  2673. case 0xcb: /* ret far */
  2674. rc = emulate_ret_far(ctxt, ops);
  2675. if (rc != X86EMUL_CONTINUE)
  2676. goto done;
  2677. break;
  2678. case 0xcf: /* iret */
  2679. rc = emulate_iret(ctxt, ops);
  2680. if (rc != X86EMUL_CONTINUE)
  2681. goto done;
  2682. break;
  2683. case 0xd0 ... 0xd1: /* Grp2 */
  2684. c->src.val = 1;
  2685. emulate_grp2(ctxt);
  2686. break;
  2687. case 0xd2 ... 0xd3: /* Grp2 */
  2688. c->src.val = c->regs[VCPU_REGS_RCX];
  2689. emulate_grp2(ctxt);
  2690. break;
  2691. case 0xe4: /* inb */
  2692. case 0xe5: /* in */
  2693. goto do_io_in;
  2694. case 0xe6: /* outb */
  2695. case 0xe7: /* out */
  2696. goto do_io_out;
  2697. case 0xe8: /* call (near) */ {
  2698. long int rel = c->src.val;
  2699. c->src.val = (unsigned long) c->eip;
  2700. jmp_rel(c, rel);
  2701. emulate_push(ctxt, ops);
  2702. break;
  2703. }
  2704. case 0xe9: /* jmp rel */
  2705. goto jmp;
  2706. case 0xea: { /* jmp far */
  2707. unsigned short sel;
  2708. jump_far:
  2709. memcpy(&sel, c->src.valptr + c->op_bytes, 2);
  2710. if (load_segment_descriptor(ctxt, ops, sel, VCPU_SREG_CS))
  2711. goto done;
  2712. c->eip = 0;
  2713. memcpy(&c->eip, c->src.valptr, c->op_bytes);
  2714. break;
  2715. }
  2716. case 0xeb:
  2717. jmp: /* jmp rel short */
  2718. jmp_rel(c, c->src.val);
  2719. c->dst.type = OP_NONE; /* Disable writeback. */
  2720. break;
  2721. case 0xec: /* in al,dx */
  2722. case 0xed: /* in (e/r)ax,dx */
  2723. c->src.val = c->regs[VCPU_REGS_RDX];
  2724. do_io_in:
  2725. c->dst.bytes = min(c->dst.bytes, 4u);
  2726. if (!emulator_io_permited(ctxt, ops, c->src.val, c->dst.bytes)) {
  2727. emulate_gp(ctxt, 0);
  2728. goto done;
  2729. }
  2730. if (!pio_in_emulated(ctxt, ops, c->dst.bytes, c->src.val,
  2731. &c->dst.val))
  2732. goto done; /* IO is needed */
  2733. break;
  2734. case 0xee: /* out dx,al */
  2735. case 0xef: /* out dx,(e/r)ax */
  2736. c->src.val = c->regs[VCPU_REGS_RDX];
  2737. do_io_out:
  2738. c->dst.bytes = min(c->dst.bytes, 4u);
  2739. if (!emulator_io_permited(ctxt, ops, c->src.val, c->dst.bytes)) {
  2740. emulate_gp(ctxt, 0);
  2741. goto done;
  2742. }
  2743. ops->pio_out_emulated(c->dst.bytes, c->src.val, &c->dst.val, 1,
  2744. ctxt->vcpu);
  2745. c->dst.type = OP_NONE; /* Disable writeback. */
  2746. break;
  2747. case 0xf4: /* hlt */
  2748. ctxt->vcpu->arch.halt_request = 1;
  2749. break;
  2750. case 0xf5: /* cmc */
  2751. /* complement carry flag from eflags reg */
  2752. ctxt->eflags ^= EFLG_CF;
  2753. c->dst.type = OP_NONE; /* Disable writeback. */
  2754. break;
  2755. case 0xf6 ... 0xf7: /* Grp3 */
  2756. if (!emulate_grp3(ctxt, ops))
  2757. goto cannot_emulate;
  2758. break;
  2759. case 0xf8: /* clc */
  2760. ctxt->eflags &= ~EFLG_CF;
  2761. c->dst.type = OP_NONE; /* Disable writeback. */
  2762. break;
  2763. case 0xfa: /* cli */
  2764. if (emulator_bad_iopl(ctxt, ops)) {
  2765. emulate_gp(ctxt, 0);
  2766. goto done;
  2767. } else {
  2768. ctxt->eflags &= ~X86_EFLAGS_IF;
  2769. c->dst.type = OP_NONE; /* Disable writeback. */
  2770. }
  2771. break;
  2772. case 0xfb: /* sti */
  2773. if (emulator_bad_iopl(ctxt, ops)) {
  2774. emulate_gp(ctxt, 0);
  2775. goto done;
  2776. } else {
  2777. ctxt->interruptibility = KVM_X86_SHADOW_INT_STI;
  2778. ctxt->eflags |= X86_EFLAGS_IF;
  2779. c->dst.type = OP_NONE; /* Disable writeback. */
  2780. }
  2781. break;
  2782. case 0xfc: /* cld */
  2783. ctxt->eflags &= ~EFLG_DF;
  2784. c->dst.type = OP_NONE; /* Disable writeback. */
  2785. break;
  2786. case 0xfd: /* std */
  2787. ctxt->eflags |= EFLG_DF;
  2788. c->dst.type = OP_NONE; /* Disable writeback. */
  2789. break;
  2790. case 0xfe: /* Grp4 */
  2791. grp45:
  2792. rc = emulate_grp45(ctxt, ops);
  2793. if (rc != X86EMUL_CONTINUE)
  2794. goto done;
  2795. break;
  2796. case 0xff: /* Grp5 */
  2797. if (c->modrm_reg == 5)
  2798. goto jump_far;
  2799. goto grp45;
  2800. default:
  2801. goto cannot_emulate;
  2802. }
  2803. writeback:
  2804. rc = writeback(ctxt, ops);
  2805. if (rc != X86EMUL_CONTINUE)
  2806. goto done;
  2807. /*
  2808. * restore dst type in case the decoding will be reused
  2809. * (happens for string instruction )
  2810. */
  2811. c->dst.type = saved_dst_type;
  2812. if ((c->d & SrcMask) == SrcSI)
  2813. string_addr_inc(ctxt, seg_override_base(ctxt, ops, c),
  2814. VCPU_REGS_RSI, &c->src);
  2815. if ((c->d & DstMask) == DstDI)
  2816. string_addr_inc(ctxt, es_base(ctxt, ops), VCPU_REGS_RDI,
  2817. &c->dst);
  2818. if (c->rep_prefix && (c->d & String)) {
  2819. struct read_cache *rc = &ctxt->decode.io_read;
  2820. register_address_increment(c, &c->regs[VCPU_REGS_RCX], -1);
  2821. /*
  2822. * Re-enter guest when pio read ahead buffer is empty or,
  2823. * if it is not used, after each 1024 iteration.
  2824. */
  2825. if ((rc->end == 0 && !(c->regs[VCPU_REGS_RCX] & 0x3ff)) ||
  2826. (rc->end != 0 && rc->end == rc->pos))
  2827. ctxt->restart = false;
  2828. }
  2829. /*
  2830. * reset read cache here in case string instruction is restared
  2831. * without decoding
  2832. */
  2833. ctxt->decode.mem_read.end = 0;
  2834. ctxt->eip = c->eip;
  2835. done:
  2836. return (rc == X86EMUL_UNHANDLEABLE) ? -1 : 0;
  2837. twobyte_insn:
  2838. switch (c->b) {
  2839. case 0x01: /* lgdt, lidt, lmsw */
  2840. switch (c->modrm_reg) {
  2841. u16 size;
  2842. unsigned long address;
  2843. case 0: /* vmcall */
  2844. if (c->modrm_mod != 3 || c->modrm_rm != 1)
  2845. goto cannot_emulate;
  2846. rc = kvm_fix_hypercall(ctxt->vcpu);
  2847. if (rc != X86EMUL_CONTINUE)
  2848. goto done;
  2849. /* Let the processor re-execute the fixed hypercall */
  2850. c->eip = ctxt->eip;
  2851. /* Disable writeback. */
  2852. c->dst.type = OP_NONE;
  2853. break;
  2854. case 2: /* lgdt */
  2855. rc = read_descriptor(ctxt, ops, c->src.ptr,
  2856. &size, &address, c->op_bytes);
  2857. if (rc != X86EMUL_CONTINUE)
  2858. goto done;
  2859. realmode_lgdt(ctxt->vcpu, size, address);
  2860. /* Disable writeback. */
  2861. c->dst.type = OP_NONE;
  2862. break;
  2863. case 3: /* lidt/vmmcall */
  2864. if (c->modrm_mod == 3) {
  2865. switch (c->modrm_rm) {
  2866. case 1:
  2867. rc = kvm_fix_hypercall(ctxt->vcpu);
  2868. if (rc != X86EMUL_CONTINUE)
  2869. goto done;
  2870. break;
  2871. default:
  2872. goto cannot_emulate;
  2873. }
  2874. } else {
  2875. rc = read_descriptor(ctxt, ops, c->src.ptr,
  2876. &size, &address,
  2877. c->op_bytes);
  2878. if (rc != X86EMUL_CONTINUE)
  2879. goto done;
  2880. realmode_lidt(ctxt->vcpu, size, address);
  2881. }
  2882. /* Disable writeback. */
  2883. c->dst.type = OP_NONE;
  2884. break;
  2885. case 4: /* smsw */
  2886. c->dst.bytes = 2;
  2887. c->dst.val = ops->get_cr(0, ctxt->vcpu);
  2888. break;
  2889. case 6: /* lmsw */
  2890. ops->set_cr(0, (ops->get_cr(0, ctxt->vcpu) & ~0x0ful) |
  2891. (c->src.val & 0x0f), ctxt->vcpu);
  2892. c->dst.type = OP_NONE;
  2893. break;
  2894. case 5: /* not defined */
  2895. emulate_ud(ctxt);
  2896. goto done;
  2897. case 7: /* invlpg*/
  2898. emulate_invlpg(ctxt->vcpu, c->modrm_ea);
  2899. /* Disable writeback. */
  2900. c->dst.type = OP_NONE;
  2901. break;
  2902. default:
  2903. goto cannot_emulate;
  2904. }
  2905. break;
  2906. case 0x05: /* syscall */
  2907. rc = emulate_syscall(ctxt, ops);
  2908. if (rc != X86EMUL_CONTINUE)
  2909. goto done;
  2910. else
  2911. goto writeback;
  2912. break;
  2913. case 0x06:
  2914. emulate_clts(ctxt->vcpu);
  2915. c->dst.type = OP_NONE;
  2916. break;
  2917. case 0x09: /* wbinvd */
  2918. kvm_emulate_wbinvd(ctxt->vcpu);
  2919. c->dst.type = OP_NONE;
  2920. break;
  2921. case 0x08: /* invd */
  2922. case 0x0d: /* GrpP (prefetch) */
  2923. case 0x18: /* Grp16 (prefetch/nop) */
  2924. c->dst.type = OP_NONE;
  2925. break;
  2926. case 0x20: /* mov cr, reg */
  2927. switch (c->modrm_reg) {
  2928. case 1:
  2929. case 5 ... 7:
  2930. case 9 ... 15:
  2931. emulate_ud(ctxt);
  2932. goto done;
  2933. }
  2934. c->regs[c->modrm_rm] = ops->get_cr(c->modrm_reg, ctxt->vcpu);
  2935. c->dst.type = OP_NONE; /* no writeback */
  2936. break;
  2937. case 0x21: /* mov from dr to reg */
  2938. if ((ops->get_cr(4, ctxt->vcpu) & X86_CR4_DE) &&
  2939. (c->modrm_reg == 4 || c->modrm_reg == 5)) {
  2940. emulate_ud(ctxt);
  2941. goto done;
  2942. }
  2943. ops->get_dr(c->modrm_reg, &c->regs[c->modrm_rm], ctxt->vcpu);
  2944. c->dst.type = OP_NONE; /* no writeback */
  2945. break;
  2946. case 0x22: /* mov reg, cr */
  2947. if (ops->set_cr(c->modrm_reg, c->modrm_val, ctxt->vcpu)) {
  2948. emulate_gp(ctxt, 0);
  2949. goto done;
  2950. }
  2951. c->dst.type = OP_NONE;
  2952. break;
  2953. case 0x23: /* mov from reg to dr */
  2954. if ((ops->get_cr(4, ctxt->vcpu) & X86_CR4_DE) &&
  2955. (c->modrm_reg == 4 || c->modrm_reg == 5)) {
  2956. emulate_ud(ctxt);
  2957. goto done;
  2958. }
  2959. if (ops->set_dr(c->modrm_reg, c->regs[c->modrm_rm] &
  2960. ((ctxt->mode == X86EMUL_MODE_PROT64) ?
  2961. ~0ULL : ~0U), ctxt->vcpu) < 0) {
  2962. /* #UD condition is already handled by the code above */
  2963. emulate_gp(ctxt, 0);
  2964. goto done;
  2965. }
  2966. c->dst.type = OP_NONE; /* no writeback */
  2967. break;
  2968. case 0x30:
  2969. /* wrmsr */
  2970. msr_data = (u32)c->regs[VCPU_REGS_RAX]
  2971. | ((u64)c->regs[VCPU_REGS_RDX] << 32);
  2972. if (ops->set_msr(ctxt->vcpu, c->regs[VCPU_REGS_RCX], msr_data)) {
  2973. emulate_gp(ctxt, 0);
  2974. goto done;
  2975. }
  2976. rc = X86EMUL_CONTINUE;
  2977. c->dst.type = OP_NONE;
  2978. break;
  2979. case 0x32:
  2980. /* rdmsr */
  2981. if (ops->get_msr(ctxt->vcpu, c->regs[VCPU_REGS_RCX], &msr_data)) {
  2982. emulate_gp(ctxt, 0);
  2983. goto done;
  2984. } else {
  2985. c->regs[VCPU_REGS_RAX] = (u32)msr_data;
  2986. c->regs[VCPU_REGS_RDX] = msr_data >> 32;
  2987. }
  2988. rc = X86EMUL_CONTINUE;
  2989. c->dst.type = OP_NONE;
  2990. break;
  2991. case 0x34: /* sysenter */
  2992. rc = emulate_sysenter(ctxt, ops);
  2993. if (rc != X86EMUL_CONTINUE)
  2994. goto done;
  2995. else
  2996. goto writeback;
  2997. break;
  2998. case 0x35: /* sysexit */
  2999. rc = emulate_sysexit(ctxt, ops);
  3000. if (rc != X86EMUL_CONTINUE)
  3001. goto done;
  3002. else
  3003. goto writeback;
  3004. break;
  3005. case 0x40 ... 0x4f: /* cmov */
  3006. c->dst.val = c->dst.orig_val = c->src.val;
  3007. if (!test_cc(c->b, ctxt->eflags))
  3008. c->dst.type = OP_NONE; /* no writeback */
  3009. break;
  3010. case 0x80 ... 0x8f: /* jnz rel, etc*/
  3011. if (test_cc(c->b, ctxt->eflags))
  3012. jmp_rel(c, c->src.val);
  3013. c->dst.type = OP_NONE;
  3014. break;
  3015. case 0xa0: /* push fs */
  3016. emulate_push_sreg(ctxt, ops, VCPU_SREG_FS);
  3017. break;
  3018. case 0xa1: /* pop fs */
  3019. rc = emulate_pop_sreg(ctxt, ops, VCPU_SREG_FS);
  3020. if (rc != X86EMUL_CONTINUE)
  3021. goto done;
  3022. break;
  3023. case 0xa3:
  3024. bt: /* bt */
  3025. c->dst.type = OP_NONE;
  3026. /* only subword offset */
  3027. c->src.val &= (c->dst.bytes << 3) - 1;
  3028. emulate_2op_SrcV_nobyte("bt", c->src, c->dst, ctxt->eflags);
  3029. break;
  3030. case 0xa4: /* shld imm8, r, r/m */
  3031. case 0xa5: /* shld cl, r, r/m */
  3032. emulate_2op_cl("shld", c->src2, c->src, c->dst, ctxt->eflags);
  3033. break;
  3034. case 0xa8: /* push gs */
  3035. emulate_push_sreg(ctxt, ops, VCPU_SREG_GS);
  3036. break;
  3037. case 0xa9: /* pop gs */
  3038. rc = emulate_pop_sreg(ctxt, ops, VCPU_SREG_GS);
  3039. if (rc != X86EMUL_CONTINUE)
  3040. goto done;
  3041. break;
  3042. case 0xab:
  3043. bts: /* bts */
  3044. /* only subword offset */
  3045. c->src.val &= (c->dst.bytes << 3) - 1;
  3046. emulate_2op_SrcV_nobyte("bts", c->src, c->dst, ctxt->eflags);
  3047. break;
  3048. case 0xac: /* shrd imm8, r, r/m */
  3049. case 0xad: /* shrd cl, r, r/m */
  3050. emulate_2op_cl("shrd", c->src2, c->src, c->dst, ctxt->eflags);
  3051. break;
  3052. case 0xae: /* clflush */
  3053. break;
  3054. case 0xb0 ... 0xb1: /* cmpxchg */
  3055. /*
  3056. * Save real source value, then compare EAX against
  3057. * destination.
  3058. */
  3059. c->src.orig_val = c->src.val;
  3060. c->src.val = c->regs[VCPU_REGS_RAX];
  3061. emulate_2op_SrcV("cmp", c->src, c->dst, ctxt->eflags);
  3062. if (ctxt->eflags & EFLG_ZF) {
  3063. /* Success: write back to memory. */
  3064. c->dst.val = c->src.orig_val;
  3065. } else {
  3066. /* Failure: write the value we saw to EAX. */
  3067. c->dst.type = OP_REG;
  3068. c->dst.ptr = (unsigned long *)&c->regs[VCPU_REGS_RAX];
  3069. }
  3070. break;
  3071. case 0xb3:
  3072. btr: /* btr */
  3073. /* only subword offset */
  3074. c->src.val &= (c->dst.bytes << 3) - 1;
  3075. emulate_2op_SrcV_nobyte("btr", c->src, c->dst, ctxt->eflags);
  3076. break;
  3077. case 0xb6 ... 0xb7: /* movzx */
  3078. c->dst.bytes = c->op_bytes;
  3079. c->dst.val = (c->d & ByteOp) ? (u8) c->src.val
  3080. : (u16) c->src.val;
  3081. break;
  3082. case 0xba: /* Grp8 */
  3083. switch (c->modrm_reg & 3) {
  3084. case 0:
  3085. goto bt;
  3086. case 1:
  3087. goto bts;
  3088. case 2:
  3089. goto btr;
  3090. case 3:
  3091. goto btc;
  3092. }
  3093. break;
  3094. case 0xbb:
  3095. btc: /* btc */
  3096. /* only subword offset */
  3097. c->src.val &= (c->dst.bytes << 3) - 1;
  3098. emulate_2op_SrcV_nobyte("btc", c->src, c->dst, ctxt->eflags);
  3099. break;
  3100. case 0xbe ... 0xbf: /* movsx */
  3101. c->dst.bytes = c->op_bytes;
  3102. c->dst.val = (c->d & ByteOp) ? (s8) c->src.val :
  3103. (s16) c->src.val;
  3104. break;
  3105. case 0xc3: /* movnti */
  3106. c->dst.bytes = c->op_bytes;
  3107. c->dst.val = (c->op_bytes == 4) ? (u32) c->src.val :
  3108. (u64) c->src.val;
  3109. break;
  3110. case 0xc7: /* Grp9 (cmpxchg8b) */
  3111. rc = emulate_grp9(ctxt, ops);
  3112. if (rc != X86EMUL_CONTINUE)
  3113. goto done;
  3114. break;
  3115. default:
  3116. goto cannot_emulate;
  3117. }
  3118. goto writeback;
  3119. cannot_emulate:
  3120. DPRINTF("Cannot emulate %02x\n", c->b);
  3121. return -1;
  3122. }